blob: 93f651ae29677908a996a9c9524824d9508a0c8d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/include/asm-arm/arch-s3c2410/regs-serial.h
2 *
3 * From linux/include/asm-arm/hardware/serial_s3c2410.h
4 *
5 * Internal header file for Samsung S3C2410 serial ports (UART0-2)
6 *
7 * Copyright (C) 2002 Shane Nay (shane@minirl.com)
8 *
9 * Additional defines, (c) 2003 Simtec Electronics (linux@simtec.co.uk)
10 *
11 * Adapted from:
12 *
13 * Internal header file for MX1ADS serial ports (UART1 & 2)
14 *
15 * Copyright (C) 2002 Shane Nay (shane@minirl.com)
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License as published by
19 * the Free Software Foundation; either version 2 of the License, or
20 * (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
30 *
31 * Modifications:
32 * 10-Mar-2005 LCVR Changed S3C2410_VA to S3C24XX_VA (s3c2400 support)
33 */
34
35#ifndef __ASM_ARM_REGS_SERIAL_H
36#define __ASM_ARM_REGS_SERIAL_H
37
38#define S3C24XX_VA_UART0 (S3C24XX_VA_UART)
39#define S3C24XX_VA_UART1 (S3C24XX_VA_UART + 0x4000 )
40#define S3C24XX_VA_UART2 (S3C24XX_VA_UART + 0x8000 )
41
Lucas Correia Villa Real0367a8d2006-01-26 15:20:50 +000042#define S3C2410_PA_UART0 (S3C24XX_PA_UART)
43#define S3C2410_PA_UART1 (S3C24XX_PA_UART + 0x4000 )
44#define S3C2410_PA_UART2 (S3C24XX_PA_UART + 0x8000 )
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46#define S3C2410_URXH (0x24)
47#define S3C2410_UTXH (0x20)
48#define S3C2410_ULCON (0x00)
49#define S3C2410_UCON (0x04)
50#define S3C2410_UFCON (0x08)
51#define S3C2410_UMCON (0x0C)
52#define S3C2410_UBRDIV (0x28)
53#define S3C2410_UTRSTAT (0x10)
54#define S3C2410_UERSTAT (0x14)
55#define S3C2410_UFSTAT (0x18)
56#define S3C2410_UMSTAT (0x1C)
57
58#define S3C2410_LCON_CFGMASK ((0xF<<3)|(0x3))
59
60#define S3C2410_LCON_CS5 (0x0)
61#define S3C2410_LCON_CS6 (0x1)
62#define S3C2410_LCON_CS7 (0x2)
63#define S3C2410_LCON_CS8 (0x3)
64#define S3C2410_LCON_CSMASK (0x3)
65
66#define S3C2410_LCON_PNONE (0x0)
67#define S3C2410_LCON_PEVEN (0x5 << 3)
68#define S3C2410_LCON_PODD (0x4 << 3)
69#define S3C2410_LCON_PMASK (0x7 << 3)
70
71#define S3C2410_LCON_STOPB (1<<2)
72#define S3C2410_LCON_IRM (1<<6)
73
74#define S3C2440_UCON_CLKMASK (3<<10)
75#define S3C2440_UCON_PCLK (0<<10)
76#define S3C2440_UCON_UCLK (1<<10)
77#define S3C2440_UCON_PCLK2 (2<<10)
78#define S3C2440_UCON_FCLK (3<<10)
79#define S3C2440_UCON2_FCLK_EN (1<<15)
80#define S3C2440_UCON0_DIVMASK (15 << 12)
81#define S3C2440_UCON1_DIVMASK (15 << 12)
82#define S3C2440_UCON2_DIVMASK (7 << 12)
83#define S3C2440_UCON_DIVSHIFT (12)
84
Ben Dooks73e55cb2006-06-24 21:21:32 +010085#define S3C2412_UCON_CLKMASK (3<<10)
86#define S3C2412_UCON_UCLK (1<<10)
87#define S3C2412_UCON_USYSCLK (3<<10)
88#define S3C2412_UCON_PCLK (0<<10)
89#define S3C2412_UCON_PCLK2 (2<<10)
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#define S3C2410_UCON_UCLK (1<<10)
92#define S3C2410_UCON_SBREAK (1<<4)
93
94#define S3C2410_UCON_TXILEVEL (1<<9)
95#define S3C2410_UCON_RXILEVEL (1<<8)
96#define S3C2410_UCON_TXIRQMODE (1<<2)
97#define S3C2410_UCON_RXIRQMODE (1<<0)
98#define S3C2410_UCON_RXFIFO_TOI (1<<7)
99
100#define S3C2410_UCON_DEFAULT (S3C2410_UCON_TXILEVEL | \
101 S3C2410_UCON_RXILEVEL | \
102 S3C2410_UCON_TXIRQMODE | \
103 S3C2410_UCON_RXIRQMODE | \
104 S3C2410_UCON_RXFIFO_TOI)
105
106#define S3C2410_UFCON_FIFOMODE (1<<0)
107#define S3C2410_UFCON_TXTRIG0 (0<<6)
108#define S3C2410_UFCON_RXTRIG8 (1<<4)
109#define S3C2410_UFCON_RXTRIG12 (2<<4)
110
111/* S3C2440 FIFO trigger levels */
112#define S3C2440_UFCON_RXTRIG1 (0<<4)
113#define S3C2440_UFCON_RXTRIG8 (1<<4)
114#define S3C2440_UFCON_RXTRIG16 (2<<4)
115#define S3C2440_UFCON_RXTRIG32 (3<<4)
116
117#define S3C2440_UFCON_TXTRIG0 (0<<6)
118#define S3C2440_UFCON_TXTRIG16 (1<<6)
119#define S3C2440_UFCON_TXTRIG32 (2<<6)
120#define S3C2440_UFCON_TXTRIG48 (3<<6)
121
122#define S3C2410_UFCON_RESETBOTH (3<<1)
123#define S3C2410_UFCON_RESETTX (1<<2)
124#define S3C2410_UFCON_RESETRX (1<<1)
125
126#define S3C2410_UFCON_DEFAULT (S3C2410_UFCON_FIFOMODE | \
127 S3C2410_UFCON_TXTRIG0 | \
128 S3C2410_UFCON_RXTRIG8 )
129
130#define S3C2410_UMCOM_AFC (1<<4)
131#define S3C2410_UMCOM_RTS_LOW (1<<0)
132
Ben Dooks73e55cb2006-06-24 21:21:32 +0100133#define S3C2412_UMCON_AFC_63 (0<<5)
134#define S3C2412_UMCON_AFC_56 (1<<5)
135#define S3C2412_UMCON_AFC_48 (2<<5)
136#define S3C2412_UMCON_AFC_40 (3<<5)
137#define S3C2412_UMCON_AFC_32 (4<<5)
138#define S3C2412_UMCON_AFC_24 (5<<5)
139#define S3C2412_UMCON_AFC_16 (6<<5)
140#define S3C2412_UMCON_AFC_8 (7<<5)
141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142#define S3C2410_UFSTAT_TXFULL (1<<9)
143#define S3C2410_UFSTAT_RXFULL (1<<8)
144#define S3C2410_UFSTAT_TXMASK (15<<4)
145#define S3C2410_UFSTAT_TXSHIFT (4)
146#define S3C2410_UFSTAT_RXMASK (15<<0)
147#define S3C2410_UFSTAT_RXSHIFT (0)
148
149#define S3C2440_UFSTAT_TXFULL (1<<14)
150#define S3C2440_UFSTAT_RXFULL (1<<6)
151#define S3C2440_UFSTAT_TXSHIFT (8)
152#define S3C2440_UFSTAT_RXSHIFT (0)
153#define S3C2440_UFSTAT_TXMASK (63<<8)
154#define S3C2440_UFSTAT_RXMASK (63)
155
156#define S3C2410_UTRSTAT_TXE (1<<2)
157#define S3C2410_UTRSTAT_TXFE (1<<1)
158#define S3C2410_UTRSTAT_RXDR (1<<0)
159
160#define S3C2410_UERSTAT_OVERRUN (1<<0)
161#define S3C2410_UERSTAT_FRAME (1<<2)
162#define S3C2410_UERSTAT_BREAK (1<<3)
163#define S3C2410_UERSTAT_ANY (S3C2410_UERSTAT_OVERRUN | \
164 S3C2410_UERSTAT_FRAME | \
165 S3C2410_UERSTAT_BREAK)
166
167#define S3C2410_UMSTAT_CTS (1<<0)
168#define S3C2410_UMSTAT_DeltaCTS (1<<2)
169
170#ifndef __ASSEMBLY__
171
172/* struct s3c24xx_uart_clksrc
173 *
174 * this structure defines a named clock source that can be used for the
175 * uart, so that the best clock can be selected for the requested baud
176 * rate.
177 *
178 * min_baud and max_baud define the range of baud-rates this clock is
179 * acceptable for, if they are both zero, it is assumed any baud rate that
180 * can be generated from this clock will be used.
181 *
182 * divisor gives the divisor from the clock to the one seen by the uart
183*/
184
185struct s3c24xx_uart_clksrc {
186 const char *name;
187 unsigned int divisor;
188 unsigned int min_baud;
189 unsigned int max_baud;
190};
191
192/* configuration structure for per-machine configurations for the
193 * serial port
194 *
195 * the pointer is setup by the machine specific initialisation from the
196 * arch/arm/mach-s3c2410/ directory.
197*/
198
199struct s3c2410_uartcfg {
200 unsigned char hwport; /* hardware port number */
201 unsigned char unused;
202 unsigned short flags;
203 unsigned long uart_flags; /* default uart flags */
204
205 unsigned long ucon; /* value of ucon for port */
206 unsigned long ulcon; /* value of ulcon for port */
207 unsigned long ufcon; /* value of ufcon for port */
208
209 struct s3c24xx_uart_clksrc *clocks;
210 unsigned int clocks_size;
211};
212
213/* s3c24xx_uart_devs
214 *
215 * this is exported from the core as we cannot use driver_register(),
216 * or platform_add_device() before the console_initcall()
217*/
218
219extern struct platform_device *s3c24xx_uart_devs[3];
220
221#endif /* __ASSEMBLY__ */
222
223#endif /* __ASM_ARM_REGS_SERIAL_H */
224