blob: e5328da70f84f78fd20c6b64b0d395cc0966e18b [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050027#include "drmP.h"
28#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000029#include "radeon_asic.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050030#include "radeon_drm.h"
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050036
Alex Deucherfe251e22010-03-24 13:36:43 -040037#define EVERGREEN_PFP_UCODE_SIZE 1120
38#define EVERGREEN_PM4_UCODE_SIZE 1376
39
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050040static void evergreen_gpu_init(struct radeon_device *rdev);
41void evergreen_fini(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -040042void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -050043extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
44 int ring, u32 cp_int_cntl);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050045
Jerome Glisse285484e2011-12-16 17:03:42 -050046void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
47 unsigned *bankh, unsigned *mtaspect,
48 unsigned *tile_split)
49{
50 *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
51 *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
52 *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
53 *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
54 switch (*bankw) {
55 default:
56 case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
57 case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
58 case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
59 case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
60 }
61 switch (*bankh) {
62 default:
63 case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
64 case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
65 case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
66 case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
67 }
68 switch (*mtaspect) {
69 default:
70 case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
71 case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
72 case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
73 case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
74 }
75}
76
Alex Deucherd054ac12011-09-01 17:46:15 +000077void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
78{
79 u16 ctl, v;
80 int cap, err;
81
82 cap = pci_pcie_cap(rdev->pdev);
83 if (!cap)
84 return;
85
86 err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
87 if (err)
88 return;
89
90 v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
91
92 /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
93 * to avoid hangs or perfomance issues
94 */
95 if ((v == 0) || (v == 6) || (v == 7)) {
96 ctl &= ~PCI_EXP_DEVCTL_READRQ;
97 ctl |= (2 << 12);
98 pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
99 }
100}
101
Alex Deucher3ae19b72012-02-23 17:53:37 -0500102void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
103{
104 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
105 int i;
106
107 if (RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_MASTER_EN) {
108 for (i = 0; i < rdev->usec_timeout; i++) {
109 if (!(RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK))
110 break;
111 udelay(1);
112 }
113 for (i = 0; i < rdev->usec_timeout; i++) {
114 if (RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK)
115 break;
116 udelay(1);
117 }
118 }
119}
120
Alex Deucher6f34be52010-11-21 10:59:01 -0500121void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
122{
Alex Deucher6f34be52010-11-21 10:59:01 -0500123 /* enable the pflip int */
124 radeon_irq_kms_pflip_irq_get(rdev, crtc);
125}
126
127void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
128{
129 /* disable the pflip int */
130 radeon_irq_kms_pflip_irq_put(rdev, crtc);
131}
132
133u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
134{
135 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
136 u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucherf6496472011-11-28 14:49:26 -0500137 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500138
139 /* Lock the graphics update lock */
140 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
141 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
142
143 /* update the scanout addresses */
144 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
145 upper_32_bits(crtc_base));
146 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
147 (u32)crtc_base);
148
149 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
150 upper_32_bits(crtc_base));
151 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
152 (u32)crtc_base);
153
154 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500155 for (i = 0; i < rdev->usec_timeout; i++) {
156 if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
157 break;
158 udelay(1);
159 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500160 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
161
162 /* Unlock the lock, so double-buffering can take place inside vblank */
163 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
164 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
165
166 /* Return current update_pending status: */
167 return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
168}
169
Alex Deucher21a81222010-07-02 12:58:16 -0400170/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500171int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400172{
Alex Deucher1c88d742011-06-14 19:15:53 +0000173 u32 temp, toffset;
174 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400175
Alex Deucher67b3f822011-05-25 18:45:37 -0400176 if (rdev->family == CHIP_JUNIPER) {
177 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
178 TOFFSET_SHIFT;
179 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
180 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -0400181
Alex Deucher67b3f822011-05-25 18:45:37 -0400182 if (toffset & 0x100)
183 actual_temp = temp / 2 - (0x200 - toffset);
184 else
185 actual_temp = temp / 2 + toffset;
186
187 actual_temp = actual_temp * 1000;
188
189 } else {
190 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
191 ASIC_T_SHIFT;
192
193 if (temp & 0x400)
194 actual_temp = -256;
195 else if (temp & 0x200)
196 actual_temp = 255;
197 else if (temp & 0x100) {
198 actual_temp = temp & 0x1ff;
199 actual_temp |= ~0x1ff;
200 } else
201 actual_temp = temp & 0xff;
202
203 actual_temp = (actual_temp * 1000) / 2;
204 }
205
206 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400207}
208
Alex Deucher20d391d2011-02-01 16:12:34 -0500209int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -0500210{
211 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -0500212 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -0500213
214 return actual_temp * 1000;
215}
216
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400217void sumo_pm_init_profile(struct radeon_device *rdev)
218{
219 int idx;
220
221 /* default */
222 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
223 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
224 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
225 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
226
227 /* low,mid sh/mh */
228 if (rdev->flags & RADEON_IS_MOBILITY)
229 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
230 else
231 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
232
233 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
234 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
235 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
236 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
237
238 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
239 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
240 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
241 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
242
243 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
244 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
245 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
246 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
247
248 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
249 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
250 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
251 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
252
253 /* high sh/mh */
254 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
255 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
256 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
257 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
258 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
259 rdev->pm.power_state[idx].num_clock_modes - 1;
260
261 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
262 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
263 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
264 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
265 rdev->pm.power_state[idx].num_clock_modes - 1;
266}
267
Alex Deucher49e02b72010-04-23 17:57:27 -0400268void evergreen_pm_misc(struct radeon_device *rdev)
269{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400270 int req_ps_idx = rdev->pm.requested_power_state_index;
271 int req_cm_idx = rdev->pm.requested_clock_mode_index;
272 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
273 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -0400274
Alex Deucher2feea492011-04-12 14:49:24 -0400275 if (voltage->type == VOLTAGE_SW) {
Alex Deuchera377e182011-06-20 13:00:31 -0400276 /* 0xff01 is a flag rather then an actual voltage */
277 if (voltage->voltage == 0xff01)
278 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400279 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400280 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400281 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -0400282 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
283 }
Alex Deuchera377e182011-06-20 13:00:31 -0400284 /* 0xff01 is a flag rather then an actual voltage */
285 if (voltage->vddci == 0xff01)
286 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400287 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
288 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
289 rdev->pm.current_vddci = voltage->vddci;
290 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -0400291 }
292 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400293}
294
295void evergreen_pm_prepare(struct radeon_device *rdev)
296{
297 struct drm_device *ddev = rdev->ddev;
298 struct drm_crtc *crtc;
299 struct radeon_crtc *radeon_crtc;
300 u32 tmp;
301
302 /* disable any active CRTCs */
303 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
304 radeon_crtc = to_radeon_crtc(crtc);
305 if (radeon_crtc->enabled) {
306 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
307 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
308 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
309 }
310 }
311}
312
313void evergreen_pm_finish(struct radeon_device *rdev)
314{
315 struct drm_device *ddev = rdev->ddev;
316 struct drm_crtc *crtc;
317 struct radeon_crtc *radeon_crtc;
318 u32 tmp;
319
320 /* enable any active CRTCs */
321 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
322 radeon_crtc = to_radeon_crtc(crtc);
323 if (radeon_crtc->enabled) {
324 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
325 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
326 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
327 }
328 }
329}
330
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500331bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
332{
333 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500334
335 switch (hpd) {
336 case RADEON_HPD_1:
337 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
338 connected = true;
339 break;
340 case RADEON_HPD_2:
341 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
342 connected = true;
343 break;
344 case RADEON_HPD_3:
345 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
346 connected = true;
347 break;
348 case RADEON_HPD_4:
349 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
350 connected = true;
351 break;
352 case RADEON_HPD_5:
353 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
354 connected = true;
355 break;
356 case RADEON_HPD_6:
357 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
358 connected = true;
359 break;
360 default:
361 break;
362 }
363
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500364 return connected;
365}
366
367void evergreen_hpd_set_polarity(struct radeon_device *rdev,
368 enum radeon_hpd_id hpd)
369{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500370 u32 tmp;
371 bool connected = evergreen_hpd_sense(rdev, hpd);
372
373 switch (hpd) {
374 case RADEON_HPD_1:
375 tmp = RREG32(DC_HPD1_INT_CONTROL);
376 if (connected)
377 tmp &= ~DC_HPDx_INT_POLARITY;
378 else
379 tmp |= DC_HPDx_INT_POLARITY;
380 WREG32(DC_HPD1_INT_CONTROL, tmp);
381 break;
382 case RADEON_HPD_2:
383 tmp = RREG32(DC_HPD2_INT_CONTROL);
384 if (connected)
385 tmp &= ~DC_HPDx_INT_POLARITY;
386 else
387 tmp |= DC_HPDx_INT_POLARITY;
388 WREG32(DC_HPD2_INT_CONTROL, tmp);
389 break;
390 case RADEON_HPD_3:
391 tmp = RREG32(DC_HPD3_INT_CONTROL);
392 if (connected)
393 tmp &= ~DC_HPDx_INT_POLARITY;
394 else
395 tmp |= DC_HPDx_INT_POLARITY;
396 WREG32(DC_HPD3_INT_CONTROL, tmp);
397 break;
398 case RADEON_HPD_4:
399 tmp = RREG32(DC_HPD4_INT_CONTROL);
400 if (connected)
401 tmp &= ~DC_HPDx_INT_POLARITY;
402 else
403 tmp |= DC_HPDx_INT_POLARITY;
404 WREG32(DC_HPD4_INT_CONTROL, tmp);
405 break;
406 case RADEON_HPD_5:
407 tmp = RREG32(DC_HPD5_INT_CONTROL);
408 if (connected)
409 tmp &= ~DC_HPDx_INT_POLARITY;
410 else
411 tmp |= DC_HPDx_INT_POLARITY;
412 WREG32(DC_HPD5_INT_CONTROL, tmp);
413 break;
414 case RADEON_HPD_6:
415 tmp = RREG32(DC_HPD6_INT_CONTROL);
416 if (connected)
417 tmp &= ~DC_HPDx_INT_POLARITY;
418 else
419 tmp |= DC_HPDx_INT_POLARITY;
420 WREG32(DC_HPD6_INT_CONTROL, tmp);
421 break;
422 default:
423 break;
424 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500425}
426
427void evergreen_hpd_init(struct radeon_device *rdev)
428{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500429 struct drm_device *dev = rdev->ddev;
430 struct drm_connector *connector;
431 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
432 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500433
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500434 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
435 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
436 switch (radeon_connector->hpd.hpd) {
437 case RADEON_HPD_1:
438 WREG32(DC_HPD1_CONTROL, tmp);
439 rdev->irq.hpd[0] = true;
440 break;
441 case RADEON_HPD_2:
442 WREG32(DC_HPD2_CONTROL, tmp);
443 rdev->irq.hpd[1] = true;
444 break;
445 case RADEON_HPD_3:
446 WREG32(DC_HPD3_CONTROL, tmp);
447 rdev->irq.hpd[2] = true;
448 break;
449 case RADEON_HPD_4:
450 WREG32(DC_HPD4_CONTROL, tmp);
451 rdev->irq.hpd[3] = true;
452 break;
453 case RADEON_HPD_5:
454 WREG32(DC_HPD5_CONTROL, tmp);
455 rdev->irq.hpd[4] = true;
456 break;
457 case RADEON_HPD_6:
458 WREG32(DC_HPD6_CONTROL, tmp);
459 rdev->irq.hpd[5] = true;
460 break;
461 default:
462 break;
463 }
Alex Deucher64912e92011-11-03 11:21:39 -0400464 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500465 }
466 if (rdev->irq.installed)
467 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500468}
469
470void evergreen_hpd_fini(struct radeon_device *rdev)
471{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500472 struct drm_device *dev = rdev->ddev;
473 struct drm_connector *connector;
474
475 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
476 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
477 switch (radeon_connector->hpd.hpd) {
478 case RADEON_HPD_1:
479 WREG32(DC_HPD1_CONTROL, 0);
480 rdev->irq.hpd[0] = false;
481 break;
482 case RADEON_HPD_2:
483 WREG32(DC_HPD2_CONTROL, 0);
484 rdev->irq.hpd[1] = false;
485 break;
486 case RADEON_HPD_3:
487 WREG32(DC_HPD3_CONTROL, 0);
488 rdev->irq.hpd[2] = false;
489 break;
490 case RADEON_HPD_4:
491 WREG32(DC_HPD4_CONTROL, 0);
492 rdev->irq.hpd[3] = false;
493 break;
494 case RADEON_HPD_5:
495 WREG32(DC_HPD5_CONTROL, 0);
496 rdev->irq.hpd[4] = false;
497 break;
498 case RADEON_HPD_6:
499 WREG32(DC_HPD6_CONTROL, 0);
500 rdev->irq.hpd[5] = false;
501 break;
502 default:
503 break;
504 }
505 }
506}
507
Alex Deucherf9d9c362010-10-22 02:51:05 -0400508/* watermark setup */
509
510static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
511 struct radeon_crtc *radeon_crtc,
512 struct drm_display_mode *mode,
513 struct drm_display_mode *other_mode)
514{
Alex Deucher12dfc842011-04-14 19:07:34 -0400515 u32 tmp;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400516 /*
517 * Line Buffer Setup
518 * There are 3 line buffers, each one shared by 2 display controllers.
519 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
520 * the display controllers. The paritioning is done via one of four
521 * preset allocations specified in bits 2:0:
522 * first display controller
523 * 0 - first half of lb (3840 * 2)
524 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400525 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400526 * 3 - first 1/4 of lb (1920 * 2)
527 * second display controller
528 * 4 - second half of lb (3840 * 2)
529 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400530 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400531 * 7 - last 1/4 of lb (1920 * 2)
532 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400533 /* this can get tricky if we have two large displays on a paired group
534 * of crtcs. Ideally for multiple large displays we'd assign them to
535 * non-linked crtcs for maximum line buffer allocation.
536 */
537 if (radeon_crtc->base.enabled && mode) {
538 if (other_mode)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400539 tmp = 0; /* 1/2 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400540 else
541 tmp = 2; /* whole */
542 } else
543 tmp = 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400544
545 /* second controller of the pair uses second half of the lb */
546 if (radeon_crtc->crtc_id % 2)
547 tmp += 4;
548 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
549
Alex Deucher12dfc842011-04-14 19:07:34 -0400550 if (radeon_crtc->base.enabled && mode) {
551 switch (tmp) {
552 case 0:
553 case 4:
554 default:
555 if (ASIC_IS_DCE5(rdev))
556 return 4096 * 2;
557 else
558 return 3840 * 2;
559 case 1:
560 case 5:
561 if (ASIC_IS_DCE5(rdev))
562 return 6144 * 2;
563 else
564 return 5760 * 2;
565 case 2:
566 case 6:
567 if (ASIC_IS_DCE5(rdev))
568 return 8192 * 2;
569 else
570 return 7680 * 2;
571 case 3:
572 case 7:
573 if (ASIC_IS_DCE5(rdev))
574 return 2048 * 2;
575 else
576 return 1920 * 2;
577 }
Alex Deucherf9d9c362010-10-22 02:51:05 -0400578 }
Alex Deucher12dfc842011-04-14 19:07:34 -0400579
580 /* controller not enabled, so no lb used */
581 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400582}
583
Alex Deucherca7db222012-03-20 17:18:30 -0400584u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400585{
586 u32 tmp = RREG32(MC_SHARED_CHMAP);
587
588 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
589 case 0:
590 default:
591 return 1;
592 case 1:
593 return 2;
594 case 2:
595 return 4;
596 case 3:
597 return 8;
598 }
599}
600
601struct evergreen_wm_params {
602 u32 dram_channels; /* number of dram channels */
603 u32 yclk; /* bandwidth per dram data pin in kHz */
604 u32 sclk; /* engine clock in kHz */
605 u32 disp_clk; /* display clock in kHz */
606 u32 src_width; /* viewport width */
607 u32 active_time; /* active display time in ns */
608 u32 blank_time; /* blank time in ns */
609 bool interlaced; /* mode is interlaced */
610 fixed20_12 vsc; /* vertical scale ratio */
611 u32 num_heads; /* number of active crtcs */
612 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
613 u32 lb_size; /* line buffer allocated to pipe */
614 u32 vtaps; /* vertical scaler taps */
615};
616
617static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
618{
619 /* Calculate DRAM Bandwidth and the part allocated to display. */
620 fixed20_12 dram_efficiency; /* 0.7 */
621 fixed20_12 yclk, dram_channels, bandwidth;
622 fixed20_12 a;
623
624 a.full = dfixed_const(1000);
625 yclk.full = dfixed_const(wm->yclk);
626 yclk.full = dfixed_div(yclk, a);
627 dram_channels.full = dfixed_const(wm->dram_channels * 4);
628 a.full = dfixed_const(10);
629 dram_efficiency.full = dfixed_const(7);
630 dram_efficiency.full = dfixed_div(dram_efficiency, a);
631 bandwidth.full = dfixed_mul(dram_channels, yclk);
632 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
633
634 return dfixed_trunc(bandwidth);
635}
636
637static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
638{
639 /* Calculate DRAM Bandwidth and the part allocated to display. */
640 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
641 fixed20_12 yclk, dram_channels, bandwidth;
642 fixed20_12 a;
643
644 a.full = dfixed_const(1000);
645 yclk.full = dfixed_const(wm->yclk);
646 yclk.full = dfixed_div(yclk, a);
647 dram_channels.full = dfixed_const(wm->dram_channels * 4);
648 a.full = dfixed_const(10);
649 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
650 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
651 bandwidth.full = dfixed_mul(dram_channels, yclk);
652 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
653
654 return dfixed_trunc(bandwidth);
655}
656
657static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
658{
659 /* Calculate the display Data return Bandwidth */
660 fixed20_12 return_efficiency; /* 0.8 */
661 fixed20_12 sclk, bandwidth;
662 fixed20_12 a;
663
664 a.full = dfixed_const(1000);
665 sclk.full = dfixed_const(wm->sclk);
666 sclk.full = dfixed_div(sclk, a);
667 a.full = dfixed_const(10);
668 return_efficiency.full = dfixed_const(8);
669 return_efficiency.full = dfixed_div(return_efficiency, a);
670 a.full = dfixed_const(32);
671 bandwidth.full = dfixed_mul(a, sclk);
672 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
673
674 return dfixed_trunc(bandwidth);
675}
676
677static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
678{
679 /* Calculate the DMIF Request Bandwidth */
680 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
681 fixed20_12 disp_clk, bandwidth;
682 fixed20_12 a;
683
684 a.full = dfixed_const(1000);
685 disp_clk.full = dfixed_const(wm->disp_clk);
686 disp_clk.full = dfixed_div(disp_clk, a);
687 a.full = dfixed_const(10);
688 disp_clk_request_efficiency.full = dfixed_const(8);
689 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
690 a.full = dfixed_const(32);
691 bandwidth.full = dfixed_mul(a, disp_clk);
692 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
693
694 return dfixed_trunc(bandwidth);
695}
696
697static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
698{
699 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
700 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
701 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
702 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
703
704 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
705}
706
707static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
708{
709 /* Calculate the display mode Average Bandwidth
710 * DisplayMode should contain the source and destination dimensions,
711 * timing, etc.
712 */
713 fixed20_12 bpp;
714 fixed20_12 line_time;
715 fixed20_12 src_width;
716 fixed20_12 bandwidth;
717 fixed20_12 a;
718
719 a.full = dfixed_const(1000);
720 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
721 line_time.full = dfixed_div(line_time, a);
722 bpp.full = dfixed_const(wm->bytes_per_pixel);
723 src_width.full = dfixed_const(wm->src_width);
724 bandwidth.full = dfixed_mul(src_width, bpp);
725 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
726 bandwidth.full = dfixed_div(bandwidth, line_time);
727
728 return dfixed_trunc(bandwidth);
729}
730
731static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
732{
733 /* First calcualte the latency in ns */
734 u32 mc_latency = 2000; /* 2000 ns. */
735 u32 available_bandwidth = evergreen_available_bandwidth(wm);
736 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
737 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
738 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
739 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
740 (wm->num_heads * cursor_line_pair_return_time);
741 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
742 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
743 fixed20_12 a, b, c;
744
745 if (wm->num_heads == 0)
746 return 0;
747
748 a.full = dfixed_const(2);
749 b.full = dfixed_const(1);
750 if ((wm->vsc.full > a.full) ||
751 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
752 (wm->vtaps >= 5) ||
753 ((wm->vsc.full >= a.full) && wm->interlaced))
754 max_src_lines_per_dst_line = 4;
755 else
756 max_src_lines_per_dst_line = 2;
757
758 a.full = dfixed_const(available_bandwidth);
759 b.full = dfixed_const(wm->num_heads);
760 a.full = dfixed_div(a, b);
761
762 b.full = dfixed_const(1000);
763 c.full = dfixed_const(wm->disp_clk);
764 b.full = dfixed_div(c, b);
765 c.full = dfixed_const(wm->bytes_per_pixel);
766 b.full = dfixed_mul(b, c);
767
768 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
769
770 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
771 b.full = dfixed_const(1000);
772 c.full = dfixed_const(lb_fill_bw);
773 b.full = dfixed_div(c, b);
774 a.full = dfixed_div(a, b);
775 line_fill_time = dfixed_trunc(a);
776
777 if (line_fill_time < wm->active_time)
778 return latency;
779 else
780 return latency + (line_fill_time - wm->active_time);
781
782}
783
784static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
785{
786 if (evergreen_average_bandwidth(wm) <=
787 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
788 return true;
789 else
790 return false;
791};
792
793static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
794{
795 if (evergreen_average_bandwidth(wm) <=
796 (evergreen_available_bandwidth(wm) / wm->num_heads))
797 return true;
798 else
799 return false;
800};
801
802static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
803{
804 u32 lb_partitions = wm->lb_size / wm->src_width;
805 u32 line_time = wm->active_time + wm->blank_time;
806 u32 latency_tolerant_lines;
807 u32 latency_hiding;
808 fixed20_12 a;
809
810 a.full = dfixed_const(1);
811 if (wm->vsc.full > a.full)
812 latency_tolerant_lines = 1;
813 else {
814 if (lb_partitions <= (wm->vtaps + 1))
815 latency_tolerant_lines = 1;
816 else
817 latency_tolerant_lines = 2;
818 }
819
820 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
821
822 if (evergreen_latency_watermark(wm) <= latency_hiding)
823 return true;
824 else
825 return false;
826}
827
828static void evergreen_program_watermarks(struct radeon_device *rdev,
829 struct radeon_crtc *radeon_crtc,
830 u32 lb_size, u32 num_heads)
831{
832 struct drm_display_mode *mode = &radeon_crtc->base.mode;
833 struct evergreen_wm_params wm;
834 u32 pixel_period;
835 u32 line_time = 0;
836 u32 latency_watermark_a = 0, latency_watermark_b = 0;
837 u32 priority_a_mark = 0, priority_b_mark = 0;
838 u32 priority_a_cnt = PRIORITY_OFF;
839 u32 priority_b_cnt = PRIORITY_OFF;
840 u32 pipe_offset = radeon_crtc->crtc_id * 16;
841 u32 tmp, arb_control3;
842 fixed20_12 a, b, c;
843
844 if (radeon_crtc->base.enabled && num_heads && mode) {
845 pixel_period = 1000000 / (u32)mode->clock;
846 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
847 priority_a_cnt = 0;
848 priority_b_cnt = 0;
849
850 wm.yclk = rdev->pm.current_mclk * 10;
851 wm.sclk = rdev->pm.current_sclk * 10;
852 wm.disp_clk = mode->clock;
853 wm.src_width = mode->crtc_hdisplay;
854 wm.active_time = mode->crtc_hdisplay * pixel_period;
855 wm.blank_time = line_time - wm.active_time;
856 wm.interlaced = false;
857 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
858 wm.interlaced = true;
859 wm.vsc = radeon_crtc->vsc;
860 wm.vtaps = 1;
861 if (radeon_crtc->rmx_type != RMX_OFF)
862 wm.vtaps = 2;
863 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
864 wm.lb_size = lb_size;
865 wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
866 wm.num_heads = num_heads;
867
868 /* set for high clocks */
869 latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
870 /* set for low clocks */
871 /* wm.yclk = low clk; wm.sclk = low clk */
872 latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
873
874 /* possibly force display priority to high */
875 /* should really do this at mode validation time... */
876 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
877 !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
878 !evergreen_check_latency_hiding(&wm) ||
879 (rdev->disp_priority == 2)) {
Alex Deucher92bdfd42011-08-04 17:28:40 +0000880 DRM_DEBUG_KMS("force priority to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -0400881 priority_a_cnt |= PRIORITY_ALWAYS_ON;
882 priority_b_cnt |= PRIORITY_ALWAYS_ON;
883 }
884
885 a.full = dfixed_const(1000);
886 b.full = dfixed_const(mode->clock);
887 b.full = dfixed_div(b, a);
888 c.full = dfixed_const(latency_watermark_a);
889 c.full = dfixed_mul(c, b);
890 c.full = dfixed_mul(c, radeon_crtc->hsc);
891 c.full = dfixed_div(c, a);
892 a.full = dfixed_const(16);
893 c.full = dfixed_div(c, a);
894 priority_a_mark = dfixed_trunc(c);
895 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
896
897 a.full = dfixed_const(1000);
898 b.full = dfixed_const(mode->clock);
899 b.full = dfixed_div(b, a);
900 c.full = dfixed_const(latency_watermark_b);
901 c.full = dfixed_mul(c, b);
902 c.full = dfixed_mul(c, radeon_crtc->hsc);
903 c.full = dfixed_div(c, a);
904 a.full = dfixed_const(16);
905 c.full = dfixed_div(c, a);
906 priority_b_mark = dfixed_trunc(c);
907 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
908 }
909
910 /* select wm A */
911 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
912 tmp = arb_control3;
913 tmp &= ~LATENCY_WATERMARK_MASK(3);
914 tmp |= LATENCY_WATERMARK_MASK(1);
915 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
916 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
917 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
918 LATENCY_HIGH_WATERMARK(line_time)));
919 /* select wm B */
920 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
921 tmp &= ~LATENCY_WATERMARK_MASK(3);
922 tmp |= LATENCY_WATERMARK_MASK(2);
923 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
924 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
925 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
926 LATENCY_HIGH_WATERMARK(line_time)));
927 /* restore original selection */
928 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
929
930 /* write the priority marks */
931 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
932 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
933
934}
935
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500936void evergreen_bandwidth_update(struct radeon_device *rdev)
937{
Alex Deucherf9d9c362010-10-22 02:51:05 -0400938 struct drm_display_mode *mode0 = NULL;
939 struct drm_display_mode *mode1 = NULL;
940 u32 num_heads = 0, lb_size;
941 int i;
942
943 radeon_update_display_priority(rdev);
944
945 for (i = 0; i < rdev->num_crtc; i++) {
946 if (rdev->mode_info.crtcs[i]->base.enabled)
947 num_heads++;
948 }
949 for (i = 0; i < rdev->num_crtc; i += 2) {
950 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
951 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
952 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
953 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
954 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
955 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
956 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500957}
958
Alex Deucherb9952a82011-03-02 20:07:33 -0500959int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500960{
961 unsigned i;
962 u32 tmp;
963
964 for (i = 0; i < rdev->usec_timeout; i++) {
965 /* read MC_STATUS */
966 tmp = RREG32(SRBM_STATUS) & 0x1F00;
967 if (!tmp)
968 return 0;
969 udelay(1);
970 }
971 return -1;
972}
973
974/*
975 * GART
976 */
Alex Deucher0fcdb612010-03-24 13:20:41 -0400977void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
978{
979 unsigned i;
980 u32 tmp;
981
Alex Deucher6f2f48a2010-12-15 11:01:56 -0500982 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
983
Alex Deucher0fcdb612010-03-24 13:20:41 -0400984 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
985 for (i = 0; i < rdev->usec_timeout; i++) {
986 /* read MC_STATUS */
987 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
988 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
989 if (tmp == 2) {
990 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
991 return;
992 }
993 if (tmp) {
994 return;
995 }
996 udelay(1);
997 }
998}
999
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001000int evergreen_pcie_gart_enable(struct radeon_device *rdev)
1001{
1002 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -04001003 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001004
Jerome Glissec9a1be92011-11-03 11:16:49 -04001005 if (rdev->gart.robj == NULL) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001006 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1007 return -EINVAL;
1008 }
1009 r = radeon_gart_table_vram_pin(rdev);
1010 if (r)
1011 return r;
Dave Airlie82568562010-02-05 16:00:07 +10001012 radeon_gart_restore(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001013 /* Setup L2 cache */
1014 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1015 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1016 EFFECTIVE_L2_QUEUE_SIZE(7));
1017 WREG32(VM_L2_CNTL2, 0);
1018 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1019 /* Setup TLB control */
1020 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1021 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1022 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1023 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04001024 if (rdev->flags & RADEON_IS_IGP) {
1025 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
1026 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
1027 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
1028 } else {
1029 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1030 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1031 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
Alex Deucherfe3777a2012-05-31 18:54:43 -04001032 if ((rdev->family == CHIP_JUNIPER) ||
1033 (rdev->family == CHIP_CYPRESS) ||
1034 (rdev->family == CHIP_HEMLOCK) ||
1035 (rdev->family == CHIP_BARTS))
1036 WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04001037 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001038 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1039 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1040 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1041 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
1042 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1043 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1044 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1045 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1046 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1047 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1048 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -04001049 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001050
Alex Deucher0fcdb612010-03-24 13:20:41 -04001051 evergreen_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001052 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1053 (unsigned)(rdev->mc.gtt_size >> 20),
1054 (unsigned long long)rdev->gart.table_addr);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001055 rdev->gart.ready = true;
1056 return 0;
1057}
1058
1059void evergreen_pcie_gart_disable(struct radeon_device *rdev)
1060{
1061 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001062
1063 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -04001064 WREG32(VM_CONTEXT0_CNTL, 0);
1065 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001066
1067 /* Setup L2 cache */
1068 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1069 EFFECTIVE_L2_QUEUE_SIZE(7));
1070 WREG32(VM_L2_CNTL2, 0);
1071 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1072 /* Setup TLB control */
1073 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1074 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1075 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1076 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1077 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1078 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1079 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1080 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04001081 radeon_gart_table_vram_unpin(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001082}
1083
1084void evergreen_pcie_gart_fini(struct radeon_device *rdev)
1085{
1086 evergreen_pcie_gart_disable(rdev);
1087 radeon_gart_table_vram_free(rdev);
1088 radeon_gart_fini(rdev);
1089}
1090
1091
1092void evergreen_agp_enable(struct radeon_device *rdev)
1093{
1094 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001095
1096 /* Setup L2 cache */
1097 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1098 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1099 EFFECTIVE_L2_QUEUE_SIZE(7));
1100 WREG32(VM_L2_CNTL2, 0);
1101 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1102 /* Setup TLB control */
1103 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1104 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1105 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1106 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1107 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1108 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1109 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1110 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1111 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1112 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1113 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -04001114 WREG32(VM_CONTEXT0_CNTL, 0);
1115 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001116}
1117
Alex Deucherb9952a82011-03-02 20:07:33 -05001118void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001119{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001120 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
1121 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001122
1123 /* Stop all video */
1124 WREG32(VGA_RENDER_CONTROL, 0);
1125 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
1126 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001127 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001128 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
1129 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001130 }
1131 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001132 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
1133 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
1134 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001135 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1136 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001137 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001138 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1139 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001140 }
1141 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001142 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1143 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1144 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001145 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1146 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001147 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001148 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1149 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001150 }
1151 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001152 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1153 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1154 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001155
1156 WREG32(D1VGA_CONTROL, 0);
1157 WREG32(D2VGA_CONTROL, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04001158 if (rdev->num_crtc >= 4) {
1159 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1160 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1161 }
1162 if (rdev->num_crtc >= 6) {
1163 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1164 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1165 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001166}
1167
Alex Deucherb9952a82011-03-02 20:07:33 -05001168void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001169{
1170 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1171 upper_32_bits(rdev->mc.vram_start));
1172 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1173 upper_32_bits(rdev->mc.vram_start));
1174 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1175 (u32)rdev->mc.vram_start);
1176 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1177 (u32)rdev->mc.vram_start);
1178
1179 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1180 upper_32_bits(rdev->mc.vram_start));
1181 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1182 upper_32_bits(rdev->mc.vram_start));
1183 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1184 (u32)rdev->mc.vram_start);
1185 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1186 (u32)rdev->mc.vram_start);
1187
Alex Deucherb7eff392011-07-08 11:44:56 -04001188 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05001189 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1190 upper_32_bits(rdev->mc.vram_start));
1191 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1192 upper_32_bits(rdev->mc.vram_start));
1193 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1194 (u32)rdev->mc.vram_start);
1195 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1196 (u32)rdev->mc.vram_start);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001197
Alex Deucher18007402010-11-22 17:56:28 -05001198 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1199 upper_32_bits(rdev->mc.vram_start));
1200 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1201 upper_32_bits(rdev->mc.vram_start));
1202 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1203 (u32)rdev->mc.vram_start);
1204 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1205 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04001206 }
1207 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05001208 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1209 upper_32_bits(rdev->mc.vram_start));
1210 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1211 upper_32_bits(rdev->mc.vram_start));
1212 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1213 (u32)rdev->mc.vram_start);
1214 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1215 (u32)rdev->mc.vram_start);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001216
Alex Deucher18007402010-11-22 17:56:28 -05001217 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1218 upper_32_bits(rdev->mc.vram_start));
1219 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1220 upper_32_bits(rdev->mc.vram_start));
1221 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1222 (u32)rdev->mc.vram_start);
1223 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1224 (u32)rdev->mc.vram_start);
1225 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001226
1227 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
1228 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
1229 /* Unlock host access */
1230 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
1231 mdelay(1);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001232 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
1233}
1234
Alex Deucher755d8192011-03-02 20:07:34 -05001235void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001236{
1237 struct evergreen_mc_save save;
1238 u32 tmp;
1239 int i, j;
1240
1241 /* Initialize HDP */
1242 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1243 WREG32((0x2c14 + j), 0x00000000);
1244 WREG32((0x2c18 + j), 0x00000000);
1245 WREG32((0x2c1c + j), 0x00000000);
1246 WREG32((0x2c20 + j), 0x00000000);
1247 WREG32((0x2c24 + j), 0x00000000);
1248 }
1249 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1250
1251 evergreen_mc_stop(rdev, &save);
1252 if (evergreen_mc_wait_for_idle(rdev)) {
1253 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1254 }
1255 /* Lockout access through VGA aperture*/
1256 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1257 /* Update configuration */
1258 if (rdev->flags & RADEON_IS_AGP) {
1259 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1260 /* VRAM before AGP */
1261 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1262 rdev->mc.vram_start >> 12);
1263 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1264 rdev->mc.gtt_end >> 12);
1265 } else {
1266 /* VRAM after AGP */
1267 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1268 rdev->mc.gtt_start >> 12);
1269 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1270 rdev->mc.vram_end >> 12);
1271 }
1272 } else {
1273 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1274 rdev->mc.vram_start >> 12);
1275 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1276 rdev->mc.vram_end >> 12);
1277 }
Alex Deucher3b9832f2011-11-10 08:59:39 -05001278 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Alex Deucher05b3ef62012-03-20 17:18:37 -04001279 /* llano/ontario only */
1280 if ((rdev->family == CHIP_PALM) ||
1281 (rdev->family == CHIP_SUMO) ||
1282 (rdev->family == CHIP_SUMO2)) {
Alex Deucherb4183e32010-12-15 11:04:10 -05001283 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
1284 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
1285 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
1286 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
1287 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001288 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1289 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1290 WREG32(MC_VM_FB_LOCATION, tmp);
1291 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05001292 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001293 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001294 if (rdev->flags & RADEON_IS_AGP) {
1295 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
1296 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
1297 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1298 } else {
1299 WREG32(MC_VM_AGP_BASE, 0);
1300 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1301 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1302 }
1303 if (evergreen_mc_wait_for_idle(rdev)) {
1304 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1305 }
1306 evergreen_mc_resume(rdev, &save);
1307 /* we need to own VRAM, so turn off the VGA renderer here
1308 * to stop it overwriting our objects */
1309 rv515_vga_render_disable(rdev);
1310}
1311
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001312/*
1313 * CP.
1314 */
Alex Deucher12920592011-02-02 12:37:40 -05001315void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1316{
Christian Könige32eb502011-10-23 12:56:27 +02001317 struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02001318
Alex Deucher12920592011-02-02 12:37:40 -05001319 /* set to DX10/11 mode */
Christian Könige32eb502011-10-23 12:56:27 +02001320 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
1321 radeon_ring_write(ring, 1);
Alex Deucher12920592011-02-02 12:37:40 -05001322 /* FIXME: implement */
Christian Könige32eb502011-10-23 12:56:27 +02001323 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
1324 radeon_ring_write(ring,
Alex Deucher0f234f52011-02-13 19:06:33 -05001325#ifdef __BIG_ENDIAN
1326 (2 << 0) |
1327#endif
1328 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02001329 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
1330 radeon_ring_write(ring, ib->length_dw);
Alex Deucher12920592011-02-02 12:37:40 -05001331}
1332
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001333
1334static int evergreen_cp_load_microcode(struct radeon_device *rdev)
1335{
Alex Deucherfe251e22010-03-24 13:36:43 -04001336 const __be32 *fw_data;
1337 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001338
Alex Deucherfe251e22010-03-24 13:36:43 -04001339 if (!rdev->me_fw || !rdev->pfp_fw)
1340 return -EINVAL;
1341
1342 r700_cp_stop(rdev);
Alex Deucher0f234f52011-02-13 19:06:33 -05001343 WREG32(CP_RB_CNTL,
1344#ifdef __BIG_ENDIAN
1345 BUF_SWAP_32BIT |
1346#endif
1347 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04001348
1349 fw_data = (const __be32 *)rdev->pfp_fw->data;
1350 WREG32(CP_PFP_UCODE_ADDR, 0);
1351 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
1352 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1353 WREG32(CP_PFP_UCODE_ADDR, 0);
1354
1355 fw_data = (const __be32 *)rdev->me_fw->data;
1356 WREG32(CP_ME_RAM_WADDR, 0);
1357 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
1358 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1359
1360 WREG32(CP_PFP_UCODE_ADDR, 0);
1361 WREG32(CP_ME_RAM_WADDR, 0);
1362 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001363 return 0;
1364}
1365
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001366static int evergreen_cp_start(struct radeon_device *rdev)
1367{
Christian Könige32eb502011-10-23 12:56:27 +02001368 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher2281a372010-10-21 13:31:38 -04001369 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001370 uint32_t cp_me;
1371
Christian Könige32eb502011-10-23 12:56:27 +02001372 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001373 if (r) {
1374 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1375 return r;
1376 }
Christian Könige32eb502011-10-23 12:56:27 +02001377 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1378 radeon_ring_write(ring, 0x1);
1379 radeon_ring_write(ring, 0x0);
1380 radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
1381 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1382 radeon_ring_write(ring, 0);
1383 radeon_ring_write(ring, 0);
1384 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001385
1386 cp_me = 0xff;
1387 WREG32(CP_ME_CNTL, cp_me);
1388
Christian Könige32eb502011-10-23 12:56:27 +02001389 r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001390 if (r) {
1391 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1392 return r;
1393 }
Alex Deucher2281a372010-10-21 13:31:38 -04001394
1395 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001396 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1397 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04001398
1399 for (i = 0; i < evergreen_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02001400 radeon_ring_write(ring, evergreen_default_state[i]);
Alex Deucher2281a372010-10-21 13:31:38 -04001401
Christian Könige32eb502011-10-23 12:56:27 +02001402 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1403 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04001404
1405 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001406 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
1407 radeon_ring_write(ring, 0);
Alex Deucher2281a372010-10-21 13:31:38 -04001408
1409 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02001410 radeon_ring_write(ring, 0xc0026f00);
1411 radeon_ring_write(ring, 0x00000000);
1412 radeon_ring_write(ring, 0x00000000);
1413 radeon_ring_write(ring, 0x00000000);
Alex Deucher2281a372010-10-21 13:31:38 -04001414
1415 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02001416 radeon_ring_write(ring, 0xc0036f00);
1417 radeon_ring_write(ring, 0x00000bc4);
1418 radeon_ring_write(ring, 0xffffffff);
1419 radeon_ring_write(ring, 0xffffffff);
1420 radeon_ring_write(ring, 0xffffffff);
Alex Deucher2281a372010-10-21 13:31:38 -04001421
Christian Könige32eb502011-10-23 12:56:27 +02001422 radeon_ring_write(ring, 0xc0026900);
1423 radeon_ring_write(ring, 0x00000316);
1424 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1425 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher18ff84d2011-02-02 12:37:41 -05001426
Christian Könige32eb502011-10-23 12:56:27 +02001427 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001428
1429 return 0;
1430}
1431
Alex Deucherfe251e22010-03-24 13:36:43 -04001432int evergreen_cp_resume(struct radeon_device *rdev)
1433{
Christian Könige32eb502011-10-23 12:56:27 +02001434 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherfe251e22010-03-24 13:36:43 -04001435 u32 tmp;
1436 u32 rb_bufsz;
1437 int r;
1438
1439 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1440 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1441 SOFT_RESET_PA |
1442 SOFT_RESET_SH |
1443 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00001444 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04001445 SOFT_RESET_SX));
1446 RREG32(GRBM_SOFT_RESET);
1447 mdelay(15);
1448 WREG32(GRBM_SOFT_RESET, 0);
1449 RREG32(GRBM_SOFT_RESET);
1450
1451 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02001452 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04001453 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04001454#ifdef __BIG_ENDIAN
1455 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001456#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04001457 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02001458 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f12012-01-20 14:47:43 -05001459 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucherfe251e22010-03-24 13:36:43 -04001460
1461 /* Set the write pointer delay */
1462 WREG32(CP_RB_WPTR_DELAY, 0);
1463
1464 /* Initialize the ring buffer's read and write pointers */
1465 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1466 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001467 ring->wptr = 0;
1468 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001469
1470 /* set the wb address wether it's enabled or not */
Alex Deucher0f234f52011-02-13 19:06:33 -05001471 WREG32(CP_RB_RPTR_ADDR,
Alex Deucher0f234f52011-02-13 19:06:33 -05001472 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04001473 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
1474 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1475
1476 if (rdev->wb.enabled)
1477 WREG32(SCRATCH_UMSK, 0xff);
1478 else {
1479 tmp |= RB_NO_UPDATE;
1480 WREG32(SCRATCH_UMSK, 0);
1481 }
1482
Alex Deucherfe251e22010-03-24 13:36:43 -04001483 mdelay(1);
1484 WREG32(CP_RB_CNTL, tmp);
1485
Christian Könige32eb502011-10-23 12:56:27 +02001486 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Alex Deucherfe251e22010-03-24 13:36:43 -04001487 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1488
Christian Könige32eb502011-10-23 12:56:27 +02001489 ring->rptr = RREG32(CP_RB_RPTR);
Alex Deucherfe251e22010-03-24 13:36:43 -04001490
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001491 evergreen_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001492 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05001493 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Alex Deucherfe251e22010-03-24 13:36:43 -04001494 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02001495 ring->ready = false;
Alex Deucherfe251e22010-03-24 13:36:43 -04001496 return r;
1497 }
1498 return 0;
1499}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001500
1501/*
1502 * Core functions
1503 */
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001504static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
1505 u32 num_tile_pipes,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001506 u32 num_backends,
1507 u32 backend_disable_mask)
1508{
1509 u32 backend_map = 0;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001510 u32 enabled_backends_mask = 0;
1511 u32 enabled_backends_count = 0;
1512 u32 cur_pipe;
1513 u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
1514 u32 cur_backend = 0;
1515 u32 i;
1516 bool force_no_swizzle;
1517
1518 if (num_tile_pipes > EVERGREEN_MAX_PIPES)
1519 num_tile_pipes = EVERGREEN_MAX_PIPES;
1520 if (num_tile_pipes < 1)
1521 num_tile_pipes = 1;
1522 if (num_backends > EVERGREEN_MAX_BACKENDS)
1523 num_backends = EVERGREEN_MAX_BACKENDS;
1524 if (num_backends < 1)
1525 num_backends = 1;
1526
1527 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1528 if (((backend_disable_mask >> i) & 1) == 0) {
1529 enabled_backends_mask |= (1 << i);
1530 ++enabled_backends_count;
1531 }
1532 if (enabled_backends_count == num_backends)
1533 break;
1534 }
1535
1536 if (enabled_backends_count == 0) {
1537 enabled_backends_mask = 1;
1538 enabled_backends_count = 1;
1539 }
1540
1541 if (enabled_backends_count != num_backends)
1542 num_backends = enabled_backends_count;
1543
1544 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
1545 switch (rdev->family) {
1546 case CHIP_CEDAR:
1547 case CHIP_REDWOOD:
Alex Deucherd5e455e2010-11-22 17:56:29 -05001548 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04001549 case CHIP_SUMO:
1550 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001551 case CHIP_TURKS:
1552 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001553 force_no_swizzle = false;
1554 break;
1555 case CHIP_CYPRESS:
1556 case CHIP_HEMLOCK:
1557 case CHIP_JUNIPER:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001558 case CHIP_BARTS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001559 default:
1560 force_no_swizzle = true;
1561 break;
1562 }
1563 if (force_no_swizzle) {
1564 bool last_backend_enabled = false;
1565
1566 force_no_swizzle = false;
1567 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1568 if (((enabled_backends_mask >> i) & 1) == 1) {
1569 if (last_backend_enabled)
1570 force_no_swizzle = true;
1571 last_backend_enabled = true;
1572 } else
1573 last_backend_enabled = false;
1574 }
1575 }
1576
1577 switch (num_tile_pipes) {
1578 case 1:
1579 case 3:
1580 case 5:
1581 case 7:
1582 DRM_ERROR("odd number of pipes!\n");
1583 break;
1584 case 2:
1585 swizzle_pipe[0] = 0;
1586 swizzle_pipe[1] = 1;
1587 break;
1588 case 4:
1589 if (force_no_swizzle) {
1590 swizzle_pipe[0] = 0;
1591 swizzle_pipe[1] = 1;
1592 swizzle_pipe[2] = 2;
1593 swizzle_pipe[3] = 3;
1594 } else {
1595 swizzle_pipe[0] = 0;
1596 swizzle_pipe[1] = 2;
1597 swizzle_pipe[2] = 1;
1598 swizzle_pipe[3] = 3;
1599 }
1600 break;
1601 case 6:
1602 if (force_no_swizzle) {
1603 swizzle_pipe[0] = 0;
1604 swizzle_pipe[1] = 1;
1605 swizzle_pipe[2] = 2;
1606 swizzle_pipe[3] = 3;
1607 swizzle_pipe[4] = 4;
1608 swizzle_pipe[5] = 5;
1609 } else {
1610 swizzle_pipe[0] = 0;
1611 swizzle_pipe[1] = 2;
1612 swizzle_pipe[2] = 4;
1613 swizzle_pipe[3] = 1;
1614 swizzle_pipe[4] = 3;
1615 swizzle_pipe[5] = 5;
1616 }
1617 break;
1618 case 8:
1619 if (force_no_swizzle) {
1620 swizzle_pipe[0] = 0;
1621 swizzle_pipe[1] = 1;
1622 swizzle_pipe[2] = 2;
1623 swizzle_pipe[3] = 3;
1624 swizzle_pipe[4] = 4;
1625 swizzle_pipe[5] = 5;
1626 swizzle_pipe[6] = 6;
1627 swizzle_pipe[7] = 7;
1628 } else {
1629 swizzle_pipe[0] = 0;
1630 swizzle_pipe[1] = 2;
1631 swizzle_pipe[2] = 4;
1632 swizzle_pipe[3] = 6;
1633 swizzle_pipe[4] = 1;
1634 swizzle_pipe[5] = 3;
1635 swizzle_pipe[6] = 5;
1636 swizzle_pipe[7] = 7;
1637 }
1638 break;
1639 }
1640
1641 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1642 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1643 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1644
1645 backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
1646
1647 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1648 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001649
1650 return backend_map;
1651}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001652
1653static void evergreen_gpu_init(struct radeon_device *rdev)
1654{
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001655 u32 cc_rb_backend_disable = 0;
1656 u32 cc_gc_shader_pipe_config;
1657 u32 gb_addr_config = 0;
1658 u32 mc_shared_chmap, mc_arb_ramcfg;
1659 u32 gb_backend_map;
1660 u32 grbm_gfx_index;
1661 u32 sx_debug_1;
1662 u32 smx_dc_ctl0;
1663 u32 sq_config;
1664 u32 sq_lds_resource_mgmt;
1665 u32 sq_gpr_resource_mgmt_1;
1666 u32 sq_gpr_resource_mgmt_2;
1667 u32 sq_gpr_resource_mgmt_3;
1668 u32 sq_thread_resource_mgmt;
1669 u32 sq_thread_resource_mgmt_2;
1670 u32 sq_stack_resource_mgmt_1;
1671 u32 sq_stack_resource_mgmt_2;
1672 u32 sq_stack_resource_mgmt_3;
1673 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04001674 u32 hdp_host_path_cntl, tmp;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001675 int i, j, num_shader_engines, ps_thread_count;
1676
1677 switch (rdev->family) {
1678 case CHIP_CYPRESS:
1679 case CHIP_HEMLOCK:
1680 rdev->config.evergreen.num_ses = 2;
1681 rdev->config.evergreen.max_pipes = 4;
1682 rdev->config.evergreen.max_tile_pipes = 8;
1683 rdev->config.evergreen.max_simds = 10;
1684 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1685 rdev->config.evergreen.max_gprs = 256;
1686 rdev->config.evergreen.max_threads = 248;
1687 rdev->config.evergreen.max_gs_threads = 32;
1688 rdev->config.evergreen.max_stack_entries = 512;
1689 rdev->config.evergreen.sx_num_of_sets = 4;
1690 rdev->config.evergreen.sx_max_export_size = 256;
1691 rdev->config.evergreen.sx_max_export_pos_size = 64;
1692 rdev->config.evergreen.sx_max_export_smx_size = 192;
1693 rdev->config.evergreen.max_hw_contexts = 8;
1694 rdev->config.evergreen.sq_num_cf_insts = 2;
1695
1696 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1697 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1698 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1699 break;
1700 case CHIP_JUNIPER:
1701 rdev->config.evergreen.num_ses = 1;
1702 rdev->config.evergreen.max_pipes = 4;
1703 rdev->config.evergreen.max_tile_pipes = 4;
1704 rdev->config.evergreen.max_simds = 10;
1705 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1706 rdev->config.evergreen.max_gprs = 256;
1707 rdev->config.evergreen.max_threads = 248;
1708 rdev->config.evergreen.max_gs_threads = 32;
1709 rdev->config.evergreen.max_stack_entries = 512;
1710 rdev->config.evergreen.sx_num_of_sets = 4;
1711 rdev->config.evergreen.sx_max_export_size = 256;
1712 rdev->config.evergreen.sx_max_export_pos_size = 64;
1713 rdev->config.evergreen.sx_max_export_smx_size = 192;
1714 rdev->config.evergreen.max_hw_contexts = 8;
1715 rdev->config.evergreen.sq_num_cf_insts = 2;
1716
1717 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1718 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1719 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1720 break;
1721 case CHIP_REDWOOD:
1722 rdev->config.evergreen.num_ses = 1;
1723 rdev->config.evergreen.max_pipes = 4;
1724 rdev->config.evergreen.max_tile_pipes = 4;
1725 rdev->config.evergreen.max_simds = 5;
1726 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1727 rdev->config.evergreen.max_gprs = 256;
1728 rdev->config.evergreen.max_threads = 248;
1729 rdev->config.evergreen.max_gs_threads = 32;
1730 rdev->config.evergreen.max_stack_entries = 256;
1731 rdev->config.evergreen.sx_num_of_sets = 4;
1732 rdev->config.evergreen.sx_max_export_size = 256;
1733 rdev->config.evergreen.sx_max_export_pos_size = 64;
1734 rdev->config.evergreen.sx_max_export_smx_size = 192;
1735 rdev->config.evergreen.max_hw_contexts = 8;
1736 rdev->config.evergreen.sq_num_cf_insts = 2;
1737
1738 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1739 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1740 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1741 break;
1742 case CHIP_CEDAR:
1743 default:
1744 rdev->config.evergreen.num_ses = 1;
1745 rdev->config.evergreen.max_pipes = 2;
1746 rdev->config.evergreen.max_tile_pipes = 2;
1747 rdev->config.evergreen.max_simds = 2;
1748 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1749 rdev->config.evergreen.max_gprs = 256;
1750 rdev->config.evergreen.max_threads = 192;
1751 rdev->config.evergreen.max_gs_threads = 16;
1752 rdev->config.evergreen.max_stack_entries = 256;
1753 rdev->config.evergreen.sx_num_of_sets = 4;
1754 rdev->config.evergreen.sx_max_export_size = 128;
1755 rdev->config.evergreen.sx_max_export_pos_size = 32;
1756 rdev->config.evergreen.sx_max_export_smx_size = 96;
1757 rdev->config.evergreen.max_hw_contexts = 4;
1758 rdev->config.evergreen.sq_num_cf_insts = 1;
1759
1760 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1761 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1762 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1763 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05001764 case CHIP_PALM:
1765 rdev->config.evergreen.num_ses = 1;
1766 rdev->config.evergreen.max_pipes = 2;
1767 rdev->config.evergreen.max_tile_pipes = 2;
1768 rdev->config.evergreen.max_simds = 2;
1769 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1770 rdev->config.evergreen.max_gprs = 256;
1771 rdev->config.evergreen.max_threads = 192;
1772 rdev->config.evergreen.max_gs_threads = 16;
1773 rdev->config.evergreen.max_stack_entries = 256;
1774 rdev->config.evergreen.sx_num_of_sets = 4;
1775 rdev->config.evergreen.sx_max_export_size = 128;
1776 rdev->config.evergreen.sx_max_export_pos_size = 32;
1777 rdev->config.evergreen.sx_max_export_smx_size = 96;
1778 rdev->config.evergreen.max_hw_contexts = 4;
1779 rdev->config.evergreen.sq_num_cf_insts = 1;
1780
1781 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1782 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1783 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1784 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001785 case CHIP_SUMO:
1786 rdev->config.evergreen.num_ses = 1;
1787 rdev->config.evergreen.max_pipes = 4;
1788 rdev->config.evergreen.max_tile_pipes = 2;
1789 if (rdev->pdev->device == 0x9648)
1790 rdev->config.evergreen.max_simds = 3;
1791 else if ((rdev->pdev->device == 0x9647) ||
1792 (rdev->pdev->device == 0x964a))
1793 rdev->config.evergreen.max_simds = 4;
1794 else
1795 rdev->config.evergreen.max_simds = 5;
1796 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1797 rdev->config.evergreen.max_gprs = 256;
1798 rdev->config.evergreen.max_threads = 248;
1799 rdev->config.evergreen.max_gs_threads = 32;
1800 rdev->config.evergreen.max_stack_entries = 256;
1801 rdev->config.evergreen.sx_num_of_sets = 4;
1802 rdev->config.evergreen.sx_max_export_size = 256;
1803 rdev->config.evergreen.sx_max_export_pos_size = 64;
1804 rdev->config.evergreen.sx_max_export_smx_size = 192;
1805 rdev->config.evergreen.max_hw_contexts = 8;
1806 rdev->config.evergreen.sq_num_cf_insts = 2;
1807
1808 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1809 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1810 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1811 break;
1812 case CHIP_SUMO2:
1813 rdev->config.evergreen.num_ses = 1;
1814 rdev->config.evergreen.max_pipes = 4;
1815 rdev->config.evergreen.max_tile_pipes = 4;
1816 rdev->config.evergreen.max_simds = 2;
1817 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1818 rdev->config.evergreen.max_gprs = 256;
1819 rdev->config.evergreen.max_threads = 248;
1820 rdev->config.evergreen.max_gs_threads = 32;
1821 rdev->config.evergreen.max_stack_entries = 512;
1822 rdev->config.evergreen.sx_num_of_sets = 4;
1823 rdev->config.evergreen.sx_max_export_size = 256;
1824 rdev->config.evergreen.sx_max_export_pos_size = 64;
1825 rdev->config.evergreen.sx_max_export_smx_size = 192;
1826 rdev->config.evergreen.max_hw_contexts = 8;
1827 rdev->config.evergreen.sq_num_cf_insts = 2;
1828
1829 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1830 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1831 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1832 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001833 case CHIP_BARTS:
1834 rdev->config.evergreen.num_ses = 2;
1835 rdev->config.evergreen.max_pipes = 4;
1836 rdev->config.evergreen.max_tile_pipes = 8;
1837 rdev->config.evergreen.max_simds = 7;
1838 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1839 rdev->config.evergreen.max_gprs = 256;
1840 rdev->config.evergreen.max_threads = 248;
1841 rdev->config.evergreen.max_gs_threads = 32;
1842 rdev->config.evergreen.max_stack_entries = 512;
1843 rdev->config.evergreen.sx_num_of_sets = 4;
1844 rdev->config.evergreen.sx_max_export_size = 256;
1845 rdev->config.evergreen.sx_max_export_pos_size = 64;
1846 rdev->config.evergreen.sx_max_export_smx_size = 192;
1847 rdev->config.evergreen.max_hw_contexts = 8;
1848 rdev->config.evergreen.sq_num_cf_insts = 2;
1849
1850 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1851 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1852 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1853 break;
1854 case CHIP_TURKS:
1855 rdev->config.evergreen.num_ses = 1;
1856 rdev->config.evergreen.max_pipes = 4;
1857 rdev->config.evergreen.max_tile_pipes = 4;
1858 rdev->config.evergreen.max_simds = 6;
1859 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1860 rdev->config.evergreen.max_gprs = 256;
1861 rdev->config.evergreen.max_threads = 248;
1862 rdev->config.evergreen.max_gs_threads = 32;
1863 rdev->config.evergreen.max_stack_entries = 256;
1864 rdev->config.evergreen.sx_num_of_sets = 4;
1865 rdev->config.evergreen.sx_max_export_size = 256;
1866 rdev->config.evergreen.sx_max_export_pos_size = 64;
1867 rdev->config.evergreen.sx_max_export_smx_size = 192;
1868 rdev->config.evergreen.max_hw_contexts = 8;
1869 rdev->config.evergreen.sq_num_cf_insts = 2;
1870
1871 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1872 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1873 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1874 break;
1875 case CHIP_CAICOS:
1876 rdev->config.evergreen.num_ses = 1;
1877 rdev->config.evergreen.max_pipes = 4;
1878 rdev->config.evergreen.max_tile_pipes = 2;
1879 rdev->config.evergreen.max_simds = 2;
1880 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1881 rdev->config.evergreen.max_gprs = 256;
1882 rdev->config.evergreen.max_threads = 192;
1883 rdev->config.evergreen.max_gs_threads = 16;
1884 rdev->config.evergreen.max_stack_entries = 256;
1885 rdev->config.evergreen.sx_num_of_sets = 4;
1886 rdev->config.evergreen.sx_max_export_size = 128;
1887 rdev->config.evergreen.sx_max_export_pos_size = 32;
1888 rdev->config.evergreen.sx_max_export_smx_size = 96;
1889 rdev->config.evergreen.max_hw_contexts = 4;
1890 rdev->config.evergreen.sq_num_cf_insts = 1;
1891
1892 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1893 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1894 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1895 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001896 }
1897
1898 /* Initialize HDP */
1899 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1900 WREG32((0x2c14 + j), 0x00000000);
1901 WREG32((0x2c18 + j), 0x00000000);
1902 WREG32((0x2c1c + j), 0x00000000);
1903 WREG32((0x2c20 + j), 0x00000000);
1904 WREG32((0x2c24 + j), 0x00000000);
1905 }
1906
1907 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1908
Alex Deucherd054ac12011-09-01 17:46:15 +00001909 evergreen_fix_pci_max_read_req_size(rdev);
1910
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001911 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
1912
1913 cc_gc_shader_pipe_config |=
1914 INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
1915 & EVERGREEN_MAX_PIPES_MASK);
1916 cc_gc_shader_pipe_config |=
1917 INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
1918 & EVERGREEN_MAX_SIMDS_MASK);
1919
1920 cc_rb_backend_disable =
1921 BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
1922 & EVERGREEN_MAX_BACKENDS_MASK);
1923
1924
1925 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucher05b3ef62012-03-20 17:18:37 -04001926 if ((rdev->family == CHIP_PALM) ||
1927 (rdev->family == CHIP_SUMO) ||
1928 (rdev->family == CHIP_SUMO2))
Alex Deucherd9282fc2011-05-11 03:15:24 -04001929 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
1930 else
1931 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001932
1933 switch (rdev->config.evergreen.max_tile_pipes) {
1934 case 1:
1935 default:
1936 gb_addr_config |= NUM_PIPES(0);
1937 break;
1938 case 2:
1939 gb_addr_config |= NUM_PIPES(1);
1940 break;
1941 case 4:
1942 gb_addr_config |= NUM_PIPES(2);
1943 break;
1944 case 8:
1945 gb_addr_config |= NUM_PIPES(3);
1946 break;
1947 }
1948
1949 gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1950 gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
1951 gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
1952 gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
1953 gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
1954 gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
1955
1956 if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
1957 gb_addr_config |= ROW_SIZE(2);
1958 else
1959 gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
1960
1961 if (rdev->ddev->pdev->device == 0x689e) {
1962 u32 efuse_straps_4;
1963 u32 efuse_straps_3;
1964 u8 efuse_box_bit_131_124;
1965
1966 WREG32(RCU_IND_INDEX, 0x204);
1967 efuse_straps_4 = RREG32(RCU_IND_DATA);
1968 WREG32(RCU_IND_INDEX, 0x203);
1969 efuse_straps_3 = RREG32(RCU_IND_DATA);
1970 efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
1971
1972 switch(efuse_box_bit_131_124) {
1973 case 0x00:
1974 gb_backend_map = 0x76543210;
1975 break;
1976 case 0x55:
1977 gb_backend_map = 0x77553311;
1978 break;
1979 case 0x56:
1980 gb_backend_map = 0x77553300;
1981 break;
1982 case 0x59:
1983 gb_backend_map = 0x77552211;
1984 break;
1985 case 0x66:
1986 gb_backend_map = 0x77443300;
1987 break;
1988 case 0x99:
1989 gb_backend_map = 0x66552211;
1990 break;
1991 case 0x5a:
1992 gb_backend_map = 0x77552200;
1993 break;
1994 case 0xaa:
1995 gb_backend_map = 0x66442200;
1996 break;
1997 case 0x95:
1998 gb_backend_map = 0x66553311;
1999 break;
2000 default:
2001 DRM_ERROR("bad backend map, using default\n");
2002 gb_backend_map =
2003 evergreen_get_tile_pipe_to_backend_map(rdev,
2004 rdev->config.evergreen.max_tile_pipes,
2005 rdev->config.evergreen.max_backends,
2006 ((EVERGREEN_MAX_BACKENDS_MASK <<
2007 rdev->config.evergreen.max_backends) &
2008 EVERGREEN_MAX_BACKENDS_MASK));
2009 break;
2010 }
2011 } else if (rdev->ddev->pdev->device == 0x68b9) {
2012 u32 efuse_straps_3;
2013 u8 efuse_box_bit_127_124;
2014
2015 WREG32(RCU_IND_INDEX, 0x203);
2016 efuse_straps_3 = RREG32(RCU_IND_DATA);
Alex Deucherd31dba52010-10-11 12:41:32 -04002017 efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002018
2019 switch(efuse_box_bit_127_124) {
2020 case 0x0:
2021 gb_backend_map = 0x00003210;
2022 break;
2023 case 0x5:
2024 case 0x6:
2025 case 0x9:
2026 case 0xa:
2027 gb_backend_map = 0x00003311;
2028 break;
2029 default:
2030 DRM_ERROR("bad backend map, using default\n");
2031 gb_backend_map =
2032 evergreen_get_tile_pipe_to_backend_map(rdev,
2033 rdev->config.evergreen.max_tile_pipes,
2034 rdev->config.evergreen.max_backends,
2035 ((EVERGREEN_MAX_BACKENDS_MASK <<
2036 rdev->config.evergreen.max_backends) &
2037 EVERGREEN_MAX_BACKENDS_MASK));
2038 break;
2039 }
Alex Deucherb741be82010-09-09 19:15:23 -04002040 } else {
2041 switch (rdev->family) {
2042 case CHIP_CYPRESS:
2043 case CHIP_HEMLOCK:
Alex Deucher03f40092011-01-06 21:19:25 -05002044 case CHIP_BARTS:
Alex Deucherb741be82010-09-09 19:15:23 -04002045 gb_backend_map = 0x66442200;
2046 break;
2047 case CHIP_JUNIPER:
Alex Deucher9a4a0b92011-07-11 19:45:32 +00002048 gb_backend_map = 0x00002200;
Alex Deucherb741be82010-09-09 19:15:23 -04002049 break;
2050 default:
2051 gb_backend_map =
2052 evergreen_get_tile_pipe_to_backend_map(rdev,
2053 rdev->config.evergreen.max_tile_pipes,
2054 rdev->config.evergreen.max_backends,
2055 ((EVERGREEN_MAX_BACKENDS_MASK <<
2056 rdev->config.evergreen.max_backends) &
2057 EVERGREEN_MAX_BACKENDS_MASK));
2058 }
2059 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002060
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002061 /* setup tiling info dword. gb_addr_config is not adequate since it does
2062 * not have bank info, so create a custom tiling dword.
2063 * bits 3:0 num_pipes
2064 * bits 7:4 num_banks
2065 * bits 11:8 group_size
2066 * bits 15:12 row_size
2067 */
2068 rdev->config.evergreen.tile_config = 0;
2069 switch (rdev->config.evergreen.max_tile_pipes) {
2070 case 1:
2071 default:
2072 rdev->config.evergreen.tile_config |= (0 << 0);
2073 break;
2074 case 2:
2075 rdev->config.evergreen.tile_config |= (1 << 0);
2076 break;
2077 case 4:
2078 rdev->config.evergreen.tile_config |= (2 << 0);
2079 break;
2080 case 8:
2081 rdev->config.evergreen.tile_config |= (3 << 0);
2082 break;
2083 }
Alex Deucherd698a342011-06-23 00:49:29 -04002084 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04002085 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04002086 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucherd8d09be2012-05-31 18:53:36 -04002087 else {
Alex Deucher75a75712012-07-31 11:01:10 -04002088 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
2089 case 0: /* four banks */
Alex Deucherd8d09be2012-05-31 18:53:36 -04002090 rdev->config.evergreen.tile_config |= 0 << 4;
Alex Deucher75a75712012-07-31 11:01:10 -04002091 break;
2092 case 1: /* eight banks */
2093 rdev->config.evergreen.tile_config |= 1 << 4;
2094 break;
2095 case 2: /* sixteen banks */
2096 default:
2097 rdev->config.evergreen.tile_config |= 2 << 4;
2098 break;
2099 }
Alex Deucherd8d09be2012-05-31 18:53:36 -04002100 }
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002101 rdev->config.evergreen.tile_config |=
2102 ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
2103 rdev->config.evergreen.tile_config |=
2104 ((gb_addr_config & 0x30000000) >> 28) << 12;
2105
Alex Deuchere55b9422011-07-15 19:53:52 +00002106 rdev->config.evergreen.backend_map = gb_backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002107 WREG32(GB_BACKEND_MAP, gb_backend_map);
2108 WREG32(GB_ADDR_CONFIG, gb_addr_config);
2109 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
2110 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
2111
2112 num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
2113 grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
2114
2115 for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
2116 u32 rb = cc_rb_backend_disable | (0xf0 << 16);
2117 u32 sp = cc_gc_shader_pipe_config;
2118 u32 gfx = grbm_gfx_index | SE_INDEX(i);
2119
2120 if (i == num_shader_engines) {
2121 rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
2122 sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
2123 }
2124
2125 WREG32(GRBM_GFX_INDEX, gfx);
2126 WREG32(RLC_GFX_INDEX, gfx);
2127
2128 WREG32(CC_RB_BACKEND_DISABLE, rb);
2129 WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
2130 WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
2131 WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
Jerome Glisse888e4b92012-05-31 19:00:24 -04002132 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002133
Jerome Glisse888e4b92012-05-31 19:00:24 -04002134 grbm_gfx_index = INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002135 WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
2136 WREG32(RLC_GFX_INDEX, grbm_gfx_index);
2137
2138 WREG32(CGTS_SYS_TCC_DISABLE, 0);
2139 WREG32(CGTS_TCC_DISABLE, 0);
2140 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
2141 WREG32(CGTS_USER_TCC_DISABLE, 0);
2142
2143 /* set HW defaults for 3D engine */
2144 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
2145 ROQ_IB2_START(0x2b)));
2146
2147 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
2148
2149 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
2150 SYNC_GRADIENT |
2151 SYNC_WALKER |
2152 SYNC_ALIGNER));
2153
2154 sx_debug_1 = RREG32(SX_DEBUG_1);
2155 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
2156 WREG32(SX_DEBUG_1, sx_debug_1);
2157
2158
2159 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
2160 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
2161 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
2162 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
2163
Alex Deucher789ed2a2012-06-14 22:06:36 +02002164 if (rdev->family <= CHIP_SUMO2)
2165 WREG32(SMX_SAR_CTL0, 0x00010000);
2166
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002167 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
2168 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
2169 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
2170
2171 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
2172 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
2173 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
2174
2175 WREG32(VGT_NUM_INSTANCES, 1);
2176 WREG32(SPI_CONFIG_CNTL, 0);
2177 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
2178 WREG32(CP_PERFMON_CNTL, 0);
2179
2180 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
2181 FETCH_FIFO_HIWATER(0x4) |
2182 DONE_FIFO_HIWATER(0xe0) |
2183 ALU_UPDATE_FIFO_HIWATER(0x8)));
2184
2185 sq_config = RREG32(SQ_CONFIG);
2186 sq_config &= ~(PS_PRIO(3) |
2187 VS_PRIO(3) |
2188 GS_PRIO(3) |
2189 ES_PRIO(3));
2190 sq_config |= (VC_ENABLE |
2191 EXPORT_SRC_C |
2192 PS_PRIO(0) |
2193 VS_PRIO(1) |
2194 GS_PRIO(2) |
2195 ES_PRIO(3));
2196
Alex Deucherd5e455e2010-11-22 17:56:29 -05002197 switch (rdev->family) {
2198 case CHIP_CEDAR:
2199 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002200 case CHIP_SUMO:
2201 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002202 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002203 /* no vertex cache */
2204 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002205 break;
2206 default:
2207 break;
2208 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002209
2210 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
2211
2212 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
2213 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
2214 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
2215 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2216 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2217 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2218 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2219
Alex Deucherd5e455e2010-11-22 17:56:29 -05002220 switch (rdev->family) {
2221 case CHIP_CEDAR:
2222 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002223 case CHIP_SUMO:
2224 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002225 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002226 break;
2227 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002228 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002229 break;
2230 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002231
2232 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04002233 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2234 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2235 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2236 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2237 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002238
2239 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2240 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2241 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2242 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2243 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2244 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2245
2246 WREG32(SQ_CONFIG, sq_config);
2247 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2248 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2249 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
2250 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2251 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
2252 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2253 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2254 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
2255 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2256 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
2257
2258 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
2259 FORCE_EOV_MAX_REZ_CNT(255)));
2260
Alex Deucherd5e455e2010-11-22 17:56:29 -05002261 switch (rdev->family) {
2262 case CHIP_CEDAR:
2263 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002264 case CHIP_SUMO:
2265 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002266 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002267 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002268 break;
2269 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002270 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002271 break;
2272 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002273 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
2274 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
2275
2276 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05002277 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002278 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2279
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002280 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
2281 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
2282
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002283 WREG32(CB_PERF_CTR0_SEL_0, 0);
2284 WREG32(CB_PERF_CTR0_SEL_1, 0);
2285 WREG32(CB_PERF_CTR1_SEL_0, 0);
2286 WREG32(CB_PERF_CTR1_SEL_1, 0);
2287 WREG32(CB_PERF_CTR2_SEL_0, 0);
2288 WREG32(CB_PERF_CTR2_SEL_1, 0);
2289 WREG32(CB_PERF_CTR3_SEL_0, 0);
2290 WREG32(CB_PERF_CTR3_SEL_1, 0);
2291
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002292 /* clear render buffer base addresses */
2293 WREG32(CB_COLOR0_BASE, 0);
2294 WREG32(CB_COLOR1_BASE, 0);
2295 WREG32(CB_COLOR2_BASE, 0);
2296 WREG32(CB_COLOR3_BASE, 0);
2297 WREG32(CB_COLOR4_BASE, 0);
2298 WREG32(CB_COLOR5_BASE, 0);
2299 WREG32(CB_COLOR6_BASE, 0);
2300 WREG32(CB_COLOR7_BASE, 0);
2301 WREG32(CB_COLOR8_BASE, 0);
2302 WREG32(CB_COLOR9_BASE, 0);
2303 WREG32(CB_COLOR10_BASE, 0);
2304 WREG32(CB_COLOR11_BASE, 0);
2305
2306 /* set the shader const cache sizes to 0 */
2307 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
2308 WREG32(i, 0);
2309 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
2310 WREG32(i, 0);
2311
Alex Deucherf25a5c62011-05-19 11:07:57 -04002312 tmp = RREG32(HDP_MISC_CNTL);
2313 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
2314 WREG32(HDP_MISC_CNTL, tmp);
2315
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002316 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
2317 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
2318
2319 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
2320
2321 udelay(50);
2322
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002323}
2324
2325int evergreen_mc_init(struct radeon_device *rdev)
2326{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002327 u32 tmp;
2328 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002329
2330 /* Get VRAM informations */
2331 rdev->mc.vram_is_ddr = true;
Alex Deucher05b3ef62012-03-20 17:18:37 -04002332 if ((rdev->family == CHIP_PALM) ||
2333 (rdev->family == CHIP_SUMO) ||
2334 (rdev->family == CHIP_SUMO2))
Alex Deucher82084412011-07-01 13:18:28 -04002335 tmp = RREG32(FUS_MC_ARB_RAMCFG);
2336 else
2337 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002338 if (tmp & CHANSIZE_OVERRIDE) {
2339 chansize = 16;
2340 } else if (tmp & CHANSIZE_MASK) {
2341 chansize = 64;
2342 } else {
2343 chansize = 32;
2344 }
2345 tmp = RREG32(MC_SHARED_CHMAP);
2346 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2347 case 0:
2348 default:
2349 numchan = 1;
2350 break;
2351 case 1:
2352 numchan = 2;
2353 break;
2354 case 2:
2355 numchan = 4;
2356 break;
2357 case 3:
2358 numchan = 8;
2359 break;
2360 }
2361 rdev->mc.vram_width = numchan * chansize;
2362 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002363 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2364 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002365 /* Setup GPU memory space */
Alex Deucher05b3ef62012-03-20 17:18:37 -04002366 if ((rdev->family == CHIP_PALM) ||
2367 (rdev->family == CHIP_SUMO) ||
2368 (rdev->family == CHIP_SUMO2)) {
Alex Deucher6eb18f82010-11-22 17:56:27 -05002369 /* size in bytes on fusion */
2370 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
2371 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
2372 } else {
Alex Deucher05b3ef62012-03-20 17:18:37 -04002373 /* size in MB on evergreen/cayman/tn */
Alex Deucher6eb18f82010-11-22 17:56:27 -05002374 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2375 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2376 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002377 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05002378 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002379 radeon_update_bandwidth_info(rdev);
2380
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002381 return 0;
2382}
Jerome Glissed594e462010-02-17 21:54:29 +00002383
Christian Könige32eb502011-10-23 12:56:27 +02002384bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00002385{
Alex Deucher17db7042010-12-21 16:05:39 -05002386 u32 srbm_status;
2387 u32 grbm_status;
2388 u32 grbm_status_se0, grbm_status_se1;
2389 struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
2390 int r;
2391
2392 srbm_status = RREG32(SRBM_STATUS);
2393 grbm_status = RREG32(GRBM_STATUS);
2394 grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
2395 grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
2396 if (!(grbm_status & GUI_ACTIVE)) {
Christian Könige32eb502011-10-23 12:56:27 +02002397 r100_gpu_lockup_update(lockup, ring);
Alex Deucher17db7042010-12-21 16:05:39 -05002398 return false;
2399 }
2400 /* force CP activities */
Christian Könige32eb502011-10-23 12:56:27 +02002401 r = radeon_ring_lock(rdev, ring, 2);
Alex Deucher17db7042010-12-21 16:05:39 -05002402 if (!r) {
2403 /* PACKET2 NOP */
Christian Könige32eb502011-10-23 12:56:27 +02002404 radeon_ring_write(ring, 0x80000000);
2405 radeon_ring_write(ring, 0x80000000);
2406 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher17db7042010-12-21 16:05:39 -05002407 }
Christian Könige32eb502011-10-23 12:56:27 +02002408 ring->rptr = RREG32(CP_RB_RPTR);
2409 return r100_gpu_cp_is_lockup(rdev, lockup, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002410}
2411
Alex Deucher747943e2010-03-24 13:26:36 -04002412static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
2413{
2414 struct evergreen_mc_save save;
Alex Deucher747943e2010-03-24 13:26:36 -04002415 u32 grbm_reset = 0;
2416
Alex Deucher8d96fe92011-01-21 15:38:22 +00002417 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
2418 return 0;
2419
Alex Deucher747943e2010-03-24 13:26:36 -04002420 dev_info(rdev->dev, "GPU softreset \n");
2421 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2422 RREG32(GRBM_STATUS));
2423 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2424 RREG32(GRBM_STATUS_SE0));
2425 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2426 RREG32(GRBM_STATUS_SE1));
2427 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2428 RREG32(SRBM_STATUS));
2429 evergreen_mc_stop(rdev, &save);
2430 if (evergreen_mc_wait_for_idle(rdev)) {
2431 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2432 }
2433 /* Disable CP parsing/prefetching */
2434 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
2435
2436 /* reset all the gfx blocks */
2437 grbm_reset = (SOFT_RESET_CP |
2438 SOFT_RESET_CB |
2439 SOFT_RESET_DB |
2440 SOFT_RESET_PA |
2441 SOFT_RESET_SC |
2442 SOFT_RESET_SPI |
2443 SOFT_RESET_SH |
2444 SOFT_RESET_SX |
2445 SOFT_RESET_TC |
2446 SOFT_RESET_TA |
2447 SOFT_RESET_VC |
2448 SOFT_RESET_VGT);
2449
2450 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
2451 WREG32(GRBM_SOFT_RESET, grbm_reset);
2452 (void)RREG32(GRBM_SOFT_RESET);
2453 udelay(50);
2454 WREG32(GRBM_SOFT_RESET, 0);
2455 (void)RREG32(GRBM_SOFT_RESET);
Alex Deucher747943e2010-03-24 13:26:36 -04002456 /* Wait a little for things to settle down */
2457 udelay(50);
2458 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2459 RREG32(GRBM_STATUS));
2460 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2461 RREG32(GRBM_STATUS_SE0));
2462 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2463 RREG32(GRBM_STATUS_SE1));
2464 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2465 RREG32(SRBM_STATUS));
Alex Deucher747943e2010-03-24 13:26:36 -04002466 evergreen_mc_resume(rdev, &save);
2467 return 0;
2468}
2469
Jerome Glissea2d07b72010-03-09 14:45:11 +00002470int evergreen_asic_reset(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002471{
Alex Deucher747943e2010-03-24 13:26:36 -04002472 return evergreen_gpu_soft_reset(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002473}
2474
Alex Deucher45f9a392010-03-24 13:55:51 -04002475/* Interrupts */
2476
2477u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
2478{
2479 switch (crtc) {
2480 case 0:
2481 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
2482 case 1:
2483 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
2484 case 2:
2485 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
2486 case 3:
2487 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
2488 case 4:
2489 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
2490 case 5:
2491 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
2492 default:
2493 return 0;
2494 }
2495}
2496
2497void evergreen_disable_interrupt_state(struct radeon_device *rdev)
2498{
2499 u32 tmp;
2500
Alex Deucher1b370782011-11-17 20:13:28 -05002501 if (rdev->family >= CHIP_CAYMAN) {
2502 cayman_cp_int_cntl_setup(rdev, 0,
2503 CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
2504 cayman_cp_int_cntl_setup(rdev, 1, 0);
2505 cayman_cp_int_cntl_setup(rdev, 2, 0);
2506 } else
2507 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -04002508 WREG32(GRBM_INT_CNTL, 0);
2509 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2510 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002511 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002512 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2513 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002514 }
2515 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002516 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2517 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2518 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002519
2520 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2521 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002522 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002523 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2524 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002525 }
2526 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002527 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2528 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2529 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002530
Alex Deucher05b3ef62012-03-20 17:18:37 -04002531 /* only one DAC on DCE6 */
2532 if (!ASIC_IS_DCE6(rdev))
2533 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
Alex Deucher45f9a392010-03-24 13:55:51 -04002534 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2535
2536 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2537 WREG32(DC_HPD1_INT_CONTROL, tmp);
2538 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2539 WREG32(DC_HPD2_INT_CONTROL, tmp);
2540 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2541 WREG32(DC_HPD3_INT_CONTROL, tmp);
2542 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2543 WREG32(DC_HPD4_INT_CONTROL, tmp);
2544 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2545 WREG32(DC_HPD5_INT_CONTROL, tmp);
2546 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2547 WREG32(DC_HPD6_INT_CONTROL, tmp);
2548
2549}
2550
2551int evergreen_irq_set(struct radeon_device *rdev)
2552{
2553 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
Alex Deucher1b370782011-11-17 20:13:28 -05002554 u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002555 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
2556 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04002557 u32 grbm_int_cntl = 0;
Alex Deucher6f34be52010-11-21 10:59:01 -05002558 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002559
2560 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00002561 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04002562 return -EINVAL;
2563 }
2564 /* don't enable anything if the ih is disabled */
2565 if (!rdev->ih.enabled) {
2566 r600_disable_interrupts(rdev);
2567 /* force the active interrupt state to all disabled */
2568 evergreen_disable_interrupt_state(rdev);
2569 return 0;
2570 }
2571
2572 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2573 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2574 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2575 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2576 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2577 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2578
Alex Deucher1b370782011-11-17 20:13:28 -05002579 if (rdev->family >= CHIP_CAYMAN) {
2580 /* enable CP interrupts on all rings */
2581 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
2582 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
2583 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
2584 }
2585 if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP1_INDEX]) {
2586 DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
2587 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
2588 }
2589 if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP2_INDEX]) {
2590 DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
2591 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
2592 }
2593 } else {
2594 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
2595 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
2596 cp_int_cntl |= RB_INT_ENABLE;
2597 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
2598 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002599 }
Alex Deucher1b370782011-11-17 20:13:28 -05002600
Alex Deucher6f34be52010-11-21 10:59:01 -05002601 if (rdev->irq.crtc_vblank_int[0] ||
2602 rdev->irq.pflip[0]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002603 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
2604 crtc1 |= VBLANK_INT_MASK;
2605 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002606 if (rdev->irq.crtc_vblank_int[1] ||
2607 rdev->irq.pflip[1]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002608 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
2609 crtc2 |= VBLANK_INT_MASK;
2610 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002611 if (rdev->irq.crtc_vblank_int[2] ||
2612 rdev->irq.pflip[2]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002613 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
2614 crtc3 |= VBLANK_INT_MASK;
2615 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002616 if (rdev->irq.crtc_vblank_int[3] ||
2617 rdev->irq.pflip[3]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002618 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
2619 crtc4 |= VBLANK_INT_MASK;
2620 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002621 if (rdev->irq.crtc_vblank_int[4] ||
2622 rdev->irq.pflip[4]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002623 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
2624 crtc5 |= VBLANK_INT_MASK;
2625 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002626 if (rdev->irq.crtc_vblank_int[5] ||
2627 rdev->irq.pflip[5]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002628 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
2629 crtc6 |= VBLANK_INT_MASK;
2630 }
2631 if (rdev->irq.hpd[0]) {
2632 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
2633 hpd1 |= DC_HPDx_INT_EN;
2634 }
2635 if (rdev->irq.hpd[1]) {
2636 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
2637 hpd2 |= DC_HPDx_INT_EN;
2638 }
2639 if (rdev->irq.hpd[2]) {
2640 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
2641 hpd3 |= DC_HPDx_INT_EN;
2642 }
2643 if (rdev->irq.hpd[3]) {
2644 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
2645 hpd4 |= DC_HPDx_INT_EN;
2646 }
2647 if (rdev->irq.hpd[4]) {
2648 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
2649 hpd5 |= DC_HPDx_INT_EN;
2650 }
2651 if (rdev->irq.hpd[5]) {
2652 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
2653 hpd6 |= DC_HPDx_INT_EN;
2654 }
Alex Deucher2031f772010-04-22 12:52:11 -04002655 if (rdev->irq.gui_idle) {
2656 DRM_DEBUG("gui idle\n");
2657 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
2658 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002659
Alex Deucher1b370782011-11-17 20:13:28 -05002660 if (rdev->family >= CHIP_CAYMAN) {
2661 cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
2662 cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
2663 cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
2664 } else
2665 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher2031f772010-04-22 12:52:11 -04002666 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04002667
2668 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
2669 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002670 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002671 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
2672 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04002673 }
2674 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002675 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
2676 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
2677 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002678
Alex Deucher6f34be52010-11-21 10:59:01 -05002679 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
2680 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002681 if (rdev->num_crtc >= 4) {
2682 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
2683 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
2684 }
2685 if (rdev->num_crtc >= 6) {
2686 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
2687 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
2688 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002689
Alex Deucher45f9a392010-03-24 13:55:51 -04002690 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2691 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2692 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2693 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2694 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2695 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2696
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002697 return 0;
2698}
2699
Andi Kleencbdd4502011-10-13 16:08:46 -07002700static void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002701{
2702 u32 tmp;
2703
Alex Deucher6f34be52010-11-21 10:59:01 -05002704 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
2705 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2706 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
2707 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
2708 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
2709 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
2710 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
2711 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04002712 if (rdev->num_crtc >= 4) {
2713 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
2714 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
2715 }
2716 if (rdev->num_crtc >= 6) {
2717 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
2718 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
2719 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002720
Alex Deucher6f34be52010-11-21 10:59:01 -05002721 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
2722 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2723 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
2724 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05002725 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002726 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002727 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002728 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002729 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002730 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002731 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002732 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
2733
Alex Deucherb7eff392011-07-08 11:44:56 -04002734 if (rdev->num_crtc >= 4) {
2735 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
2736 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2737 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
2738 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2739 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
2740 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
2741 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
2742 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
2743 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
2744 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
2745 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
2746 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
2747 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002748
Alex Deucherb7eff392011-07-08 11:44:56 -04002749 if (rdev->num_crtc >= 6) {
2750 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
2751 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2752 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
2753 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2754 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
2755 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
2756 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
2757 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
2758 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
2759 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
2760 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
2761 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
2762 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002763
Alex Deucher6f34be52010-11-21 10:59:01 -05002764 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002765 tmp = RREG32(DC_HPD1_INT_CONTROL);
2766 tmp |= DC_HPDx_INT_ACK;
2767 WREG32(DC_HPD1_INT_CONTROL, tmp);
2768 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002769 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002770 tmp = RREG32(DC_HPD2_INT_CONTROL);
2771 tmp |= DC_HPDx_INT_ACK;
2772 WREG32(DC_HPD2_INT_CONTROL, tmp);
2773 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002774 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002775 tmp = RREG32(DC_HPD3_INT_CONTROL);
2776 tmp |= DC_HPDx_INT_ACK;
2777 WREG32(DC_HPD3_INT_CONTROL, tmp);
2778 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002779 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002780 tmp = RREG32(DC_HPD4_INT_CONTROL);
2781 tmp |= DC_HPDx_INT_ACK;
2782 WREG32(DC_HPD4_INT_CONTROL, tmp);
2783 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002784 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002785 tmp = RREG32(DC_HPD5_INT_CONTROL);
2786 tmp |= DC_HPDx_INT_ACK;
2787 WREG32(DC_HPD5_INT_CONTROL, tmp);
2788 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002789 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002790 tmp = RREG32(DC_HPD5_INT_CONTROL);
2791 tmp |= DC_HPDx_INT_ACK;
2792 WREG32(DC_HPD6_INT_CONTROL, tmp);
2793 }
2794}
2795
2796void evergreen_irq_disable(struct radeon_device *rdev)
2797{
Alex Deucher45f9a392010-03-24 13:55:51 -04002798 r600_disable_interrupts(rdev);
2799 /* Wait and acknowledge irq */
2800 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002801 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002802 evergreen_disable_interrupt_state(rdev);
2803}
2804
Alex Deucher755d8192011-03-02 20:07:34 -05002805void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002806{
2807 evergreen_irq_disable(rdev);
2808 r600_rlc_stop(rdev);
2809}
2810
Andi Kleencbdd4502011-10-13 16:08:46 -07002811static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002812{
2813 u32 wptr, tmp;
2814
Alex Deucher724c80e2010-08-27 18:25:25 -04002815 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04002816 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04002817 else
2818 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04002819
2820 if (wptr & RB_OVERFLOW) {
2821 /* When a ring buffer overflow happen start parsing interrupt
2822 * from the last not overwritten vector (wptr + 16). Hopefully
2823 * this should allow us to catchup.
2824 */
2825 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2826 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2827 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
2828 tmp = RREG32(IH_RB_CNTL);
2829 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2830 WREG32(IH_RB_CNTL, tmp);
2831 }
2832 return (wptr & rdev->ih.ptr_mask);
2833}
2834
2835int evergreen_irq_process(struct radeon_device *rdev)
2836{
Dave Airlie682f1a52011-06-18 03:59:51 +00002837 u32 wptr;
2838 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04002839 u32 src_id, src_data;
2840 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04002841 unsigned long flags;
2842 bool queue_hotplug = false;
2843
Dave Airlie682f1a52011-06-18 03:59:51 +00002844 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04002845 return IRQ_NONE;
2846
Dave Airlie682f1a52011-06-18 03:59:51 +00002847 wptr = evergreen_get_ih_wptr(rdev);
2848 rptr = rdev->ih.rptr;
2849 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04002850
Dave Airlie682f1a52011-06-18 03:59:51 +00002851 spin_lock_irqsave(&rdev->ih.lock, flags);
Alex Deucher45f9a392010-03-24 13:55:51 -04002852 if (rptr == wptr) {
2853 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2854 return IRQ_NONE;
2855 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002856restart_ih:
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10002857 /* Order reading of wptr vs. reading of IH ring data */
2858 rmb();
2859
Alex Deucher45f9a392010-03-24 13:55:51 -04002860 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05002861 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002862
2863 rdev->ih.wptr = wptr;
2864 while (rptr != wptr) {
2865 /* wptr/rptr are in bytes! */
2866 ring_index = rptr / 4;
Alex Deucher0f234f52011-02-13 19:06:33 -05002867 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
2868 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04002869
2870 switch (src_id) {
2871 case 1: /* D1 vblank/vline */
2872 switch (src_data) {
2873 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002874 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002875 if (rdev->irq.crtc_vblank_int[0]) {
2876 drm_handle_vblank(rdev->ddev, 0);
2877 rdev->pm.vblank_sync = true;
2878 wake_up(&rdev->irq.vblank_queue);
2879 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002880 if (rdev->irq.pflip[0])
2881 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002882 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002883 DRM_DEBUG("IH: D1 vblank\n");
2884 }
2885 break;
2886 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002887 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
2888 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002889 DRM_DEBUG("IH: D1 vline\n");
2890 }
2891 break;
2892 default:
2893 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2894 break;
2895 }
2896 break;
2897 case 2: /* D2 vblank/vline */
2898 switch (src_data) {
2899 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002900 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002901 if (rdev->irq.crtc_vblank_int[1]) {
2902 drm_handle_vblank(rdev->ddev, 1);
2903 rdev->pm.vblank_sync = true;
2904 wake_up(&rdev->irq.vblank_queue);
2905 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002906 if (rdev->irq.pflip[1])
2907 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002908 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002909 DRM_DEBUG("IH: D2 vblank\n");
2910 }
2911 break;
2912 case 1: /* D2 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002913 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
2914 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002915 DRM_DEBUG("IH: D2 vline\n");
2916 }
2917 break;
2918 default:
2919 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2920 break;
2921 }
2922 break;
2923 case 3: /* D3 vblank/vline */
2924 switch (src_data) {
2925 case 0: /* D3 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002926 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
2927 if (rdev->irq.crtc_vblank_int[2]) {
2928 drm_handle_vblank(rdev->ddev, 2);
2929 rdev->pm.vblank_sync = true;
2930 wake_up(&rdev->irq.vblank_queue);
2931 }
2932 if (rdev->irq.pflip[2])
2933 radeon_crtc_handle_flip(rdev, 2);
2934 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002935 DRM_DEBUG("IH: D3 vblank\n");
2936 }
2937 break;
2938 case 1: /* D3 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002939 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
2940 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002941 DRM_DEBUG("IH: D3 vline\n");
2942 }
2943 break;
2944 default:
2945 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2946 break;
2947 }
2948 break;
2949 case 4: /* D4 vblank/vline */
2950 switch (src_data) {
2951 case 0: /* D4 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002952 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
2953 if (rdev->irq.crtc_vblank_int[3]) {
2954 drm_handle_vblank(rdev->ddev, 3);
2955 rdev->pm.vblank_sync = true;
2956 wake_up(&rdev->irq.vblank_queue);
2957 }
2958 if (rdev->irq.pflip[3])
2959 radeon_crtc_handle_flip(rdev, 3);
2960 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002961 DRM_DEBUG("IH: D4 vblank\n");
2962 }
2963 break;
2964 case 1: /* D4 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002965 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
2966 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002967 DRM_DEBUG("IH: D4 vline\n");
2968 }
2969 break;
2970 default:
2971 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2972 break;
2973 }
2974 break;
2975 case 5: /* D5 vblank/vline */
2976 switch (src_data) {
2977 case 0: /* D5 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002978 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
2979 if (rdev->irq.crtc_vblank_int[4]) {
2980 drm_handle_vblank(rdev->ddev, 4);
2981 rdev->pm.vblank_sync = true;
2982 wake_up(&rdev->irq.vblank_queue);
2983 }
2984 if (rdev->irq.pflip[4])
2985 radeon_crtc_handle_flip(rdev, 4);
2986 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002987 DRM_DEBUG("IH: D5 vblank\n");
2988 }
2989 break;
2990 case 1: /* D5 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002991 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
2992 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002993 DRM_DEBUG("IH: D5 vline\n");
2994 }
2995 break;
2996 default:
2997 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2998 break;
2999 }
3000 break;
3001 case 6: /* D6 vblank/vline */
3002 switch (src_data) {
3003 case 0: /* D6 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003004 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
3005 if (rdev->irq.crtc_vblank_int[5]) {
3006 drm_handle_vblank(rdev->ddev, 5);
3007 rdev->pm.vblank_sync = true;
3008 wake_up(&rdev->irq.vblank_queue);
3009 }
3010 if (rdev->irq.pflip[5])
3011 radeon_crtc_handle_flip(rdev, 5);
3012 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003013 DRM_DEBUG("IH: D6 vblank\n");
3014 }
3015 break;
3016 case 1: /* D6 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003017 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
3018 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003019 DRM_DEBUG("IH: D6 vline\n");
3020 }
3021 break;
3022 default:
3023 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3024 break;
3025 }
3026 break;
3027 case 42: /* HPD hotplug */
3028 switch (src_data) {
3029 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003030 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
3031 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003032 queue_hotplug = true;
3033 DRM_DEBUG("IH: HPD1\n");
3034 }
3035 break;
3036 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003037 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
3038 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003039 queue_hotplug = true;
3040 DRM_DEBUG("IH: HPD2\n");
3041 }
3042 break;
3043 case 2:
Alex Deucher6f34be52010-11-21 10:59:01 -05003044 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
3045 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003046 queue_hotplug = true;
3047 DRM_DEBUG("IH: HPD3\n");
3048 }
3049 break;
3050 case 3:
Alex Deucher6f34be52010-11-21 10:59:01 -05003051 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
3052 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003053 queue_hotplug = true;
3054 DRM_DEBUG("IH: HPD4\n");
3055 }
3056 break;
3057 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003058 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
3059 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003060 queue_hotplug = true;
3061 DRM_DEBUG("IH: HPD5\n");
3062 }
3063 break;
3064 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003065 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
3066 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003067 queue_hotplug = true;
3068 DRM_DEBUG("IH: HPD6\n");
3069 }
3070 break;
3071 default:
3072 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3073 break;
3074 }
3075 break;
3076 case 176: /* CP_INT in ring buffer */
3077 case 177: /* CP_INT in IB1 */
3078 case 178: /* CP_INT in IB2 */
3079 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003080 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04003081 break;
3082 case 181: /* CP EOP event */
3083 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher1b370782011-11-17 20:13:28 -05003084 if (rdev->family >= CHIP_CAYMAN) {
3085 switch (src_data) {
3086 case 0:
3087 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
3088 break;
3089 case 1:
3090 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
3091 break;
3092 case 2:
3093 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
3094 break;
3095 }
3096 } else
3097 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04003098 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003099 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003100 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003101 rdev->pm.gui_idle = true;
3102 wake_up(&rdev->irq.idle_queue);
3103 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04003104 default:
3105 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3106 break;
3107 }
3108
3109 /* wptr/rptr are in bytes! */
3110 rptr += 16;
3111 rptr &= rdev->ih.ptr_mask;
3112 }
3113 /* make sure wptr hasn't changed while processing */
3114 wptr = evergreen_get_ih_wptr(rdev);
3115 if (wptr != rdev->ih.wptr)
3116 goto restart_ih;
3117 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003118 schedule_work(&rdev->hotplug_work);
Alex Deucher45f9a392010-03-24 13:55:51 -04003119 rdev->ih.rptr = rptr;
3120 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3121 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3122 return IRQ_HANDLED;
3123}
3124
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003125static int evergreen_startup(struct radeon_device *rdev)
3126{
Christian Könige32eb502011-10-23 12:56:27 +02003127 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003128 int r;
3129
Alex Deucher9e46a482011-01-06 18:49:35 -05003130 /* enable pcie gen2 link */
Ilija Hadziccd540332011-09-20 10:22:57 -04003131 evergreen_pcie_gen2_enable(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05003132
Alex Deucher0af62b02011-01-06 21:19:31 -05003133 if (ASIC_IS_DCE5(rdev)) {
3134 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
3135 r = ni_init_microcode(rdev);
3136 if (r) {
3137 DRM_ERROR("Failed to load firmware!\n");
3138 return r;
3139 }
3140 }
Alex Deucher755d8192011-03-02 20:07:34 -05003141 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003142 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05003143 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003144 return r;
3145 }
Alex Deucher0af62b02011-01-06 21:19:31 -05003146 } else {
3147 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3148 r = r600_init_microcode(rdev);
3149 if (r) {
3150 DRM_ERROR("Failed to load firmware!\n");
3151 return r;
3152 }
3153 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003154 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003155
Alex Deucher16cdf042011-10-28 10:30:02 -04003156 r = r600_vram_scratch_init(rdev);
3157 if (r)
3158 return r;
3159
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003160 evergreen_mc_program(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003161 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04003162 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003163 } else {
3164 r = evergreen_pcie_gart_enable(rdev);
3165 if (r)
3166 return r;
3167 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003168 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003169
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003170 r = evergreen_blit_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003171 if (r) {
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04003172 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05003173 rdev->asic->copy.copy = NULL;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003174 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003175 }
3176
Alex Deucher724c80e2010-08-27 18:25:25 -04003177 /* allocate wb buffer */
3178 r = radeon_wb_init(rdev);
3179 if (r)
3180 return r;
3181
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003182 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3183 if (r) {
3184 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3185 return r;
3186 }
3187
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003188 /* Enable IRQ */
3189 r = r600_irq_init(rdev);
3190 if (r) {
3191 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3192 radeon_irq_kms_fini(rdev);
3193 return r;
3194 }
Alex Deucher45f9a392010-03-24 13:55:51 -04003195 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003196
Christian Könige32eb502011-10-23 12:56:27 +02003197 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05003198 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
3199 0, 0xfffff, RADEON_CP_PACKET2);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003200 if (r)
3201 return r;
3202 r = evergreen_cp_load_microcode(rdev);
3203 if (r)
3204 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003205 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003206 if (r)
3207 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003208
Jerome Glisseb15ba512011-11-15 11:48:34 -05003209 r = radeon_ib_pool_start(rdev);
3210 if (r)
3211 return r;
3212
Alex Deucherf7128122012-02-23 17:53:45 -05003213 r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003214 if (r) {
3215 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
3216 rdev->accel_working = false;
Matthijs Kooijman3fe89a02012-02-02 21:23:11 +01003217 return r;
Dave Airlie7a7e8732012-01-03 09:43:28 +00003218 }
3219
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003220 r = r600_audio_init(rdev);
3221 if (r) {
3222 DRM_ERROR("radeon: audio init failed\n");
Jerome Glisseb15ba512011-11-15 11:48:34 -05003223 return r;
3224 }
3225
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003226 return 0;
3227}
3228
3229int evergreen_resume(struct radeon_device *rdev)
3230{
3231 int r;
3232
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003233 /* reset the asic, the gfx blocks are often in a bad state
3234 * after the driver is unloaded or after a resume
3235 */
3236 if (radeon_asic_reset(rdev))
3237 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003238 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
3239 * posting will perform necessary task to bring back GPU into good
3240 * shape.
3241 */
3242 /* post card */
3243 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003244
Jerome Glisseb15ba512011-11-15 11:48:34 -05003245 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003246 r = evergreen_startup(rdev);
3247 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05003248 DRM_ERROR("evergreen startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003249 rdev->accel_working = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003250 return r;
3251 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003252
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003253 return r;
3254
3255}
3256
3257int evergreen_suspend(struct radeon_device *rdev)
3258{
Christian Könige32eb502011-10-23 12:56:27 +02003259 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003260
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003261 r600_audio_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003262 /* FIXME: we should wait for ring to be empty */
Jerome Glisseb15ba512011-11-15 11:48:34 -05003263 radeon_ib_pool_suspend(rdev);
3264 r600_blit_suspend(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003265 r700_cp_stop(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02003266 ring->ready = false;
Alex Deucher45f9a392010-03-24 13:55:51 -04003267 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003268 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003269 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003270
3271 return 0;
3272}
3273
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003274/* Plan is to move initialization in that function and use
3275 * helper function so that radeon_device_init pretty much
3276 * do nothing more than calling asic specific function. This
3277 * should also allow to remove a bunch of callback function
3278 * like vram_info.
3279 */
3280int evergreen_init(struct radeon_device *rdev)
3281{
3282 int r;
3283
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003284 /* This don't do much */
3285 r = radeon_gem_init(rdev);
3286 if (r)
3287 return r;
3288 /* Read BIOS */
3289 if (!radeon_get_bios(rdev)) {
3290 if (ASIC_IS_AVIVO(rdev))
3291 return -EINVAL;
3292 }
3293 /* Must be an ATOMBIOS */
3294 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05003295 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003296 return -EINVAL;
3297 }
3298 r = radeon_atombios_init(rdev);
3299 if (r)
3300 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003301 /* reset the asic, the gfx blocks are often in a bad state
3302 * after the driver is unloaded or after a resume
3303 */
3304 if (radeon_asic_reset(rdev))
3305 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003306 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003307 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003308 if (!rdev->bios) {
3309 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3310 return -EINVAL;
3311 }
3312 DRM_INFO("GPU not posted. posting now...\n");
3313 atom_asic_init(rdev->mode_info.atom_context);
3314 }
3315 /* Initialize scratch registers */
3316 r600_scratch_init(rdev);
3317 /* Initialize surface registers */
3318 radeon_surface_init(rdev);
3319 /* Initialize clocks */
3320 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003321 /* Fence driver */
3322 r = radeon_fence_driver_init(rdev);
3323 if (r)
3324 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00003325 /* initialize AGP */
3326 if (rdev->flags & RADEON_IS_AGP) {
3327 r = radeon_agp_init(rdev);
3328 if (r)
3329 radeon_agp_disable(rdev);
3330 }
3331 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003332 r = evergreen_mc_init(rdev);
3333 if (r)
3334 return r;
3335 /* Memory manager */
3336 r = radeon_bo_init(rdev);
3337 if (r)
3338 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04003339
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003340 r = radeon_irq_kms_init(rdev);
3341 if (r)
3342 return r;
3343
Christian Könige32eb502011-10-23 12:56:27 +02003344 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3345 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003346
3347 rdev->ih.ring_obj = NULL;
3348 r600_ih_ring_init(rdev, 64 * 1024);
3349
3350 r = r600_pcie_gart_init(rdev);
3351 if (r)
3352 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04003353
Jerome Glisseb15ba512011-11-15 11:48:34 -05003354 r = radeon_ib_pool_init(rdev);
Alex Deucher148a03b2010-06-03 19:00:03 -04003355 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05003356 if (r) {
3357 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3358 rdev->accel_working = false;
3359 }
3360
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003361 r = evergreen_startup(rdev);
3362 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04003363 dev_err(rdev->dev, "disabling GPU acceleration\n");
3364 r700_cp_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003365 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003366 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003367 r100_ib_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003368 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04003369 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003370 rdev->accel_working = false;
3371 }
Alex Deucher77e00f22011-12-21 11:58:17 -05003372
3373 /* Don't start up if the MC ucode is missing on BTC parts.
3374 * The default clocks and voltages before the MC ucode
3375 * is loaded are not suffient for advanced operations.
3376 */
3377 if (ASIC_IS_DCE5(rdev)) {
3378 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
3379 DRM_ERROR("radeon: MC ucode required for NI+.\n");
3380 return -EINVAL;
3381 }
3382 }
3383
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003384 return 0;
3385}
3386
3387void evergreen_fini(struct radeon_device *rdev)
3388{
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003389 r600_audio_fini(rdev);
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04003390 r600_blit_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04003391 r700_cp_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003392 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003393 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003394 r100_ib_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003395 radeon_irq_kms_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003396 evergreen_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003397 r600_vram_scratch_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003398 radeon_gem_fini(rdev);
Christian König15d33322011-09-15 19:02:22 +02003399 radeon_semaphore_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003400 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003401 radeon_agp_fini(rdev);
3402 radeon_bo_fini(rdev);
3403 radeon_atombios_fini(rdev);
3404 kfree(rdev->bios);
3405 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003406}
Alex Deucher9e46a482011-01-06 18:49:35 -05003407
Ilija Hadzicb07759b2011-09-20 10:22:58 -04003408void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
Alex Deucher9e46a482011-01-06 18:49:35 -05003409{
3410 u32 link_width_cntl, speed_cntl;
3411
Alex Deucherd42dd572011-01-12 20:05:11 -05003412 if (radeon_pcie_gen2 == 0)
3413 return;
3414
Alex Deucher9e46a482011-01-06 18:49:35 -05003415 if (rdev->flags & RADEON_IS_IGP)
3416 return;
3417
3418 if (!(rdev->flags & RADEON_IS_PCIE))
3419 return;
3420
3421 /* x2 cards have a special sequence */
3422 if (ASIC_IS_X2(rdev))
3423 return;
3424
3425 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3426 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
3427 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3428
3429 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3430 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3431 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3432
3433 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3434 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3435 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3436
3437 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3438 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
3439 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3440
3441 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3442 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
3443 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3444
3445 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3446 speed_cntl |= LC_GEN2_EN_STRAP;
3447 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3448
3449 } else {
3450 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3451 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3452 if (1)
3453 link_width_cntl |= LC_UPCONFIGURE_DIS;
3454 else
3455 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3456 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3457 }
3458}