blob: 41127e80cc1e961369679e91dd8c1e87196baf98 [file] [log] [blame]
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -04001/*
2 * arch/arm/mach-orion5x/common.c
3 *
4 * Core functions for Marvell Orion 5x SoCs
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/platform_device.h>
Andrew Lunnee962722011-05-15 13:32:48 +020016#include <linux/dma-mapping.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040017#include <linux/serial_8250.h>
18#include <linux/mbus.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040019#include <linux/mv643xx_i2c.h>
20#include <linux/ata_platform.h>
Russell King764cbcc2011-11-05 10:13:41 +000021#include <linux/delay.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020022#include <net/dsa.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040023#include <asm/page.h>
24#include <asm/setup.h>
25#include <asm/timex.h>
26#include <asm/mach/arch.h>
27#include <asm/mach/map.h>
28#include <asm/mach/time.h>
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020029#include <mach/bridge-regs.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010030#include <mach/hardware.h>
31#include <mach/orion5x.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020032#include <plat/orion_nand.h>
33#include <plat/time.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020034#include <plat/common.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040035#include "common.h"
36
37/*****************************************************************************
38 * I/O Address Mapping
39 ****************************************************************************/
40static struct map_desc orion5x_io_desc[] __initdata = {
41 {
42 .virtual = ORION5X_REGS_VIRT_BASE,
43 .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
44 .length = ORION5X_REGS_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020045 .type = MT_DEVICE,
46 }, {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040047 .virtual = ORION5X_PCIE_IO_VIRT_BASE,
48 .pfn = __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
49 .length = ORION5X_PCIE_IO_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020050 .type = MT_DEVICE,
51 }, {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040052 .virtual = ORION5X_PCI_IO_VIRT_BASE,
53 .pfn = __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
54 .length = ORION5X_PCI_IO_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020055 .type = MT_DEVICE,
56 }, {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040057 .virtual = ORION5X_PCIE_WA_VIRT_BASE,
58 .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
59 .length = ORION5X_PCIE_WA_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020060 .type = MT_DEVICE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040061 },
62};
63
64void __init orion5x_map_io(void)
65{
66 iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
67}
68
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020069
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040070/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020071 * EHCI0
72 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020073void __init orion5x_ehci0_init(void)
74{
Andrew Lunn4fcd3f32011-05-15 13:32:49 +020075 orion_ehci_init(&orion5x_mbus_dram_info,
76 ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020077}
78
79
80/*****************************************************************************
81 * EHCI1
82 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020083void __init orion5x_ehci1_init(void)
84{
Andrew Lunn4fcd3f32011-05-15 13:32:49 +020085 orion_ehci_1_init(&orion5x_mbus_dram_info,
86 ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020087}
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040088
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020089
90/*****************************************************************************
Andrew Lunn5c602552011-05-15 13:32:40 +020091 * GE00
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020092 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040093void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
94{
Andrew Lunn7e3819d2011-05-15 13:32:44 +020095 orion_ge00_init(eth_data, &orion5x_mbus_dram_info,
96 ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
97 IRQ_ORION5X_ETH_ERR, orion5x_tclk);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040098}
99
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400100
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200101/*****************************************************************************
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200102 * Ethernet switch
103 ****************************************************************************/
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200104void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
105{
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200106 orion_ge00_switch_init(d, irq);
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200107}
108
109
110/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200111 * I2C
112 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200113void __init orion5x_i2c_init(void)
114{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200115 orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
116
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200117}
118
119
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400120/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200121 * SATA
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400122 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400123void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
124{
Andrew Lunn9e613f82011-05-15 13:32:50 +0200125 orion_sata_init(sata_data, &orion5x_mbus_dram_info,
126 ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400127}
128
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200129
130/*****************************************************************************
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200131 * SPI
132 ****************************************************************************/
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200133void __init orion5x_spi_init()
134{
Andrew Lunn980f9f62011-05-15 13:32:46 +0200135 orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200136}
137
138
139/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200140 * UART0
141 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200142void __init orion5x_uart0_init(void)
143{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200144 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
145 IRQ_ORION5X_UART0, orion5x_tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200146}
147
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200148/*****************************************************************************
149 * UART1
150 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200151void __init orion5x_uart1_init(void)
152{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200153 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
154 IRQ_ORION5X_UART1, orion5x_tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200155}
156
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400157/*****************************************************************************
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100158 * XOR engine
159 ****************************************************************************/
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100160void __init orion5x_xor_init(void)
161{
Andrew Lunnee962722011-05-15 13:32:48 +0200162 orion_xor0_init(&orion5x_mbus_dram_info,
163 ORION5X_XOR_PHYS_BASE,
164 ORION5X_XOR_PHYS_BASE + 0x200,
165 IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100166}
167
Andrew Lunn44350062011-05-15 13:32:51 +0200168/*****************************************************************************
169 * Cryptographic Engines and Security Accelerator (CESA)
170 ****************************************************************************/
171static void __init orion5x_crypto_init(void)
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200172{
173 int ret;
174
175 ret = orion5x_setup_sram_win();
176 if (ret)
Andrew Lunn44350062011-05-15 13:32:51 +0200177 return;
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200178
Andrew Lunn44350062011-05-15 13:32:51 +0200179 orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
180 SZ_8K, IRQ_ORION5X_CESA);
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200181}
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100182
183/*****************************************************************************
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800184 * Watchdog
185 ****************************************************************************/
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800186void __init orion5x_wdt_init(void)
187{
Andrew Lunn5e00d372011-05-15 13:32:47 +0200188 orion_wdt_init(orion5x_tclk);
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800189}
190
191
192/*****************************************************************************
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400193 * Time handling
194 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200195void __init orion5x_init_early(void)
196{
197 orion_time_set_base(TIMER_VIRT_BASE);
198}
199
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200200int orion5x_tclk;
201
202int __init orion5x_find_tclk(void)
203{
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200204 u32 dev, rev;
205
206 orion5x_pcie_id(&dev, &rev);
207 if (dev == MV88F6183_DEV_ID &&
208 (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
209 return 133333333;
210
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200211 return 166666667;
212}
213
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400214static void orion5x_timer_init(void)
215{
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200216 orion5x_tclk = orion5x_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200217
218 orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
219 IRQ_ORION5X_BRIDGE, orion5x_tclk);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400220}
221
222struct sys_timer orion5x_timer = {
Lennert Buytenheke7068ad2008-05-10 16:30:01 +0200223 .init = orion5x_timer_init,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400224};
225
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200226
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400227/*****************************************************************************
228 * General
229 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400230/*
Lennert Buytenhekb46926b2008-04-25 16:31:32 -0400231 * Identify device ID and rev from PCIe configuration header space '0'.
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400232 */
233static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
234{
235 orion5x_pcie_id(dev, rev);
236
237 if (*dev == MV88F5281_DEV_ID) {
238 if (*rev == MV88F5281_REV_D2) {
239 *dev_name = "MV88F5281-D2";
240 } else if (*rev == MV88F5281_REV_D1) {
241 *dev_name = "MV88F5281-D1";
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200242 } else if (*rev == MV88F5281_REV_D0) {
243 *dev_name = "MV88F5281-D0";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400244 } else {
245 *dev_name = "MV88F5281-Rev-Unsupported";
246 }
247 } else if (*dev == MV88F5182_DEV_ID) {
248 if (*rev == MV88F5182_REV_A2) {
249 *dev_name = "MV88F5182-A2";
250 } else {
251 *dev_name = "MV88F5182-Rev-Unsupported";
252 }
253 } else if (*dev == MV88F5181_DEV_ID) {
254 if (*rev == MV88F5181_REV_B1) {
255 *dev_name = "MV88F5181-Rev-B1";
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200256 } else if (*rev == MV88F5181L_REV_A1) {
257 *dev_name = "MV88F5181L-Rev-A1";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400258 } else {
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200259 *dev_name = "MV88F5181(L)-Rev-Unsupported";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400260 }
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200261 } else if (*dev == MV88F6183_DEV_ID) {
262 if (*rev == MV88F6183_REV_B0) {
263 *dev_name = "MV88F6183-Rev-B0";
264 } else {
265 *dev_name = "MV88F6183-Rev-Unsupported";
266 }
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400267 } else {
268 *dev_name = "Device-Unknown";
269 }
270}
271
272void __init orion5x_init(void)
273{
274 char *dev_name;
275 u32 dev, rev;
276
277 orion5x_id(&dev, &rev, &dev_name);
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200278 printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
279
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400280 /*
281 * Setup Orion address map
282 */
283 orion5x_setup_cpu_mbus_bridge();
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200284
285 /*
286 * Don't issue "Wait for Interrupt" instruction if we are
287 * running on D0 5281 silicon.
288 */
289 if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
290 printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
291 disable_hlt();
292 }
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800293
294 /*
Nicolas Pitre3fade492009-06-11 22:27:20 +0200295 * The 5082/5181l/5182/6082/6082l/6183 have crypto
296 * while 5180n/5181/5281 don't have crypto.
297 */
298 if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
299 dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
300 orion5x_crypto_init();
301
302 /*
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800303 * Register watchdog driver
304 */
305 orion5x_wdt_init();
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400306}
307
Russell King764cbcc2011-11-05 10:13:41 +0000308void orion5x_restart(char mode, const char *cmd)
309{
310 /*
311 * Enable and issue soft reset
312 */
313 orion5x_setbits(RSTOUTn_MASK, (1 << 2));
314 orion5x_setbits(CPU_SOFT_RESET, 1);
315 mdelay(200);
316 orion5x_clrbits(CPU_SOFT_RESET, 1);
317}
318
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400319/*
320 * Many orion-based systems have buggy bootloader implementations.
321 * This is a common fixup for bogus memory tags.
322 */
Russell King0744a3e2010-12-20 10:37:50 +0000323void __init tag_fixup_mem32(struct tag *t, char **from,
324 struct meminfo *meminfo)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400325{
326 for (; t->hdr.size; t = tag_next(t))
327 if (t->hdr.tag == ATAG_MEM &&
328 (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
329 t->u.mem.start & ~PAGE_MASK)) {
330 printk(KERN_WARNING
331 "Clearing invalid memory bank %dKB@0x%08x\n",
332 t->u.mem.size / 1024, t->u.mem.start);
333 t->hdr.tag = 0;
334 }
335}