blob: 37ba6219efb3f5bd63280d433c1ace0aadc0e316 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2002,2007-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/uaccess.h>
14
15#include "kgsl.h"
16#include "kgsl_cffdump.h"
17#include "kgsl_sharedmem.h"
18
19#include "z180.h"
20#include "z180_reg.h"
21
22#define DRIVER_VERSION_MAJOR 3
23#define DRIVER_VERSION_MINOR 1
24
25#define Z180_DEVICE(device) \
26 KGSL_CONTAINER_OF(device, struct z180_device, dev)
27
28#define GSL_VGC_INT_MASK \
29 (REG_VGC_IRQSTATUS__MH_MASK | \
30 REG_VGC_IRQSTATUS__G2D_MASK | \
31 REG_VGC_IRQSTATUS__FIFO_MASK)
32
33#define VGV3_NEXTCMD_JUMP 0x01
34
35#define VGV3_NEXTCMD_NEXTCMD_FSHIFT 12
36#define VGV3_NEXTCMD_NEXTCMD_FMASK 0x7
37
38#define VGV3_CONTROL_MARKADD_FSHIFT 0
39#define VGV3_CONTROL_MARKADD_FMASK 0xfff
40
41#define Z180_PACKET_SIZE 15
42#define Z180_MARKER_SIZE 10
43#define Z180_CALL_CMD 0x1000
44#define Z180_MARKER_CMD 0x8000
45#define Z180_STREAM_END_CMD 0x9000
46#define Z180_STREAM_PACKET 0x7C000176
47#define Z180_STREAM_PACKET_CALL 0x7C000275
48#define Z180_PACKET_COUNT 8
49#define Z180_RB_SIZE (Z180_PACKET_SIZE*Z180_PACKET_COUNT \
50 *sizeof(uint32_t))
51
52#define NUMTEXUNITS 4
53#define TEXUNITREGCOUNT 25
54#define VG_REGCOUNT 0x39
55
56#define PACKETSIZE_BEGIN 3
57#define PACKETSIZE_G2DCOLOR 2
58#define PACKETSIZE_TEXUNIT (TEXUNITREGCOUNT * 2)
59#define PACKETSIZE_REG (VG_REGCOUNT * 2)
60#define PACKETSIZE_STATE (PACKETSIZE_TEXUNIT * NUMTEXUNITS + \
61 PACKETSIZE_REG + PACKETSIZE_BEGIN + \
62 PACKETSIZE_G2DCOLOR)
63#define PACKETSIZE_STATESTREAM (ALIGN((PACKETSIZE_STATE * \
64 sizeof(unsigned int)), 32) / \
65 sizeof(unsigned int))
66
67#define Z180_INVALID_CONTEXT UINT_MAX
68
69/* z180 MH arbiter config*/
70#define Z180_CFG_MHARB \
71 (0x10 \
72 | (0 << MH_ARBITER_CONFIG__SAME_PAGE_GRANULARITY__SHIFT) \
73 | (1 << MH_ARBITER_CONFIG__L1_ARB_ENABLE__SHIFT) \
74 | (1 << MH_ARBITER_CONFIG__L1_ARB_HOLD_ENABLE__SHIFT) \
75 | (0 << MH_ARBITER_CONFIG__L2_ARB_CONTROL__SHIFT) \
76 | (1 << MH_ARBITER_CONFIG__PAGE_SIZE__SHIFT) \
77 | (1 << MH_ARBITER_CONFIG__TC_REORDER_ENABLE__SHIFT) \
78 | (1 << MH_ARBITER_CONFIG__TC_ARB_HOLD_ENABLE__SHIFT) \
79 | (0 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT_ENABLE__SHIFT) \
80 | (0x8 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT__SHIFT) \
81 | (1 << MH_ARBITER_CONFIG__CP_CLNT_ENABLE__SHIFT) \
82 | (1 << MH_ARBITER_CONFIG__VGT_CLNT_ENABLE__SHIFT) \
83 | (1 << MH_ARBITER_CONFIG__TC_CLNT_ENABLE__SHIFT) \
84 | (1 << MH_ARBITER_CONFIG__RB_CLNT_ENABLE__SHIFT) \
85 | (1 << MH_ARBITER_CONFIG__PA_CLNT_ENABLE__SHIFT))
86
87#define Z180_TIMESTAMP_EPSILON 20000
88#define Z180_IDLE_COUNT_MAX 1000000
89
90enum z180_cmdwindow_type {
91 Z180_CMDWINDOW_2D = 0x00000000,
92 Z180_CMDWINDOW_MMU = 0x00000002,
93};
94
95#define Z180_CMDWINDOW_TARGET_MASK 0x000000FF
96#define Z180_CMDWINDOW_ADDR_MASK 0x00FFFF00
97#define Z180_CMDWINDOW_TARGET_SHIFT 0
98#define Z180_CMDWINDOW_ADDR_SHIFT 8
99
100static int z180_start(struct kgsl_device *device, unsigned int init_ram);
101static int z180_stop(struct kgsl_device *device);
102static int z180_wait(struct kgsl_device *device,
103 unsigned int timestamp,
104 unsigned int msecs);
105static void z180_regread(struct kgsl_device *device,
106 unsigned int offsetwords,
107 unsigned int *value);
108static void z180_regwrite(struct kgsl_device *device,
109 unsigned int offsetwords,
110 unsigned int value);
111static void z180_cmdwindow_write(struct kgsl_device *device,
112 unsigned int addr,
113 unsigned int data);
114
115#define Z180_MMU_CONFIG \
116 (0x01 \
117 | (MMU_CONFIG << MH_MMU_CONFIG__RB_W_CLNT_BEHAVIOR__SHIFT) \
118 | (MMU_CONFIG << MH_MMU_CONFIG__CP_W_CLNT_BEHAVIOR__SHIFT) \
119 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R0_CLNT_BEHAVIOR__SHIFT) \
120 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R1_CLNT_BEHAVIOR__SHIFT) \
121 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R2_CLNT_BEHAVIOR__SHIFT) \
122 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R3_CLNT_BEHAVIOR__SHIFT) \
123 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R4_CLNT_BEHAVIOR__SHIFT) \
124 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R0_CLNT_BEHAVIOR__SHIFT) \
125 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R1_CLNT_BEHAVIOR__SHIFT) \
126 | (MMU_CONFIG << MH_MMU_CONFIG__TC_R_CLNT_BEHAVIOR__SHIFT) \
127 | (MMU_CONFIG << MH_MMU_CONFIG__PA_W_CLNT_BEHAVIOR__SHIFT))
128
129static const struct kgsl_functable z180_functable;
130
131static struct z180_device device_2d0 = {
132 .dev = {
133 .name = DEVICE_2D0_NAME,
134 .id = KGSL_DEVICE_2D0,
135 .ver_major = DRIVER_VERSION_MAJOR,
136 .ver_minor = DRIVER_VERSION_MINOR,
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600137 .mh = {
138 .mharb = Z180_CFG_MHARB,
139 .mh_intf_cfg1 = 0x00032f07,
140 .mh_intf_cfg2 = 0x004b274f,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 /* turn off memory protection unit by setting
142 acceptable physical address range to include
143 all pages. */
144 .mpu_base = 0x00000000,
145 .mpu_range = 0xFFFFF000,
146 },
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600147 .mmu = {
148 .config = Z180_MMU_CONFIG,
149 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700150 .pwrctrl = {
151 .regulator_name = "fs_gfx2d0",
152 .irq_name = KGSL_2D0_IRQ,
153 },
154 .mutex = __MUTEX_INITIALIZER(device_2d0.dev.mutex),
155 .state = KGSL_STATE_INIT,
156 .active_cnt = 0,
157 .iomemname = KGSL_2D0_REG_MEMORY,
158 .ftbl = &z180_functable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159#ifdef CONFIG_HAS_EARLYSUSPEND
Jordan Crouse9f739212011-07-28 08:37:57 -0600160 .display_off = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700161 .level = EARLY_SUSPEND_LEVEL_STOP_DRAWING,
162 .suspend = kgsl_early_suspend_driver,
163 .resume = kgsl_late_resume_driver,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164 },
Jordan Crouse9f739212011-07-28 08:37:57 -0600165#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700166 },
167};
168
169static struct z180_device device_2d1 = {
170 .dev = {
171 .name = DEVICE_2D1_NAME,
172 .id = KGSL_DEVICE_2D1,
173 .ver_major = DRIVER_VERSION_MAJOR,
174 .ver_minor = DRIVER_VERSION_MINOR,
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600175 .mh = {
176 .mharb = Z180_CFG_MHARB,
177 .mh_intf_cfg1 = 0x00032f07,
178 .mh_intf_cfg2 = 0x004b274f,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700179 /* turn off memory protection unit by setting
180 acceptable physical address range to include
181 all pages. */
182 .mpu_base = 0x00000000,
183 .mpu_range = 0xFFFFF000,
184 },
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600185 .mmu = {
186 .config = Z180_MMU_CONFIG,
187 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700188 .pwrctrl = {
189 .regulator_name = "fs_gfx2d1",
190 .irq_name = KGSL_2D1_IRQ,
191 },
192 .mutex = __MUTEX_INITIALIZER(device_2d1.dev.mutex),
193 .state = KGSL_STATE_INIT,
194 .active_cnt = 0,
195 .iomemname = KGSL_2D1_REG_MEMORY,
196 .ftbl = &z180_functable,
197 .display_off = {
198#ifdef CONFIG_HAS_EARLYSUSPEND
199 .level = EARLY_SUSPEND_LEVEL_STOP_DRAWING,
200 .suspend = kgsl_early_suspend_driver,
201 .resume = kgsl_late_resume_driver,
202#endif
203 },
204 },
205};
206
207static irqreturn_t z180_isr(int irq, void *data)
208{
209 irqreturn_t result = IRQ_NONE;
210 unsigned int status;
211 struct kgsl_device *device = (struct kgsl_device *) data;
212 struct z180_device *z180_dev = Z180_DEVICE(device);
213
214 z180_regread(device, ADDR_VGC_IRQSTATUS >> 2, &status);
215
216 if (status & GSL_VGC_INT_MASK) {
217 z180_regwrite(device,
218 ADDR_VGC_IRQSTATUS >> 2, status & GSL_VGC_INT_MASK);
219
220 result = IRQ_HANDLED;
221
222 if (status & REG_VGC_IRQSTATUS__FIFO_MASK)
223 KGSL_DRV_ERR(device, "z180 fifo interrupt\n");
224 if (status & REG_VGC_IRQSTATUS__MH_MASK)
225 kgsl_mh_intrcallback(device);
226 if (status & REG_VGC_IRQSTATUS__G2D_MASK) {
227 int count;
228
229 z180_regread(device,
230 ADDR_VGC_IRQ_ACTIVE_CNT >> 2,
231 &count);
232
233 count >>= 8;
234 count &= 255;
235 z180_dev->timestamp += count;
236
237 wake_up_interruptible(&device->wait_queue);
238
239 atomic_notifier_call_chain(
240 &(device->ts_notifier_list),
241 device->id, NULL);
242 }
243 }
244
245 if ((device->pwrctrl.nap_allowed == true) &&
246 (device->requested_state == KGSL_STATE_NONE)) {
247 device->requested_state = KGSL_STATE_NAP;
248 queue_work(device->work_queue, &device->idle_check_ws);
249 }
250 mod_timer(&device->idle_timer,
251 jiffies + device->pwrctrl.interval_timeout);
252
253 return result;
254}
255
Jordan Crouse9f739212011-07-28 08:37:57 -0600256static void z180_cleanup_pt(struct kgsl_device *device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700257 struct kgsl_pagetable *pagetable)
258{
259 struct z180_device *z180_dev = Z180_DEVICE(device);
260
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600261 kgsl_mmu_unmap(pagetable, &device->mmu.setstate_memory);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700262
263 kgsl_mmu_unmap(pagetable, &device->memstore);
264
265 kgsl_mmu_unmap(pagetable, &z180_dev->ringbuffer.cmdbufdesc);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700266}
267
268static int z180_setup_pt(struct kgsl_device *device,
269 struct kgsl_pagetable *pagetable)
270{
271 int result = 0;
272 struct z180_device *z180_dev = Z180_DEVICE(device);
273
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600274 result = kgsl_mmu_map_global(pagetable, &device->mmu.setstate_memory,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
276
277 if (result)
278 goto error;
279
280 result = kgsl_mmu_map_global(pagetable, &device->memstore,
281 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
282 if (result)
283 goto error_unmap_dummy;
284
285 result = kgsl_mmu_map_global(pagetable,
286 &z180_dev->ringbuffer.cmdbufdesc,
287 GSL_PT_PAGE_RV);
288 if (result)
289 goto error_unmap_memstore;
290 return result;
291
292error_unmap_dummy:
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600293 kgsl_mmu_unmap(pagetable, &device->mmu.setstate_memory);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700294
295error_unmap_memstore:
296 kgsl_mmu_unmap(pagetable, &device->memstore);
297
298error:
299 return result;
300}
301
302static inline unsigned int rb_offset(unsigned int index)
303{
304 return index*sizeof(unsigned int)*(Z180_PACKET_SIZE);
305}
306
307static void addmarker(struct z180_ringbuffer *rb, unsigned int index)
308{
309 char *ptr = (char *)(rb->cmdbufdesc.hostptr);
310 unsigned int *p = (unsigned int *)(ptr + rb_offset(index));
311
312 *p++ = Z180_STREAM_PACKET;
313 *p++ = (Z180_MARKER_CMD | 5);
314 *p++ = ADDR_VGV3_LAST << 24;
315 *p++ = ADDR_VGV3_LAST << 24;
316 *p++ = ADDR_VGV3_LAST << 24;
317 *p++ = Z180_STREAM_PACKET;
318 *p++ = 5;
319 *p++ = ADDR_VGV3_LAST << 24;
320 *p++ = ADDR_VGV3_LAST << 24;
321 *p++ = ADDR_VGV3_LAST << 24;
322}
323
324static void addcmd(struct z180_ringbuffer *rb, unsigned int index,
325 unsigned int cmd, unsigned int nextcnt)
326{
327 char * ptr = (char *)(rb->cmdbufdesc.hostptr);
328 unsigned int *p = (unsigned int *)(ptr + (rb_offset(index)
329 + (Z180_MARKER_SIZE * sizeof(unsigned int))));
330
331 *p++ = Z180_STREAM_PACKET_CALL;
332 *p++ = cmd;
333 *p++ = Z180_CALL_CMD | nextcnt;
334 *p++ = ADDR_VGV3_LAST << 24;
335 *p++ = ADDR_VGV3_LAST << 24;
336}
337
338static void z180_cmdstream_start(struct kgsl_device *device)
339{
340 struct z180_device *z180_dev = Z180_DEVICE(device);
341 unsigned int cmd = VGV3_NEXTCMD_JUMP << VGV3_NEXTCMD_NEXTCMD_FSHIFT;
342
343 z180_dev->timestamp = 0;
344 z180_dev->current_timestamp = 0;
345
346 addmarker(&z180_dev->ringbuffer, 0);
347
348 z180_cmdwindow_write(device, ADDR_VGV3_MODE, 4);
349
350 z180_cmdwindow_write(device, ADDR_VGV3_NEXTADDR,
351 z180_dev->ringbuffer.cmdbufdesc.gpuaddr);
352
353 z180_cmdwindow_write(device, ADDR_VGV3_NEXTCMD, cmd | 5);
354
355 z180_cmdwindow_write(device, ADDR_VGV3_WRITEADDR,
356 device->memstore.gpuaddr);
357
358 cmd = (int)(((1) & VGV3_CONTROL_MARKADD_FMASK)
359 << VGV3_CONTROL_MARKADD_FSHIFT);
360
361 z180_cmdwindow_write(device, ADDR_VGV3_CONTROL, cmd);
362
363 z180_cmdwindow_write(device, ADDR_VGV3_CONTROL, 0);
364}
365
366static int room_in_rb(struct z180_device *device)
367{
368 int ts_diff;
369
370 ts_diff = device->current_timestamp - device->timestamp;
371
372 return ts_diff < Z180_PACKET_COUNT;
373}
374
375static int z180_idle(struct kgsl_device *device, unsigned int timeout)
376{
377 int status = 0;
378 struct z180_device *z180_dev = Z180_DEVICE(device);
379
380 if (z180_dev->current_timestamp > z180_dev->timestamp)
381 status = z180_wait(device, z180_dev->current_timestamp,
382 timeout);
383
384 if (status)
385 KGSL_DRV_ERR(device, "z180_waittimestamp() timed out\n");
386
387 return status;
388}
389
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700390int
391z180_cmdstream_issueibcmds(struct kgsl_device_private *dev_priv,
392 struct kgsl_context *context,
393 struct kgsl_ibdesc *ibdesc,
394 unsigned int numibs,
395 uint32_t *timestamp,
396 unsigned int ctrl)
397{
Tarun Karra9b92ccd2011-08-19 10:59:57 -0700398 long result = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700399 unsigned int ofs = PACKETSIZE_STATESTREAM * sizeof(unsigned int);
400 unsigned int cnt = 5;
401 unsigned int nextaddr = 0;
402 unsigned int index = 0;
403 unsigned int nextindex;
404 unsigned int nextcnt = Z180_STREAM_END_CMD | 5;
405 struct kgsl_memdesc tmp = {0};
406 unsigned int cmd;
407 struct kgsl_device *device = dev_priv->device;
408 struct kgsl_pagetable *pagetable = dev_priv->process_priv->pagetable;
409 struct z180_device *z180_dev = Z180_DEVICE(device);
410 unsigned int sizedwords;
411
412 if (device->state & KGSL_STATE_HUNG) {
413 return -EINVAL;
414 goto error;
415 }
416 if (numibs != 1) {
417 KGSL_DRV_ERR(device, "Invalid number of ibs: %d\n", numibs);
418 result = -EINVAL;
419 goto error;
420 }
421 cmd = ibdesc[0].gpuaddr;
422 sizedwords = ibdesc[0].sizedwords;
423
424 tmp.hostptr = (void *)*timestamp;
425
426 KGSL_CMD_INFO(device, "ctxt %d ibaddr 0x%08x sizedwords %d\n",
427 context->id, cmd, sizedwords);
428 /* context switch */
429 if ((context->id != (int)z180_dev->ringbuffer.prevctx) ||
430 (ctrl & KGSL_CONTEXT_CTX_SWITCH)) {
431 KGSL_CMD_INFO(device, "context switch %d -> %d\n",
432 context->id, z180_dev->ringbuffer.prevctx);
433 kgsl_mmu_setstate(device, pagetable);
434 cnt = PACKETSIZE_STATESTREAM;
435 ofs = 0;
436 }
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600437 kgsl_setstate(device, kgsl_mmu_pt_get_flags(device->mmu.hwpagetable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700438 device->id));
439
440 result = wait_event_interruptible_timeout(device->wait_queue,
441 room_in_rb(z180_dev),
442 msecs_to_jiffies(KGSL_TIMEOUT_DEFAULT));
443 if (result < 0) {
444 KGSL_CMD_ERR(device, "wait_event_interruptible_timeout "
Tarun Karra9b92ccd2011-08-19 10:59:57 -0700445 "failed: %ld\n", result);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700446 goto error;
447 }
448 result = 0;
449
450 index = z180_dev->current_timestamp % Z180_PACKET_COUNT;
451 z180_dev->current_timestamp++;
452 nextindex = z180_dev->current_timestamp % Z180_PACKET_COUNT;
453 *timestamp = z180_dev->current_timestamp;
454
455 z180_dev->ringbuffer.prevctx = context->id;
456
457 addcmd(&z180_dev->ringbuffer, index, cmd + ofs, cnt);
458
459 /* Make sure the next ringbuffer entry has a marker */
460 addmarker(&z180_dev->ringbuffer, nextindex);
461
462 nextaddr = z180_dev->ringbuffer.cmdbufdesc.gpuaddr
463 + rb_offset(nextindex);
464
465 tmp.hostptr = (void *)(tmp.hostptr +
466 (sizedwords * sizeof(unsigned int)));
467 tmp.size = 12;
468
469 kgsl_sharedmem_writel(&tmp, 4, nextaddr);
470 kgsl_sharedmem_writel(&tmp, 8, nextcnt);
471
472 /* sync memory before activating the hardware for the new command*/
473 mb();
474
475 cmd = (int)(((2) & VGV3_CONTROL_MARKADD_FMASK)
476 << VGV3_CONTROL_MARKADD_FSHIFT);
477
478 z180_cmdwindow_write(device, ADDR_VGV3_CONTROL, cmd);
479 z180_cmdwindow_write(device, ADDR_VGV3_CONTROL, 0);
480error:
Tarun Karra9b92ccd2011-08-19 10:59:57 -0700481 return (int)result;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700482}
483
484static int z180_ringbuffer_init(struct kgsl_device *device)
485{
486 struct z180_device *z180_dev = Z180_DEVICE(device);
487 memset(&z180_dev->ringbuffer, 0, sizeof(struct z180_ringbuffer));
488 z180_dev->ringbuffer.prevctx = Z180_INVALID_CONTEXT;
489 return kgsl_allocate_contiguous(&z180_dev->ringbuffer.cmdbufdesc,
490 Z180_RB_SIZE);
491}
492
493static void z180_ringbuffer_close(struct kgsl_device *device)
494{
495 struct z180_device *z180_dev = Z180_DEVICE(device);
496 kgsl_sharedmem_free(&z180_dev->ringbuffer.cmdbufdesc);
497 memset(&z180_dev->ringbuffer, 0, sizeof(struct z180_ringbuffer));
498}
499
500static int __devinit z180_probe(struct platform_device *pdev)
501{
502 int status = -EINVAL;
503 struct kgsl_device *device = NULL;
504 struct z180_device *z180_dev;
505
506 device = (struct kgsl_device *)pdev->id_entry->driver_data;
507 device->parentdev = &pdev->dev;
508
509 z180_dev = Z180_DEVICE(device);
510 spin_lock_init(&z180_dev->cmdwin_lock);
511
512 status = z180_ringbuffer_init(device);
513 if (status != 0)
514 goto error;
515
516 status = kgsl_device_platform_probe(device, z180_isr);
517 if (status)
518 goto error_close_ringbuffer;
519
Lucille Sylvester591ea032011-07-21 16:08:37 -0600520 kgsl_pwrscale_init(device);
521
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700522 return status;
523
524error_close_ringbuffer:
525 z180_ringbuffer_close(device);
526error:
527 device->parentdev = NULL;
528 return status;
529}
530
531static int __devexit z180_remove(struct platform_device *pdev)
532{
533 struct kgsl_device *device = NULL;
534
535 device = (struct kgsl_device *)pdev->id_entry->driver_data;
536
Lucille Sylvester591ea032011-07-21 16:08:37 -0600537 kgsl_pwrscale_close(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700538 kgsl_device_platform_remove(device);
539
540 z180_ringbuffer_close(device);
541
542 return 0;
543}
544
545static int z180_start(struct kgsl_device *device, unsigned int init_ram)
546{
547 int status = 0;
548
549 device->state = KGSL_STATE_INIT;
550 device->requested_state = KGSL_STATE_NONE;
551 KGSL_PWR_WARN(device, "state -> INIT, device %d\n", device->id);
552
553 kgsl_pwrctrl_enable(device);
554
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700555 /* Set interrupts to 0 to ensure a good state */
556 z180_regwrite(device, (ADDR_VGC_IRQENABLE >> 2), 0x0);
557
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600558 kgsl_mh_start(device);
559
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700560 status = kgsl_mmu_start(device);
561 if (status)
562 goto error_clk_off;
563
564 z180_cmdstream_start(device);
565
566 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
567 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_IRQ_ON);
568 return 0;
569
570error_clk_off:
571 z180_regwrite(device, (ADDR_VGC_IRQENABLE >> 2), 0);
572 kgsl_pwrctrl_disable(device);
573 return status;
574}
575
576static int z180_stop(struct kgsl_device *device)
577{
578 z180_idle(device, KGSL_TIMEOUT_DEFAULT);
579
Jeremy Gebben1757a852011-07-11 16:04:38 -0600580 del_timer_sync(&device->idle_timer);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700581
582 kgsl_mmu_stop(device);
583
584 /* Disable the clocks before the power rail. */
585 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
586
587 kgsl_pwrctrl_disable(device);
588
589 return 0;
590}
591
592static int z180_getproperty(struct kgsl_device *device,
593 enum kgsl_property_type type,
594 void *value,
595 unsigned int sizebytes)
596{
597 int status = -EINVAL;
598
599 switch (type) {
600 case KGSL_PROP_DEVICE_INFO:
601 {
602 struct kgsl_devinfo devinfo;
603
604 if (sizebytes != sizeof(devinfo)) {
605 status = -EINVAL;
606 break;
607 }
608
609 memset(&devinfo, 0, sizeof(devinfo));
610 devinfo.device_id = device->id+1;
611 devinfo.chip_id = 0;
612 devinfo.mmu_enabled = kgsl_mmu_enabled();
613
614 if (copy_to_user(value, &devinfo, sizeof(devinfo)) !=
615 0) {
616 status = -EFAULT;
617 break;
618 }
619 status = 0;
620 }
621 break;
622 case KGSL_PROP_MMU_ENABLE:
623 {
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600624 int mmu_prop = kgsl_mmu_enabled();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700625 if (sizebytes != sizeof(int)) {
626 status = -EINVAL;
627 break;
628 }
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600629 if (copy_to_user(value, &mmu_prop, sizeof(mmu_prop))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700630 status = -EFAULT;
631 break;
632 }
633 status = 0;
634 }
635 break;
636
637 default:
638 KGSL_DRV_ERR(device, "invalid property: %d\n", type);
639 status = -EINVAL;
640 }
641 return status;
642}
643
644static unsigned int z180_isidle(struct kgsl_device *device)
645{
646 int status = false;
647 struct z180_device *z180_dev = Z180_DEVICE(device);
648
649 int timestamp = z180_dev->timestamp;
650
651 if (timestamp == z180_dev->current_timestamp)
652 status = true;
653
654 return status;
655}
656
657static int z180_suspend_context(struct kgsl_device *device)
658{
659 struct z180_device *z180_dev = Z180_DEVICE(device);
660
661 z180_dev->ringbuffer.prevctx = Z180_INVALID_CONTEXT;
662
663 return 0;
664}
665
666/* Not all Z180 registers are directly accessible.
667 * The _z180_(read|write)_simple functions below handle the ones that are.
668 */
669static void _z180_regread_simple(struct kgsl_device *device,
670 unsigned int offsetwords,
671 unsigned int *value)
672{
673 unsigned int *reg;
674
675 BUG_ON(offsetwords * sizeof(uint32_t) >= device->regspace.sizebytes);
676
677 reg = (unsigned int *)(device->regspace.mmio_virt_base
678 + (offsetwords << 2));
679
680 /*ensure this read finishes before the next one.
681 * i.e. act like normal readl() */
682 *value = __raw_readl(reg);
683 rmb();
684
685}
686
687static void _z180_regwrite_simple(struct kgsl_device *device,
688 unsigned int offsetwords,
689 unsigned int value)
690{
691 unsigned int *reg;
692
693 BUG_ON(offsetwords*sizeof(uint32_t) >= device->regspace.sizebytes);
694
695 reg = (unsigned int *)(device->regspace.mmio_virt_base
696 + (offsetwords << 2));
697 kgsl_cffdump_regwrite(device->id, offsetwords << 2, value);
698 /*ensure previous writes post before this one,
699 * i.e. act like normal writel() */
700 wmb();
701 __raw_writel(value, reg);
702}
703
704
705/* The MH registers must be accessed through via a 2 step write, (read|write)
706 * process. These registers may be accessed from interrupt context during
707 * the handling of MH or MMU error interrupts. Therefore a spin lock is used
708 * to ensure that the 2 step sequence is not interrupted.
709 */
710static void _z180_regread_mmu(struct kgsl_device *device,
711 unsigned int offsetwords,
712 unsigned int *value)
713{
714 struct z180_device *z180_dev = Z180_DEVICE(device);
715 unsigned long flags;
716
717 spin_lock_irqsave(&z180_dev->cmdwin_lock, flags);
718 _z180_regwrite_simple(device, (ADDR_VGC_MH_READ_ADDR >> 2),
719 offsetwords);
720 _z180_regread_simple(device, (ADDR_VGC_MH_DATA_ADDR >> 2), value);
721 spin_unlock_irqrestore(&z180_dev->cmdwin_lock, flags);
722}
723
724
725static void _z180_regwrite_mmu(struct kgsl_device *device,
726 unsigned int offsetwords,
727 unsigned int value)
728{
729 struct z180_device *z180_dev = Z180_DEVICE(device);
730 unsigned int cmdwinaddr;
731 unsigned long flags;
732
733 cmdwinaddr = ((Z180_CMDWINDOW_MMU << Z180_CMDWINDOW_TARGET_SHIFT) &
734 Z180_CMDWINDOW_TARGET_MASK);
735 cmdwinaddr |= ((offsetwords << Z180_CMDWINDOW_ADDR_SHIFT) &
736 Z180_CMDWINDOW_ADDR_MASK);
737
738 spin_lock_irqsave(&z180_dev->cmdwin_lock, flags);
739 _z180_regwrite_simple(device, ADDR_VGC_MMUCOMMANDSTREAM >> 2,
740 cmdwinaddr);
741 _z180_regwrite_simple(device, ADDR_VGC_MMUCOMMANDSTREAM >> 2, value);
742 spin_unlock_irqrestore(&z180_dev->cmdwin_lock, flags);
743}
744
745/* the rest of the code doesn't want to think about if it is writing mmu
746 * registers or normal registers so handle it here
747 */
748static void z180_regread(struct kgsl_device *device,
749 unsigned int offsetwords,
750 unsigned int *value)
751{
752 if (!in_interrupt())
753 kgsl_pre_hwaccess(device);
754
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600755 if ((offsetwords >= MH_ARBITER_CONFIG &&
756 offsetwords <= MH_AXI_HALT_CONTROL) ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700757 (offsetwords >= MH_MMU_CONFIG &&
758 offsetwords <= MH_MMU_MPU_END)) {
759 _z180_regread_mmu(device, offsetwords, value);
760 } else {
761 _z180_regread_simple(device, offsetwords, value);
762 }
763}
764
765static void z180_regwrite(struct kgsl_device *device,
766 unsigned int offsetwords,
767 unsigned int value)
768{
769 if (!in_interrupt())
770 kgsl_pre_hwaccess(device);
771
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600772 if ((offsetwords >= MH_ARBITER_CONFIG &&
773 offsetwords <= MH_CLNT_INTF_CTRL_CONFIG2) ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700774 (offsetwords >= MH_MMU_CONFIG &&
775 offsetwords <= MH_MMU_MPU_END)) {
776 _z180_regwrite_mmu(device, offsetwords, value);
777 } else {
778 _z180_regwrite_simple(device, offsetwords, value);
779 }
780}
781
782static void z180_cmdwindow_write(struct kgsl_device *device,
783 unsigned int addr, unsigned int data)
784{
785 unsigned int cmdwinaddr;
786
787 cmdwinaddr = ((Z180_CMDWINDOW_2D << Z180_CMDWINDOW_TARGET_SHIFT) &
788 Z180_CMDWINDOW_TARGET_MASK);
789 cmdwinaddr |= ((addr << Z180_CMDWINDOW_ADDR_SHIFT) &
790 Z180_CMDWINDOW_ADDR_MASK);
791
792 z180_regwrite(device, ADDR_VGC_COMMANDSTREAM >> 2, cmdwinaddr);
793 z180_regwrite(device, ADDR_VGC_COMMANDSTREAM >> 2, data);
794}
795
796static unsigned int z180_readtimestamp(struct kgsl_device *device,
797 enum kgsl_timestamp_type type)
798{
799 struct z180_device *z180_dev = Z180_DEVICE(device);
800 /* get current EOP timestamp */
801 return z180_dev->timestamp;
802}
803
804static int z180_waittimestamp(struct kgsl_device *device,
805 unsigned int timestamp,
806 unsigned int msecs)
807{
808 int status = -EINVAL;
809 mutex_unlock(&device->mutex);
810 status = z180_wait(device, timestamp, msecs);
811 mutex_lock(&device->mutex);
812
813 return status;
814}
815
816static int z180_wait(struct kgsl_device *device,
817 unsigned int timestamp,
818 unsigned int msecs)
819{
820 int status = -EINVAL;
821 long timeout = 0;
822
823 timeout = wait_io_event_interruptible_timeout(
824 device->wait_queue,
825 kgsl_check_timestamp(device, timestamp),
826 msecs_to_jiffies(msecs));
827
828 if (timeout > 0)
829 status = 0;
830 else if (timeout == 0) {
831 status = -ETIMEDOUT;
832 device->state = KGSL_STATE_HUNG;
833 KGSL_PWR_WARN(device, "state -> HUNG, device %d\n", device->id);
834 } else
835 status = timeout;
836
837 return status;
838}
839
840static void
841z180_drawctxt_destroy(struct kgsl_device *device,
842 struct kgsl_context *context)
843{
844 struct z180_device *z180_dev = Z180_DEVICE(device);
845
846 z180_idle(device, KGSL_TIMEOUT_DEFAULT);
847
848 if (z180_dev->ringbuffer.prevctx == context->id) {
849 z180_dev->ringbuffer.prevctx = Z180_INVALID_CONTEXT;
850 device->mmu.hwpagetable = device->mmu.defaultpagetable;
851 kgsl_setstate(device, KGSL_MMUFLAGS_PTUPDATE);
852 }
853}
854
855static void z180_power_stats(struct kgsl_device *device,
856 struct kgsl_power_stats *stats)
857{
Lucille Sylvester591ea032011-07-21 16:08:37 -0600858 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
859
860 if (pwr->time == 0) {
861 pwr->time = ktime_to_us(ktime_get());
862 stats->total_time = 0;
863 stats->busy_time = 0;
864 } else {
865 s64 tmp;
866 tmp = ktime_to_us(ktime_get());
867 stats->total_time = tmp - pwr->time;
868 stats->busy_time = tmp - pwr->time;
869 pwr->time = tmp;
870 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700871}
872
873static void z180_irqctrl(struct kgsl_device *device, int state)
874{
875 /* Control interrupts for Z180 and the Z180 MMU */
876
877 if (state) {
878 z180_regwrite(device, (ADDR_VGC_IRQENABLE >> 2), 3);
879 z180_regwrite(device, MH_INTERRUPT_MASK, KGSL_MMU_INT_MASK);
880 } else {
881 z180_regwrite(device, (ADDR_VGC_IRQENABLE >> 2), 0);
882 z180_regwrite(device, MH_INTERRUPT_MASK, 0);
883 }
884}
885
886static const struct kgsl_functable z180_functable = {
887 /* Mandatory functions */
888 .regread = z180_regread,
889 .regwrite = z180_regwrite,
890 .idle = z180_idle,
891 .isidle = z180_isidle,
892 .suspend_context = z180_suspend_context,
893 .start = z180_start,
894 .stop = z180_stop,
895 .getproperty = z180_getproperty,
896 .waittimestamp = z180_waittimestamp,
897 .readtimestamp = z180_readtimestamp,
898 .issueibcmds = z180_cmdstream_issueibcmds,
899 .setup_pt = z180_setup_pt,
900 .cleanup_pt = z180_cleanup_pt,
901 .power_stats = z180_power_stats,
902 .irqctrl = z180_irqctrl,
903 /* Optional functions */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700904 .drawctxt_create = NULL,
905 .drawctxt_destroy = z180_drawctxt_destroy,
906 .ioctl = NULL,
907};
908
909static struct platform_device_id z180_id_table[] = {
910 { DEVICE_2D0_NAME, (kernel_ulong_t)&device_2d0.dev, },
911 { DEVICE_2D1_NAME, (kernel_ulong_t)&device_2d1.dev, },
912 { },
913};
914MODULE_DEVICE_TABLE(platform, z180_id_table);
915
916static struct platform_driver z180_platform_driver = {
917 .probe = z180_probe,
918 .remove = __devexit_p(z180_remove),
919 .suspend = kgsl_suspend_driver,
920 .resume = kgsl_resume_driver,
921 .id_table = z180_id_table,
922 .driver = {
923 .owner = THIS_MODULE,
924 .name = DEVICE_2D_NAME,
925 .pm = &kgsl_pm_ops,
926 }
927};
928
929static int __init kgsl_2d_init(void)
930{
931 return platform_driver_register(&z180_platform_driver);
932}
933
934static void __exit kgsl_2d_exit(void)
935{
936 platform_driver_unregister(&z180_platform_driver);
937}
938
939module_init(kgsl_2d_init);
940module_exit(kgsl_2d_exit);
941
942MODULE_DESCRIPTION("2D Graphics driver");
943MODULE_VERSION("1.2");
944MODULE_LICENSE("GPL v2");
945MODULE_ALIAS("platform:kgsl_2d");