blob: ae26f2700b35b93d37235722e68a8aee77ff00c3 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001#ifndef _MSM_KGSL_H
2#define _MSM_KGSL_H
3
4#define KGSL_VERSION_MAJOR 3
Sushmita Susheelendra41f8fa32011-05-11 17:15:58 -06005#define KGSL_VERSION_MINOR 7
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006
7/*context flags */
8#define KGSL_CONTEXT_SAVE_GMEM 1
9#define KGSL_CONTEXT_NO_GMEM_ALLOC 2
10#define KGSL_CONTEXT_SUBMIT_IB_LIST 4
11#define KGSL_CONTEXT_CTX_SWITCH 8
12
13/* Memory allocayion flags */
14#define KGSL_MEMFLAGS_GPUREADONLY 0x01000000
15
16/* generic flag values */
17#define KGSL_FLAGS_NORMALMODE 0x00000000
18#define KGSL_FLAGS_SAFEMODE 0x00000001
19#define KGSL_FLAGS_INITIALIZED0 0x00000002
20#define KGSL_FLAGS_INITIALIZED 0x00000004
21#define KGSL_FLAGS_STARTED 0x00000008
22#define KGSL_FLAGS_ACTIVE 0x00000010
23#define KGSL_FLAGS_RESERVED0 0x00000020
24#define KGSL_FLAGS_RESERVED1 0x00000040
25#define KGSL_FLAGS_RESERVED2 0x00000080
26#define KGSL_FLAGS_SOFT_RESET 0x00000100
27
28#define KGSL_MAX_PWRLEVELS 5
29
30/* device id */
31enum kgsl_deviceid {
32 KGSL_DEVICE_3D0 = 0x00000000,
33 KGSL_DEVICE_2D0 = 0x00000001,
34 KGSL_DEVICE_2D1 = 0x00000002,
35 KGSL_DEVICE_MAX = 0x00000003
36};
37
38enum kgsl_user_mem_type {
39 KGSL_USER_MEM_TYPE_PMEM = 0x00000000,
40 KGSL_USER_MEM_TYPE_ASHMEM = 0x00000001,
41 KGSL_USER_MEM_TYPE_ADDR = 0x00000002
42};
43
44struct kgsl_devinfo {
45
46 unsigned int device_id;
47 /* chip revision id
48 * coreid:8 majorrev:8 minorrev:8 patch:8
49 */
50 unsigned int chip_id;
51 unsigned int mmu_enabled;
52 unsigned int gmem_gpubaseaddr;
53 /*
54 * This field contains the adreno revision
55 * number 200, 205, 220, etc...
56 */
57 unsigned int gpu_id;
58 unsigned int gmem_sizebytes;
59};
60
61/* this structure defines the region of memory that can be mmap()ed from this
62 driver. The timestamp fields are volatile because they are written by the
63 GPU
64*/
65struct kgsl_devmemstore {
66 volatile unsigned int soptimestamp;
67 unsigned int sbz;
68 volatile unsigned int eoptimestamp;
69 unsigned int sbz2;
70 volatile unsigned int ts_cmp_enable;
71 unsigned int sbz3;
72 volatile unsigned int ref_wait_ts;
73 unsigned int sbz4;
74 unsigned int current_context;
75 unsigned int sbz5;
76};
77
78#define KGSL_DEVICE_MEMSTORE_OFFSET(field) \
79 offsetof(struct kgsl_devmemstore, field)
80
81
82/* timestamp id*/
83enum kgsl_timestamp_type {
84 KGSL_TIMESTAMP_CONSUMED = 0x00000001, /* start-of-pipeline timestamp */
85 KGSL_TIMESTAMP_RETIRED = 0x00000002, /* end-of-pipeline timestamp*/
86 KGSL_TIMESTAMP_MAX = 0x00000002,
87};
88
89/* property types - used with kgsl_device_getproperty */
90enum kgsl_property_type {
91 KGSL_PROP_DEVICE_INFO = 0x00000001,
92 KGSL_PROP_DEVICE_SHADOW = 0x00000002,
93 KGSL_PROP_DEVICE_POWER = 0x00000003,
94 KGSL_PROP_SHMEM = 0x00000004,
95 KGSL_PROP_SHMEM_APERTURES = 0x00000005,
96 KGSL_PROP_MMU_ENABLE = 0x00000006,
97 KGSL_PROP_INTERRUPT_WAITS = 0x00000007,
98 KGSL_PROP_VERSION = 0x00000008,
99};
100
101struct kgsl_shadowprop {
102 unsigned int gpuaddr;
103 unsigned int size;
104 unsigned int flags; /* contains KGSL_FLAGS_ values */
105};
106
107struct kgsl_pwrlevel {
108 unsigned int gpu_freq;
109 unsigned int bus_freq;
110};
111
112struct kgsl_version {
113 unsigned int drv_major;
114 unsigned int drv_minor;
115 unsigned int dev_major;
116 unsigned int dev_minor;
117};
118
119#ifdef __KERNEL__
120
121#define KGSL_3D0_REG_MEMORY "kgsl_3d0_reg_memory"
122#define KGSL_3D0_IRQ "kgsl_3d0_irq"
123#define KGSL_2D0_REG_MEMORY "kgsl_2d0_reg_memory"
124#define KGSL_2D0_IRQ "kgsl_2d0_irq"
125#define KGSL_2D1_REG_MEMORY "kgsl_2d1_reg_memory"
126#define KGSL_2D1_IRQ "kgsl_2d1_irq"
127
128struct kgsl_grp_clk_name {
129 const char *clk;
130 const char *pclk;
131};
132
133struct kgsl_device_pwr_data {
134 struct kgsl_pwrlevel pwrlevel[KGSL_MAX_PWRLEVELS];
135 int init_level;
136 int num_levels;
137 int (*set_grp_async)(void);
138 unsigned int idle_timeout;
139 unsigned int nap_allowed;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700140};
141
142struct kgsl_clk_data {
143 struct kgsl_grp_clk_name name;
144 struct msm_bus_scale_pdata *bus_scale_table;
145};
146
147struct kgsl_device_platform_data {
148 struct kgsl_device_pwr_data pwr_data;
149 struct kgsl_clk_data clk;
150 /* imem_clk_name is for 3d only, not used in 2d devices */
151 struct kgsl_grp_clk_name imem_clk_name;
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600152 const char *iommu_user_ctx_name;
153 const char *iommu_priv_ctx_name;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154};
155
156#endif
157
158/* structure holds list of ibs */
159struct kgsl_ibdesc {
160 unsigned int gpuaddr;
161 void *hostptr;
162 unsigned int sizedwords;
163 unsigned int ctrl;
164};
165
166/* ioctls */
167#define KGSL_IOC_TYPE 0x09
168
169/* get misc info about the GPU
170 type should be a value from enum kgsl_property_type
171 value points to a structure that varies based on type
172 sizebytes is sizeof() that structure
173 for KGSL_PROP_DEVICE_INFO, use struct kgsl_devinfo
174 this structure contaings hardware versioning info.
175 for KGSL_PROP_DEVICE_SHADOW, use struct kgsl_shadowprop
176 this is used to find mmap() offset and sizes for mapping
177 struct kgsl_memstore into userspace.
178*/
179struct kgsl_device_getproperty {
180 unsigned int type;
181 void *value;
182 unsigned int sizebytes;
183};
184
185#define IOCTL_KGSL_DEVICE_GETPROPERTY \
186 _IOWR(KGSL_IOC_TYPE, 0x2, struct kgsl_device_getproperty)
187
188
189/* read a GPU register.
190 offsetwords it the 32 bit word offset from the beginning of the
191 GPU register space.
192 */
193struct kgsl_device_regread {
194 unsigned int offsetwords;
195 unsigned int value; /* output param */
196};
197
198#define IOCTL_KGSL_DEVICE_REGREAD \
199 _IOWR(KGSL_IOC_TYPE, 0x3, struct kgsl_device_regread)
200
201
202/* block until the GPU has executed past a given timestamp
203 * timeout is in milliseconds.
204 */
205struct kgsl_device_waittimestamp {
206 unsigned int timestamp;
207 unsigned int timeout;
208};
209
210#define IOCTL_KGSL_DEVICE_WAITTIMESTAMP \
211 _IOW(KGSL_IOC_TYPE, 0x6, struct kgsl_device_waittimestamp)
212
213
214/* issue indirect commands to the GPU.
215 * drawctxt_id must have been created with IOCTL_KGSL_DRAWCTXT_CREATE
216 * ibaddr and sizedwords must specify a subset of a buffer created
217 * with IOCTL_KGSL_SHAREDMEM_FROM_PMEM
218 * flags may be a mask of KGSL_CONTEXT_ values
219 * timestamp is a returned counter value which can be passed to
220 * other ioctls to determine when the commands have been executed by
221 * the GPU.
222 */
223struct kgsl_ringbuffer_issueibcmds {
224 unsigned int drawctxt_id;
225 unsigned int ibdesc_addr;
226 unsigned int numibs;
227 unsigned int timestamp; /*output param */
228 unsigned int flags;
229};
230
231#define IOCTL_KGSL_RINGBUFFER_ISSUEIBCMDS \
232 _IOWR(KGSL_IOC_TYPE, 0x10, struct kgsl_ringbuffer_issueibcmds)
233
234/* read the most recently executed timestamp value
235 * type should be a value from enum kgsl_timestamp_type
236 */
237struct kgsl_cmdstream_readtimestamp {
238 unsigned int type;
239 unsigned int timestamp; /*output param */
240};
241
Jason Varbedian80ba33d2011-07-11 17:29:05 -0700242#define IOCTL_KGSL_CMDSTREAM_READTIMESTAMP_OLD \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700243 _IOR(KGSL_IOC_TYPE, 0x11, struct kgsl_cmdstream_readtimestamp)
244
Jason Varbedian80ba33d2011-07-11 17:29:05 -0700245#define IOCTL_KGSL_CMDSTREAM_READTIMESTAMP \
246 _IOWR(KGSL_IOC_TYPE, 0x11, struct kgsl_cmdstream_readtimestamp)
247
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700248/* free memory when the GPU reaches a given timestamp.
249 * gpuaddr specify a memory region created by a
250 * IOCTL_KGSL_SHAREDMEM_FROM_PMEM call
251 * type should be a value from enum kgsl_timestamp_type
252 */
253struct kgsl_cmdstream_freememontimestamp {
254 unsigned int gpuaddr;
255 unsigned int type;
256 unsigned int timestamp;
257};
258
259#define IOCTL_KGSL_CMDSTREAM_FREEMEMONTIMESTAMP \
260 _IOW(KGSL_IOC_TYPE, 0x12, struct kgsl_cmdstream_freememontimestamp)
261
262/* Previous versions of this header had incorrectly defined
263 IOCTL_KGSL_CMDSTREAM_FREEMEMONTIMESTAMP as a read-only ioctl instead
264 of a write only ioctl. To ensure binary compatability, the following
265 #define will be used to intercept the incorrect ioctl
266*/
267
268#define IOCTL_KGSL_CMDSTREAM_FREEMEMONTIMESTAMP_OLD \
269 _IOR(KGSL_IOC_TYPE, 0x12, struct kgsl_cmdstream_freememontimestamp)
270
271/* create a draw context, which is used to preserve GPU state.
272 * The flags field may contain a mask KGSL_CONTEXT_* values
273 */
274struct kgsl_drawctxt_create {
275 unsigned int flags;
276 unsigned int drawctxt_id; /*output param */
277};
278
279#define IOCTL_KGSL_DRAWCTXT_CREATE \
280 _IOWR(KGSL_IOC_TYPE, 0x13, struct kgsl_drawctxt_create)
281
282/* destroy a draw context */
283struct kgsl_drawctxt_destroy {
284 unsigned int drawctxt_id;
285};
286
287#define IOCTL_KGSL_DRAWCTXT_DESTROY \
288 _IOW(KGSL_IOC_TYPE, 0x14, struct kgsl_drawctxt_destroy)
289
290/* add a block of pmem, fb, ashmem or user allocated address
291 * into the GPU address space */
292struct kgsl_map_user_mem {
293 int fd;
294 unsigned int gpuaddr; /*output param */
295 unsigned int len;
296 unsigned int offset;
297 unsigned int hostptr; /*input param */
298 enum kgsl_user_mem_type memtype;
299 unsigned int reserved; /* May be required to add
300 params for another mem type */
301};
302
303#define IOCTL_KGSL_MAP_USER_MEM \
304 _IOWR(KGSL_IOC_TYPE, 0x15, struct kgsl_map_user_mem)
305
306/* add a block of pmem or fb into the GPU address space */
307struct kgsl_sharedmem_from_pmem {
308 int pmem_fd;
309 unsigned int gpuaddr; /*output param */
310 unsigned int len;
311 unsigned int offset;
312};
313
314#define IOCTL_KGSL_SHAREDMEM_FROM_PMEM \
315 _IOWR(KGSL_IOC_TYPE, 0x20, struct kgsl_sharedmem_from_pmem)
316
317/* remove memory from the GPU's address space */
318struct kgsl_sharedmem_free {
319 unsigned int gpuaddr;
320};
321
322#define IOCTL_KGSL_SHAREDMEM_FREE \
323 _IOW(KGSL_IOC_TYPE, 0x21, struct kgsl_sharedmem_free)
324
Sushmita Susheelendra41f8fa32011-05-11 17:15:58 -0600325struct kgsl_cff_user_event {
326 unsigned char cff_opcode;
327 unsigned int op1;
328 unsigned int op2;
329 unsigned int op3;
330 unsigned int op4;
331 unsigned int op5;
332 unsigned int __pad[2];
333};
334
335#define IOCTL_KGSL_CFF_USER_EVENT \
336 _IOW(KGSL_IOC_TYPE, 0x31, struct kgsl_cff_user_event)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700337
338struct kgsl_gmem_desc {
339 unsigned int x;
340 unsigned int y;
341 unsigned int width;
342 unsigned int height;
343 unsigned int pitch;
344};
345
346struct kgsl_buffer_desc {
347 void *hostptr;
348 unsigned int gpuaddr;
349 int size;
350 unsigned int format;
351 unsigned int pitch;
352 unsigned int enabled;
353};
354
355struct kgsl_bind_gmem_shadow {
356 unsigned int drawctxt_id;
357 struct kgsl_gmem_desc gmem_desc;
358 unsigned int shadow_x;
359 unsigned int shadow_y;
360 struct kgsl_buffer_desc shadow_buffer;
361 unsigned int buffer_id;
362};
363
364#define IOCTL_KGSL_DRAWCTXT_BIND_GMEM_SHADOW \
365 _IOW(KGSL_IOC_TYPE, 0x22, struct kgsl_bind_gmem_shadow)
366
367/* add a block of memory into the GPU address space */
368struct kgsl_sharedmem_from_vmalloc {
369 unsigned int gpuaddr; /*output param */
370 unsigned int hostptr;
371 unsigned int flags;
372};
373
374#define IOCTL_KGSL_SHAREDMEM_FROM_VMALLOC \
375 _IOWR(KGSL_IOC_TYPE, 0x23, struct kgsl_sharedmem_from_vmalloc)
376
377#define IOCTL_KGSL_SHAREDMEM_FLUSH_CACHE \
378 _IOW(KGSL_IOC_TYPE, 0x24, struct kgsl_sharedmem_free)
379
380struct kgsl_drawctxt_set_bin_base_offset {
381 unsigned int drawctxt_id;
382 unsigned int offset;
383};
384
385#define IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET \
386 _IOW(KGSL_IOC_TYPE, 0x25, struct kgsl_drawctxt_set_bin_base_offset)
387
388enum kgsl_cmdwindow_type {
389 KGSL_CMDWINDOW_MIN = 0x00000000,
390 KGSL_CMDWINDOW_2D = 0x00000000,
391 KGSL_CMDWINDOW_3D = 0x00000001, /* legacy */
392 KGSL_CMDWINDOW_MMU = 0x00000002,
393 KGSL_CMDWINDOW_ARBITER = 0x000000FF,
394 KGSL_CMDWINDOW_MAX = 0x000000FF,
395};
396
397/* write to the command window */
398struct kgsl_cmdwindow_write {
399 enum kgsl_cmdwindow_type target;
400 unsigned int addr;
401 unsigned int data;
402};
403
404#define IOCTL_KGSL_CMDWINDOW_WRITE \
405 _IOW(KGSL_IOC_TYPE, 0x2e, struct kgsl_cmdwindow_write)
406
407struct kgsl_gpumem_alloc {
408 unsigned long gpuaddr;
409 size_t size;
410 unsigned int flags;
411};
412
413#define IOCTL_KGSL_GPUMEM_ALLOC \
414 _IOWR(KGSL_IOC_TYPE, 0x2f, struct kgsl_gpumem_alloc)
415
Jeremy Gebbena7423e42011-04-18 15:11:21 -0600416struct kgsl_cff_syncmem {
417 unsigned int gpuaddr;
418 unsigned int len;
419 unsigned int __pad[2]; /* For future binary compatibility */
420};
421
422#define IOCTL_KGSL_CFF_SYNCMEM \
423 _IOW(KGSL_IOC_TYPE, 0x30, struct kgsl_cff_syncmem)
424
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700425#ifdef __KERNEL__
426#ifdef CONFIG_MSM_KGSL_DRM
427int kgsl_gem_obj_addr(int drm_fd, int handle, unsigned long *start,
428 unsigned long *len);
429#else
430#define kgsl_gem_obj_addr(...) 0
431#endif
432#endif
433#endif /* _MSM_KGSL_H */