blob: 59430058fc317e255a094a693836385c0d5309c5 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070015#include <asm/domain.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010016#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010017#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010018#include <asm/pgtable-hwdef.h>
19#include <asm/pgtable.h>
20
21#include "proc-macros.S"
22
Catalin Marinasbbe88882007-05-08 22:27:46 +010023#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000024#define TTB_RGN_NC (0 << 3)
25#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010026#define TTB_RGN_OC_WT (2 << 3)
27#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010028#define TTB_NOS (1 << 5)
29#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
30#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
31#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
32#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010033
Tony Thompsonba3c0262009-05-30 14:00:15 +010034/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010035#define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
36#define PMD_FLAGS_UP PMD_SECT_WB
37
Tony Thompsonba3c0262009-05-30 14:00:15 +010038/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010039#define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
40#define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
Jon Callan73b63ef2008-11-06 13:23:09 +000041
Catalin Marinasbbe88882007-05-08 22:27:46 +010042ENTRY(cpu_v7_proc_init)
43 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010044ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010045
46ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010047 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
48 bic r0, r0, #0x1000 @ ...i............
49 bic r0, r0, #0x0006 @ .............ca.
50 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010051 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010052ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010053
54/*
55 * cpu_v7_reset(loc)
56 *
57 * Perform a soft reset of the system. Put the CPU into the
58 * same state as it would be if it had been reset, and branch
59 * to what would be the reset vector.
60 *
61 * - loc - location to jump to for soft reset
Catalin Marinasbbe88882007-05-08 22:27:46 +010062 */
63 .align 5
64ENTRY(cpu_v7_reset)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070065 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
66 bic r1, r1, #0x0001 @ ...............m
67 mcr p15, 0, r1, c1, c0, 0 @ Turn off MMU
68 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D,flush TLB
69 mcr p15, 0, ip, c7, c5, 6 @ flush BTC
70 dsb
71 isb
72 mov pc,r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010073ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010074
75/*
76 * cpu_v7_do_idle()
77 *
78 * Idle the processor (eg, wait for interrupt).
79 *
80 * IRQs are already disabled.
81 */
82ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000083 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010084 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010085 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010086ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010087
88ENTRY(cpu_v7_dcache_clean_area)
89#ifndef TLB_CAN_READ_FROM_L1_CACHE
90 dcache_line_size r2, r3
911: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
92 add r0, r0, r2
93 subs r1, r1, r2
94 bhi 1b
95 dsb
96#endif
97 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010098ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010099
100/*
101 * cpu_v7_switch_mm(pgd_phys, tsk)
102 *
103 * Set the translation table base pointer to be pgd_phys
104 *
105 * - pgd_phys - physical address of new TTB
106 *
107 * It is assumed that:
108 * - we are not using split page tables
109 */
110ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100111#ifdef CONFIG_MMU
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112#ifdef CONFIG_EMULATE_DOMAIN_MANAGER_V7
113 ldr r2, =cpu_v7_switch_mm_private
114 b emulate_domain_manager_switch_mm
115cpu_v7_switch_mm_private:
116#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100117 mov r2, #0
118 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Russell Kingf00ec482010-09-04 10:47:48 +0100119 ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
120 ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100121#ifdef CONFIG_ARM_ERRATA_430973
122 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
123#endif
Russell King07989b72011-06-09 10:10:27 +0100124#ifdef CONFIG_ARM_ERRATA_754322
125 dsb
126#endif
127 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
128 isb
1291: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100130 isb
Will Deaconfcbdc5f2011-02-28 18:15:16 +0100131#ifdef CONFIG_ARM_ERRATA_754322
132 dsb
133#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100134 mcr p15, 0, r1, c13, c0, 1 @ set context ID
135 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100136#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100137 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100138ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100139
140/*
141 * cpu_v7_set_pte_ext(ptep, pte)
142 *
143 * Set a level 2 translation table entry.
144 *
145 * - ptep - pointer to level 2 translation table entry
Russell Kingd30e45e2010-11-16 00:16:01 +0000146 * (hardware version is stored at +2048 bytes)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100147 * - pte - PTE value to store
148 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100149 */
150ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100151#ifdef CONFIG_MMU
Russell Kingd30e45e2010-11-16 00:16:01 +0000152 str r1, [r0] @ linux version
Catalin Marinasbbe88882007-05-08 22:27:46 +0100153
154 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100155 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100156 orr r3, r3, r2
157 orr r3, r3, #PTE_EXT_AP0 | 2
158
Russell Kingb1cce6b2008-11-04 10:52:28 +0000159 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100160 orrne r3, r3, #PTE_EXT_TEX(1)
161
Russell King36bb94b2010-11-16 08:40:36 +0000162 eor r1, r1, #L_PTE_DIRTY
163 tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
164 orrne r3, r3, #PTE_EXT_APX
Catalin Marinasbbe88882007-05-08 22:27:46 +0100165
166 tst r1, #L_PTE_USER
167 orrne r3, r3, #PTE_EXT_AP1
Catalin Marinas247055a2010-09-13 16:03:21 +0100168#ifdef CONFIG_CPU_USE_DOMAINS
169 @ allow kernel read/write access to read-only user pages
Catalin Marinasbbe88882007-05-08 22:27:46 +0100170 tstne r3, #PTE_EXT_APX
171 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
Catalin Marinas247055a2010-09-13 16:03:21 +0100172#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100173
Russell King9522d7e2010-11-16 00:23:31 +0000174 tst r1, #L_PTE_XN
175 orrne r3, r3, #PTE_EXT_XN
Catalin Marinasbbe88882007-05-08 22:27:46 +0100176
Russell King3f69c0c2008-09-15 17:23:10 +0100177 tst r1, #L_PTE_YOUNG
178 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100179 moveq r3, #0
180
Dave Martin874d5d32011-01-14 00:43:01 +0100181 ARM( str r3, [r0, #2048]! )
182 THUMB( add r0, r0, #2048 )
183 THUMB( str r3, [r0] )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100184 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100185#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100186 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100187ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100188
189cpu_v7_name:
190 .ascii "ARMv7 Processor"
191 .align
192
Russell Kingf6b0fa02011-02-06 15:48:39 +0000193 /*
194 * Memory region attributes with SCTLR.TRE=1
195 *
196 * n = TEX[0],C,B
197 * TR = PRRR[2n+1:2n] - memory type
198 * IR = NMRR[2n+1:2n] - inner cacheable property
199 * OR = NMRR[2n+17:2n+16] - outer cacheable property
200 *
201 * n TR IR OR
202 * UNCACHED 000 00
203 * BUFFERABLE 001 10 00 00
204 * WRITETHROUGH 010 10 10 10
205 * WRITEBACK 011 10 11 11
206 * reserved 110
207 * WRITEALLOC 111 10 01 01
208 * DEV_SHARED 100 01
209 * DEV_NONSHARED 100 01
210 * DEV_WC 001 10
211 * DEV_CACHED 011 10
212 *
213 * Other attributes:
214 *
215 * DS0 = PRRR[16] = 0 - device shareable property
216 * DS1 = PRRR[17] = 1 - device shareable property
217 * NS0 = PRRR[18] = 0 - normal shareable property
218 * NS1 = PRRR[19] = 1 - normal shareable property
219 * NOS = PRRR[24+n] = 1 - not outer shareable
220 */
221.equ PRRR, 0xff0a81a8
David Ng76c58922011-11-23 10:07:19 -0800222#if defined (CONFIG_ARCH_MSM_SCORPIONMP)
223.equ NMRR, 0x40e080e0
224#else
Russell Kingf6b0fa02011-02-06 15:48:39 +0000225.equ NMRR, 0x40e040e0
David Ng76c58922011-11-23 10:07:19 -0800226#endif
Russell Kingf6b0fa02011-02-06 15:48:39 +0000227
228/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
229.globl cpu_v7_suspend_size
Russell King111b20d2011-06-22 15:41:58 +0100230.equ cpu_v7_suspend_size, 4 * 9
Russell King29ea23f2011-04-02 10:08:55 +0100231#ifdef CONFIG_PM_SLEEP
Russell Kingf6b0fa02011-02-06 15:48:39 +0000232ENTRY(cpu_v7_do_suspend)
233 stmfd sp!, {r4 - r11, lr}
234 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
235 mrc p15, 0, r5, c13, c0, 1 @ Context ID
Russell King111b20d2011-06-22 15:41:58 +0100236 mrc p15, 0, r6, c13, c0, 3 @ User r/o thread ID
237 stmia r0!, {r4 - r6}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000238 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
239 mrc p15, 0, r7, c2, c0, 0 @ TTB 0
240 mrc p15, 0, r8, c2, c0, 1 @ TTB 1
241 mrc p15, 0, r9, c1, c0, 0 @ Control register
242 mrc p15, 0, r10, c1, c0, 1 @ Auxiliary control register
243 mrc p15, 0, r11, c1, c0, 2 @ Co-processor access control
Russell King111b20d2011-06-22 15:41:58 +0100244 stmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000245 ldmfd sp!, {r4 - r11, pc}
246ENDPROC(cpu_v7_do_suspend)
247
248ENTRY(cpu_v7_do_resume)
249 mov ip, #0
250 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
251 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King111b20d2011-06-22 15:41:58 +0100252 ldmia r0!, {r4 - r6}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000253 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
254 mcr p15, 0, r5, c13, c0, 1 @ Context ID
Russell King111b20d2011-06-22 15:41:58 +0100255 mcr p15, 0, r6, c13, c0, 3 @ User r/o thread ID
256 ldmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000257 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
258 mcr p15, 0, r7, c2, c0, 0 @ TTB 0
259 mcr p15, 0, r8, c2, c0, 1 @ TTB 1
260 mcr p15, 0, ip, c2, c0, 2 @ TTB control register
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300261 mcr p15, 0, r10, c1, c0, 1 @ Auxiliary control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000262 mcr p15, 0, r11, c1, c0, 2 @ Co-processor access control
263 ldr r4, =PRRR @ PRRR
264 ldr r5, =NMRR @ NMRR
265 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
266 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
267 isb
268 mov r0, r9 @ control register
269 mov r2, r7, lsr #14 @ get TTB0 base
270 mov r2, r2, lsl #14
271 ldr r3, cpu_resume_l1_flags
272 b cpu_resume_mmu
273ENDPROC(cpu_v7_do_resume)
274cpu_resume_l1_flags:
275 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_SMP)
276 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_UP)
277#else
278#define cpu_v7_do_suspend 0
279#define cpu_v7_do_resume 0
280#endif
281
Russell King5085f3f2010-10-01 15:37:05 +0100282 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100283
284/*
285 * __v7_setup
286 *
287 * Initialise TLB, Caches, and MMU state ready to switch the MMU
288 * on. Return in r0 the new CP15 C1 control register setting.
289 *
290 * We automatically detect if we have a Harvard cache, and use the
291 * Harvard cache control instructions insead of the unified cache
292 * control instructions.
293 *
294 * This should be able to cover all ARMv7 cores.
295 *
296 * It is assumed that:
297 * - cache type register is implemented
298 */
Pawel Molla177d552011-11-09 12:44:06 +0530299__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100300__v7_ca9mp_setup:
Will Deacon5b7cedf2011-11-11 09:26:49 +0530301 mov r10, #(1 << 0) @ TLB ops broadcasting
302 b 1f
303__v7_ca15mp_setup:
304 mov r10, #0
3051:
306#ifdef CONFIG_SMP
307 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
308 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02e2009-11-04 12:16:38 +0000309 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon5b7cedf2011-11-11 09:26:49 +0530310 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
311 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
312 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000313#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100314__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100315 adr r12, __v7_setup_stack @ the local stack
316 stmia r12, {r0-r5, r7, r9, r11, lr}
317 bl v7_flush_dcache_all
318 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100319
320 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
321 and r10, r0, #0xff000000 @ ARM?
322 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100323 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100324 and r5, r0, #0x00f00000 @ variant
325 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100326 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
327 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100328
Will Deacon64918482010-09-14 09:50:03 +0100329 /* Cortex-A8 Errata */
330 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
331 teq r0, r10
332 bne 2f
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100333#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100334 teq r5, #0x00100000 @ only present in r1p*
335 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
336 orreq r10, r10, #(1 << 6) @ set IBE to 1
337 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100338#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100339#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100340 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100341 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
342 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
343 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
344 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100345#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100346#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100347 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100348 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
349 tsteq r10, #1 << 22
350 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
351 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100352#endif
Will Deacon9f050272010-09-14 09:51:43 +0100353 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100354
Will Deacon9f050272010-09-14 09:51:43 +0100355 /* Cortex-A9 Errata */
3562: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
357 teq r0, r10
358 bne 3f
359#ifdef CONFIG_ARM_ERRATA_742230
360 cmp r6, #0x22 @ only present up to r2p2
361 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
362 orrle r10, r10, #1 << 4 @ set bit #4
363 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
364#endif
Will Deacona672e992010-09-14 09:53:02 +0100365#ifdef CONFIG_ARM_ERRATA_742231
366 teq r6, #0x20 @ present in r2p0
367 teqne r6, #0x21 @ present in r2p1
368 teqne r6, #0x22 @ present in r2p2
369 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
370 orreq r10, r10, #1 << 12 @ set bit #12
371 orreq r10, r10, #1 << 22 @ set bit #22
372 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
373#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100374#ifdef CONFIG_ARM_ERRATA_743622
375 teq r6, #0x20 @ present in r2p0
376 teqne r6, #0x21 @ present in r2p1
377 teqne r6, #0x22 @ present in r2p2
378 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
379 orreq r10, r10, #1 << 6 @ set bit #6
380 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
381#endif
Will Deacon9a27c272011-02-18 16:36:35 +0100382#ifdef CONFIG_ARM_ERRATA_751472
383 cmp r6, #0x30 @ present prior to r3p0
384 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
385 orrlt r10, r10, #1 << 11 @ set bit #11
386 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
387#endif
Will Deacon9f050272010-09-14 09:51:43 +0100388
3893: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100390#ifdef HARVARD_CACHE
391 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
392#endif
393 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100394#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100395 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
396 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Russell Kingf00ec482010-09-04 10:47:48 +0100397 ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
398 ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
Catalin Marinasd4279582011-05-26 11:22:44 +0100399 ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
400 ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
401 mcr p15, 0, r8, c2, c0, 1 @ load TTB1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700402#ifndef CONFIG_EMULATE_DOMAIN_MANAGER_V7
403 mov r10, #0x1f @ domains 0, 1 = manager
404 mcr p15, 0, r10, c3, c0, 0 @ load domain access register
405#endif
406#if defined(CONFIG_ARCH_MSM_SCORPION) && !defined(CONFIG_MSM_SMP)
407 mov r0, #0x33
408 mcr p15, 3, r0, c15, c0, 3 @ set L2CR1
409#endif
410#if defined (CONFIG_ARCH_MSM_SCORPION)
411 mrc p15, 0, r0, c1, c0, 1 @ read ACTLR
412#ifdef CONFIG_CPU_CACHE_ERR_REPORT
413 orr r0, r0, #0x37 @ turn on L1/L2 error reporting
414#else
415 bic r0, r0, #0x37
416#endif
417#if defined (CONFIG_ARCH_MSM_SCORPIONMP)
418 orr r0, r0, #0x1 << 24 @ optimal setting for Scorpion MP
419#endif
420#ifndef CONFIG_ARCH_MSM_KRAIT
421 mcr p15, 0, r0, c1, c0, 1 @ write ACTLR
422#endif
423#endif
424
425#if defined (CONFIG_ARCH_MSM_SCORPIONMP)
426 mrc p15, 3, r0, c15, c0, 2 @ optimal setting for Scorpion MP
427 orr r0, r0, #0x1 << 21
428 mcr p15, 3, r0, c15, c0, 2
429#endif
430
Russell Kingf6b0fa02011-02-06 15:48:39 +0000431 ldr r5, =PRRR @ PRRR
432 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100433 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
434 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100435#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100436 adr r5, v7_crval
437 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100438#ifdef CONFIG_CPU_ENDIAN_BE8
439 orr r6, r6, #1 << 25 @ big-endian page tables
440#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100441#ifdef CONFIG_SWP_EMULATE
442 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
443 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
444#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100445 mrc p15, 0, r0, c1, c0, 0 @ read control register
446 bic r0, r0, r5 @ clear bits them
447 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100448 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100449 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100450ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100451
Russell Kingb1cce6b2008-11-04 10:52:28 +0000452 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100453 * TFR EV X F I D LR S
454 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000455 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100456 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100457 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100458 .type v7_crval, #object
459v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100460 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100461
462__v7_setup_stack:
463 .space 4 * 11 @ 11 registers
464
Russell King5085f3f2010-10-01 15:37:05 +0100465 __INITDATA
466
Catalin Marinasbbe88882007-05-08 22:27:46 +0100467 .type v7_processor_functions, #object
468ENTRY(v7_processor_functions)
469 .word v7_early_abort
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100470 .word v7_pabort
Catalin Marinasbbe88882007-05-08 22:27:46 +0100471 .word cpu_v7_proc_init
472 .word cpu_v7_proc_fin
473 .word cpu_v7_reset
474 .word cpu_v7_do_idle
475 .word cpu_v7_dcache_clean_area
476 .word cpu_v7_switch_mm
477 .word cpu_v7_set_pte_ext
Russell King7a0ee922011-06-23 22:00:20 +0100478 .word cpu_v7_suspend_size
479 .word cpu_v7_do_suspend
480 .word cpu_v7_do_resume
Catalin Marinasbbe88882007-05-08 22:27:46 +0100481 .size v7_processor_functions, . - v7_processor_functions
482
Russell King5085f3f2010-10-01 15:37:05 +0100483 .section ".rodata"
484
Catalin Marinasbbe88882007-05-08 22:27:46 +0100485 .type cpu_arch_name, #object
486cpu_arch_name:
487 .asciz "armv7"
488 .size cpu_arch_name, . - cpu_arch_name
489
490 .type cpu_elf_name, #object
491cpu_elf_name:
492 .asciz "v7"
493 .size cpu_elf_name, . - cpu_elf_name
494 .align
495
496 .section ".proc.info.init", #alloc, #execinstr
497
Pawel Molla2a480a2011-11-09 12:41:11 +0530498 /*
499 * Standard v7 proc info content
500 */
501.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
502 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
503 PMD_FLAGS_SMP | \mm_mmuflags)
504 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
505 PMD_FLAGS_UP | \mm_mmuflags)
506 .long PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_AP_WRITE | \
507 PMD_SECT_AP_READ | \io_mmuflags
508 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100509 .long cpu_arch_name
510 .long cpu_elf_name
Pawel Molla2a480a2011-11-09 12:41:11 +0530511 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
512 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100513 .long cpu_v7_name
514 .long v7_processor_functions
515 .long v7wbi_tlb_fns
516 .long v6_user_fns
517 .long v7_cache_fns
Pawel Molla2a480a2011-11-09 12:41:11 +0530518.endm
519
520 /*
Pawel Molla177d552011-11-09 12:44:06 +0530521 * ARM Ltd. Cortex A5 processor.
522 */
523 .type __v7_ca5mp_proc_info, #object
524__v7_ca5mp_proc_info:
525 .long 0x410fc050
526 .long 0xff0ffff0
527 __v7_proc __v7_ca5mp_setup
528 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
529
530 /*
Pawel Molla2a480a2011-11-09 12:41:11 +0530531 * ARM Ltd. Cortex A9 processor.
532 */
533 .type __v7_ca9mp_proc_info, #object
534__v7_ca9mp_proc_info:
535 .long 0x410fc090
536 .long 0xff0ffff0
537 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100538 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
539
Will Deacon5b7cedf2011-11-11 09:26:49 +0530540 /*
541 * ARM Ltd. Cortex A15 processor.
542 */
543 .type __v7_ca15mp_proc_info, #object
544__v7_ca15mp_proc_info:
545 .long 0x410fc0f0
546 .long 0xff0ffff0
547 __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
548 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
549
Catalin Marinasbbe88882007-05-08 22:27:46 +0100550 /*
551 * Match any ARMv7 processor core.
552 */
553 .type __v7_proc_info, #object
554__v7_proc_info:
555 .long 0x000f0000 @ Required ID value
556 .long 0x000f0000 @ Mask for ID
Pawel Molla2a480a2011-11-09 12:41:11 +0530557 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100558 .size __v7_proc_info, . - __v7_proc_info