blob: ebb5914366f6e326c0c330acd51e30d7a0fba18c [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
23#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070027
28#include "clock-local2.h"
29#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070030#include "clock-rpm.h"
31#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070032
33enum {
34 GCC_BASE,
35 MMSS_BASE,
36 LPASS_BASE,
37 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070038 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070039 N_BASES,
40};
41
42static void __iomem *virt_bases[N_BASES];
43
44#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
45#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
46#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
47#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070048#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070049
50#define GPLL0_MODE_REG 0x0000
51#define GPLL0_L_REG 0x0004
52#define GPLL0_M_REG 0x0008
53#define GPLL0_N_REG 0x000C
54#define GPLL0_USER_CTL_REG 0x0010
55#define GPLL0_CONFIG_CTL_REG 0x0014
56#define GPLL0_TEST_CTL_REG 0x0018
57#define GPLL0_STATUS_REG 0x001C
58
59#define GPLL1_MODE_REG 0x0040
60#define GPLL1_L_REG 0x0044
61#define GPLL1_M_REG 0x0048
62#define GPLL1_N_REG 0x004C
63#define GPLL1_USER_CTL_REG 0x0050
64#define GPLL1_CONFIG_CTL_REG 0x0054
65#define GPLL1_TEST_CTL_REG 0x0058
66#define GPLL1_STATUS_REG 0x005C
67
68#define MMPLL0_MODE_REG 0x0000
69#define MMPLL0_L_REG 0x0004
70#define MMPLL0_M_REG 0x0008
71#define MMPLL0_N_REG 0x000C
72#define MMPLL0_USER_CTL_REG 0x0010
73#define MMPLL0_CONFIG_CTL_REG 0x0014
74#define MMPLL0_TEST_CTL_REG 0x0018
75#define MMPLL0_STATUS_REG 0x001C
76
77#define MMPLL1_MODE_REG 0x0040
78#define MMPLL1_L_REG 0x0044
79#define MMPLL1_M_REG 0x0048
80#define MMPLL1_N_REG 0x004C
81#define MMPLL1_USER_CTL_REG 0x0050
82#define MMPLL1_CONFIG_CTL_REG 0x0054
83#define MMPLL1_TEST_CTL_REG 0x0058
84#define MMPLL1_STATUS_REG 0x005C
85
86#define MMPLL3_MODE_REG 0x0080
87#define MMPLL3_L_REG 0x0084
88#define MMPLL3_M_REG 0x0088
89#define MMPLL3_N_REG 0x008C
90#define MMPLL3_USER_CTL_REG 0x0090
91#define MMPLL3_CONFIG_CTL_REG 0x0094
92#define MMPLL3_TEST_CTL_REG 0x0098
93#define MMPLL3_STATUS_REG 0x009C
94
95#define LPAPLL_MODE_REG 0x0000
96#define LPAPLL_L_REG 0x0004
97#define LPAPLL_M_REG 0x0008
98#define LPAPLL_N_REG 0x000C
99#define LPAPLL_USER_CTL_REG 0x0010
100#define LPAPLL_CONFIG_CTL_REG 0x0014
101#define LPAPLL_TEST_CTL_REG 0x0018
102#define LPAPLL_STATUS_REG 0x001C
103
104#define GCC_DEBUG_CLK_CTL_REG 0x1880
105#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
106#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
107#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700108#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109#define APCS_GPLL_ENA_VOTE_REG 0x1480
110#define MMSS_PLL_VOTE_APCS_REG 0x0100
111#define MMSS_DEBUG_CLK_CTL_REG 0x0900
112#define LPASS_DEBUG_CLK_CTL_REG 0x29000
113#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700114#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700115
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700116#define GLB_CLK_DIAG_REG 0x001C
117
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700118#define USB30_MASTER_CMD_RCGR 0x03D4
119#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
120#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
121#define USB_HSIC_CMD_RCGR 0x0440
122#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
123#define USB_HS_SYSTEM_CMD_RCGR 0x0490
124#define SDCC1_APPS_CMD_RCGR 0x04D0
125#define SDCC2_APPS_CMD_RCGR 0x0510
126#define SDCC3_APPS_CMD_RCGR 0x0550
127#define SDCC4_APPS_CMD_RCGR 0x0590
128#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
129#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
130#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
131#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
132#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
133#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
134#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
135#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
136#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
137#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
138#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
139#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
140#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
141#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
142#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
143#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
144#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
145#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
146#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
147#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
148#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
149#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
150#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
151#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
152#define PDM2_CMD_RCGR 0x0CD0
153#define TSIF_REF_CMD_RCGR 0x0D90
154#define CE1_CMD_RCGR 0x1050
155#define CE2_CMD_RCGR 0x1090
156#define GP1_CMD_RCGR 0x1904
157#define GP2_CMD_RCGR 0x1944
158#define GP3_CMD_RCGR 0x1984
159#define LPAIF_SPKR_CMD_RCGR 0xA000
160#define LPAIF_PRI_CMD_RCGR 0xB000
161#define LPAIF_SEC_CMD_RCGR 0xC000
162#define LPAIF_TER_CMD_RCGR 0xD000
163#define LPAIF_QUAD_CMD_RCGR 0xE000
164#define LPAIF_PCM0_CMD_RCGR 0xF000
165#define LPAIF_PCM1_CMD_RCGR 0x10000
166#define RESAMPLER_CMD_RCGR 0x11000
167#define SLIMBUS_CMD_RCGR 0x12000
168#define LPAIF_PCMOE_CMD_RCGR 0x13000
169#define AHBFABRIC_CMD_RCGR 0x18000
170#define VCODEC0_CMD_RCGR 0x1000
171#define PCLK0_CMD_RCGR 0x2000
172#define PCLK1_CMD_RCGR 0x2020
173#define MDP_CMD_RCGR 0x2040
174#define EXTPCLK_CMD_RCGR 0x2060
175#define VSYNC_CMD_RCGR 0x2080
176#define EDPPIXEL_CMD_RCGR 0x20A0
177#define EDPLINK_CMD_RCGR 0x20C0
178#define EDPAUX_CMD_RCGR 0x20E0
179#define HDMI_CMD_RCGR 0x2100
180#define BYTE0_CMD_RCGR 0x2120
181#define BYTE1_CMD_RCGR 0x2140
182#define ESC0_CMD_RCGR 0x2160
183#define ESC1_CMD_RCGR 0x2180
184#define CSI0PHYTIMER_CMD_RCGR 0x3000
185#define CSI1PHYTIMER_CMD_RCGR 0x3030
186#define CSI2PHYTIMER_CMD_RCGR 0x3060
187#define CSI0_CMD_RCGR 0x3090
188#define CSI1_CMD_RCGR 0x3100
189#define CSI2_CMD_RCGR 0x3160
190#define CSI3_CMD_RCGR 0x31C0
191#define CCI_CMD_RCGR 0x3300
192#define MCLK0_CMD_RCGR 0x3360
193#define MCLK1_CMD_RCGR 0x3390
194#define MCLK2_CMD_RCGR 0x33C0
195#define MCLK3_CMD_RCGR 0x33F0
196#define MMSS_GP0_CMD_RCGR 0x3420
197#define MMSS_GP1_CMD_RCGR 0x3450
198#define JPEG0_CMD_RCGR 0x3500
199#define JPEG1_CMD_RCGR 0x3520
200#define JPEG2_CMD_RCGR 0x3540
201#define VFE0_CMD_RCGR 0x3600
202#define VFE1_CMD_RCGR 0x3620
203#define CPP_CMD_RCGR 0x3640
204#define GFX3D_CMD_RCGR 0x4000
205#define RBCPR_CMD_RCGR 0x4060
206#define AHB_CMD_RCGR 0x5000
207#define AXI_CMD_RCGR 0x5040
208#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700209#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700210
211#define MMSS_BCR 0x0240
212#define USB_30_BCR 0x03C0
213#define USB3_PHY_BCR 0x03FC
214#define USB_HS_HSIC_BCR 0x0400
215#define USB_HS_BCR 0x0480
216#define SDCC1_BCR 0x04C0
217#define SDCC2_BCR 0x0500
218#define SDCC3_BCR 0x0540
219#define SDCC4_BCR 0x0580
220#define BLSP1_BCR 0x05C0
221#define BLSP1_QUP1_BCR 0x0640
222#define BLSP1_UART1_BCR 0x0680
223#define BLSP1_QUP2_BCR 0x06C0
224#define BLSP1_UART2_BCR 0x0700
225#define BLSP1_QUP3_BCR 0x0740
226#define BLSP1_UART3_BCR 0x0780
227#define BLSP1_QUP4_BCR 0x07C0
228#define BLSP1_UART4_BCR 0x0800
229#define BLSP1_QUP5_BCR 0x0840
230#define BLSP1_UART5_BCR 0x0880
231#define BLSP1_QUP6_BCR 0x08C0
232#define BLSP1_UART6_BCR 0x0900
233#define BLSP2_BCR 0x0940
234#define BLSP2_QUP1_BCR 0x0980
235#define BLSP2_UART1_BCR 0x09C0
236#define BLSP2_QUP2_BCR 0x0A00
237#define BLSP2_UART2_BCR 0x0A40
238#define BLSP2_QUP3_BCR 0x0A80
239#define BLSP2_UART3_BCR 0x0AC0
240#define BLSP2_QUP4_BCR 0x0B00
241#define BLSP2_UART4_BCR 0x0B40
242#define BLSP2_QUP5_BCR 0x0B80
243#define BLSP2_UART5_BCR 0x0BC0
244#define BLSP2_QUP6_BCR 0x0C00
245#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700246#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700247#define PDM_BCR 0x0CC0
248#define PRNG_BCR 0x0D00
249#define BAM_DMA_BCR 0x0D40
250#define TSIF_BCR 0x0D80
251#define CE1_BCR 0x1040
252#define CE2_BCR 0x1080
253#define AUDIO_CORE_BCR 0x4000
254#define VENUS0_BCR 0x1020
255#define MDSS_BCR 0x2300
256#define CAMSS_PHY0_BCR 0x3020
257#define CAMSS_PHY1_BCR 0x3050
258#define CAMSS_PHY2_BCR 0x3080
259#define CAMSS_CSI0_BCR 0x30B0
260#define CAMSS_CSI0PHY_BCR 0x30C0
261#define CAMSS_CSI0RDI_BCR 0x30D0
262#define CAMSS_CSI0PIX_BCR 0x30E0
263#define CAMSS_CSI1_BCR 0x3120
264#define CAMSS_CSI1PHY_BCR 0x3130
265#define CAMSS_CSI1RDI_BCR 0x3140
266#define CAMSS_CSI1PIX_BCR 0x3150
267#define CAMSS_CSI2_BCR 0x3180
268#define CAMSS_CSI2PHY_BCR 0x3190
269#define CAMSS_CSI2RDI_BCR 0x31A0
270#define CAMSS_CSI2PIX_BCR 0x31B0
271#define CAMSS_CSI3_BCR 0x31E0
272#define CAMSS_CSI3PHY_BCR 0x31F0
273#define CAMSS_CSI3RDI_BCR 0x3200
274#define CAMSS_CSI3PIX_BCR 0x3210
275#define CAMSS_ISPIF_BCR 0x3220
276#define CAMSS_CCI_BCR 0x3340
277#define CAMSS_MCLK0_BCR 0x3380
278#define CAMSS_MCLK1_BCR 0x33B0
279#define CAMSS_MCLK2_BCR 0x33E0
280#define CAMSS_MCLK3_BCR 0x3410
281#define CAMSS_GP0_BCR 0x3440
282#define CAMSS_GP1_BCR 0x3470
283#define CAMSS_TOP_BCR 0x3480
284#define CAMSS_MICRO_BCR 0x3490
285#define CAMSS_JPEG_BCR 0x35A0
286#define CAMSS_VFE_BCR 0x36A0
287#define CAMSS_CSI_VFE0_BCR 0x3700
288#define CAMSS_CSI_VFE1_BCR 0x3710
289#define OCMEMNOC_BCR 0x50B0
290#define MMSSNOCAHB_BCR 0x5020
291#define MMSSNOCAXI_BCR 0x5060
292#define OXILI_GFX3D_CBCR 0x4028
293#define OXILICX_AHB_CBCR 0x403C
294#define OXILICX_AXI_CBCR 0x4038
295#define OXILI_BCR 0x4020
296#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700297#define LPASS_Q6SS_BCR 0x6000
298#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700299
300#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
301#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
302#define MMSS_NOC_CFG_AHB_CBCR 0x024C
303
304#define USB30_MASTER_CBCR 0x03C8
305#define USB30_MOCK_UTMI_CBCR 0x03D0
306#define USB_HSIC_AHB_CBCR 0x0408
307#define USB_HSIC_SYSTEM_CBCR 0x040C
308#define USB_HSIC_CBCR 0x0410
309#define USB_HSIC_IO_CAL_CBCR 0x0414
310#define USB_HS_SYSTEM_CBCR 0x0484
311#define USB_HS_AHB_CBCR 0x0488
312#define SDCC1_APPS_CBCR 0x04C4
313#define SDCC1_AHB_CBCR 0x04C8
314#define SDCC2_APPS_CBCR 0x0504
315#define SDCC2_AHB_CBCR 0x0508
316#define SDCC3_APPS_CBCR 0x0544
317#define SDCC3_AHB_CBCR 0x0548
318#define SDCC4_APPS_CBCR 0x0584
319#define SDCC4_AHB_CBCR 0x0588
320#define BLSP1_AHB_CBCR 0x05C4
321#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
322#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
323#define BLSP1_UART1_APPS_CBCR 0x0684
324#define BLSP1_UART1_SIM_CBCR 0x0688
325#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
326#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
327#define BLSP1_UART2_APPS_CBCR 0x0704
328#define BLSP1_UART2_SIM_CBCR 0x0708
329#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
330#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
331#define BLSP1_UART3_APPS_CBCR 0x0784
332#define BLSP1_UART3_SIM_CBCR 0x0788
333#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
334#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
335#define BLSP1_UART4_APPS_CBCR 0x0804
336#define BLSP1_UART4_SIM_CBCR 0x0808
337#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
338#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
339#define BLSP1_UART5_APPS_CBCR 0x0884
340#define BLSP1_UART5_SIM_CBCR 0x0888
341#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
342#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
343#define BLSP1_UART6_APPS_CBCR 0x0904
344#define BLSP1_UART6_SIM_CBCR 0x0908
345#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700346#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700347#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
348#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
349#define BLSP2_UART1_APPS_CBCR 0x09C4
350#define BLSP2_UART1_SIM_CBCR 0x09C8
351#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
352#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
353#define BLSP2_UART2_APPS_CBCR 0x0A44
354#define BLSP2_UART2_SIM_CBCR 0x0A48
355#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
356#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
357#define BLSP2_UART3_APPS_CBCR 0x0AC4
358#define BLSP2_UART3_SIM_CBCR 0x0AC8
359#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
360#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
361#define BLSP2_UART4_APPS_CBCR 0x0B44
362#define BLSP2_UART4_SIM_CBCR 0x0B48
363#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
364#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
365#define BLSP2_UART5_APPS_CBCR 0x0BC4
366#define BLSP2_UART5_SIM_CBCR 0x0BC8
367#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
368#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
369#define BLSP2_UART6_APPS_CBCR 0x0C44
370#define BLSP2_UART6_SIM_CBCR 0x0C48
371#define PDM_AHB_CBCR 0x0CC4
372#define PDM_XO4_CBCR 0x0CC8
373#define PDM2_CBCR 0x0CCC
374#define PRNG_AHB_CBCR 0x0D04
375#define BAM_DMA_AHB_CBCR 0x0D44
376#define TSIF_AHB_CBCR 0x0D84
377#define TSIF_REF_CBCR 0x0D88
378#define MSG_RAM_AHB_CBCR 0x0E44
379#define CE1_CBCR 0x1044
380#define CE1_AXI_CBCR 0x1048
381#define CE1_AHB_CBCR 0x104C
382#define CE2_CBCR 0x1084
383#define CE2_AXI_CBCR 0x1088
384#define CE2_AHB_CBCR 0x108C
385#define GCC_AHB_CBCR 0x10C0
386#define GP1_CBCR 0x1900
387#define GP2_CBCR 0x1940
388#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700389#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700390#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700391#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
392#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
393#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
394#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
395#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
396#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
397#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
398#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
399#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
400#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
401#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
402#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
403#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
404#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
405#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
406#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
407#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
408#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
409#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
410#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
411#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
412#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
413#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
414#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
415#define VENUS0_VCODEC0_CBCR 0x1028
416#define VENUS0_AHB_CBCR 0x1030
417#define VENUS0_AXI_CBCR 0x1034
418#define VENUS0_OCMEMNOC_CBCR 0x1038
419#define MDSS_AHB_CBCR 0x2308
420#define MDSS_HDMI_AHB_CBCR 0x230C
421#define MDSS_AXI_CBCR 0x2310
422#define MDSS_PCLK0_CBCR 0x2314
423#define MDSS_PCLK1_CBCR 0x2318
424#define MDSS_MDP_CBCR 0x231C
425#define MDSS_MDP_LUT_CBCR 0x2320
426#define MDSS_EXTPCLK_CBCR 0x2324
427#define MDSS_VSYNC_CBCR 0x2328
428#define MDSS_EDPPIXEL_CBCR 0x232C
429#define MDSS_EDPLINK_CBCR 0x2330
430#define MDSS_EDPAUX_CBCR 0x2334
431#define MDSS_HDMI_CBCR 0x2338
432#define MDSS_BYTE0_CBCR 0x233C
433#define MDSS_BYTE1_CBCR 0x2340
434#define MDSS_ESC0_CBCR 0x2344
435#define MDSS_ESC1_CBCR 0x2348
436#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
437#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
438#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
439#define CAMSS_CSI0_CBCR 0x30B4
440#define CAMSS_CSI0_AHB_CBCR 0x30BC
441#define CAMSS_CSI0PHY_CBCR 0x30C4
442#define CAMSS_CSI0RDI_CBCR 0x30D4
443#define CAMSS_CSI0PIX_CBCR 0x30E4
444#define CAMSS_CSI1_CBCR 0x3124
445#define CAMSS_CSI1_AHB_CBCR 0x3128
446#define CAMSS_CSI1PHY_CBCR 0x3134
447#define CAMSS_CSI1RDI_CBCR 0x3144
448#define CAMSS_CSI1PIX_CBCR 0x3154
449#define CAMSS_CSI2_CBCR 0x3184
450#define CAMSS_CSI2_AHB_CBCR 0x3188
451#define CAMSS_CSI2PHY_CBCR 0x3194
452#define CAMSS_CSI2RDI_CBCR 0x31A4
453#define CAMSS_CSI2PIX_CBCR 0x31B4
454#define CAMSS_CSI3_CBCR 0x31E4
455#define CAMSS_CSI3_AHB_CBCR 0x31E8
456#define CAMSS_CSI3PHY_CBCR 0x31F4
457#define CAMSS_CSI3RDI_CBCR 0x3204
458#define CAMSS_CSI3PIX_CBCR 0x3214
459#define CAMSS_ISPIF_AHB_CBCR 0x3224
460#define CAMSS_CCI_CCI_CBCR 0x3344
461#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
462#define CAMSS_MCLK0_CBCR 0x3384
463#define CAMSS_MCLK1_CBCR 0x33B4
464#define CAMSS_MCLK2_CBCR 0x33E4
465#define CAMSS_MCLK3_CBCR 0x3414
466#define CAMSS_GP0_CBCR 0x3444
467#define CAMSS_GP1_CBCR 0x3474
468#define CAMSS_TOP_AHB_CBCR 0x3484
469#define CAMSS_MICRO_AHB_CBCR 0x3494
470#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
471#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
472#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
473#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
474#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
475#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
476#define CAMSS_VFE_VFE0_CBCR 0x36A8
477#define CAMSS_VFE_VFE1_CBCR 0x36AC
478#define CAMSS_VFE_CPP_CBCR 0x36B0
479#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
480#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
481#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
482#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
483#define CAMSS_CSI_VFE0_CBCR 0x3704
484#define CAMSS_CSI_VFE1_CBCR 0x3714
485#define MMSS_MMSSNOC_AXI_CBCR 0x506C
486#define MMSS_MMSSNOC_AHB_CBCR 0x5024
487#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
488#define MMSS_MISC_AHB_CBCR 0x502C
489#define MMSS_S0_AXI_CBCR 0x5064
490#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700491#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
492#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700493#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700494#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700495#define MSS_XO_Q6_CBCR 0x108C
496#define MSS_BUS_Q6_CBCR 0x10A4
497#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700498#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700499
500#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
501#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
502
503/* Mux source select values */
504#define cxo_source_val 0
505#define gpll0_source_val 1
506#define gpll1_source_val 2
507#define gnd_source_val 5
508#define mmpll0_mm_source_val 1
509#define mmpll1_mm_source_val 2
510#define mmpll3_mm_source_val 3
511#define gpll0_mm_source_val 5
512#define cxo_mm_source_val 0
513#define mm_gnd_source_val 6
514#define gpll1_hsic_source_val 4
515#define cxo_lpass_source_val 0
516#define lpapll0_lpass_source_val 1
517#define gpll0_lpass_source_val 5
518#define edppll_270_mm_source_val 4
519#define edppll_350_mm_source_val 4
520#define dsipll_750_mm_source_val 1
521#define dsipll_250_mm_source_val 2
522#define hdmipll_297_mm_source_val 3
523
524#define F(f, s, div, m, n) \
525 { \
526 .freq_hz = (f), \
527 .src_clk = &s##_clk_src.c, \
528 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700529 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700530 .d_val = ~(n),\
531 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
532 | BVAL(10, 8, s##_source_val), \
533 }
534
535#define F_MM(f, s, div, m, n) \
536 { \
537 .freq_hz = (f), \
538 .src_clk = &s##_clk_src.c, \
539 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700540 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700541 .d_val = ~(n),\
542 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
543 | BVAL(10, 8, s##_mm_source_val), \
544 }
545
546#define F_MDSS(f, s, div, m, n) \
547 { \
548 .freq_hz = (f), \
549 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700550 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700551 .d_val = ~(n),\
552 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
553 | BVAL(10, 8, s##_mm_source_val), \
554 }
555
556#define F_HSIC(f, s, div, m, n) \
557 { \
558 .freq_hz = (f), \
559 .src_clk = &s##_clk_src.c, \
560 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700561 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700562 .d_val = ~(n),\
563 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
564 | BVAL(10, 8, s##_hsic_source_val), \
565 }
566
567#define F_LPASS(f, s, div, m, n) \
568 { \
569 .freq_hz = (f), \
570 .src_clk = &s##_clk_src.c, \
571 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700572 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700573 .d_val = ~(n),\
574 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
575 | BVAL(10, 8, s##_lpass_source_val), \
576 }
577
578#define VDD_DIG_FMAX_MAP1(l1, f1) \
579 .vdd_class = &vdd_dig, \
580 .fmax[VDD_DIG_##l1] = (f1)
581#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
582 .vdd_class = &vdd_dig, \
583 .fmax[VDD_DIG_##l1] = (f1), \
584 .fmax[VDD_DIG_##l2] = (f2)
585#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
586 .vdd_class = &vdd_dig, \
587 .fmax[VDD_DIG_##l1] = (f1), \
588 .fmax[VDD_DIG_##l2] = (f2), \
589 .fmax[VDD_DIG_##l3] = (f3)
590
591enum vdd_dig_levels {
592 VDD_DIG_NONE,
593 VDD_DIG_LOW,
594 VDD_DIG_NOMINAL,
595 VDD_DIG_HIGH
596};
597
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700598static const int vdd_corner[] = {
599 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
600 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
601 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
602 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
603};
604
605static struct rpm_regulator *vdd_dig_reg;
606
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700607static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
608{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700609 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
610 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700611}
612
613static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
614
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700615#define RPM_MISC_CLK_TYPE 0x306b6c63
616#define RPM_BUS_CLK_TYPE 0x316b6c63
617#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700618
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700619#define RPM_SMD_KEY_ENABLE 0x62616E45
620
621#define CXO_ID 0x0
622#define QDSS_ID 0x1
623#define RPM_SCALING_ENABLE_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700624
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700625#define PNOC_ID 0x0
626#define SNOC_ID 0x1
627#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700628#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700629
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700630#define BIMC_ID 0x0
631#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700632
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700633enum {
634 D0_ID = 1,
635 D1_ID,
636 A0_ID,
637 A1_ID,
638 A2_ID,
639};
640
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700641DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
642DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
643DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700644DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
645 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700646
647DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
648DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
649 NULL);
650
651DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
652 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700653DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700654
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700655DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
656DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
657DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
658DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
659DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
660
661DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
662DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
663DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
664DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
665DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
666
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700667static struct pll_vote_clk gpll0_clk_src = {
668 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700669 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
670 .status_mask = BIT(17),
671 .parent = &cxo_clk_src.c,
672 .base = &virt_bases[GCC_BASE],
673 .c = {
674 .rate = 600000000,
675 .dbg_name = "gpll0_clk_src",
676 .ops = &clk_ops_pll_vote,
677 .warned = true,
678 CLK_INIT(gpll0_clk_src.c),
679 },
680};
681
682static struct pll_vote_clk gpll1_clk_src = {
683 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
684 .en_mask = BIT(1),
685 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
686 .status_mask = BIT(17),
687 .parent = &cxo_clk_src.c,
688 .base = &virt_bases[GCC_BASE],
689 .c = {
690 .rate = 480000000,
691 .dbg_name = "gpll1_clk_src",
692 .ops = &clk_ops_pll_vote,
693 .warned = true,
694 CLK_INIT(gpll1_clk_src.c),
695 },
696};
697
698static struct pll_vote_clk lpapll0_clk_src = {
699 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
700 .en_mask = BIT(0),
701 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
702 .status_mask = BIT(17),
703 .parent = &cxo_clk_src.c,
704 .base = &virt_bases[LPASS_BASE],
705 .c = {
706 .rate = 491520000,
707 .dbg_name = "lpapll0_clk_src",
708 .ops = &clk_ops_pll_vote,
709 .warned = true,
710 CLK_INIT(lpapll0_clk_src.c),
711 },
712};
713
714static struct pll_vote_clk mmpll0_clk_src = {
715 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
716 .en_mask = BIT(0),
717 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
718 .status_mask = BIT(17),
719 .parent = &cxo_clk_src.c,
720 .base = &virt_bases[MMSS_BASE],
721 .c = {
722 .dbg_name = "mmpll0_clk_src",
723 .rate = 800000000,
724 .ops = &clk_ops_pll_vote,
725 .warned = true,
726 CLK_INIT(mmpll0_clk_src.c),
727 },
728};
729
730static struct pll_vote_clk mmpll1_clk_src = {
731 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
732 .en_mask = BIT(1),
733 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
734 .status_mask = BIT(17),
735 .parent = &cxo_clk_src.c,
736 .base = &virt_bases[MMSS_BASE],
737 .c = {
738 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700739 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700740 .ops = &clk_ops_pll_vote,
741 .warned = true,
742 CLK_INIT(mmpll1_clk_src.c),
743 },
744};
745
746static struct pll_clk mmpll3_clk_src = {
747 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
748 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
749 .parent = &cxo_clk_src.c,
750 .base = &virt_bases[MMSS_BASE],
751 .c = {
752 .dbg_name = "mmpll3_clk_src",
753 .rate = 1000000000,
754 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700755 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700756 CLK_INIT(mmpll3_clk_src.c),
757 },
758};
759
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700760static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
761static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
762static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
763static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
764static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
765static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
766
767static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
768static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
769static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla73081142012-08-03 15:57:47 -0700770static DEFINE_CLK_VOTER(ocmemgx_gfx3d_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700771static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
772static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
773
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530774static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
775static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
776static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
777static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
778
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700779static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
780static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
781
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700782static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
783 F(125000000, gpll0, 1, 5, 24),
784 F_END
785};
786
787static struct rcg_clk usb30_master_clk_src = {
788 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
789 .set_rate = set_rate_mnd,
790 .freq_tbl = ftbl_gcc_usb30_master_clk,
791 .current_freq = &rcg_dummy_freq,
792 .base = &virt_bases[GCC_BASE],
793 .c = {
794 .dbg_name = "usb30_master_clk_src",
795 .ops = &clk_ops_rcg_mnd,
796 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
797 CLK_INIT(usb30_master_clk_src.c),
798 },
799};
800
801static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
802 F( 960000, cxo, 10, 1, 2),
803 F( 4800000, cxo, 4, 0, 0),
804 F( 9600000, cxo, 2, 0, 0),
805 F(15000000, gpll0, 10, 1, 4),
806 F(19200000, cxo, 1, 0, 0),
807 F(25000000, gpll0, 12, 1, 2),
808 F(50000000, gpll0, 12, 0, 0),
809 F_END
810};
811
812static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
813 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
814 .set_rate = set_rate_mnd,
815 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
816 .current_freq = &rcg_dummy_freq,
817 .base = &virt_bases[GCC_BASE],
818 .c = {
819 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
820 .ops = &clk_ops_rcg_mnd,
821 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
822 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
823 },
824};
825
826static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
827 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
828 .set_rate = set_rate_mnd,
829 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
830 .current_freq = &rcg_dummy_freq,
831 .base = &virt_bases[GCC_BASE],
832 .c = {
833 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
834 .ops = &clk_ops_rcg_mnd,
835 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
836 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
837 },
838};
839
840static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
841 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
842 .set_rate = set_rate_mnd,
843 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
844 .current_freq = &rcg_dummy_freq,
845 .base = &virt_bases[GCC_BASE],
846 .c = {
847 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
848 .ops = &clk_ops_rcg_mnd,
849 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
850 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
851 },
852};
853
854static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
855 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
856 .set_rate = set_rate_mnd,
857 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
858 .current_freq = &rcg_dummy_freq,
859 .base = &virt_bases[GCC_BASE],
860 .c = {
861 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
862 .ops = &clk_ops_rcg_mnd,
863 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
864 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
865 },
866};
867
868static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
869 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
870 .set_rate = set_rate_mnd,
871 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
872 .current_freq = &rcg_dummy_freq,
873 .base = &virt_bases[GCC_BASE],
874 .c = {
875 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
876 .ops = &clk_ops_rcg_mnd,
877 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
878 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
879 },
880};
881
882static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
883 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
884 .set_rate = set_rate_mnd,
885 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
886 .current_freq = &rcg_dummy_freq,
887 .base = &virt_bases[GCC_BASE],
888 .c = {
889 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
890 .ops = &clk_ops_rcg_mnd,
891 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
892 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
893 },
894};
895
896static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
897 F( 3686400, gpll0, 1, 96, 15625),
898 F( 7372800, gpll0, 1, 192, 15625),
899 F(14745600, gpll0, 1, 384, 15625),
900 F(16000000, gpll0, 5, 2, 15),
901 F(19200000, cxo, 1, 0, 0),
902 F(24000000, gpll0, 5, 1, 5),
903 F(32000000, gpll0, 1, 4, 75),
904 F(40000000, gpll0, 15, 0, 0),
905 F(46400000, gpll0, 1, 29, 375),
906 F(48000000, gpll0, 12.5, 0, 0),
907 F(51200000, gpll0, 1, 32, 375),
908 F(56000000, gpll0, 1, 7, 75),
909 F(58982400, gpll0, 1, 1536, 15625),
910 F(60000000, gpll0, 10, 0, 0),
911 F_END
912};
913
914static struct rcg_clk blsp1_uart1_apps_clk_src = {
915 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
916 .set_rate = set_rate_mnd,
917 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
918 .current_freq = &rcg_dummy_freq,
919 .base = &virt_bases[GCC_BASE],
920 .c = {
921 .dbg_name = "blsp1_uart1_apps_clk_src",
922 .ops = &clk_ops_rcg_mnd,
923 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
924 CLK_INIT(blsp1_uart1_apps_clk_src.c),
925 },
926};
927
928static struct rcg_clk blsp1_uart2_apps_clk_src = {
929 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
930 .set_rate = set_rate_mnd,
931 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
932 .current_freq = &rcg_dummy_freq,
933 .base = &virt_bases[GCC_BASE],
934 .c = {
935 .dbg_name = "blsp1_uart2_apps_clk_src",
936 .ops = &clk_ops_rcg_mnd,
937 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
938 CLK_INIT(blsp1_uart2_apps_clk_src.c),
939 },
940};
941
942static struct rcg_clk blsp1_uart3_apps_clk_src = {
943 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
944 .set_rate = set_rate_mnd,
945 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
946 .current_freq = &rcg_dummy_freq,
947 .base = &virt_bases[GCC_BASE],
948 .c = {
949 .dbg_name = "blsp1_uart3_apps_clk_src",
950 .ops = &clk_ops_rcg_mnd,
951 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
952 CLK_INIT(blsp1_uart3_apps_clk_src.c),
953 },
954};
955
956static struct rcg_clk blsp1_uart4_apps_clk_src = {
957 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
958 .set_rate = set_rate_mnd,
959 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
960 .current_freq = &rcg_dummy_freq,
961 .base = &virt_bases[GCC_BASE],
962 .c = {
963 .dbg_name = "blsp1_uart4_apps_clk_src",
964 .ops = &clk_ops_rcg_mnd,
965 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
966 CLK_INIT(blsp1_uart4_apps_clk_src.c),
967 },
968};
969
970static struct rcg_clk blsp1_uart5_apps_clk_src = {
971 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
972 .set_rate = set_rate_mnd,
973 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
974 .current_freq = &rcg_dummy_freq,
975 .base = &virt_bases[GCC_BASE],
976 .c = {
977 .dbg_name = "blsp1_uart5_apps_clk_src",
978 .ops = &clk_ops_rcg_mnd,
979 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
980 CLK_INIT(blsp1_uart5_apps_clk_src.c),
981 },
982};
983
984static struct rcg_clk blsp1_uart6_apps_clk_src = {
985 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
986 .set_rate = set_rate_mnd,
987 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
988 .current_freq = &rcg_dummy_freq,
989 .base = &virt_bases[GCC_BASE],
990 .c = {
991 .dbg_name = "blsp1_uart6_apps_clk_src",
992 .ops = &clk_ops_rcg_mnd,
993 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
994 CLK_INIT(blsp1_uart6_apps_clk_src.c),
995 },
996};
997
998static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
999 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1000 .set_rate = set_rate_mnd,
1001 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1002 .current_freq = &rcg_dummy_freq,
1003 .base = &virt_bases[GCC_BASE],
1004 .c = {
1005 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1006 .ops = &clk_ops_rcg_mnd,
1007 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1008 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1009 },
1010};
1011
1012static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1013 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1014 .set_rate = set_rate_mnd,
1015 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1016 .current_freq = &rcg_dummy_freq,
1017 .base = &virt_bases[GCC_BASE],
1018 .c = {
1019 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1020 .ops = &clk_ops_rcg_mnd,
1021 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1022 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1023 },
1024};
1025
1026static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1027 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1028 .set_rate = set_rate_mnd,
1029 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1030 .current_freq = &rcg_dummy_freq,
1031 .base = &virt_bases[GCC_BASE],
1032 .c = {
1033 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1034 .ops = &clk_ops_rcg_mnd,
1035 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1036 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1037 },
1038};
1039
1040static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1041 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1042 .set_rate = set_rate_mnd,
1043 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1044 .current_freq = &rcg_dummy_freq,
1045 .base = &virt_bases[GCC_BASE],
1046 .c = {
1047 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1048 .ops = &clk_ops_rcg_mnd,
1049 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1050 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1051 },
1052};
1053
1054static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1055 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1056 .set_rate = set_rate_mnd,
1057 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1058 .current_freq = &rcg_dummy_freq,
1059 .base = &virt_bases[GCC_BASE],
1060 .c = {
1061 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1062 .ops = &clk_ops_rcg_mnd,
1063 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1064 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1065 },
1066};
1067
1068static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1069 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1070 .set_rate = set_rate_mnd,
1071 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1072 .current_freq = &rcg_dummy_freq,
1073 .base = &virt_bases[GCC_BASE],
1074 .c = {
1075 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1076 .ops = &clk_ops_rcg_mnd,
1077 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1078 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1079 },
1080};
1081
1082static struct rcg_clk blsp2_uart1_apps_clk_src = {
1083 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1084 .set_rate = set_rate_mnd,
1085 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1086 .current_freq = &rcg_dummy_freq,
1087 .base = &virt_bases[GCC_BASE],
1088 .c = {
1089 .dbg_name = "blsp2_uart1_apps_clk_src",
1090 .ops = &clk_ops_rcg_mnd,
1091 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1092 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1093 },
1094};
1095
1096static struct rcg_clk blsp2_uart2_apps_clk_src = {
1097 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1098 .set_rate = set_rate_mnd,
1099 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1100 .current_freq = &rcg_dummy_freq,
1101 .base = &virt_bases[GCC_BASE],
1102 .c = {
1103 .dbg_name = "blsp2_uart2_apps_clk_src",
1104 .ops = &clk_ops_rcg_mnd,
1105 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1106 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1107 },
1108};
1109
1110static struct rcg_clk blsp2_uart3_apps_clk_src = {
1111 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1112 .set_rate = set_rate_mnd,
1113 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1114 .current_freq = &rcg_dummy_freq,
1115 .base = &virt_bases[GCC_BASE],
1116 .c = {
1117 .dbg_name = "blsp2_uart3_apps_clk_src",
1118 .ops = &clk_ops_rcg_mnd,
1119 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1120 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1121 },
1122};
1123
1124static struct rcg_clk blsp2_uart4_apps_clk_src = {
1125 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1126 .set_rate = set_rate_mnd,
1127 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1128 .current_freq = &rcg_dummy_freq,
1129 .base = &virt_bases[GCC_BASE],
1130 .c = {
1131 .dbg_name = "blsp2_uart4_apps_clk_src",
1132 .ops = &clk_ops_rcg_mnd,
1133 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1134 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1135 },
1136};
1137
1138static struct rcg_clk blsp2_uart5_apps_clk_src = {
1139 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1140 .set_rate = set_rate_mnd,
1141 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1142 .current_freq = &rcg_dummy_freq,
1143 .base = &virt_bases[GCC_BASE],
1144 .c = {
1145 .dbg_name = "blsp2_uart5_apps_clk_src",
1146 .ops = &clk_ops_rcg_mnd,
1147 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1148 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1149 },
1150};
1151
1152static struct rcg_clk blsp2_uart6_apps_clk_src = {
1153 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1154 .set_rate = set_rate_mnd,
1155 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1156 .current_freq = &rcg_dummy_freq,
1157 .base = &virt_bases[GCC_BASE],
1158 .c = {
1159 .dbg_name = "blsp2_uart6_apps_clk_src",
1160 .ops = &clk_ops_rcg_mnd,
1161 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1162 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1163 },
1164};
1165
1166static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1167 F( 50000000, gpll0, 12, 0, 0),
1168 F(100000000, gpll0, 6, 0, 0),
1169 F_END
1170};
1171
1172static struct rcg_clk ce1_clk_src = {
1173 .cmd_rcgr_reg = CE1_CMD_RCGR,
1174 .set_rate = set_rate_hid,
1175 .freq_tbl = ftbl_gcc_ce1_clk,
1176 .current_freq = &rcg_dummy_freq,
1177 .base = &virt_bases[GCC_BASE],
1178 .c = {
1179 .dbg_name = "ce1_clk_src",
1180 .ops = &clk_ops_rcg,
1181 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1182 CLK_INIT(ce1_clk_src.c),
1183 },
1184};
1185
1186static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1187 F( 50000000, gpll0, 12, 0, 0),
1188 F(100000000, gpll0, 6, 0, 0),
1189 F_END
1190};
1191
1192static struct rcg_clk ce2_clk_src = {
1193 .cmd_rcgr_reg = CE2_CMD_RCGR,
1194 .set_rate = set_rate_hid,
1195 .freq_tbl = ftbl_gcc_ce2_clk,
1196 .current_freq = &rcg_dummy_freq,
1197 .base = &virt_bases[GCC_BASE],
1198 .c = {
1199 .dbg_name = "ce2_clk_src",
1200 .ops = &clk_ops_rcg,
1201 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1202 CLK_INIT(ce2_clk_src.c),
1203 },
1204};
1205
1206static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1207 F(19200000, cxo, 1, 0, 0),
1208 F_END
1209};
1210
1211static struct rcg_clk gp1_clk_src = {
1212 .cmd_rcgr_reg = GP1_CMD_RCGR,
1213 .set_rate = set_rate_mnd,
1214 .freq_tbl = ftbl_gcc_gp_clk,
1215 .current_freq = &rcg_dummy_freq,
1216 .base = &virt_bases[GCC_BASE],
1217 .c = {
1218 .dbg_name = "gp1_clk_src",
1219 .ops = &clk_ops_rcg_mnd,
1220 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1221 CLK_INIT(gp1_clk_src.c),
1222 },
1223};
1224
1225static struct rcg_clk gp2_clk_src = {
1226 .cmd_rcgr_reg = GP2_CMD_RCGR,
1227 .set_rate = set_rate_mnd,
1228 .freq_tbl = ftbl_gcc_gp_clk,
1229 .current_freq = &rcg_dummy_freq,
1230 .base = &virt_bases[GCC_BASE],
1231 .c = {
1232 .dbg_name = "gp2_clk_src",
1233 .ops = &clk_ops_rcg_mnd,
1234 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1235 CLK_INIT(gp2_clk_src.c),
1236 },
1237};
1238
1239static struct rcg_clk gp3_clk_src = {
1240 .cmd_rcgr_reg = GP3_CMD_RCGR,
1241 .set_rate = set_rate_mnd,
1242 .freq_tbl = ftbl_gcc_gp_clk,
1243 .current_freq = &rcg_dummy_freq,
1244 .base = &virt_bases[GCC_BASE],
1245 .c = {
1246 .dbg_name = "gp3_clk_src",
1247 .ops = &clk_ops_rcg_mnd,
1248 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1249 CLK_INIT(gp3_clk_src.c),
1250 },
1251};
1252
1253static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1254 F(60000000, gpll0, 10, 0, 0),
1255 F_END
1256};
1257
1258static struct rcg_clk pdm2_clk_src = {
1259 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1260 .set_rate = set_rate_hid,
1261 .freq_tbl = ftbl_gcc_pdm2_clk,
1262 .current_freq = &rcg_dummy_freq,
1263 .base = &virt_bases[GCC_BASE],
1264 .c = {
1265 .dbg_name = "pdm2_clk_src",
1266 .ops = &clk_ops_rcg,
1267 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1268 CLK_INIT(pdm2_clk_src.c),
1269 },
1270};
1271
1272static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1273 F( 144000, cxo, 16, 3, 25),
1274 F( 400000, cxo, 12, 1, 4),
1275 F( 20000000, gpll0, 15, 1, 2),
1276 F( 25000000, gpll0, 12, 1, 2),
1277 F( 50000000, gpll0, 12, 0, 0),
1278 F(100000000, gpll0, 6, 0, 0),
1279 F(200000000, gpll0, 3, 0, 0),
1280 F_END
1281};
1282
1283static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1284 F( 144000, cxo, 16, 3, 25),
1285 F( 400000, cxo, 12, 1, 4),
1286 F( 20000000, gpll0, 15, 1, 2),
1287 F( 25000000, gpll0, 12, 1, 2),
1288 F( 50000000, gpll0, 12, 0, 0),
1289 F(100000000, gpll0, 6, 0, 0),
1290 F_END
1291};
1292
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001293static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1294 F( 400000, cxo, 12, 1, 4),
1295 F( 19200000, cxo, 1, 0, 0),
1296 F_END
1297};
1298
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001299static struct rcg_clk sdcc1_apps_clk_src = {
1300 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1301 .set_rate = set_rate_mnd,
1302 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1303 .current_freq = &rcg_dummy_freq,
1304 .base = &virt_bases[GCC_BASE],
1305 .c = {
1306 .dbg_name = "sdcc1_apps_clk_src",
1307 .ops = &clk_ops_rcg_mnd,
1308 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1309 CLK_INIT(sdcc1_apps_clk_src.c),
1310 },
1311};
1312
1313static struct rcg_clk sdcc2_apps_clk_src = {
1314 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1315 .set_rate = set_rate_mnd,
1316 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1317 .current_freq = &rcg_dummy_freq,
1318 .base = &virt_bases[GCC_BASE],
1319 .c = {
1320 .dbg_name = "sdcc2_apps_clk_src",
1321 .ops = &clk_ops_rcg_mnd,
1322 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1323 CLK_INIT(sdcc2_apps_clk_src.c),
1324 },
1325};
1326
1327static struct rcg_clk sdcc3_apps_clk_src = {
1328 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1329 .set_rate = set_rate_mnd,
1330 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1331 .current_freq = &rcg_dummy_freq,
1332 .base = &virt_bases[GCC_BASE],
1333 .c = {
1334 .dbg_name = "sdcc3_apps_clk_src",
1335 .ops = &clk_ops_rcg_mnd,
1336 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1337 CLK_INIT(sdcc3_apps_clk_src.c),
1338 },
1339};
1340
1341static struct rcg_clk sdcc4_apps_clk_src = {
1342 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1343 .set_rate = set_rate_mnd,
1344 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1345 .current_freq = &rcg_dummy_freq,
1346 .base = &virt_bases[GCC_BASE],
1347 .c = {
1348 .dbg_name = "sdcc4_apps_clk_src",
1349 .ops = &clk_ops_rcg_mnd,
1350 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1351 CLK_INIT(sdcc4_apps_clk_src.c),
1352 },
1353};
1354
1355static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1356 F(105000, cxo, 2, 1, 91),
1357 F_END
1358};
1359
1360static struct rcg_clk tsif_ref_clk_src = {
1361 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1362 .set_rate = set_rate_mnd,
1363 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1364 .current_freq = &rcg_dummy_freq,
1365 .base = &virt_bases[GCC_BASE],
1366 .c = {
1367 .dbg_name = "tsif_ref_clk_src",
1368 .ops = &clk_ops_rcg_mnd,
1369 VDD_DIG_FMAX_MAP1(LOW, 105500),
1370 CLK_INIT(tsif_ref_clk_src.c),
1371 },
1372};
1373
1374static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1375 F(60000000, gpll0, 10, 0, 0),
1376 F_END
1377};
1378
1379static struct rcg_clk usb30_mock_utmi_clk_src = {
1380 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1381 .set_rate = set_rate_hid,
1382 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1383 .current_freq = &rcg_dummy_freq,
1384 .base = &virt_bases[GCC_BASE],
1385 .c = {
1386 .dbg_name = "usb30_mock_utmi_clk_src",
1387 .ops = &clk_ops_rcg,
1388 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1389 CLK_INIT(usb30_mock_utmi_clk_src.c),
1390 },
1391};
1392
1393static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1394 F(75000000, gpll0, 8, 0, 0),
1395 F_END
1396};
1397
1398static struct rcg_clk usb_hs_system_clk_src = {
1399 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1400 .set_rate = set_rate_hid,
1401 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1402 .current_freq = &rcg_dummy_freq,
1403 .base = &virt_bases[GCC_BASE],
1404 .c = {
1405 .dbg_name = "usb_hs_system_clk_src",
1406 .ops = &clk_ops_rcg,
1407 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1408 CLK_INIT(usb_hs_system_clk_src.c),
1409 },
1410};
1411
1412static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1413 F_HSIC(480000000, gpll1, 1, 0, 0),
1414 F_END
1415};
1416
1417static struct rcg_clk usb_hsic_clk_src = {
1418 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1419 .set_rate = set_rate_hid,
1420 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1421 .current_freq = &rcg_dummy_freq,
1422 .base = &virt_bases[GCC_BASE],
1423 .c = {
1424 .dbg_name = "usb_hsic_clk_src",
1425 .ops = &clk_ops_rcg,
1426 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1427 CLK_INIT(usb_hsic_clk_src.c),
1428 },
1429};
1430
1431static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1432 F(9600000, cxo, 2, 0, 0),
1433 F_END
1434};
1435
1436static struct rcg_clk usb_hsic_io_cal_clk_src = {
1437 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1438 .set_rate = set_rate_hid,
1439 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1440 .current_freq = &rcg_dummy_freq,
1441 .base = &virt_bases[GCC_BASE],
1442 .c = {
1443 .dbg_name = "usb_hsic_io_cal_clk_src",
1444 .ops = &clk_ops_rcg,
1445 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1446 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1447 },
1448};
1449
1450static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1451 F(75000000, gpll0, 8, 0, 0),
1452 F_END
1453};
1454
1455static struct rcg_clk usb_hsic_system_clk_src = {
1456 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1457 .set_rate = set_rate_hid,
1458 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1459 .current_freq = &rcg_dummy_freq,
1460 .base = &virt_bases[GCC_BASE],
1461 .c = {
1462 .dbg_name = "usb_hsic_system_clk_src",
1463 .ops = &clk_ops_rcg,
1464 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1465 CLK_INIT(usb_hsic_system_clk_src.c),
1466 },
1467};
1468
1469static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1470 .cbcr_reg = BAM_DMA_AHB_CBCR,
1471 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1472 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001473 .base = &virt_bases[GCC_BASE],
1474 .c = {
1475 .dbg_name = "gcc_bam_dma_ahb_clk",
1476 .ops = &clk_ops_vote,
1477 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1478 },
1479};
1480
1481static struct local_vote_clk gcc_blsp1_ahb_clk = {
1482 .cbcr_reg = BLSP1_AHB_CBCR,
1483 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1484 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001485 .base = &virt_bases[GCC_BASE],
1486 .c = {
1487 .dbg_name = "gcc_blsp1_ahb_clk",
1488 .ops = &clk_ops_vote,
1489 CLK_INIT(gcc_blsp1_ahb_clk.c),
1490 },
1491};
1492
1493static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1494 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1495 .parent = &cxo_clk_src.c,
1496 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001497 .base = &virt_bases[GCC_BASE],
1498 .c = {
1499 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1500 .ops = &clk_ops_branch,
1501 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1502 },
1503};
1504
1505static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1506 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1507 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001508 .base = &virt_bases[GCC_BASE],
1509 .c = {
1510 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1511 .ops = &clk_ops_branch,
1512 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1513 },
1514};
1515
1516static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1517 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1518 .parent = &cxo_clk_src.c,
1519 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001520 .base = &virt_bases[GCC_BASE],
1521 .c = {
1522 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1523 .ops = &clk_ops_branch,
1524 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1525 },
1526};
1527
1528static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1529 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1530 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001531 .base = &virt_bases[GCC_BASE],
1532 .c = {
1533 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1534 .ops = &clk_ops_branch,
1535 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1536 },
1537};
1538
1539static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1540 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1541 .parent = &cxo_clk_src.c,
1542 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001543 .base = &virt_bases[GCC_BASE],
1544 .c = {
1545 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1546 .ops = &clk_ops_branch,
1547 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1548 },
1549};
1550
1551static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1552 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1553 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001554 .base = &virt_bases[GCC_BASE],
1555 .c = {
1556 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1557 .ops = &clk_ops_branch,
1558 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1559 },
1560};
1561
1562static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1563 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1564 .parent = &cxo_clk_src.c,
1565 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001566 .base = &virt_bases[GCC_BASE],
1567 .c = {
1568 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1569 .ops = &clk_ops_branch,
1570 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1571 },
1572};
1573
1574static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1575 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1576 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001577 .base = &virt_bases[GCC_BASE],
1578 .c = {
1579 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1580 .ops = &clk_ops_branch,
1581 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1582 },
1583};
1584
1585static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1586 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1587 .parent = &cxo_clk_src.c,
1588 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001589 .base = &virt_bases[GCC_BASE],
1590 .c = {
1591 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1592 .ops = &clk_ops_branch,
1593 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1594 },
1595};
1596
1597static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1598 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1599 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001600 .base = &virt_bases[GCC_BASE],
1601 .c = {
1602 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1603 .ops = &clk_ops_branch,
1604 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1605 },
1606};
1607
1608static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1609 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1610 .parent = &cxo_clk_src.c,
1611 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001612 .base = &virt_bases[GCC_BASE],
1613 .c = {
1614 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1615 .ops = &clk_ops_branch,
1616 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1617 },
1618};
1619
1620static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1621 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1622 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001623 .base = &virt_bases[GCC_BASE],
1624 .c = {
1625 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1626 .ops = &clk_ops_branch,
1627 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1628 },
1629};
1630
1631static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1632 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1633 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001634 .base = &virt_bases[GCC_BASE],
1635 .c = {
1636 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1637 .ops = &clk_ops_branch,
1638 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1639 },
1640};
1641
1642static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1643 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1644 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001645 .base = &virt_bases[GCC_BASE],
1646 .c = {
1647 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1648 .ops = &clk_ops_branch,
1649 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1650 },
1651};
1652
1653static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1654 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1655 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001656 .base = &virt_bases[GCC_BASE],
1657 .c = {
1658 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1659 .ops = &clk_ops_branch,
1660 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1661 },
1662};
1663
1664static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1665 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1666 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001667 .base = &virt_bases[GCC_BASE],
1668 .c = {
1669 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1670 .ops = &clk_ops_branch,
1671 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1672 },
1673};
1674
1675static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1676 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1677 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001678 .base = &virt_bases[GCC_BASE],
1679 .c = {
1680 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1681 .ops = &clk_ops_branch,
1682 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1683 },
1684};
1685
1686static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1687 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1688 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001689 .base = &virt_bases[GCC_BASE],
1690 .c = {
1691 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1692 .ops = &clk_ops_branch,
1693 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1694 },
1695};
1696
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001697static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1698 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1699 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1700 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001701 .base = &virt_bases[GCC_BASE],
1702 .c = {
1703 .dbg_name = "gcc_boot_rom_ahb_clk",
1704 .ops = &clk_ops_vote,
1705 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1706 },
1707};
1708
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001709static struct local_vote_clk gcc_blsp2_ahb_clk = {
1710 .cbcr_reg = BLSP2_AHB_CBCR,
1711 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1712 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001713 .base = &virt_bases[GCC_BASE],
1714 .c = {
1715 .dbg_name = "gcc_blsp2_ahb_clk",
1716 .ops = &clk_ops_vote,
1717 CLK_INIT(gcc_blsp2_ahb_clk.c),
1718 },
1719};
1720
1721static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1722 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1723 .parent = &cxo_clk_src.c,
1724 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001725 .base = &virt_bases[GCC_BASE],
1726 .c = {
1727 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1728 .ops = &clk_ops_branch,
1729 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1730 },
1731};
1732
1733static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1734 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1735 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001736 .base = &virt_bases[GCC_BASE],
1737 .c = {
1738 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1739 .ops = &clk_ops_branch,
1740 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1741 },
1742};
1743
1744static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1745 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1746 .parent = &cxo_clk_src.c,
1747 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001748 .base = &virt_bases[GCC_BASE],
1749 .c = {
1750 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1751 .ops = &clk_ops_branch,
1752 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1753 },
1754};
1755
1756static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1757 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1758 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001759 .base = &virt_bases[GCC_BASE],
1760 .c = {
1761 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1762 .ops = &clk_ops_branch,
1763 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1764 },
1765};
1766
1767static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1768 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1769 .parent = &cxo_clk_src.c,
1770 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001771 .base = &virt_bases[GCC_BASE],
1772 .c = {
1773 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1774 .ops = &clk_ops_branch,
1775 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1776 },
1777};
1778
1779static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1780 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1781 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001782 .base = &virt_bases[GCC_BASE],
1783 .c = {
1784 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1785 .ops = &clk_ops_branch,
1786 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1787 },
1788};
1789
1790static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1791 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1792 .parent = &cxo_clk_src.c,
1793 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001794 .base = &virt_bases[GCC_BASE],
1795 .c = {
1796 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1797 .ops = &clk_ops_branch,
1798 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1799 },
1800};
1801
1802static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1803 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1804 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001805 .base = &virt_bases[GCC_BASE],
1806 .c = {
1807 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1808 .ops = &clk_ops_branch,
1809 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1810 },
1811};
1812
1813static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1814 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1815 .parent = &cxo_clk_src.c,
1816 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001817 .base = &virt_bases[GCC_BASE],
1818 .c = {
1819 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1820 .ops = &clk_ops_branch,
1821 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1822 },
1823};
1824
1825static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1826 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1827 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001828 .base = &virt_bases[GCC_BASE],
1829 .c = {
1830 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1831 .ops = &clk_ops_branch,
1832 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1833 },
1834};
1835
1836static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1837 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1838 .parent = &cxo_clk_src.c,
1839 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001840 .base = &virt_bases[GCC_BASE],
1841 .c = {
1842 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1843 .ops = &clk_ops_branch,
1844 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1845 },
1846};
1847
1848static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1849 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1850 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001851 .base = &virt_bases[GCC_BASE],
1852 .c = {
1853 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1854 .ops = &clk_ops_branch,
1855 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1856 },
1857};
1858
1859static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1860 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1861 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001862 .base = &virt_bases[GCC_BASE],
1863 .c = {
1864 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1865 .ops = &clk_ops_branch,
1866 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1867 },
1868};
1869
1870static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1871 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1872 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001873 .base = &virt_bases[GCC_BASE],
1874 .c = {
1875 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1876 .ops = &clk_ops_branch,
1877 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1878 },
1879};
1880
1881static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1882 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1883 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001884 .base = &virt_bases[GCC_BASE],
1885 .c = {
1886 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1887 .ops = &clk_ops_branch,
1888 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1889 },
1890};
1891
1892static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1893 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1894 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001895 .base = &virt_bases[GCC_BASE],
1896 .c = {
1897 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1898 .ops = &clk_ops_branch,
1899 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1900 },
1901};
1902
1903static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1904 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1905 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001906 .base = &virt_bases[GCC_BASE],
1907 .c = {
1908 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1909 .ops = &clk_ops_branch,
1910 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1911 },
1912};
1913
1914static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1915 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1916 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001917 .base = &virt_bases[GCC_BASE],
1918 .c = {
1919 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1920 .ops = &clk_ops_branch,
1921 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1922 },
1923};
1924
1925static struct local_vote_clk gcc_ce1_clk = {
1926 .cbcr_reg = CE1_CBCR,
1927 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1928 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001929 .base = &virt_bases[GCC_BASE],
1930 .c = {
1931 .dbg_name = "gcc_ce1_clk",
1932 .ops = &clk_ops_vote,
1933 CLK_INIT(gcc_ce1_clk.c),
1934 },
1935};
1936
1937static struct local_vote_clk gcc_ce1_ahb_clk = {
1938 .cbcr_reg = CE1_AHB_CBCR,
1939 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1940 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001941 .base = &virt_bases[GCC_BASE],
1942 .c = {
1943 .dbg_name = "gcc_ce1_ahb_clk",
1944 .ops = &clk_ops_vote,
1945 CLK_INIT(gcc_ce1_ahb_clk.c),
1946 },
1947};
1948
1949static struct local_vote_clk gcc_ce1_axi_clk = {
1950 .cbcr_reg = CE1_AXI_CBCR,
1951 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1952 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001953 .base = &virt_bases[GCC_BASE],
1954 .c = {
1955 .dbg_name = "gcc_ce1_axi_clk",
1956 .ops = &clk_ops_vote,
1957 CLK_INIT(gcc_ce1_axi_clk.c),
1958 },
1959};
1960
1961static struct local_vote_clk gcc_ce2_clk = {
1962 .cbcr_reg = CE2_CBCR,
1963 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1964 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001965 .base = &virt_bases[GCC_BASE],
1966 .c = {
1967 .dbg_name = "gcc_ce2_clk",
1968 .ops = &clk_ops_vote,
1969 CLK_INIT(gcc_ce2_clk.c),
1970 },
1971};
1972
1973static struct local_vote_clk gcc_ce2_ahb_clk = {
1974 .cbcr_reg = CE2_AHB_CBCR,
1975 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1976 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001977 .base = &virt_bases[GCC_BASE],
1978 .c = {
1979 .dbg_name = "gcc_ce1_ahb_clk",
1980 .ops = &clk_ops_vote,
1981 CLK_INIT(gcc_ce1_ahb_clk.c),
1982 },
1983};
1984
1985static struct local_vote_clk gcc_ce2_axi_clk = {
1986 .cbcr_reg = CE2_AXI_CBCR,
1987 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1988 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001989 .base = &virt_bases[GCC_BASE],
1990 .c = {
1991 .dbg_name = "gcc_ce1_axi_clk",
1992 .ops = &clk_ops_vote,
1993 CLK_INIT(gcc_ce2_axi_clk.c),
1994 },
1995};
1996
1997static struct branch_clk gcc_gp1_clk = {
1998 .cbcr_reg = GP1_CBCR,
1999 .parent = &gp1_clk_src.c,
2000 .base = &virt_bases[GCC_BASE],
2001 .c = {
2002 .dbg_name = "gcc_gp1_clk",
2003 .ops = &clk_ops_branch,
2004 CLK_INIT(gcc_gp1_clk.c),
2005 },
2006};
2007
2008static struct branch_clk gcc_gp2_clk = {
2009 .cbcr_reg = GP2_CBCR,
2010 .parent = &gp2_clk_src.c,
2011 .base = &virt_bases[GCC_BASE],
2012 .c = {
2013 .dbg_name = "gcc_gp2_clk",
2014 .ops = &clk_ops_branch,
2015 CLK_INIT(gcc_gp2_clk.c),
2016 },
2017};
2018
2019static struct branch_clk gcc_gp3_clk = {
2020 .cbcr_reg = GP3_CBCR,
2021 .parent = &gp3_clk_src.c,
2022 .base = &virt_bases[GCC_BASE],
2023 .c = {
2024 .dbg_name = "gcc_gp3_clk",
2025 .ops = &clk_ops_branch,
2026 CLK_INIT(gcc_gp3_clk.c),
2027 },
2028};
2029
2030static struct branch_clk gcc_pdm2_clk = {
2031 .cbcr_reg = PDM2_CBCR,
2032 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002033 .base = &virt_bases[GCC_BASE],
2034 .c = {
2035 .dbg_name = "gcc_pdm2_clk",
2036 .ops = &clk_ops_branch,
2037 CLK_INIT(gcc_pdm2_clk.c),
2038 },
2039};
2040
2041static struct branch_clk gcc_pdm_ahb_clk = {
2042 .cbcr_reg = PDM_AHB_CBCR,
2043 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002044 .base = &virt_bases[GCC_BASE],
2045 .c = {
2046 .dbg_name = "gcc_pdm_ahb_clk",
2047 .ops = &clk_ops_branch,
2048 CLK_INIT(gcc_pdm_ahb_clk.c),
2049 },
2050};
2051
2052static struct local_vote_clk gcc_prng_ahb_clk = {
2053 .cbcr_reg = PRNG_AHB_CBCR,
2054 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2055 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002056 .base = &virt_bases[GCC_BASE],
2057 .c = {
2058 .dbg_name = "gcc_prng_ahb_clk",
2059 .ops = &clk_ops_vote,
2060 CLK_INIT(gcc_prng_ahb_clk.c),
2061 },
2062};
2063
2064static struct branch_clk gcc_sdcc1_ahb_clk = {
2065 .cbcr_reg = SDCC1_AHB_CBCR,
2066 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002067 .base = &virt_bases[GCC_BASE],
2068 .c = {
2069 .dbg_name = "gcc_sdcc1_ahb_clk",
2070 .ops = &clk_ops_branch,
2071 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2072 },
2073};
2074
2075static struct branch_clk gcc_sdcc1_apps_clk = {
2076 .cbcr_reg = SDCC1_APPS_CBCR,
2077 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002078 .base = &virt_bases[GCC_BASE],
2079 .c = {
2080 .dbg_name = "gcc_sdcc1_apps_clk",
2081 .ops = &clk_ops_branch,
2082 CLK_INIT(gcc_sdcc1_apps_clk.c),
2083 },
2084};
2085
2086static struct branch_clk gcc_sdcc2_ahb_clk = {
2087 .cbcr_reg = SDCC2_AHB_CBCR,
2088 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002089 .base = &virt_bases[GCC_BASE],
2090 .c = {
2091 .dbg_name = "gcc_sdcc2_ahb_clk",
2092 .ops = &clk_ops_branch,
2093 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2094 },
2095};
2096
2097static struct branch_clk gcc_sdcc2_apps_clk = {
2098 .cbcr_reg = SDCC2_APPS_CBCR,
2099 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002100 .base = &virt_bases[GCC_BASE],
2101 .c = {
2102 .dbg_name = "gcc_sdcc2_apps_clk",
2103 .ops = &clk_ops_branch,
2104 CLK_INIT(gcc_sdcc2_apps_clk.c),
2105 },
2106};
2107
2108static struct branch_clk gcc_sdcc3_ahb_clk = {
2109 .cbcr_reg = SDCC3_AHB_CBCR,
2110 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002111 .base = &virt_bases[GCC_BASE],
2112 .c = {
2113 .dbg_name = "gcc_sdcc3_ahb_clk",
2114 .ops = &clk_ops_branch,
2115 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2116 },
2117};
2118
2119static struct branch_clk gcc_sdcc3_apps_clk = {
2120 .cbcr_reg = SDCC3_APPS_CBCR,
2121 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002122 .base = &virt_bases[GCC_BASE],
2123 .c = {
2124 .dbg_name = "gcc_sdcc3_apps_clk",
2125 .ops = &clk_ops_branch,
2126 CLK_INIT(gcc_sdcc3_apps_clk.c),
2127 },
2128};
2129
2130static struct branch_clk gcc_sdcc4_ahb_clk = {
2131 .cbcr_reg = SDCC4_AHB_CBCR,
2132 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002133 .base = &virt_bases[GCC_BASE],
2134 .c = {
2135 .dbg_name = "gcc_sdcc4_ahb_clk",
2136 .ops = &clk_ops_branch,
2137 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2138 },
2139};
2140
2141static struct branch_clk gcc_sdcc4_apps_clk = {
2142 .cbcr_reg = SDCC4_APPS_CBCR,
2143 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002144 .base = &virt_bases[GCC_BASE],
2145 .c = {
2146 .dbg_name = "gcc_sdcc4_apps_clk",
2147 .ops = &clk_ops_branch,
2148 CLK_INIT(gcc_sdcc4_apps_clk.c),
2149 },
2150};
2151
2152static struct branch_clk gcc_tsif_ahb_clk = {
2153 .cbcr_reg = TSIF_AHB_CBCR,
2154 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002155 .base = &virt_bases[GCC_BASE],
2156 .c = {
2157 .dbg_name = "gcc_tsif_ahb_clk",
2158 .ops = &clk_ops_branch,
2159 CLK_INIT(gcc_tsif_ahb_clk.c),
2160 },
2161};
2162
2163static struct branch_clk gcc_tsif_ref_clk = {
2164 .cbcr_reg = TSIF_REF_CBCR,
2165 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002166 .base = &virt_bases[GCC_BASE],
2167 .c = {
2168 .dbg_name = "gcc_tsif_ref_clk",
2169 .ops = &clk_ops_branch,
2170 CLK_INIT(gcc_tsif_ref_clk.c),
2171 },
2172};
2173
2174static struct branch_clk gcc_usb30_master_clk = {
2175 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002176 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002177 .parent = &usb30_master_clk_src.c,
2178 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002179 .base = &virt_bases[GCC_BASE],
2180 .c = {
2181 .dbg_name = "gcc_usb30_master_clk",
2182 .ops = &clk_ops_branch,
2183 CLK_INIT(gcc_usb30_master_clk.c),
2184 },
2185};
2186
2187static struct branch_clk gcc_usb30_mock_utmi_clk = {
2188 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2189 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002190 .base = &virt_bases[GCC_BASE],
2191 .c = {
2192 .dbg_name = "gcc_usb30_mock_utmi_clk",
2193 .ops = &clk_ops_branch,
2194 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2195 },
2196};
2197
2198static struct branch_clk gcc_usb_hs_ahb_clk = {
2199 .cbcr_reg = USB_HS_AHB_CBCR,
2200 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002201 .base = &virt_bases[GCC_BASE],
2202 .c = {
2203 .dbg_name = "gcc_usb_hs_ahb_clk",
2204 .ops = &clk_ops_branch,
2205 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2206 },
2207};
2208
2209static struct branch_clk gcc_usb_hs_system_clk = {
2210 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002211 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002212 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002213 .base = &virt_bases[GCC_BASE],
2214 .c = {
2215 .dbg_name = "gcc_usb_hs_system_clk",
2216 .ops = &clk_ops_branch,
2217 CLK_INIT(gcc_usb_hs_system_clk.c),
2218 },
2219};
2220
2221static struct branch_clk gcc_usb_hsic_ahb_clk = {
2222 .cbcr_reg = USB_HSIC_AHB_CBCR,
2223 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002224 .base = &virt_bases[GCC_BASE],
2225 .c = {
2226 .dbg_name = "gcc_usb_hsic_ahb_clk",
2227 .ops = &clk_ops_branch,
2228 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2229 },
2230};
2231
2232static struct branch_clk gcc_usb_hsic_clk = {
2233 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002234 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002235 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002236 .base = &virt_bases[GCC_BASE],
2237 .c = {
2238 .dbg_name = "gcc_usb_hsic_clk",
2239 .ops = &clk_ops_branch,
2240 CLK_INIT(gcc_usb_hsic_clk.c),
2241 },
2242};
2243
2244static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2245 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2246 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002247 .base = &virt_bases[GCC_BASE],
2248 .c = {
2249 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2250 .ops = &clk_ops_branch,
2251 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2252 },
2253};
2254
2255static struct branch_clk gcc_usb_hsic_system_clk = {
2256 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2257 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002258 .base = &virt_bases[GCC_BASE],
2259 .c = {
2260 .dbg_name = "gcc_usb_hsic_system_clk",
2261 .ops = &clk_ops_branch,
2262 CLK_INIT(gcc_usb_hsic_system_clk.c),
2263 },
2264};
2265
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002266struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2267 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2268 .has_sibling = 1,
2269 .base = &virt_bases[GCC_BASE],
2270 .c = {
2271 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2272 .ops = &clk_ops_branch,
2273 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2274 },
2275};
2276
2277struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2278 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2279 .has_sibling = 1,
2280 .base = &virt_bases[GCC_BASE],
2281 .c = {
2282 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2283 .ops = &clk_ops_branch,
2284 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2285 },
2286};
2287
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002288static struct branch_clk gcc_mss_cfg_ahb_clk = {
2289 .cbcr_reg = MSS_CFG_AHB_CBCR,
2290 .has_sibling = 1,
2291 .base = &virt_bases[GCC_BASE],
2292 .c = {
2293 .dbg_name = "gcc_mss_cfg_ahb_clk",
2294 .ops = &clk_ops_branch,
2295 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2296 },
2297};
2298
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002299static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2300 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2301 .has_sibling = 1,
2302 .base = &virt_bases[GCC_BASE],
2303 .c = {
2304 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2305 .ops = &clk_ops_branch,
2306 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2307 },
2308};
2309
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002310static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002311 F_MM( 19200000, cxo, 1, 0, 0),
2312 F_MM(150000000, gpll0, 4, 0, 0),
2313 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002314 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002315 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002316 F_END
2317};
2318
2319static struct rcg_clk axi_clk_src = {
2320 .cmd_rcgr_reg = 0x5040,
2321 .set_rate = set_rate_hid,
2322 .freq_tbl = ftbl_mmss_axi_clk,
2323 .current_freq = &rcg_dummy_freq,
2324 .base = &virt_bases[MMSS_BASE],
2325 .c = {
2326 .dbg_name = "axi_clk_src",
2327 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002328 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2329 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002330 CLK_INIT(axi_clk_src.c),
2331 },
2332};
2333
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002334static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2335 F_MM( 19200000, cxo, 1, 0, 0),
2336 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002337 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002338 F_MM(400000000, mmpll0, 2, 0, 0),
2339 F_END
2340};
2341
2342struct rcg_clk ocmemnoc_clk_src = {
2343 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2344 .set_rate = set_rate_hid,
2345 .freq_tbl = ftbl_ocmemnoc_clk,
2346 .current_freq = &rcg_dummy_freq,
2347 .base = &virt_bases[MMSS_BASE],
2348 .c = {
2349 .dbg_name = "ocmemnoc_clk_src",
2350 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002351 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002352 HIGH, 400000000),
2353 CLK_INIT(ocmemnoc_clk_src.c),
2354 },
2355};
2356
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002357static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2358 F_MM(100000000, gpll0, 6, 0, 0),
2359 F_MM(200000000, mmpll0, 4, 0, 0),
2360 F_END
2361};
2362
2363static struct rcg_clk csi0_clk_src = {
2364 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2365 .set_rate = set_rate_hid,
2366 .freq_tbl = ftbl_camss_csi0_3_clk,
2367 .current_freq = &rcg_dummy_freq,
2368 .base = &virt_bases[MMSS_BASE],
2369 .c = {
2370 .dbg_name = "csi0_clk_src",
2371 .ops = &clk_ops_rcg,
2372 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2373 CLK_INIT(csi0_clk_src.c),
2374 },
2375};
2376
2377static struct rcg_clk csi1_clk_src = {
2378 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2379 .set_rate = set_rate_hid,
2380 .freq_tbl = ftbl_camss_csi0_3_clk,
2381 .current_freq = &rcg_dummy_freq,
2382 .base = &virt_bases[MMSS_BASE],
2383 .c = {
2384 .dbg_name = "csi1_clk_src",
2385 .ops = &clk_ops_rcg,
2386 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2387 CLK_INIT(csi1_clk_src.c),
2388 },
2389};
2390
2391static struct rcg_clk csi2_clk_src = {
2392 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2393 .set_rate = set_rate_hid,
2394 .freq_tbl = ftbl_camss_csi0_3_clk,
2395 .current_freq = &rcg_dummy_freq,
2396 .base = &virt_bases[MMSS_BASE],
2397 .c = {
2398 .dbg_name = "csi2_clk_src",
2399 .ops = &clk_ops_rcg,
2400 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2401 CLK_INIT(csi2_clk_src.c),
2402 },
2403};
2404
2405static struct rcg_clk csi3_clk_src = {
2406 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2407 .set_rate = set_rate_hid,
2408 .freq_tbl = ftbl_camss_csi0_3_clk,
2409 .current_freq = &rcg_dummy_freq,
2410 .base = &virt_bases[MMSS_BASE],
2411 .c = {
2412 .dbg_name = "csi3_clk_src",
2413 .ops = &clk_ops_rcg,
2414 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2415 CLK_INIT(csi3_clk_src.c),
2416 },
2417};
2418
2419static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2420 F_MM( 37500000, gpll0, 16, 0, 0),
2421 F_MM( 50000000, gpll0, 12, 0, 0),
2422 F_MM( 60000000, gpll0, 10, 0, 0),
2423 F_MM( 80000000, gpll0, 7.5, 0, 0),
2424 F_MM(100000000, gpll0, 6, 0, 0),
2425 F_MM(109090000, gpll0, 5.5, 0, 0),
2426 F_MM(150000000, gpll0, 4, 0, 0),
2427 F_MM(200000000, gpll0, 3, 0, 0),
2428 F_MM(228570000, mmpll0, 3.5, 0, 0),
2429 F_MM(266670000, mmpll0, 3, 0, 0),
2430 F_MM(320000000, mmpll0, 2.5, 0, 0),
2431 F_END
2432};
2433
2434static struct rcg_clk vfe0_clk_src = {
2435 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2436 .set_rate = set_rate_hid,
2437 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2438 .current_freq = &rcg_dummy_freq,
2439 .base = &virt_bases[MMSS_BASE],
2440 .c = {
2441 .dbg_name = "vfe0_clk_src",
2442 .ops = &clk_ops_rcg,
2443 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2444 HIGH, 320000000),
2445 CLK_INIT(vfe0_clk_src.c),
2446 },
2447};
2448
2449static struct rcg_clk vfe1_clk_src = {
2450 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2451 .set_rate = set_rate_hid,
2452 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2453 .current_freq = &rcg_dummy_freq,
2454 .base = &virt_bases[MMSS_BASE],
2455 .c = {
2456 .dbg_name = "vfe1_clk_src",
2457 .ops = &clk_ops_rcg,
2458 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2459 HIGH, 320000000),
2460 CLK_INIT(vfe1_clk_src.c),
2461 },
2462};
2463
2464static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2465 F_MM( 37500000, gpll0, 16, 0, 0),
2466 F_MM( 60000000, gpll0, 10, 0, 0),
2467 F_MM( 75000000, gpll0, 8, 0, 0),
2468 F_MM( 85710000, gpll0, 7, 0, 0),
2469 F_MM(100000000, gpll0, 6, 0, 0),
2470 F_MM(133330000, mmpll0, 6, 0, 0),
2471 F_MM(160000000, mmpll0, 5, 0, 0),
2472 F_MM(200000000, mmpll0, 4, 0, 0),
2473 F_MM(266670000, mmpll0, 3, 0, 0),
2474 F_MM(320000000, mmpll0, 2.5, 0, 0),
2475 F_END
2476};
2477
2478static struct rcg_clk mdp_clk_src = {
2479 .cmd_rcgr_reg = MDP_CMD_RCGR,
2480 .set_rate = set_rate_hid,
2481 .freq_tbl = ftbl_mdss_mdp_clk,
2482 .current_freq = &rcg_dummy_freq,
2483 .base = &virt_bases[MMSS_BASE],
2484 .c = {
2485 .dbg_name = "mdp_clk_src",
2486 .ops = &clk_ops_rcg,
2487 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2488 HIGH, 320000000),
2489 CLK_INIT(mdp_clk_src.c),
2490 },
2491};
2492
2493static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2494 F_MM(19200000, cxo, 1, 0, 0),
2495 F_END
2496};
2497
2498static struct rcg_clk cci_clk_src = {
2499 .cmd_rcgr_reg = CCI_CMD_RCGR,
2500 .set_rate = set_rate_hid,
2501 .freq_tbl = ftbl_camss_cci_cci_clk,
2502 .current_freq = &rcg_dummy_freq,
2503 .base = &virt_bases[MMSS_BASE],
2504 .c = {
2505 .dbg_name = "cci_clk_src",
2506 .ops = &clk_ops_rcg,
2507 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2508 CLK_INIT(cci_clk_src.c),
2509 },
2510};
2511
2512static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2513 F_MM( 10000, cxo, 16, 1, 120),
2514 F_MM( 20000, cxo, 16, 1, 50),
2515 F_MM( 6000000, gpll0, 10, 1, 10),
2516 F_MM(12000000, gpll0, 10, 1, 5),
2517 F_MM(13000000, gpll0, 10, 13, 60),
2518 F_MM(24000000, gpll0, 5, 1, 5),
2519 F_END
2520};
2521
2522static struct rcg_clk mmss_gp0_clk_src = {
2523 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2524 .set_rate = set_rate_mnd,
2525 .freq_tbl = ftbl_camss_gp0_1_clk,
2526 .current_freq = &rcg_dummy_freq,
2527 .base = &virt_bases[MMSS_BASE],
2528 .c = {
2529 .dbg_name = "mmss_gp0_clk_src",
2530 .ops = &clk_ops_rcg_mnd,
2531 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2532 CLK_INIT(mmss_gp0_clk_src.c),
2533 },
2534};
2535
2536static struct rcg_clk mmss_gp1_clk_src = {
2537 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2538 .set_rate = set_rate_mnd,
2539 .freq_tbl = ftbl_camss_gp0_1_clk,
2540 .current_freq = &rcg_dummy_freq,
2541 .base = &virt_bases[MMSS_BASE],
2542 .c = {
2543 .dbg_name = "mmss_gp1_clk_src",
2544 .ops = &clk_ops_rcg_mnd,
2545 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2546 CLK_INIT(mmss_gp1_clk_src.c),
2547 },
2548};
2549
2550static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2551 F_MM( 75000000, gpll0, 8, 0, 0),
2552 F_MM(150000000, gpll0, 4, 0, 0),
2553 F_MM(200000000, gpll0, 3, 0, 0),
2554 F_MM(228570000, mmpll0, 3.5, 0, 0),
2555 F_MM(266670000, mmpll0, 3, 0, 0),
2556 F_MM(320000000, mmpll0, 2.5, 0, 0),
2557 F_END
2558};
2559
2560static struct rcg_clk jpeg0_clk_src = {
2561 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2562 .set_rate = set_rate_hid,
2563 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2564 .current_freq = &rcg_dummy_freq,
2565 .base = &virt_bases[MMSS_BASE],
2566 .c = {
2567 .dbg_name = "jpeg0_clk_src",
2568 .ops = &clk_ops_rcg,
2569 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2570 HIGH, 320000000),
2571 CLK_INIT(jpeg0_clk_src.c),
2572 },
2573};
2574
2575static struct rcg_clk jpeg1_clk_src = {
2576 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2577 .set_rate = set_rate_hid,
2578 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2579 .current_freq = &rcg_dummy_freq,
2580 .base = &virt_bases[MMSS_BASE],
2581 .c = {
2582 .dbg_name = "jpeg1_clk_src",
2583 .ops = &clk_ops_rcg,
2584 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2585 HIGH, 320000000),
2586 CLK_INIT(jpeg1_clk_src.c),
2587 },
2588};
2589
2590static struct rcg_clk jpeg2_clk_src = {
2591 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2592 .set_rate = set_rate_hid,
2593 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2594 .current_freq = &rcg_dummy_freq,
2595 .base = &virt_bases[MMSS_BASE],
2596 .c = {
2597 .dbg_name = "jpeg2_clk_src",
2598 .ops = &clk_ops_rcg,
2599 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2600 HIGH, 320000000),
2601 CLK_INIT(jpeg2_clk_src.c),
2602 },
2603};
2604
2605static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2606 F_MM(66670000, gpll0, 9, 0, 0),
2607 F_END
2608};
2609
2610static struct rcg_clk mclk0_clk_src = {
2611 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2612 .set_rate = set_rate_hid,
2613 .freq_tbl = ftbl_camss_mclk0_3_clk,
2614 .current_freq = &rcg_dummy_freq,
2615 .base = &virt_bases[MMSS_BASE],
2616 .c = {
2617 .dbg_name = "mclk0_clk_src",
2618 .ops = &clk_ops_rcg,
2619 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2620 CLK_INIT(mclk0_clk_src.c),
2621 },
2622};
2623
2624static struct rcg_clk mclk1_clk_src = {
2625 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2626 .set_rate = set_rate_hid,
2627 .freq_tbl = ftbl_camss_mclk0_3_clk,
2628 .current_freq = &rcg_dummy_freq,
2629 .base = &virt_bases[MMSS_BASE],
2630 .c = {
2631 .dbg_name = "mclk1_clk_src",
2632 .ops = &clk_ops_rcg,
2633 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2634 CLK_INIT(mclk1_clk_src.c),
2635 },
2636};
2637
2638static struct rcg_clk mclk2_clk_src = {
2639 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2640 .set_rate = set_rate_hid,
2641 .freq_tbl = ftbl_camss_mclk0_3_clk,
2642 .current_freq = &rcg_dummy_freq,
2643 .base = &virt_bases[MMSS_BASE],
2644 .c = {
2645 .dbg_name = "mclk2_clk_src",
2646 .ops = &clk_ops_rcg,
2647 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2648 CLK_INIT(mclk2_clk_src.c),
2649 },
2650};
2651
2652static struct rcg_clk mclk3_clk_src = {
2653 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2654 .set_rate = set_rate_hid,
2655 .freq_tbl = ftbl_camss_mclk0_3_clk,
2656 .current_freq = &rcg_dummy_freq,
2657 .base = &virt_bases[MMSS_BASE],
2658 .c = {
2659 .dbg_name = "mclk3_clk_src",
2660 .ops = &clk_ops_rcg,
2661 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2662 CLK_INIT(mclk3_clk_src.c),
2663 },
2664};
2665
2666static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2667 F_MM(100000000, gpll0, 6, 0, 0),
2668 F_MM(200000000, mmpll0, 4, 0, 0),
2669 F_END
2670};
2671
2672static struct rcg_clk csi0phytimer_clk_src = {
2673 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2674 .set_rate = set_rate_hid,
2675 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2676 .current_freq = &rcg_dummy_freq,
2677 .base = &virt_bases[MMSS_BASE],
2678 .c = {
2679 .dbg_name = "csi0phytimer_clk_src",
2680 .ops = &clk_ops_rcg,
2681 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2682 CLK_INIT(csi0phytimer_clk_src.c),
2683 },
2684};
2685
2686static struct rcg_clk csi1phytimer_clk_src = {
2687 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2688 .set_rate = set_rate_hid,
2689 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2690 .current_freq = &rcg_dummy_freq,
2691 .base = &virt_bases[MMSS_BASE],
2692 .c = {
2693 .dbg_name = "csi1phytimer_clk_src",
2694 .ops = &clk_ops_rcg,
2695 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2696 CLK_INIT(csi1phytimer_clk_src.c),
2697 },
2698};
2699
2700static struct rcg_clk csi2phytimer_clk_src = {
2701 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2702 .set_rate = set_rate_hid,
2703 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2704 .current_freq = &rcg_dummy_freq,
2705 .base = &virt_bases[MMSS_BASE],
2706 .c = {
2707 .dbg_name = "csi2phytimer_clk_src",
2708 .ops = &clk_ops_rcg,
2709 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2710 CLK_INIT(csi2phytimer_clk_src.c),
2711 },
2712};
2713
2714static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2715 F_MM(150000000, gpll0, 4, 0, 0),
2716 F_MM(266670000, mmpll0, 3, 0, 0),
2717 F_MM(320000000, mmpll0, 2.5, 0, 0),
2718 F_END
2719};
2720
2721static struct rcg_clk cpp_clk_src = {
2722 .cmd_rcgr_reg = CPP_CMD_RCGR,
2723 .set_rate = set_rate_hid,
2724 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2725 .current_freq = &rcg_dummy_freq,
2726 .base = &virt_bases[MMSS_BASE],
2727 .c = {
2728 .dbg_name = "cpp_clk_src",
2729 .ops = &clk_ops_rcg,
2730 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2731 HIGH, 320000000),
2732 CLK_INIT(cpp_clk_src.c),
2733 },
2734};
2735
2736static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2737 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2738 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2739 F_END
2740};
2741
2742static struct rcg_clk byte0_clk_src = {
2743 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2744 .set_rate = set_rate_hid,
2745 .freq_tbl = ftbl_mdss_byte0_1_clk,
2746 .current_freq = &rcg_dummy_freq,
2747 .base = &virt_bases[MMSS_BASE],
2748 .c = {
2749 .dbg_name = "byte0_clk_src",
2750 .ops = &clk_ops_rcg,
2751 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2752 HIGH, 188000000),
2753 CLK_INIT(byte0_clk_src.c),
2754 },
2755};
2756
2757static struct rcg_clk byte1_clk_src = {
2758 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2759 .set_rate = set_rate_hid,
2760 .freq_tbl = ftbl_mdss_byte0_1_clk,
2761 .current_freq = &rcg_dummy_freq,
2762 .base = &virt_bases[MMSS_BASE],
2763 .c = {
2764 .dbg_name = "byte1_clk_src",
2765 .ops = &clk_ops_rcg,
2766 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2767 HIGH, 188000000),
2768 CLK_INIT(byte1_clk_src.c),
2769 },
2770};
2771
2772static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2773 F_MM(19200000, cxo, 1, 0, 0),
2774 F_END
2775};
2776
2777static struct rcg_clk edpaux_clk_src = {
2778 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2779 .set_rate = set_rate_hid,
2780 .freq_tbl = ftbl_mdss_edpaux_clk,
2781 .current_freq = &rcg_dummy_freq,
2782 .base = &virt_bases[MMSS_BASE],
2783 .c = {
2784 .dbg_name = "edpaux_clk_src",
2785 .ops = &clk_ops_rcg,
2786 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2787 CLK_INIT(edpaux_clk_src.c),
2788 },
2789};
2790
2791static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2792 F_MDSS(135000000, edppll_270, 2, 0, 0),
2793 F_MDSS(270000000, edppll_270, 11, 0, 0),
2794 F_END
2795};
2796
2797static struct rcg_clk edplink_clk_src = {
2798 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2799 .set_rate = set_rate_hid,
2800 .freq_tbl = ftbl_mdss_edplink_clk,
2801 .current_freq = &rcg_dummy_freq,
2802 .base = &virt_bases[MMSS_BASE],
2803 .c = {
2804 .dbg_name = "edplink_clk_src",
2805 .ops = &clk_ops_rcg,
2806 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2807 CLK_INIT(edplink_clk_src.c),
2808 },
2809};
2810
2811static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2812 F_MDSS(175000000, edppll_350, 2, 0, 0),
2813 F_MDSS(350000000, edppll_350, 11, 0, 0),
2814 F_END
2815};
2816
2817static struct rcg_clk edppixel_clk_src = {
2818 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2819 .set_rate = set_rate_mnd,
2820 .freq_tbl = ftbl_mdss_edppixel_clk,
2821 .current_freq = &rcg_dummy_freq,
2822 .base = &virt_bases[MMSS_BASE],
2823 .c = {
2824 .dbg_name = "edppixel_clk_src",
2825 .ops = &clk_ops_rcg_mnd,
2826 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2827 CLK_INIT(edppixel_clk_src.c),
2828 },
2829};
2830
2831static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2832 F_MM(19200000, cxo, 1, 0, 0),
2833 F_END
2834};
2835
2836static struct rcg_clk esc0_clk_src = {
2837 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2838 .set_rate = set_rate_hid,
2839 .freq_tbl = ftbl_mdss_esc0_1_clk,
2840 .current_freq = &rcg_dummy_freq,
2841 .base = &virt_bases[MMSS_BASE],
2842 .c = {
2843 .dbg_name = "esc0_clk_src",
2844 .ops = &clk_ops_rcg,
2845 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2846 CLK_INIT(esc0_clk_src.c),
2847 },
2848};
2849
2850static struct rcg_clk esc1_clk_src = {
2851 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2852 .set_rate = set_rate_hid,
2853 .freq_tbl = ftbl_mdss_esc0_1_clk,
2854 .current_freq = &rcg_dummy_freq,
2855 .base = &virt_bases[MMSS_BASE],
2856 .c = {
2857 .dbg_name = "esc1_clk_src",
2858 .ops = &clk_ops_rcg,
2859 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2860 CLK_INIT(esc1_clk_src.c),
2861 },
2862};
2863
2864static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2865 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2866 F_END
2867};
2868
2869static struct rcg_clk extpclk_clk_src = {
2870 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2871 .set_rate = set_rate_hid,
2872 .freq_tbl = ftbl_mdss_extpclk_clk,
2873 .current_freq = &rcg_dummy_freq,
2874 .base = &virt_bases[MMSS_BASE],
2875 .c = {
2876 .dbg_name = "extpclk_clk_src",
2877 .ops = &clk_ops_rcg,
2878 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2879 CLK_INIT(extpclk_clk_src.c),
2880 },
2881};
2882
2883static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2884 F_MDSS(19200000, cxo, 1, 0, 0),
2885 F_END
2886};
2887
2888static struct rcg_clk hdmi_clk_src = {
2889 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2890 .set_rate = set_rate_hid,
2891 .freq_tbl = ftbl_mdss_hdmi_clk,
2892 .current_freq = &rcg_dummy_freq,
2893 .base = &virt_bases[MMSS_BASE],
2894 .c = {
2895 .dbg_name = "hdmi_clk_src",
2896 .ops = &clk_ops_rcg,
2897 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2898 CLK_INIT(hdmi_clk_src.c),
2899 },
2900};
2901
2902static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2903 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2904 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2905 F_END
2906};
2907
2908static struct rcg_clk pclk0_clk_src = {
2909 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2910 .set_rate = set_rate_mnd,
2911 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2912 .current_freq = &rcg_dummy_freq,
2913 .base = &virt_bases[MMSS_BASE],
2914 .c = {
2915 .dbg_name = "pclk0_clk_src",
2916 .ops = &clk_ops_rcg_mnd,
2917 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2918 CLK_INIT(pclk0_clk_src.c),
2919 },
2920};
2921
2922static struct rcg_clk pclk1_clk_src = {
2923 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2924 .set_rate = set_rate_mnd,
2925 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2926 .current_freq = &rcg_dummy_freq,
2927 .base = &virt_bases[MMSS_BASE],
2928 .c = {
2929 .dbg_name = "pclk1_clk_src",
2930 .ops = &clk_ops_rcg_mnd,
2931 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2932 CLK_INIT(pclk1_clk_src.c),
2933 },
2934};
2935
2936static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2937 F_MDSS(19200000, cxo, 1, 0, 0),
2938 F_END
2939};
2940
2941static struct rcg_clk vsync_clk_src = {
2942 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2943 .set_rate = set_rate_hid,
2944 .freq_tbl = ftbl_mdss_vsync_clk,
2945 .current_freq = &rcg_dummy_freq,
2946 .base = &virt_bases[MMSS_BASE],
2947 .c = {
2948 .dbg_name = "vsync_clk_src",
2949 .ops = &clk_ops_rcg,
2950 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2951 CLK_INIT(vsync_clk_src.c),
2952 },
2953};
2954
2955static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2956 F_MM( 50000000, gpll0, 12, 0, 0),
2957 F_MM(100000000, gpll0, 6, 0, 0),
2958 F_MM(133330000, mmpll0, 6, 0, 0),
2959 F_MM(200000000, mmpll0, 4, 0, 0),
2960 F_MM(266670000, mmpll0, 3, 0, 0),
2961 F_MM(410000000, mmpll3, 2, 0, 0),
2962 F_END
2963};
2964
2965static struct rcg_clk vcodec0_clk_src = {
2966 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2967 .set_rate = set_rate_mnd,
2968 .freq_tbl = ftbl_venus0_vcodec0_clk,
2969 .current_freq = &rcg_dummy_freq,
2970 .base = &virt_bases[MMSS_BASE],
2971 .c = {
2972 .dbg_name = "vcodec0_clk_src",
2973 .ops = &clk_ops_rcg_mnd,
2974 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2975 HIGH, 410000000),
2976 CLK_INIT(vcodec0_clk_src.c),
2977 },
2978};
2979
2980static struct branch_clk camss_cci_cci_ahb_clk = {
2981 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002982 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002983 .base = &virt_bases[MMSS_BASE],
2984 .c = {
2985 .dbg_name = "camss_cci_cci_ahb_clk",
2986 .ops = &clk_ops_branch,
2987 CLK_INIT(camss_cci_cci_ahb_clk.c),
2988 },
2989};
2990
2991static struct branch_clk camss_cci_cci_clk = {
2992 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2993 .parent = &cci_clk_src.c,
2994 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002995 .base = &virt_bases[MMSS_BASE],
2996 .c = {
2997 .dbg_name = "camss_cci_cci_clk",
2998 .ops = &clk_ops_branch,
2999 CLK_INIT(camss_cci_cci_clk.c),
3000 },
3001};
3002
3003static struct branch_clk camss_csi0_ahb_clk = {
3004 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003005 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003006 .base = &virt_bases[MMSS_BASE],
3007 .c = {
3008 .dbg_name = "camss_csi0_ahb_clk",
3009 .ops = &clk_ops_branch,
3010 CLK_INIT(camss_csi0_ahb_clk.c),
3011 },
3012};
3013
3014static struct branch_clk camss_csi0_clk = {
3015 .cbcr_reg = CAMSS_CSI0_CBCR,
3016 .parent = &csi0_clk_src.c,
3017 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003018 .base = &virt_bases[MMSS_BASE],
3019 .c = {
3020 .dbg_name = "camss_csi0_clk",
3021 .ops = &clk_ops_branch,
3022 CLK_INIT(camss_csi0_clk.c),
3023 },
3024};
3025
3026static struct branch_clk camss_csi0phy_clk = {
3027 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3028 .parent = &csi0_clk_src.c,
3029 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003030 .base = &virt_bases[MMSS_BASE],
3031 .c = {
3032 .dbg_name = "camss_csi0phy_clk",
3033 .ops = &clk_ops_branch,
3034 CLK_INIT(camss_csi0phy_clk.c),
3035 },
3036};
3037
3038static struct branch_clk camss_csi0pix_clk = {
3039 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3040 .parent = &csi0_clk_src.c,
3041 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003042 .base = &virt_bases[MMSS_BASE],
3043 .c = {
3044 .dbg_name = "camss_csi0pix_clk",
3045 .ops = &clk_ops_branch,
3046 CLK_INIT(camss_csi0pix_clk.c),
3047 },
3048};
3049
3050static struct branch_clk camss_csi0rdi_clk = {
3051 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3052 .parent = &csi0_clk_src.c,
3053 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003054 .base = &virt_bases[MMSS_BASE],
3055 .c = {
3056 .dbg_name = "camss_csi0rdi_clk",
3057 .ops = &clk_ops_branch,
3058 CLK_INIT(camss_csi0rdi_clk.c),
3059 },
3060};
3061
3062static struct branch_clk camss_csi1_ahb_clk = {
3063 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003064 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003065 .base = &virt_bases[MMSS_BASE],
3066 .c = {
3067 .dbg_name = "camss_csi1_ahb_clk",
3068 .ops = &clk_ops_branch,
3069 CLK_INIT(camss_csi1_ahb_clk.c),
3070 },
3071};
3072
3073static struct branch_clk camss_csi1_clk = {
3074 .cbcr_reg = CAMSS_CSI1_CBCR,
3075 .parent = &csi1_clk_src.c,
3076 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003077 .base = &virt_bases[MMSS_BASE],
3078 .c = {
3079 .dbg_name = "camss_csi1_clk",
3080 .ops = &clk_ops_branch,
3081 CLK_INIT(camss_csi1_clk.c),
3082 },
3083};
3084
3085static struct branch_clk camss_csi1phy_clk = {
3086 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3087 .parent = &csi1_clk_src.c,
3088 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003089 .base = &virt_bases[MMSS_BASE],
3090 .c = {
3091 .dbg_name = "camss_csi1phy_clk",
3092 .ops = &clk_ops_branch,
3093 CLK_INIT(camss_csi1phy_clk.c),
3094 },
3095};
3096
3097static struct branch_clk camss_csi1pix_clk = {
3098 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3099 .parent = &csi1_clk_src.c,
3100 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003101 .base = &virt_bases[MMSS_BASE],
3102 .c = {
3103 .dbg_name = "camss_csi1pix_clk",
3104 .ops = &clk_ops_branch,
3105 CLK_INIT(camss_csi1pix_clk.c),
3106 },
3107};
3108
3109static struct branch_clk camss_csi1rdi_clk = {
3110 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3111 .parent = &csi1_clk_src.c,
3112 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003113 .base = &virt_bases[MMSS_BASE],
3114 .c = {
3115 .dbg_name = "camss_csi1rdi_clk",
3116 .ops = &clk_ops_branch,
3117 CLK_INIT(camss_csi1rdi_clk.c),
3118 },
3119};
3120
3121static struct branch_clk camss_csi2_ahb_clk = {
3122 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003123 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003124 .base = &virt_bases[MMSS_BASE],
3125 .c = {
3126 .dbg_name = "camss_csi2_ahb_clk",
3127 .ops = &clk_ops_branch,
3128 CLK_INIT(camss_csi2_ahb_clk.c),
3129 },
3130};
3131
3132static struct branch_clk camss_csi2_clk = {
3133 .cbcr_reg = CAMSS_CSI2_CBCR,
3134 .parent = &csi2_clk_src.c,
3135 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003136 .base = &virt_bases[MMSS_BASE],
3137 .c = {
3138 .dbg_name = "camss_csi2_clk",
3139 .ops = &clk_ops_branch,
3140 CLK_INIT(camss_csi2_clk.c),
3141 },
3142};
3143
3144static struct branch_clk camss_csi2phy_clk = {
3145 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3146 .parent = &csi2_clk_src.c,
3147 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003148 .base = &virt_bases[MMSS_BASE],
3149 .c = {
3150 .dbg_name = "camss_csi2phy_clk",
3151 .ops = &clk_ops_branch,
3152 CLK_INIT(camss_csi2phy_clk.c),
3153 },
3154};
3155
3156static struct branch_clk camss_csi2pix_clk = {
3157 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3158 .parent = &csi2_clk_src.c,
3159 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003160 .base = &virt_bases[MMSS_BASE],
3161 .c = {
3162 .dbg_name = "camss_csi2pix_clk",
3163 .ops = &clk_ops_branch,
3164 CLK_INIT(camss_csi2pix_clk.c),
3165 },
3166};
3167
3168static struct branch_clk camss_csi2rdi_clk = {
3169 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3170 .parent = &csi2_clk_src.c,
3171 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003172 .base = &virt_bases[MMSS_BASE],
3173 .c = {
3174 .dbg_name = "camss_csi2rdi_clk",
3175 .ops = &clk_ops_branch,
3176 CLK_INIT(camss_csi2rdi_clk.c),
3177 },
3178};
3179
3180static struct branch_clk camss_csi3_ahb_clk = {
3181 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003182 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003183 .base = &virt_bases[MMSS_BASE],
3184 .c = {
3185 .dbg_name = "camss_csi3_ahb_clk",
3186 .ops = &clk_ops_branch,
3187 CLK_INIT(camss_csi3_ahb_clk.c),
3188 },
3189};
3190
3191static struct branch_clk camss_csi3_clk = {
3192 .cbcr_reg = CAMSS_CSI3_CBCR,
3193 .parent = &csi3_clk_src.c,
3194 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003195 .base = &virt_bases[MMSS_BASE],
3196 .c = {
3197 .dbg_name = "camss_csi3_clk",
3198 .ops = &clk_ops_branch,
3199 CLK_INIT(camss_csi3_clk.c),
3200 },
3201};
3202
3203static struct branch_clk camss_csi3phy_clk = {
3204 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3205 .parent = &csi3_clk_src.c,
3206 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003207 .base = &virt_bases[MMSS_BASE],
3208 .c = {
3209 .dbg_name = "camss_csi3phy_clk",
3210 .ops = &clk_ops_branch,
3211 CLK_INIT(camss_csi3phy_clk.c),
3212 },
3213};
3214
3215static struct branch_clk camss_csi3pix_clk = {
3216 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3217 .parent = &csi3_clk_src.c,
3218 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003219 .base = &virt_bases[MMSS_BASE],
3220 .c = {
3221 .dbg_name = "camss_csi3pix_clk",
3222 .ops = &clk_ops_branch,
3223 CLK_INIT(camss_csi3pix_clk.c),
3224 },
3225};
3226
3227static struct branch_clk camss_csi3rdi_clk = {
3228 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3229 .parent = &csi3_clk_src.c,
3230 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003231 .base = &virt_bases[MMSS_BASE],
3232 .c = {
3233 .dbg_name = "camss_csi3rdi_clk",
3234 .ops = &clk_ops_branch,
3235 CLK_INIT(camss_csi3rdi_clk.c),
3236 },
3237};
3238
3239static struct branch_clk camss_csi_vfe0_clk = {
3240 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3241 .parent = &vfe0_clk_src.c,
3242 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003243 .base = &virt_bases[MMSS_BASE],
3244 .c = {
3245 .dbg_name = "camss_csi_vfe0_clk",
3246 .ops = &clk_ops_branch,
3247 CLK_INIT(camss_csi_vfe0_clk.c),
3248 },
3249};
3250
3251static struct branch_clk camss_csi_vfe1_clk = {
3252 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3253 .parent = &vfe1_clk_src.c,
3254 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003255 .base = &virt_bases[MMSS_BASE],
3256 .c = {
3257 .dbg_name = "camss_csi_vfe1_clk",
3258 .ops = &clk_ops_branch,
3259 CLK_INIT(camss_csi_vfe1_clk.c),
3260 },
3261};
3262
3263static struct branch_clk camss_gp0_clk = {
3264 .cbcr_reg = CAMSS_GP0_CBCR,
3265 .parent = &mmss_gp0_clk_src.c,
3266 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267 .base = &virt_bases[MMSS_BASE],
3268 .c = {
3269 .dbg_name = "camss_gp0_clk",
3270 .ops = &clk_ops_branch,
3271 CLK_INIT(camss_gp0_clk.c),
3272 },
3273};
3274
3275static struct branch_clk camss_gp1_clk = {
3276 .cbcr_reg = CAMSS_GP1_CBCR,
3277 .parent = &mmss_gp1_clk_src.c,
3278 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003279 .base = &virt_bases[MMSS_BASE],
3280 .c = {
3281 .dbg_name = "camss_gp1_clk",
3282 .ops = &clk_ops_branch,
3283 CLK_INIT(camss_gp1_clk.c),
3284 },
3285};
3286
3287static struct branch_clk camss_ispif_ahb_clk = {
3288 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003289 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003290 .base = &virt_bases[MMSS_BASE],
3291 .c = {
3292 .dbg_name = "camss_ispif_ahb_clk",
3293 .ops = &clk_ops_branch,
3294 CLK_INIT(camss_ispif_ahb_clk.c),
3295 },
3296};
3297
3298static struct branch_clk camss_jpeg_jpeg0_clk = {
3299 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3300 .parent = &jpeg0_clk_src.c,
3301 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003302 .base = &virt_bases[MMSS_BASE],
3303 .c = {
3304 .dbg_name = "camss_jpeg_jpeg0_clk",
3305 .ops = &clk_ops_branch,
3306 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3307 },
3308};
3309
3310static struct branch_clk camss_jpeg_jpeg1_clk = {
3311 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3312 .parent = &jpeg1_clk_src.c,
3313 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003314 .base = &virt_bases[MMSS_BASE],
3315 .c = {
3316 .dbg_name = "camss_jpeg_jpeg1_clk",
3317 .ops = &clk_ops_branch,
3318 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3319 },
3320};
3321
3322static struct branch_clk camss_jpeg_jpeg2_clk = {
3323 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3324 .parent = &jpeg2_clk_src.c,
3325 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003326 .base = &virt_bases[MMSS_BASE],
3327 .c = {
3328 .dbg_name = "camss_jpeg_jpeg2_clk",
3329 .ops = &clk_ops_branch,
3330 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3331 },
3332};
3333
3334static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3335 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003336 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003337 .base = &virt_bases[MMSS_BASE],
3338 .c = {
3339 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3340 .ops = &clk_ops_branch,
3341 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3342 },
3343};
3344
3345static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3346 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3347 .parent = &axi_clk_src.c,
3348 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003349 .base = &virt_bases[MMSS_BASE],
3350 .c = {
3351 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3352 .ops = &clk_ops_branch,
3353 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3354 },
3355};
3356
3357static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3358 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003359 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003360 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003361 .base = &virt_bases[MMSS_BASE],
3362 .c = {
3363 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3364 .ops = &clk_ops_branch,
3365 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3366 },
3367};
3368
3369static struct branch_clk camss_mclk0_clk = {
3370 .cbcr_reg = CAMSS_MCLK0_CBCR,
3371 .parent = &mclk0_clk_src.c,
3372 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003373 .base = &virt_bases[MMSS_BASE],
3374 .c = {
3375 .dbg_name = "camss_mclk0_clk",
3376 .ops = &clk_ops_branch,
3377 CLK_INIT(camss_mclk0_clk.c),
3378 },
3379};
3380
3381static struct branch_clk camss_mclk1_clk = {
3382 .cbcr_reg = CAMSS_MCLK1_CBCR,
3383 .parent = &mclk1_clk_src.c,
3384 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003385 .base = &virt_bases[MMSS_BASE],
3386 .c = {
3387 .dbg_name = "camss_mclk1_clk",
3388 .ops = &clk_ops_branch,
3389 CLK_INIT(camss_mclk1_clk.c),
3390 },
3391};
3392
3393static struct branch_clk camss_mclk2_clk = {
3394 .cbcr_reg = CAMSS_MCLK2_CBCR,
3395 .parent = &mclk2_clk_src.c,
3396 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003397 .base = &virt_bases[MMSS_BASE],
3398 .c = {
3399 .dbg_name = "camss_mclk2_clk",
3400 .ops = &clk_ops_branch,
3401 CLK_INIT(camss_mclk2_clk.c),
3402 },
3403};
3404
3405static struct branch_clk camss_mclk3_clk = {
3406 .cbcr_reg = CAMSS_MCLK3_CBCR,
3407 .parent = &mclk3_clk_src.c,
3408 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003409 .base = &virt_bases[MMSS_BASE],
3410 .c = {
3411 .dbg_name = "camss_mclk3_clk",
3412 .ops = &clk_ops_branch,
3413 CLK_INIT(camss_mclk3_clk.c),
3414 },
3415};
3416
3417static struct branch_clk camss_micro_ahb_clk = {
3418 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003419 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003420 .base = &virt_bases[MMSS_BASE],
3421 .c = {
3422 .dbg_name = "camss_micro_ahb_clk",
3423 .ops = &clk_ops_branch,
3424 CLK_INIT(camss_micro_ahb_clk.c),
3425 },
3426};
3427
3428static struct branch_clk camss_phy0_csi0phytimer_clk = {
3429 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3430 .parent = &csi0phytimer_clk_src.c,
3431 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003432 .base = &virt_bases[MMSS_BASE],
3433 .c = {
3434 .dbg_name = "camss_phy0_csi0phytimer_clk",
3435 .ops = &clk_ops_branch,
3436 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3437 },
3438};
3439
3440static struct branch_clk camss_phy1_csi1phytimer_clk = {
3441 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3442 .parent = &csi1phytimer_clk_src.c,
3443 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003444 .base = &virt_bases[MMSS_BASE],
3445 .c = {
3446 .dbg_name = "camss_phy1_csi1phytimer_clk",
3447 .ops = &clk_ops_branch,
3448 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3449 },
3450};
3451
3452static struct branch_clk camss_phy2_csi2phytimer_clk = {
3453 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3454 .parent = &csi2phytimer_clk_src.c,
3455 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003456 .base = &virt_bases[MMSS_BASE],
3457 .c = {
3458 .dbg_name = "camss_phy2_csi2phytimer_clk",
3459 .ops = &clk_ops_branch,
3460 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3461 },
3462};
3463
3464static struct branch_clk camss_top_ahb_clk = {
3465 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003466 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003467 .base = &virt_bases[MMSS_BASE],
3468 .c = {
3469 .dbg_name = "camss_top_ahb_clk",
3470 .ops = &clk_ops_branch,
3471 CLK_INIT(camss_top_ahb_clk.c),
3472 },
3473};
3474
3475static struct branch_clk camss_vfe_cpp_ahb_clk = {
3476 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003477 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003478 .base = &virt_bases[MMSS_BASE],
3479 .c = {
3480 .dbg_name = "camss_vfe_cpp_ahb_clk",
3481 .ops = &clk_ops_branch,
3482 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3483 },
3484};
3485
3486static struct branch_clk camss_vfe_cpp_clk = {
3487 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3488 .parent = &cpp_clk_src.c,
3489 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003490 .base = &virt_bases[MMSS_BASE],
3491 .c = {
3492 .dbg_name = "camss_vfe_cpp_clk",
3493 .ops = &clk_ops_branch,
3494 CLK_INIT(camss_vfe_cpp_clk.c),
3495 },
3496};
3497
3498static struct branch_clk camss_vfe_vfe0_clk = {
3499 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3500 .parent = &vfe0_clk_src.c,
3501 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003502 .base = &virt_bases[MMSS_BASE],
3503 .c = {
3504 .dbg_name = "camss_vfe_vfe0_clk",
3505 .ops = &clk_ops_branch,
3506 CLK_INIT(camss_vfe_vfe0_clk.c),
3507 },
3508};
3509
3510static struct branch_clk camss_vfe_vfe1_clk = {
3511 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3512 .parent = &vfe1_clk_src.c,
3513 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003514 .base = &virt_bases[MMSS_BASE],
3515 .c = {
3516 .dbg_name = "camss_vfe_vfe1_clk",
3517 .ops = &clk_ops_branch,
3518 CLK_INIT(camss_vfe_vfe1_clk.c),
3519 },
3520};
3521
3522static struct branch_clk camss_vfe_vfe_ahb_clk = {
3523 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003524 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003525 .base = &virt_bases[MMSS_BASE],
3526 .c = {
3527 .dbg_name = "camss_vfe_vfe_ahb_clk",
3528 .ops = &clk_ops_branch,
3529 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3530 },
3531};
3532
3533static struct branch_clk camss_vfe_vfe_axi_clk = {
3534 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3535 .parent = &axi_clk_src.c,
3536 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003537 .base = &virt_bases[MMSS_BASE],
3538 .c = {
3539 .dbg_name = "camss_vfe_vfe_axi_clk",
3540 .ops = &clk_ops_branch,
3541 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3542 },
3543};
3544
3545static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3546 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003547 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003548 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003549 .base = &virt_bases[MMSS_BASE],
3550 .c = {
3551 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3552 .ops = &clk_ops_branch,
3553 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3554 },
3555};
3556
3557static struct branch_clk mdss_ahb_clk = {
3558 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003559 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003560 .base = &virt_bases[MMSS_BASE],
3561 .c = {
3562 .dbg_name = "mdss_ahb_clk",
3563 .ops = &clk_ops_branch,
3564 CLK_INIT(mdss_ahb_clk.c),
3565 },
3566};
3567
3568static struct branch_clk mdss_axi_clk = {
3569 .cbcr_reg = MDSS_AXI_CBCR,
3570 .parent = &axi_clk_src.c,
3571 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003572 .base = &virt_bases[MMSS_BASE],
3573 .c = {
3574 .dbg_name = "mdss_axi_clk",
3575 .ops = &clk_ops_branch,
3576 CLK_INIT(mdss_axi_clk.c),
3577 },
3578};
3579
3580static struct branch_clk mdss_byte0_clk = {
3581 .cbcr_reg = MDSS_BYTE0_CBCR,
3582 .parent = &byte0_clk_src.c,
3583 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003584 .base = &virt_bases[MMSS_BASE],
3585 .c = {
3586 .dbg_name = "mdss_byte0_clk",
3587 .ops = &clk_ops_branch,
3588 CLK_INIT(mdss_byte0_clk.c),
3589 },
3590};
3591
3592static struct branch_clk mdss_byte1_clk = {
3593 .cbcr_reg = MDSS_BYTE1_CBCR,
3594 .parent = &byte1_clk_src.c,
3595 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003596 .base = &virt_bases[MMSS_BASE],
3597 .c = {
3598 .dbg_name = "mdss_byte1_clk",
3599 .ops = &clk_ops_branch,
3600 CLK_INIT(mdss_byte1_clk.c),
3601 },
3602};
3603
3604static struct branch_clk mdss_edpaux_clk = {
3605 .cbcr_reg = MDSS_EDPAUX_CBCR,
3606 .parent = &edpaux_clk_src.c,
3607 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003608 .base = &virt_bases[MMSS_BASE],
3609 .c = {
3610 .dbg_name = "mdss_edpaux_clk",
3611 .ops = &clk_ops_branch,
3612 CLK_INIT(mdss_edpaux_clk.c),
3613 },
3614};
3615
3616static struct branch_clk mdss_edplink_clk = {
3617 .cbcr_reg = MDSS_EDPLINK_CBCR,
3618 .parent = &edplink_clk_src.c,
3619 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003620 .base = &virt_bases[MMSS_BASE],
3621 .c = {
3622 .dbg_name = "mdss_edplink_clk",
3623 .ops = &clk_ops_branch,
3624 CLK_INIT(mdss_edplink_clk.c),
3625 },
3626};
3627
3628static struct branch_clk mdss_edppixel_clk = {
3629 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3630 .parent = &edppixel_clk_src.c,
3631 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003632 .base = &virt_bases[MMSS_BASE],
3633 .c = {
3634 .dbg_name = "mdss_edppixel_clk",
3635 .ops = &clk_ops_branch,
3636 CLK_INIT(mdss_edppixel_clk.c),
3637 },
3638};
3639
3640static struct branch_clk mdss_esc0_clk = {
3641 .cbcr_reg = MDSS_ESC0_CBCR,
3642 .parent = &esc0_clk_src.c,
3643 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003644 .base = &virt_bases[MMSS_BASE],
3645 .c = {
3646 .dbg_name = "mdss_esc0_clk",
3647 .ops = &clk_ops_branch,
3648 CLK_INIT(mdss_esc0_clk.c),
3649 },
3650};
3651
3652static struct branch_clk mdss_esc1_clk = {
3653 .cbcr_reg = MDSS_ESC1_CBCR,
3654 .parent = &esc1_clk_src.c,
3655 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003656 .base = &virt_bases[MMSS_BASE],
3657 .c = {
3658 .dbg_name = "mdss_esc1_clk",
3659 .ops = &clk_ops_branch,
3660 CLK_INIT(mdss_esc1_clk.c),
3661 },
3662};
3663
3664static struct branch_clk mdss_extpclk_clk = {
3665 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3666 .parent = &extpclk_clk_src.c,
3667 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003668 .base = &virt_bases[MMSS_BASE],
3669 .c = {
3670 .dbg_name = "mdss_extpclk_clk",
3671 .ops = &clk_ops_branch,
3672 CLK_INIT(mdss_extpclk_clk.c),
3673 },
3674};
3675
3676static struct branch_clk mdss_hdmi_ahb_clk = {
3677 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003678 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003679 .base = &virt_bases[MMSS_BASE],
3680 .c = {
3681 .dbg_name = "mdss_hdmi_ahb_clk",
3682 .ops = &clk_ops_branch,
3683 CLK_INIT(mdss_hdmi_ahb_clk.c),
3684 },
3685};
3686
3687static struct branch_clk mdss_hdmi_clk = {
3688 .cbcr_reg = MDSS_HDMI_CBCR,
3689 .parent = &hdmi_clk_src.c,
3690 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003691 .base = &virt_bases[MMSS_BASE],
3692 .c = {
3693 .dbg_name = "mdss_hdmi_clk",
3694 .ops = &clk_ops_branch,
3695 CLK_INIT(mdss_hdmi_clk.c),
3696 },
3697};
3698
3699static struct branch_clk mdss_mdp_clk = {
3700 .cbcr_reg = MDSS_MDP_CBCR,
3701 .parent = &mdp_clk_src.c,
3702 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003703 .base = &virt_bases[MMSS_BASE],
3704 .c = {
3705 .dbg_name = "mdss_mdp_clk",
3706 .ops = &clk_ops_branch,
3707 CLK_INIT(mdss_mdp_clk.c),
3708 },
3709};
3710
3711static struct branch_clk mdss_mdp_lut_clk = {
3712 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3713 .parent = &mdp_clk_src.c,
3714 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003715 .base = &virt_bases[MMSS_BASE],
3716 .c = {
3717 .dbg_name = "mdss_mdp_lut_clk",
3718 .ops = &clk_ops_branch,
3719 CLK_INIT(mdss_mdp_lut_clk.c),
3720 },
3721};
3722
3723static struct branch_clk mdss_pclk0_clk = {
3724 .cbcr_reg = MDSS_PCLK0_CBCR,
3725 .parent = &pclk0_clk_src.c,
3726 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003727 .base = &virt_bases[MMSS_BASE],
3728 .c = {
3729 .dbg_name = "mdss_pclk0_clk",
3730 .ops = &clk_ops_branch,
3731 CLK_INIT(mdss_pclk0_clk.c),
3732 },
3733};
3734
3735static struct branch_clk mdss_pclk1_clk = {
3736 .cbcr_reg = MDSS_PCLK1_CBCR,
3737 .parent = &pclk1_clk_src.c,
3738 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003739 .base = &virt_bases[MMSS_BASE],
3740 .c = {
3741 .dbg_name = "mdss_pclk1_clk",
3742 .ops = &clk_ops_branch,
3743 CLK_INIT(mdss_pclk1_clk.c),
3744 },
3745};
3746
3747static struct branch_clk mdss_vsync_clk = {
3748 .cbcr_reg = MDSS_VSYNC_CBCR,
3749 .parent = &vsync_clk_src.c,
3750 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003751 .base = &virt_bases[MMSS_BASE],
3752 .c = {
3753 .dbg_name = "mdss_vsync_clk",
3754 .ops = &clk_ops_branch,
3755 CLK_INIT(mdss_vsync_clk.c),
3756 },
3757};
3758
3759static struct branch_clk mmss_misc_ahb_clk = {
3760 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003761 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003762 .base = &virt_bases[MMSS_BASE],
3763 .c = {
3764 .dbg_name = "mmss_misc_ahb_clk",
3765 .ops = &clk_ops_branch,
3766 CLK_INIT(mmss_misc_ahb_clk.c),
3767 },
3768};
3769
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003770static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3771 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003772 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003773 .base = &virt_bases[MMSS_BASE],
3774 .c = {
3775 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3776 .ops = &clk_ops_branch,
3777 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3778 },
3779};
3780
3781static struct branch_clk mmss_mmssnoc_axi_clk = {
3782 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3783 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003784 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003785 .base = &virt_bases[MMSS_BASE],
3786 .c = {
3787 .dbg_name = "mmss_mmssnoc_axi_clk",
3788 .ops = &clk_ops_branch,
3789 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3790 },
3791};
3792
3793static struct branch_clk mmss_s0_axi_clk = {
3794 .cbcr_reg = MMSS_S0_AXI_CBCR,
3795 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003796 /* The bus driver needs set_rate to go through to the parent */
3797 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003798 .base = &virt_bases[MMSS_BASE],
3799 .c = {
3800 .dbg_name = "mmss_s0_axi_clk",
3801 .ops = &clk_ops_branch,
3802 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003803 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003804 },
3805};
3806
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003807struct branch_clk ocmemnoc_clk = {
3808 .cbcr_reg = OCMEMNOC_CBCR,
3809 .parent = &ocmemnoc_clk_src.c,
3810 .has_sibling = 0,
3811 .bcr_reg = 0x50b0,
3812 .base = &virt_bases[MMSS_BASE],
3813 .c = {
3814 .dbg_name = "ocmemnoc_clk",
3815 .ops = &clk_ops_branch,
3816 CLK_INIT(ocmemnoc_clk.c),
3817 },
3818};
3819
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003820struct branch_clk ocmemcx_ocmemnoc_clk = {
3821 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3822 .parent = &ocmemnoc_clk_src.c,
3823 .has_sibling = 1,
3824 .base = &virt_bases[MMSS_BASE],
3825 .c = {
3826 .dbg_name = "ocmemcx_ocmemnoc_clk",
3827 .ops = &clk_ops_branch,
3828 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3829 },
3830};
3831
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003832static struct branch_clk venus0_ahb_clk = {
3833 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003834 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003835 .base = &virt_bases[MMSS_BASE],
3836 .c = {
3837 .dbg_name = "venus0_ahb_clk",
3838 .ops = &clk_ops_branch,
3839 CLK_INIT(venus0_ahb_clk.c),
3840 },
3841};
3842
3843static struct branch_clk venus0_axi_clk = {
3844 .cbcr_reg = VENUS0_AXI_CBCR,
3845 .parent = &axi_clk_src.c,
3846 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003847 .base = &virt_bases[MMSS_BASE],
3848 .c = {
3849 .dbg_name = "venus0_axi_clk",
3850 .ops = &clk_ops_branch,
3851 CLK_INIT(venus0_axi_clk.c),
3852 },
3853};
3854
3855static struct branch_clk venus0_ocmemnoc_clk = {
3856 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003857 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003858 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003859 .base = &virt_bases[MMSS_BASE],
3860 .c = {
3861 .dbg_name = "venus0_ocmemnoc_clk",
3862 .ops = &clk_ops_branch,
3863 CLK_INIT(venus0_ocmemnoc_clk.c),
3864 },
3865};
3866
3867static struct branch_clk venus0_vcodec0_clk = {
3868 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3869 .parent = &vcodec0_clk_src.c,
3870 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003871 .base = &virt_bases[MMSS_BASE],
3872 .c = {
3873 .dbg_name = "venus0_vcodec0_clk",
3874 .ops = &clk_ops_branch,
3875 CLK_INIT(venus0_vcodec0_clk.c),
3876 },
3877};
3878
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003879static struct branch_clk oxilicx_axi_clk = {
3880 .cbcr_reg = OXILICX_AXI_CBCR,
3881 .parent = &axi_clk_src.c,
3882 .has_sibling = 1,
3883 .base = &virt_bases[MMSS_BASE],
3884 .c = {
3885 .dbg_name = "oxilicx_axi_clk",
3886 .ops = &clk_ops_branch,
3887 CLK_INIT(oxilicx_axi_clk.c),
3888 },
3889};
3890
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003891static struct branch_clk oxili_gfx3d_clk = {
3892 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla73081142012-08-03 15:57:47 -07003893 .parent = &ocmemgx_gfx3d_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003894 .base = &virt_bases[MMSS_BASE],
3895 .c = {
3896 .dbg_name = "oxili_gfx3d_clk",
3897 .ops = &clk_ops_branch,
3898 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003899 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003900 },
3901};
3902
3903static struct branch_clk oxilicx_ahb_clk = {
3904 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003905 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003906 .base = &virt_bases[MMSS_BASE],
3907 .c = {
3908 .dbg_name = "oxilicx_ahb_clk",
3909 .ops = &clk_ops_branch,
3910 CLK_INIT(oxilicx_ahb_clk.c),
3911 },
3912};
3913
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003914static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
Vikram Mulukutla94d531c2012-08-11 18:50:27 -07003915 F_LPASS(24576000, lpapll0, 4, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003916 F_END
3917};
3918
3919static struct rcg_clk audio_core_slimbus_core_clk_src = {
3920 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3921 .set_rate = set_rate_mnd,
3922 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3923 .current_freq = &rcg_dummy_freq,
3924 .base = &virt_bases[LPASS_BASE],
3925 .c = {
3926 .dbg_name = "audio_core_slimbus_core_clk_src",
3927 .ops = &clk_ops_rcg_mnd,
3928 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3929 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3930 },
3931};
3932
3933static struct branch_clk audio_core_slimbus_core_clk = {
3934 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3935 .parent = &audio_core_slimbus_core_clk_src.c,
3936 .base = &virt_bases[LPASS_BASE],
3937 .c = {
3938 .dbg_name = "audio_core_slimbus_core_clk",
3939 .ops = &clk_ops_branch,
3940 CLK_INIT(audio_core_slimbus_core_clk.c),
3941 },
3942};
3943
3944static struct branch_clk audio_core_slimbus_lfabif_clk = {
3945 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3946 .has_sibling = 1,
3947 .base = &virt_bases[LPASS_BASE],
3948 .c = {
3949 .dbg_name = "audio_core_slimbus_lfabif_clk",
3950 .ops = &clk_ops_branch,
3951 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3952 },
3953};
3954
3955static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3956 F_LPASS( 512000, lpapll0, 16, 1, 60),
3957 F_LPASS( 768000, lpapll0, 16, 1, 40),
3958 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07003959 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003960 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3961 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3962 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3963 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3964 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3965 F_LPASS(12288000, lpapll0, 10, 1, 4),
3966 F_END
3967};
3968
3969static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3970 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3971 .set_rate = set_rate_mnd,
3972 .freq_tbl = ftbl_audio_core_lpaif_clock,
3973 .current_freq = &rcg_dummy_freq,
3974 .base = &virt_bases[LPASS_BASE],
3975 .c = {
3976 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3977 .ops = &clk_ops_rcg_mnd,
3978 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3979 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3980 },
3981};
3982
3983static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3984 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3985 .set_rate = set_rate_mnd,
3986 .freq_tbl = ftbl_audio_core_lpaif_clock,
3987 .current_freq = &rcg_dummy_freq,
3988 .base = &virt_bases[LPASS_BASE],
3989 .c = {
3990 .dbg_name = "audio_core_lpaif_pri_clk_src",
3991 .ops = &clk_ops_rcg_mnd,
3992 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3993 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3994 },
3995};
3996
3997static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3998 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3999 .set_rate = set_rate_mnd,
4000 .freq_tbl = ftbl_audio_core_lpaif_clock,
4001 .current_freq = &rcg_dummy_freq,
4002 .base = &virt_bases[LPASS_BASE],
4003 .c = {
4004 .dbg_name = "audio_core_lpaif_sec_clk_src",
4005 .ops = &clk_ops_rcg_mnd,
4006 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4007 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
4008 },
4009};
4010
4011static struct rcg_clk audio_core_lpaif_ter_clk_src = {
4012 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
4013 .set_rate = set_rate_mnd,
4014 .freq_tbl = ftbl_audio_core_lpaif_clock,
4015 .current_freq = &rcg_dummy_freq,
4016 .base = &virt_bases[LPASS_BASE],
4017 .c = {
4018 .dbg_name = "audio_core_lpaif_ter_clk_src",
4019 .ops = &clk_ops_rcg_mnd,
4020 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4021 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4022 },
4023};
4024
4025static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4026 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4027 .set_rate = set_rate_mnd,
4028 .freq_tbl = ftbl_audio_core_lpaif_clock,
4029 .current_freq = &rcg_dummy_freq,
4030 .base = &virt_bases[LPASS_BASE],
4031 .c = {
4032 .dbg_name = "audio_core_lpaif_quad_clk_src",
4033 .ops = &clk_ops_rcg_mnd,
4034 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4035 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4036 },
4037};
4038
4039static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4040 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4041 .set_rate = set_rate_mnd,
4042 .freq_tbl = ftbl_audio_core_lpaif_clock,
4043 .current_freq = &rcg_dummy_freq,
4044 .base = &virt_bases[LPASS_BASE],
4045 .c = {
4046 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4047 .ops = &clk_ops_rcg_mnd,
4048 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4049 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4050 },
4051};
4052
4053static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4054 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4055 .set_rate = set_rate_mnd,
4056 .freq_tbl = ftbl_audio_core_lpaif_clock,
4057 .current_freq = &rcg_dummy_freq,
4058 .base = &virt_bases[LPASS_BASE],
4059 .c = {
4060 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4061 .ops = &clk_ops_rcg_mnd,
4062 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4063 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4064 },
4065};
4066
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004067struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4068 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4069 .set_rate = set_rate_mnd,
4070 .freq_tbl = ftbl_audio_core_lpaif_clock,
4071 .current_freq = &rcg_dummy_freq,
4072 .base = &virt_bases[LPASS_BASE],
4073 .c = {
4074 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4075 .ops = &clk_ops_rcg_mnd,
4076 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4077 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4078 },
4079};
4080
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004081static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4082 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4083 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4084 .has_sibling = 1,
4085 .base = &virt_bases[LPASS_BASE],
4086 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004087 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004088 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004089 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004090 },
4091};
4092
4093static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4094 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004095 .has_sibling = 1,
4096 .base = &virt_bases[LPASS_BASE],
4097 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004098 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004099 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004100 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004101 },
4102};
4103
4104static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4105 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4106 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4107 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004108 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004109 .base = &virt_bases[LPASS_BASE],
4110 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004111 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004112 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004113 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004114 },
4115};
4116
4117static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4118 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4119 .parent = &audio_core_lpaif_pri_clk_src.c,
4120 .has_sibling = 1,
4121 .base = &virt_bases[LPASS_BASE],
4122 .c = {
4123 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4124 .ops = &clk_ops_branch,
4125 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4126 },
4127};
4128
4129static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4130 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004131 .has_sibling = 1,
4132 .base = &virt_bases[LPASS_BASE],
4133 .c = {
4134 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4135 .ops = &clk_ops_branch,
4136 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4137 },
4138};
4139
4140static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4141 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4142 .parent = &audio_core_lpaif_pri_clk_src.c,
4143 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004144 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004145 .base = &virt_bases[LPASS_BASE],
4146 .c = {
4147 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4148 .ops = &clk_ops_branch,
4149 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4150 },
4151};
4152
4153static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4154 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4155 .parent = &audio_core_lpaif_sec_clk_src.c,
4156 .has_sibling = 1,
4157 .base = &virt_bases[LPASS_BASE],
4158 .c = {
4159 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4160 .ops = &clk_ops_branch,
4161 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4162 },
4163};
4164
4165static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4166 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004167 .has_sibling = 1,
4168 .base = &virt_bases[LPASS_BASE],
4169 .c = {
4170 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4171 .ops = &clk_ops_branch,
4172 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4173 },
4174};
4175
4176static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4177 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4178 .parent = &audio_core_lpaif_sec_clk_src.c,
4179 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004180 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004181 .base = &virt_bases[LPASS_BASE],
4182 .c = {
4183 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4184 .ops = &clk_ops_branch,
4185 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4186 },
4187};
4188
4189static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4190 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4191 .parent = &audio_core_lpaif_ter_clk_src.c,
4192 .has_sibling = 1,
4193 .base = &virt_bases[LPASS_BASE],
4194 .c = {
4195 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4196 .ops = &clk_ops_branch,
4197 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4198 },
4199};
4200
4201static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4202 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004203 .has_sibling = 1,
4204 .base = &virt_bases[LPASS_BASE],
4205 .c = {
4206 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4207 .ops = &clk_ops_branch,
4208 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4209 },
4210};
4211
4212static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4213 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4214 .parent = &audio_core_lpaif_ter_clk_src.c,
4215 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004216 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004217 .base = &virt_bases[LPASS_BASE],
4218 .c = {
4219 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4220 .ops = &clk_ops_branch,
4221 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4222 },
4223};
4224
4225static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4226 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4227 .parent = &audio_core_lpaif_quad_clk_src.c,
4228 .has_sibling = 1,
4229 .base = &virt_bases[LPASS_BASE],
4230 .c = {
4231 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4232 .ops = &clk_ops_branch,
4233 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4234 },
4235};
4236
4237static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4238 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004239 .has_sibling = 1,
4240 .base = &virt_bases[LPASS_BASE],
4241 .c = {
4242 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4243 .ops = &clk_ops_branch,
4244 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4245 },
4246};
4247
4248static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4249 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4250 .parent = &audio_core_lpaif_quad_clk_src.c,
4251 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004252 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004253 .base = &virt_bases[LPASS_BASE],
4254 .c = {
4255 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4256 .ops = &clk_ops_branch,
4257 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4258 },
4259};
4260
4261static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4262 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004263 .has_sibling = 1,
4264 .base = &virt_bases[LPASS_BASE],
4265 .c = {
4266 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4267 .ops = &clk_ops_branch,
4268 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4269 },
4270};
4271
4272static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4273 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4274 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4275 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004276 .base = &virt_bases[LPASS_BASE],
4277 .c = {
4278 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4279 .ops = &clk_ops_branch,
4280 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4281 },
4282};
4283
4284static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4285 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4286 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4287 .has_sibling = 1,
4288 .base = &virt_bases[LPASS_BASE],
4289 .c = {
4290 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4291 .ops = &clk_ops_branch,
4292 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4293 },
4294};
4295
4296static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4297 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4298 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4299 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004300 .base = &virt_bases[LPASS_BASE],
4301 .c = {
4302 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4303 .ops = &clk_ops_branch,
4304 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4305 },
4306};
4307
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004308struct branch_clk audio_core_lpaif_pcmoe_clk = {
4309 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4310 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4311 .base = &virt_bases[LPASS_BASE],
4312 .c = {
4313 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4314 .ops = &clk_ops_branch,
4315 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4316 },
4317};
4318
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004319static struct branch_clk q6ss_ahb_lfabif_clk = {
4320 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4321 .has_sibling = 1,
4322 .base = &virt_bases[LPASS_BASE],
4323 .c = {
4324 .dbg_name = "q6ss_ahb_lfabif_clk",
4325 .ops = &clk_ops_branch,
4326 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4327 },
4328};
4329
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004330static struct branch_clk audio_core_ixfabric_clk = {
4331 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4332 .has_sibling = 1,
4333 .base = &virt_bases[LPASS_BASE],
4334 .c = {
4335 .dbg_name = "audio_core_ixfabric_clk",
4336 .ops = &clk_ops_branch,
4337 CLK_INIT(audio_core_ixfabric_clk.c),
4338 },
4339};
4340
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004341static struct branch_clk gcc_lpass_q6_axi_clk = {
4342 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4343 .has_sibling = 1,
4344 .base = &virt_bases[GCC_BASE],
4345 .c = {
4346 .dbg_name = "gcc_lpass_q6_axi_clk",
4347 .ops = &clk_ops_branch,
4348 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4349 },
4350};
4351
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004352static struct branch_clk q6ss_xo_clk = {
4353 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4354 .bcr_reg = LPASS_Q6SS_BCR,
4355 .has_sibling = 1,
4356 .base = &virt_bases[LPASS_BASE],
4357 .c = {
4358 .dbg_name = "q6ss_xo_clk",
4359 .ops = &clk_ops_branch,
4360 CLK_INIT(q6ss_xo_clk.c),
4361 },
4362};
4363
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004364static struct branch_clk q6ss_ahbm_clk = {
4365 .cbcr_reg = Q6SS_AHBM_CBCR,
4366 .has_sibling = 1,
4367 .base = &virt_bases[LPASS_BASE],
4368 .c = {
4369 .dbg_name = "q6ss_ahbm_clk",
4370 .ops = &clk_ops_branch,
4371 CLK_INIT(q6ss_ahbm_clk.c),
4372 },
4373};
4374
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004375static struct branch_clk mss_xo_q6_clk = {
4376 .cbcr_reg = MSS_XO_Q6_CBCR,
4377 .bcr_reg = MSS_Q6SS_BCR,
4378 .has_sibling = 1,
4379 .base = &virt_bases[MSS_BASE],
4380 .c = {
4381 .dbg_name = "mss_xo_q6_clk",
4382 .ops = &clk_ops_branch,
4383 CLK_INIT(mss_xo_q6_clk.c),
4384 .depends = &gcc_mss_cfg_ahb_clk.c,
4385 },
4386};
4387
4388static struct branch_clk mss_bus_q6_clk = {
4389 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004390 .has_sibling = 1,
4391 .base = &virt_bases[MSS_BASE],
4392 .c = {
4393 .dbg_name = "mss_bus_q6_clk",
4394 .ops = &clk_ops_branch,
4395 CLK_INIT(mss_bus_q6_clk.c),
4396 .depends = &gcc_mss_cfg_ahb_clk.c,
4397 },
4398};
4399
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004400static DEFINE_CLK_MEASURE(l2_m_clk);
4401static DEFINE_CLK_MEASURE(krait0_m_clk);
4402static DEFINE_CLK_MEASURE(krait1_m_clk);
4403static DEFINE_CLK_MEASURE(krait2_m_clk);
4404static DEFINE_CLK_MEASURE(krait3_m_clk);
4405
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004406#ifdef CONFIG_DEBUG_FS
4407
4408struct measure_mux_entry {
4409 struct clk *c;
4410 int base;
4411 u32 debug_mux;
4412};
4413
4414struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004415 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4416 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4417 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4418 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004419 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004420 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4421 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4422 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4423 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4424 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4425 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4426 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4427 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4428 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4429 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4430 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4431 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4432 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4433 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4434 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4435 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4436 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4437 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4438 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4439 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4440 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4441 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4442 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4443 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4444 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4445 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4446 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4447 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4448 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4449 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4450 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4451 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4452 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004453 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004454 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4455 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4456 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4457 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4458 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4459 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4460 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4461 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4462 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4463 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4464 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4465 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4466 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4467 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4468 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4469 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4470 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4471 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4472 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4473 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4474 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4475 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4476 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4477 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4478 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4479 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4480 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4481 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4482 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4483 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4484 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004485 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004486 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004487 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004488 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004489 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004490 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4491 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4492 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4493 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4494 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4495 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4496 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4497 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4498 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4499 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4500 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4501 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4502 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4503 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4504 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4505 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4506 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4507 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4508 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4509 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4510 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4511 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4512 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4513 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4514 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4515 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4516 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4517 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4518 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4519 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4520 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4521 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4522 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4523 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4524 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4525 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4526 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4527 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4528 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4529 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4530 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4531 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4532 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4533 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4534 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4535 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4536 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4537 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4538 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4539 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4540 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4541 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4542 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4543 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4544 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4545 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4546 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4547 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4548 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4549 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4550 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4551 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4552 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4553 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4554 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4555 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4556 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4557 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4558 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4559 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4560 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4561 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004562 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004563 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4564 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004565 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4566 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004567 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004568 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004569 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4570 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4571
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004572 {&l2_m_clk, APCS_BASE, 0x0081},
4573 {&krait0_m_clk, APCS_BASE, 0x0080},
4574 {&krait1_m_clk, APCS_BASE, 0x0088},
4575 {&krait2_m_clk, APCS_BASE, 0x0090},
4576 {&krait3_m_clk, APCS_BASE, 0x0098},
4577
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004578 {&dummy_clk, N_BASES, 0x0000},
4579};
4580
4581static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4582{
4583 struct measure_clk *clk = to_measure_clk(c);
4584 unsigned long flags;
4585 u32 regval, clk_sel, i;
4586
4587 if (!parent)
4588 return -EINVAL;
4589
4590 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4591 if (measure_mux[i].c == parent)
4592 break;
4593
4594 if (measure_mux[i].c == &dummy_clk)
4595 return -EINVAL;
4596
4597 spin_lock_irqsave(&local_clock_reg_lock, flags);
4598 /*
4599 * Program the test vector, measurement period (sample_ticks)
4600 * and scaling multiplier.
4601 */
4602 clk->sample_ticks = 0x10000;
4603 clk->multiplier = 1;
4604
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004605 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004606 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4607 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4608 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4609
4610 switch (measure_mux[i].base) {
4611
4612 case GCC_BASE:
4613 clk_sel = measure_mux[i].debug_mux;
4614 break;
4615
4616 case MMSS_BASE:
4617 clk_sel = 0x02C;
4618 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4619 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4620
4621 /* Activate debug clock output */
4622 regval |= BIT(16);
4623 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4624 break;
4625
4626 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004627 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004628 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4629 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4630
4631 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004632 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004633 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4634 break;
4635
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004636 case MSS_BASE:
4637 clk_sel = 0x32;
4638 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4639 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4640 break;
4641
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004642 case APCS_BASE:
4643 clk->multiplier = 4;
4644 clk_sel = 0x16A;
4645 regval = measure_mux[i].debug_mux;
4646 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4647 break;
4648
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004649 default:
4650 return -EINVAL;
4651 }
4652
4653 /* Set debug mux clock index */
4654 regval = BVAL(8, 0, clk_sel);
4655 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4656
4657 /* Activate debug clock output */
4658 regval |= BIT(16);
4659 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4660
4661 /* Make sure test vector is set before starting measurements. */
4662 mb();
4663 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4664
4665 return 0;
4666}
4667
4668/* Sample clock for 'ticks' reference clock ticks. */
4669static u32 run_measurement(unsigned ticks)
4670{
4671 /* Stop counters and set the XO4 counter start value. */
4672 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4673
4674 /* Wait for timer to become ready. */
4675 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4676 BIT(25)) != 0)
4677 cpu_relax();
4678
4679 /* Run measurement and wait for completion. */
4680 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4681 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4682 BIT(25)) == 0)
4683 cpu_relax();
4684
4685 /* Return measured ticks. */
4686 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4687 BM(24, 0);
4688}
4689
4690/*
4691 * Perform a hardware rate measurement for a given clock.
4692 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4693 */
4694static unsigned long measure_clk_get_rate(struct clk *c)
4695{
4696 unsigned long flags;
4697 u32 gcc_xo4_reg_backup;
4698 u64 raw_count_short, raw_count_full;
4699 struct measure_clk *clk = to_measure_clk(c);
4700 unsigned ret;
4701
4702 ret = clk_prepare_enable(&cxo_clk_src.c);
4703 if (ret) {
4704 pr_warning("CXO clock failed to enable. Can't measure\n");
4705 return 0;
4706 }
4707
4708 spin_lock_irqsave(&local_clock_reg_lock, flags);
4709
4710 /* Enable CXO/4 and RINGOSC branch. */
4711 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4712 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4713
4714 /*
4715 * The ring oscillator counter will not reset if the measured clock
4716 * is not running. To detect this, run a short measurement before
4717 * the full measurement. If the raw results of the two are the same
4718 * then the clock must be off.
4719 */
4720
4721 /* Run a short measurement. (~1 ms) */
4722 raw_count_short = run_measurement(0x1000);
4723 /* Run a full measurement. (~14 ms) */
4724 raw_count_full = run_measurement(clk->sample_ticks);
4725
4726 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4727
4728 /* Return 0 if the clock is off. */
4729 if (raw_count_full == raw_count_short) {
4730 ret = 0;
4731 } else {
4732 /* Compute rate in Hz. */
4733 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4734 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4735 ret = (raw_count_full * clk->multiplier);
4736 }
4737
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004738 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004739 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4740
4741 clk_disable_unprepare(&cxo_clk_src.c);
4742
4743 return ret;
4744}
4745#else /* !CONFIG_DEBUG_FS */
4746static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4747{
4748 return -EINVAL;
4749}
4750
4751static unsigned long measure_clk_get_rate(struct clk *clk)
4752{
4753 return 0;
4754}
4755#endif /* CONFIG_DEBUG_FS */
4756
Matt Wagantallae053222012-05-14 19:42:07 -07004757static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004758 .set_parent = measure_clk_set_parent,
4759 .get_rate = measure_clk_get_rate,
4760};
4761
4762static struct measure_clk measure_clk = {
4763 .c = {
4764 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004765 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004766 CLK_INIT(measure_clk.c),
4767 },
4768 .multiplier = 1,
4769};
4770
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004771
4772static struct clk_lookup msm_clocks_8974_rumi[] = {
4773 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4774 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4775 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4776 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4777 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4778 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4779 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4780 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4781 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4782 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4783 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4784 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4785 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4786 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004787 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4788 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004789 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4790 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4791 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4792 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4793 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4794 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4795 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4796 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4797 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4798 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4799 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4800 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4801 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4802 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4803 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4804 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4805 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4806 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4807 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4808 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4809 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4810 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4811};
4812
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004813static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004814 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4815 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004816 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004817 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004818 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004819 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4820
4821 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004822 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004823 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004824 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4825 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004826 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004827 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004828 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004829 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4830 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4831 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4832 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4833 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4834 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4835 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4836 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4837 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004838 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004839 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004840 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4841 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4842 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4843
4844 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4845 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4846 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4847 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4848 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4849 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004850 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004851 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004852 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004853 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4854 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4855 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4856 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4857 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004858 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4859 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004860 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4861 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4862 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4863 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4864
4865 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4866 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4867 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4868 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4869 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4870 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4871
Mona Hossainb43e94b2012-05-07 08:52:06 -07004872 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4873 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4874 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4875 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4876
4877 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4878 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4879 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4880 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4881
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004882 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4883 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4884 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4885
4886 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4887 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4888 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4889
4890 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4891 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304892 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004893 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4894 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304895 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004896 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4897 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304898 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004899 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4900 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304901 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004902
4903 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4904 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4905
Manu Gautam51be9712012-06-06 14:54:52 +05304906 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4907 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4908 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4909 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4910 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4911 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4912 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4913 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004914
4915 /* Multimedia clocks */
4916 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004917 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4918 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4919 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004920 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
4921 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
4922 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004923 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4924 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4925 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004926 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4927 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4928 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4929 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004930 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4931 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4932 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4933 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4934 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4935 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4936 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4937 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4938 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4939 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4940 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4941 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4942 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4943 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4944 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4945 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4946 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4947 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4948 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4949 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4950 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4951 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4952 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4953 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4954 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4955 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4956 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4957 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4958 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4959 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4960 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4961 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4962 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4963 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004964 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4965 "fda64000.qcom,iommu"),
4966 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4967 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004968 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4969 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4970 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4971 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4972 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4973 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4974 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4975 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4976 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4977 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4978 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004979 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4980 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004981 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4982 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4983 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4984 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4985 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4986 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4987 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004988 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004989 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4990 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004991 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004992 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4993 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004994 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4995 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004996 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4997 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004998 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004999 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005000 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005001 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5002 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005003 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5004 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5005 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5006 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5007 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005008 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5009 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5010 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5011 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005012
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005013
5014 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005015 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005016 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
5017 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
5018 "fe12f000.slim"),
5019 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
5020 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
5021 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
5022 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
5023 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
5024 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
5025 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
5026 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
5027 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
5028 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
5029 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5030 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5031 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5032 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5033 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5034 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5035 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5036 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5037 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5038 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005039 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005040 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005041 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005042 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5043 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005044 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5045 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5046 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5047 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005048 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5049 "msm-dai-q6.4106"),
5050 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5051 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005052
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005053 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005054 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005055 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005056 CLK_LOOKUP("reg_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005057 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005058
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005059 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5060 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "pil-q6v5-lpass"),
5061 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
5062 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005063 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005064
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005065 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5066 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005067
5068 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5069 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5070 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5071 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5072 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5073 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5074 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5075 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5076 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5077 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5078
5079 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5080 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5081 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5082 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5083 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5084 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5085 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5086 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5087 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5088 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5089 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5090 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5091 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005092 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5093 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005094 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5095 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005096
5097 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5098 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5099 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5100 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5101 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5102 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5103 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5104 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5105 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5106 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5107 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5108 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5109 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5110 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5111
5112 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5113 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5114 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5115 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5116 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5117 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5118 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5119 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5120 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5121 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5122 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5123 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5124 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5125 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005126
5127 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5128 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5129 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5130 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5131 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005132};
5133
5134static struct pll_config_regs gpll0_regs __initdata = {
5135 .l_reg = (void __iomem *)GPLL0_L_REG,
5136 .m_reg = (void __iomem *)GPLL0_M_REG,
5137 .n_reg = (void __iomem *)GPLL0_N_REG,
5138 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5139 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5140 .base = &virt_bases[GCC_BASE],
5141};
5142
5143/* GPLL0 at 600 MHz, main output enabled. */
5144static struct pll_config gpll0_config __initdata = {
5145 .l = 0x1f,
5146 .m = 0x1,
5147 .n = 0x4,
5148 .vco_val = 0x0,
5149 .vco_mask = BM(21, 20),
5150 .pre_div_val = 0x0,
5151 .pre_div_mask = BM(14, 12),
5152 .post_div_val = 0x0,
5153 .post_div_mask = BM(9, 8),
5154 .mn_ena_val = BIT(24),
5155 .mn_ena_mask = BIT(24),
5156 .main_output_val = BIT(0),
5157 .main_output_mask = BIT(0),
5158};
5159
5160static struct pll_config_regs gpll1_regs __initdata = {
5161 .l_reg = (void __iomem *)GPLL1_L_REG,
5162 .m_reg = (void __iomem *)GPLL1_M_REG,
5163 .n_reg = (void __iomem *)GPLL1_N_REG,
5164 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5165 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5166 .base = &virt_bases[GCC_BASE],
5167};
5168
5169/* GPLL1 at 480 MHz, main output enabled. */
5170static struct pll_config gpll1_config __initdata = {
5171 .l = 0x19,
5172 .m = 0x0,
5173 .n = 0x1,
5174 .vco_val = 0x0,
5175 .vco_mask = BM(21, 20),
5176 .pre_div_val = 0x0,
5177 .pre_div_mask = BM(14, 12),
5178 .post_div_val = 0x0,
5179 .post_div_mask = BM(9, 8),
5180 .main_output_val = BIT(0),
5181 .main_output_mask = BIT(0),
5182};
5183
5184static struct pll_config_regs mmpll0_regs __initdata = {
5185 .l_reg = (void __iomem *)MMPLL0_L_REG,
5186 .m_reg = (void __iomem *)MMPLL0_M_REG,
5187 .n_reg = (void __iomem *)MMPLL0_N_REG,
5188 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5189 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5190 .base = &virt_bases[MMSS_BASE],
5191};
5192
5193/* MMPLL0 at 800 MHz, main output enabled. */
5194static struct pll_config mmpll0_config __initdata = {
5195 .l = 0x29,
5196 .m = 0x2,
5197 .n = 0x3,
5198 .vco_val = 0x0,
5199 .vco_mask = BM(21, 20),
5200 .pre_div_val = 0x0,
5201 .pre_div_mask = BM(14, 12),
5202 .post_div_val = 0x0,
5203 .post_div_mask = BM(9, 8),
5204 .mn_ena_val = BIT(24),
5205 .mn_ena_mask = BIT(24),
5206 .main_output_val = BIT(0),
5207 .main_output_mask = BIT(0),
5208};
5209
5210static struct pll_config_regs mmpll1_regs __initdata = {
5211 .l_reg = (void __iomem *)MMPLL1_L_REG,
5212 .m_reg = (void __iomem *)MMPLL1_M_REG,
5213 .n_reg = (void __iomem *)MMPLL1_N_REG,
5214 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5215 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5216 .base = &virt_bases[MMSS_BASE],
5217};
5218
5219/* MMPLL1 at 1000 MHz, main output enabled. */
5220static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005221 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005222 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005223 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005224 .vco_val = 0x0,
5225 .vco_mask = BM(21, 20),
5226 .pre_div_val = 0x0,
5227 .pre_div_mask = BM(14, 12),
5228 .post_div_val = 0x0,
5229 .post_div_mask = BM(9, 8),
5230 .mn_ena_val = BIT(24),
5231 .mn_ena_mask = BIT(24),
5232 .main_output_val = BIT(0),
5233 .main_output_mask = BIT(0),
5234};
5235
5236static struct pll_config_regs mmpll3_regs __initdata = {
5237 .l_reg = (void __iomem *)MMPLL3_L_REG,
5238 .m_reg = (void __iomem *)MMPLL3_M_REG,
5239 .n_reg = (void __iomem *)MMPLL3_N_REG,
5240 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5241 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5242 .base = &virt_bases[MMSS_BASE],
5243};
5244
5245/* MMPLL3 at 820 MHz, main output enabled. */
5246static struct pll_config mmpll3_config __initdata = {
5247 .l = 0x2A,
5248 .m = 0x11,
5249 .n = 0x18,
5250 .vco_val = 0x0,
5251 .vco_mask = BM(21, 20),
5252 .pre_div_val = 0x0,
5253 .pre_div_mask = BM(14, 12),
5254 .post_div_val = 0x0,
5255 .post_div_mask = BM(9, 8),
5256 .mn_ena_val = BIT(24),
5257 .mn_ena_mask = BIT(24),
5258 .main_output_val = BIT(0),
5259 .main_output_mask = BIT(0),
5260};
5261
5262static struct pll_config_regs lpapll0_regs __initdata = {
5263 .l_reg = (void __iomem *)LPAPLL_L_REG,
5264 .m_reg = (void __iomem *)LPAPLL_M_REG,
5265 .n_reg = (void __iomem *)LPAPLL_N_REG,
5266 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5267 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5268 .base = &virt_bases[LPASS_BASE],
5269};
5270
5271/* LPAPLL0 at 491.52 MHz, main output enabled. */
5272static struct pll_config lpapll0_config __initdata = {
5273 .l = 0x33,
5274 .m = 0x1,
5275 .n = 0x5,
5276 .vco_val = 0x0,
5277 .vco_mask = BM(21, 20),
5278 .pre_div_val = BVAL(14, 12, 0x1),
5279 .pre_div_mask = BM(14, 12),
5280 .post_div_val = 0x0,
5281 .post_div_mask = BM(9, 8),
5282 .mn_ena_val = BIT(24),
5283 .mn_ena_mask = BIT(24),
5284 .main_output_val = BIT(0),
5285 .main_output_mask = BIT(0),
5286};
5287
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005288#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005289#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005290
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005291#define PWR_ON_MASK BIT(31)
5292#define EN_REST_WAIT_MASK (0xF << 20)
5293#define EN_FEW_WAIT_MASK (0xF << 16)
5294#define CLK_DIS_WAIT_MASK (0xF << 12)
5295#define SW_OVERRIDE_MASK BIT(2)
5296#define HW_CONTROL_MASK BIT(1)
5297#define SW_COLLAPSE_MASK BIT(0)
5298
5299/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5300#define EN_REST_WAIT_VAL (0x2 << 20)
5301#define EN_FEW_WAIT_VAL (0x2 << 16)
5302#define CLK_DIS_WAIT_VAL (0x2 << 12)
5303#define GDSC_TIMEOUT_US 50000
5304
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005305static void __init reg_init(void)
5306{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005307 u32 regval, status;
5308 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005309
5310 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5311 & gpll0_clk_src.status_mask))
5312 configure_pll(&gpll0_config, &gpll0_regs, 1);
5313
5314 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5315 & gpll1_clk_src.status_mask))
5316 configure_pll(&gpll1_config, &gpll1_regs, 1);
5317
5318 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5319 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5320 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5321 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5322
Matt Wagantalle7502372012-08-08 00:10:10 -07005323 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005324 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005325 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005326 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5327
5328 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5329 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5330 regval |= BIT(0);
5331 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5332
5333 /*
5334 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5335 * register.
5336 */
5337 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005338
5339 /*
5340 * TODO: The following sequence enables the LPASS audio core GDSC.
5341 * Remove when this becomes unnecessary.
5342 */
5343
5344 /*
5345 * Disable HW trigger: collapse/restore occur based on registers writes.
5346 * Disable SW override: Use hardware state-machine for sequencing.
5347 */
5348 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5349 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5350
5351 /* Configure wait time between states. */
5352 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5353 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5354 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5355
5356 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5357 regval &= ~BIT(0);
5358 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5359
5360 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5361 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5362 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005363}
5364
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005365static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005366{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005367 clk_set_rate(&axi_clk_src.c, 282000000);
5368 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005369
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005370 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005371 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5372 * source. Sleep set vote is 0.
5373 */
5374 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5375 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5376
5377 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005378 * Hold an active set vote for CXO; this is because CXO is expected
5379 * to remain on whenever CPUs aren't power collapsed.
5380 */
5381 clk_prepare_enable(&cxo_a_clk_src.c);
5382
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005383 /* TODO: Temporarily enable a clock to allow access to LPASS core
5384 * registers.
5385 */
5386 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5387
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005388 /*
5389 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5390 * the bus driver is ready.
5391 */
5392 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5393 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5394
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005395 /* Set rates for single-rate clocks. */
5396 clk_set_rate(&usb30_master_clk_src.c,
5397 usb30_master_clk_src.freq_tbl[0].freq_hz);
5398 clk_set_rate(&tsif_ref_clk_src.c,
5399 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5400 clk_set_rate(&usb_hs_system_clk_src.c,
5401 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5402 clk_set_rate(&usb_hsic_clk_src.c,
5403 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5404 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5405 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5406 clk_set_rate(&usb_hsic_system_clk_src.c,
5407 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5408 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5409 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5410 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5411 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5412 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5413 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5414 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5415 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5416 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5417 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5418 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5419 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5420 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5421 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5422}
5423
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005424#define GCC_CC_PHYS 0xFC400000
5425#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005426
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005427#define MMSS_CC_PHYS 0xFD8C0000
5428#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005429
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005430#define LPASS_CC_PHYS 0xFE000000
5431#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005432
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005433#define MSS_CC_PHYS 0xFC980000
5434#define MSS_CC_SIZE SZ_16K
5435
5436#define APCS_GCC_CC_PHYS 0xF9011000
5437#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005438
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005439static void __init enable_rpm_scaling(void)
5440{
5441 int rc, value = 0x1;
5442 struct msm_rpm_kvp kvp = {
5443 .key = RPM_SMD_KEY_ENABLE,
5444 .data = (void *)&value,
5445 .length = sizeof(value),
5446 };
5447
5448 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_SLEEP_SET,
5449 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5450 WARN(rc < 0, "RPM clock scaling (sleep set) did not enable!\n");
5451
5452 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_ACTIVE_SET,
5453 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5454 WARN(rc < 0, "RPM clock scaling (active set) did not enable!\n");
5455}
5456
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005457static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005458{
5459 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5460 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005461 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005462
5463 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5464 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005465 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005466
5467 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5468 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005469 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005470
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005471 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5472 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005473 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005474
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005475 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5476 if (!virt_bases[APCS_BASE])
5477 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5478
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005479 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005480
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005481 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5482 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005483 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005484
5485 /*
5486 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5487 * until late_init. This may not be necessary with clock handoff;
5488 * Investigate this code on a real non-simulator target to determine
5489 * its necessity.
5490 */
5491 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5492 rpm_regulator_enable(vdd_dig_reg);
5493
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005494 enable_rpm_scaling();
5495
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005496 reg_init();
5497}
5498
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005499static int __init msm8974_clock_late_init(void)
5500{
5501 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5502}
5503
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005504static void __init msm8974_rumi_clock_pre_init(void)
5505{
5506 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5507 if (!virt_bases[GCC_BASE])
5508 panic("clock-8974: Unable to ioremap GCC memory!");
5509
5510 /* SDCC clocks are partially emulated in the RUMI */
5511 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5512 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5513 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5514 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5515
5516 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5517 if (IS_ERR(vdd_dig_reg))
5518 panic("clock-8974: Unable to get the vdd_dig regulator!");
5519
5520 /*
5521 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5522 * until late_init. This may not be necessary with clock handoff;
5523 * Investigate this code on a real non-simulator target to determine
5524 * its necessity.
5525 */
5526 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5527 rpm_regulator_enable(vdd_dig_reg);
5528}
5529
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005530struct clock_init_data msm8974_clock_init_data __initdata = {
5531 .table = msm_clocks_8974,
5532 .size = ARRAY_SIZE(msm_clocks_8974),
5533 .pre_init = msm8974_clock_pre_init,
5534 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005535 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005536};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005537
5538struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5539 .table = msm_clocks_8974_rumi,
5540 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5541 .pre_init = msm8974_rumi_clock_pre_init,
5542};