blob: 5124bd57e0c6bfd2b7ad8a7645bc5656828aa071 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
23
24#include "clock-local2.h"
25#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070026#include "clock-rpm.h"
27#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070028
29enum {
30 GCC_BASE,
31 MMSS_BASE,
32 LPASS_BASE,
33 MSS_BASE,
34 N_BASES,
35};
36
37static void __iomem *virt_bases[N_BASES];
38
39#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
40#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
41#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
42#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
43
44#define GPLL0_MODE_REG 0x0000
45#define GPLL0_L_REG 0x0004
46#define GPLL0_M_REG 0x0008
47#define GPLL0_N_REG 0x000C
48#define GPLL0_USER_CTL_REG 0x0010
49#define GPLL0_CONFIG_CTL_REG 0x0014
50#define GPLL0_TEST_CTL_REG 0x0018
51#define GPLL0_STATUS_REG 0x001C
52
53#define GPLL1_MODE_REG 0x0040
54#define GPLL1_L_REG 0x0044
55#define GPLL1_M_REG 0x0048
56#define GPLL1_N_REG 0x004C
57#define GPLL1_USER_CTL_REG 0x0050
58#define GPLL1_CONFIG_CTL_REG 0x0054
59#define GPLL1_TEST_CTL_REG 0x0058
60#define GPLL1_STATUS_REG 0x005C
61
62#define MMPLL0_MODE_REG 0x0000
63#define MMPLL0_L_REG 0x0004
64#define MMPLL0_M_REG 0x0008
65#define MMPLL0_N_REG 0x000C
66#define MMPLL0_USER_CTL_REG 0x0010
67#define MMPLL0_CONFIG_CTL_REG 0x0014
68#define MMPLL0_TEST_CTL_REG 0x0018
69#define MMPLL0_STATUS_REG 0x001C
70
71#define MMPLL1_MODE_REG 0x0040
72#define MMPLL1_L_REG 0x0044
73#define MMPLL1_M_REG 0x0048
74#define MMPLL1_N_REG 0x004C
75#define MMPLL1_USER_CTL_REG 0x0050
76#define MMPLL1_CONFIG_CTL_REG 0x0054
77#define MMPLL1_TEST_CTL_REG 0x0058
78#define MMPLL1_STATUS_REG 0x005C
79
80#define MMPLL3_MODE_REG 0x0080
81#define MMPLL3_L_REG 0x0084
82#define MMPLL3_M_REG 0x0088
83#define MMPLL3_N_REG 0x008C
84#define MMPLL3_USER_CTL_REG 0x0090
85#define MMPLL3_CONFIG_CTL_REG 0x0094
86#define MMPLL3_TEST_CTL_REG 0x0098
87#define MMPLL3_STATUS_REG 0x009C
88
89#define LPAPLL_MODE_REG 0x0000
90#define LPAPLL_L_REG 0x0004
91#define LPAPLL_M_REG 0x0008
92#define LPAPLL_N_REG 0x000C
93#define LPAPLL_USER_CTL_REG 0x0010
94#define LPAPLL_CONFIG_CTL_REG 0x0014
95#define LPAPLL_TEST_CTL_REG 0x0018
96#define LPAPLL_STATUS_REG 0x001C
97
98#define GCC_DEBUG_CLK_CTL_REG 0x1880
99#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
100#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
101#define GCC_XO_DIV4_CBCR_REG 0x10C8
102#define APCS_GPLL_ENA_VOTE_REG 0x1480
103#define MMSS_PLL_VOTE_APCS_REG 0x0100
104#define MMSS_DEBUG_CLK_CTL_REG 0x0900
105#define LPASS_DEBUG_CLK_CTL_REG 0x29000
106#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700107#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108
109#define USB30_MASTER_CMD_RCGR 0x03D4
110#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
111#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
112#define USB_HSIC_CMD_RCGR 0x0440
113#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
114#define USB_HS_SYSTEM_CMD_RCGR 0x0490
115#define SDCC1_APPS_CMD_RCGR 0x04D0
116#define SDCC2_APPS_CMD_RCGR 0x0510
117#define SDCC3_APPS_CMD_RCGR 0x0550
118#define SDCC4_APPS_CMD_RCGR 0x0590
119#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
120#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
121#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
122#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
123#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
124#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
125#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
126#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
127#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
128#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
129#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
130#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
131#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
132#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
133#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
134#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
135#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
136#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
137#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
138#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
139#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
140#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
141#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
142#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
143#define PDM2_CMD_RCGR 0x0CD0
144#define TSIF_REF_CMD_RCGR 0x0D90
145#define CE1_CMD_RCGR 0x1050
146#define CE2_CMD_RCGR 0x1090
147#define GP1_CMD_RCGR 0x1904
148#define GP2_CMD_RCGR 0x1944
149#define GP3_CMD_RCGR 0x1984
150#define LPAIF_SPKR_CMD_RCGR 0xA000
151#define LPAIF_PRI_CMD_RCGR 0xB000
152#define LPAIF_SEC_CMD_RCGR 0xC000
153#define LPAIF_TER_CMD_RCGR 0xD000
154#define LPAIF_QUAD_CMD_RCGR 0xE000
155#define LPAIF_PCM0_CMD_RCGR 0xF000
156#define LPAIF_PCM1_CMD_RCGR 0x10000
157#define RESAMPLER_CMD_RCGR 0x11000
158#define SLIMBUS_CMD_RCGR 0x12000
159#define LPAIF_PCMOE_CMD_RCGR 0x13000
160#define AHBFABRIC_CMD_RCGR 0x18000
161#define VCODEC0_CMD_RCGR 0x1000
162#define PCLK0_CMD_RCGR 0x2000
163#define PCLK1_CMD_RCGR 0x2020
164#define MDP_CMD_RCGR 0x2040
165#define EXTPCLK_CMD_RCGR 0x2060
166#define VSYNC_CMD_RCGR 0x2080
167#define EDPPIXEL_CMD_RCGR 0x20A0
168#define EDPLINK_CMD_RCGR 0x20C0
169#define EDPAUX_CMD_RCGR 0x20E0
170#define HDMI_CMD_RCGR 0x2100
171#define BYTE0_CMD_RCGR 0x2120
172#define BYTE1_CMD_RCGR 0x2140
173#define ESC0_CMD_RCGR 0x2160
174#define ESC1_CMD_RCGR 0x2180
175#define CSI0PHYTIMER_CMD_RCGR 0x3000
176#define CSI1PHYTIMER_CMD_RCGR 0x3030
177#define CSI2PHYTIMER_CMD_RCGR 0x3060
178#define CSI0_CMD_RCGR 0x3090
179#define CSI1_CMD_RCGR 0x3100
180#define CSI2_CMD_RCGR 0x3160
181#define CSI3_CMD_RCGR 0x31C0
182#define CCI_CMD_RCGR 0x3300
183#define MCLK0_CMD_RCGR 0x3360
184#define MCLK1_CMD_RCGR 0x3390
185#define MCLK2_CMD_RCGR 0x33C0
186#define MCLK3_CMD_RCGR 0x33F0
187#define MMSS_GP0_CMD_RCGR 0x3420
188#define MMSS_GP1_CMD_RCGR 0x3450
189#define JPEG0_CMD_RCGR 0x3500
190#define JPEG1_CMD_RCGR 0x3520
191#define JPEG2_CMD_RCGR 0x3540
192#define VFE0_CMD_RCGR 0x3600
193#define VFE1_CMD_RCGR 0x3620
194#define CPP_CMD_RCGR 0x3640
195#define GFX3D_CMD_RCGR 0x4000
196#define RBCPR_CMD_RCGR 0x4060
197#define AHB_CMD_RCGR 0x5000
198#define AXI_CMD_RCGR 0x5040
199#define OCMEMNOC_CMD_RCGR 0x5090
200
201#define MMSS_BCR 0x0240
202#define USB_30_BCR 0x03C0
203#define USB3_PHY_BCR 0x03FC
204#define USB_HS_HSIC_BCR 0x0400
205#define USB_HS_BCR 0x0480
206#define SDCC1_BCR 0x04C0
207#define SDCC2_BCR 0x0500
208#define SDCC3_BCR 0x0540
209#define SDCC4_BCR 0x0580
210#define BLSP1_BCR 0x05C0
211#define BLSP1_QUP1_BCR 0x0640
212#define BLSP1_UART1_BCR 0x0680
213#define BLSP1_QUP2_BCR 0x06C0
214#define BLSP1_UART2_BCR 0x0700
215#define BLSP1_QUP3_BCR 0x0740
216#define BLSP1_UART3_BCR 0x0780
217#define BLSP1_QUP4_BCR 0x07C0
218#define BLSP1_UART4_BCR 0x0800
219#define BLSP1_QUP5_BCR 0x0840
220#define BLSP1_UART5_BCR 0x0880
221#define BLSP1_QUP6_BCR 0x08C0
222#define BLSP1_UART6_BCR 0x0900
223#define BLSP2_BCR 0x0940
224#define BLSP2_QUP1_BCR 0x0980
225#define BLSP2_UART1_BCR 0x09C0
226#define BLSP2_QUP2_BCR 0x0A00
227#define BLSP2_UART2_BCR 0x0A40
228#define BLSP2_QUP3_BCR 0x0A80
229#define BLSP2_UART3_BCR 0x0AC0
230#define BLSP2_QUP4_BCR 0x0B00
231#define BLSP2_UART4_BCR 0x0B40
232#define BLSP2_QUP5_BCR 0x0B80
233#define BLSP2_UART5_BCR 0x0BC0
234#define BLSP2_QUP6_BCR 0x0C00
235#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700236#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700237#define PDM_BCR 0x0CC0
238#define PRNG_BCR 0x0D00
239#define BAM_DMA_BCR 0x0D40
240#define TSIF_BCR 0x0D80
241#define CE1_BCR 0x1040
242#define CE2_BCR 0x1080
243#define AUDIO_CORE_BCR 0x4000
244#define VENUS0_BCR 0x1020
245#define MDSS_BCR 0x2300
246#define CAMSS_PHY0_BCR 0x3020
247#define CAMSS_PHY1_BCR 0x3050
248#define CAMSS_PHY2_BCR 0x3080
249#define CAMSS_CSI0_BCR 0x30B0
250#define CAMSS_CSI0PHY_BCR 0x30C0
251#define CAMSS_CSI0RDI_BCR 0x30D0
252#define CAMSS_CSI0PIX_BCR 0x30E0
253#define CAMSS_CSI1_BCR 0x3120
254#define CAMSS_CSI1PHY_BCR 0x3130
255#define CAMSS_CSI1RDI_BCR 0x3140
256#define CAMSS_CSI1PIX_BCR 0x3150
257#define CAMSS_CSI2_BCR 0x3180
258#define CAMSS_CSI2PHY_BCR 0x3190
259#define CAMSS_CSI2RDI_BCR 0x31A0
260#define CAMSS_CSI2PIX_BCR 0x31B0
261#define CAMSS_CSI3_BCR 0x31E0
262#define CAMSS_CSI3PHY_BCR 0x31F0
263#define CAMSS_CSI3RDI_BCR 0x3200
264#define CAMSS_CSI3PIX_BCR 0x3210
265#define CAMSS_ISPIF_BCR 0x3220
266#define CAMSS_CCI_BCR 0x3340
267#define CAMSS_MCLK0_BCR 0x3380
268#define CAMSS_MCLK1_BCR 0x33B0
269#define CAMSS_MCLK2_BCR 0x33E0
270#define CAMSS_MCLK3_BCR 0x3410
271#define CAMSS_GP0_BCR 0x3440
272#define CAMSS_GP1_BCR 0x3470
273#define CAMSS_TOP_BCR 0x3480
274#define CAMSS_MICRO_BCR 0x3490
275#define CAMSS_JPEG_BCR 0x35A0
276#define CAMSS_VFE_BCR 0x36A0
277#define CAMSS_CSI_VFE0_BCR 0x3700
278#define CAMSS_CSI_VFE1_BCR 0x3710
279#define OCMEMNOC_BCR 0x50B0
280#define MMSSNOCAHB_BCR 0x5020
281#define MMSSNOCAXI_BCR 0x5060
282#define OXILI_GFX3D_CBCR 0x4028
283#define OXILICX_AHB_CBCR 0x403C
284#define OXILICX_AXI_CBCR 0x4038
285#define OXILI_BCR 0x4020
286#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700287#define LPASS_Q6SS_BCR 0x6000
288#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700289
290#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
291#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
292#define MMSS_NOC_CFG_AHB_CBCR 0x024C
293
294#define USB30_MASTER_CBCR 0x03C8
295#define USB30_MOCK_UTMI_CBCR 0x03D0
296#define USB_HSIC_AHB_CBCR 0x0408
297#define USB_HSIC_SYSTEM_CBCR 0x040C
298#define USB_HSIC_CBCR 0x0410
299#define USB_HSIC_IO_CAL_CBCR 0x0414
300#define USB_HS_SYSTEM_CBCR 0x0484
301#define USB_HS_AHB_CBCR 0x0488
302#define SDCC1_APPS_CBCR 0x04C4
303#define SDCC1_AHB_CBCR 0x04C8
304#define SDCC2_APPS_CBCR 0x0504
305#define SDCC2_AHB_CBCR 0x0508
306#define SDCC3_APPS_CBCR 0x0544
307#define SDCC3_AHB_CBCR 0x0548
308#define SDCC4_APPS_CBCR 0x0584
309#define SDCC4_AHB_CBCR 0x0588
310#define BLSP1_AHB_CBCR 0x05C4
311#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
312#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
313#define BLSP1_UART1_APPS_CBCR 0x0684
314#define BLSP1_UART1_SIM_CBCR 0x0688
315#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
316#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
317#define BLSP1_UART2_APPS_CBCR 0x0704
318#define BLSP1_UART2_SIM_CBCR 0x0708
319#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
320#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
321#define BLSP1_UART3_APPS_CBCR 0x0784
322#define BLSP1_UART3_SIM_CBCR 0x0788
323#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
324#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
325#define BLSP1_UART4_APPS_CBCR 0x0804
326#define BLSP1_UART4_SIM_CBCR 0x0808
327#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
328#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
329#define BLSP1_UART5_APPS_CBCR 0x0884
330#define BLSP1_UART5_SIM_CBCR 0x0888
331#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
332#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
333#define BLSP1_UART6_APPS_CBCR 0x0904
334#define BLSP1_UART6_SIM_CBCR 0x0908
335#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700336#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700337#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
338#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
339#define BLSP2_UART1_APPS_CBCR 0x09C4
340#define BLSP2_UART1_SIM_CBCR 0x09C8
341#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
342#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
343#define BLSP2_UART2_APPS_CBCR 0x0A44
344#define BLSP2_UART2_SIM_CBCR 0x0A48
345#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
346#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
347#define BLSP2_UART3_APPS_CBCR 0x0AC4
348#define BLSP2_UART3_SIM_CBCR 0x0AC8
349#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
350#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
351#define BLSP2_UART4_APPS_CBCR 0x0B44
352#define BLSP2_UART4_SIM_CBCR 0x0B48
353#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
354#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
355#define BLSP2_UART5_APPS_CBCR 0x0BC4
356#define BLSP2_UART5_SIM_CBCR 0x0BC8
357#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
358#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
359#define BLSP2_UART6_APPS_CBCR 0x0C44
360#define BLSP2_UART6_SIM_CBCR 0x0C48
361#define PDM_AHB_CBCR 0x0CC4
362#define PDM_XO4_CBCR 0x0CC8
363#define PDM2_CBCR 0x0CCC
364#define PRNG_AHB_CBCR 0x0D04
365#define BAM_DMA_AHB_CBCR 0x0D44
366#define TSIF_AHB_CBCR 0x0D84
367#define TSIF_REF_CBCR 0x0D88
368#define MSG_RAM_AHB_CBCR 0x0E44
369#define CE1_CBCR 0x1044
370#define CE1_AXI_CBCR 0x1048
371#define CE1_AHB_CBCR 0x104C
372#define CE2_CBCR 0x1084
373#define CE2_AXI_CBCR 0x1088
374#define CE2_AHB_CBCR 0x108C
375#define GCC_AHB_CBCR 0x10C0
376#define GP1_CBCR 0x1900
377#define GP2_CBCR 0x1940
378#define GP3_CBCR 0x1980
379#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
380#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
382#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
383#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
384#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
385#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
386#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
387#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
388#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
389#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
390#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
391#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
392#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
393#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
394#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
395#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
396#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
397#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
398#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
399#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
400#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
401#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
402#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
403#define VENUS0_VCODEC0_CBCR 0x1028
404#define VENUS0_AHB_CBCR 0x1030
405#define VENUS0_AXI_CBCR 0x1034
406#define VENUS0_OCMEMNOC_CBCR 0x1038
407#define MDSS_AHB_CBCR 0x2308
408#define MDSS_HDMI_AHB_CBCR 0x230C
409#define MDSS_AXI_CBCR 0x2310
410#define MDSS_PCLK0_CBCR 0x2314
411#define MDSS_PCLK1_CBCR 0x2318
412#define MDSS_MDP_CBCR 0x231C
413#define MDSS_MDP_LUT_CBCR 0x2320
414#define MDSS_EXTPCLK_CBCR 0x2324
415#define MDSS_VSYNC_CBCR 0x2328
416#define MDSS_EDPPIXEL_CBCR 0x232C
417#define MDSS_EDPLINK_CBCR 0x2330
418#define MDSS_EDPAUX_CBCR 0x2334
419#define MDSS_HDMI_CBCR 0x2338
420#define MDSS_BYTE0_CBCR 0x233C
421#define MDSS_BYTE1_CBCR 0x2340
422#define MDSS_ESC0_CBCR 0x2344
423#define MDSS_ESC1_CBCR 0x2348
424#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
425#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
426#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
427#define CAMSS_CSI0_CBCR 0x30B4
428#define CAMSS_CSI0_AHB_CBCR 0x30BC
429#define CAMSS_CSI0PHY_CBCR 0x30C4
430#define CAMSS_CSI0RDI_CBCR 0x30D4
431#define CAMSS_CSI0PIX_CBCR 0x30E4
432#define CAMSS_CSI1_CBCR 0x3124
433#define CAMSS_CSI1_AHB_CBCR 0x3128
434#define CAMSS_CSI1PHY_CBCR 0x3134
435#define CAMSS_CSI1RDI_CBCR 0x3144
436#define CAMSS_CSI1PIX_CBCR 0x3154
437#define CAMSS_CSI2_CBCR 0x3184
438#define CAMSS_CSI2_AHB_CBCR 0x3188
439#define CAMSS_CSI2PHY_CBCR 0x3194
440#define CAMSS_CSI2RDI_CBCR 0x31A4
441#define CAMSS_CSI2PIX_CBCR 0x31B4
442#define CAMSS_CSI3_CBCR 0x31E4
443#define CAMSS_CSI3_AHB_CBCR 0x31E8
444#define CAMSS_CSI3PHY_CBCR 0x31F4
445#define CAMSS_CSI3RDI_CBCR 0x3204
446#define CAMSS_CSI3PIX_CBCR 0x3214
447#define CAMSS_ISPIF_AHB_CBCR 0x3224
448#define CAMSS_CCI_CCI_CBCR 0x3344
449#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
450#define CAMSS_MCLK0_CBCR 0x3384
451#define CAMSS_MCLK1_CBCR 0x33B4
452#define CAMSS_MCLK2_CBCR 0x33E4
453#define CAMSS_MCLK3_CBCR 0x3414
454#define CAMSS_GP0_CBCR 0x3444
455#define CAMSS_GP1_CBCR 0x3474
456#define CAMSS_TOP_AHB_CBCR 0x3484
457#define CAMSS_MICRO_AHB_CBCR 0x3494
458#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
459#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
460#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
461#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
462#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
463#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
464#define CAMSS_VFE_VFE0_CBCR 0x36A8
465#define CAMSS_VFE_VFE1_CBCR 0x36AC
466#define CAMSS_VFE_CPP_CBCR 0x36B0
467#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
468#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
469#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
470#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
471#define CAMSS_CSI_VFE0_CBCR 0x3704
472#define CAMSS_CSI_VFE1_CBCR 0x3714
473#define MMSS_MMSSNOC_AXI_CBCR 0x506C
474#define MMSS_MMSSNOC_AHB_CBCR 0x5024
475#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
476#define MMSS_MISC_AHB_CBCR 0x502C
477#define MMSS_S0_AXI_CBCR 0x5064
478#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700479#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
480#define LPASS_Q6SS_XO_CBCR 0x26000
481#define MSS_XO_Q6_CBCR 0x108C
482#define MSS_BUS_Q6_CBCR 0x10A4
483#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700484
485#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
486#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
487
488/* Mux source select values */
489#define cxo_source_val 0
490#define gpll0_source_val 1
491#define gpll1_source_val 2
492#define gnd_source_val 5
493#define mmpll0_mm_source_val 1
494#define mmpll1_mm_source_val 2
495#define mmpll3_mm_source_val 3
496#define gpll0_mm_source_val 5
497#define cxo_mm_source_val 0
498#define mm_gnd_source_val 6
499#define gpll1_hsic_source_val 4
500#define cxo_lpass_source_val 0
501#define lpapll0_lpass_source_val 1
502#define gpll0_lpass_source_val 5
503#define edppll_270_mm_source_val 4
504#define edppll_350_mm_source_val 4
505#define dsipll_750_mm_source_val 1
506#define dsipll_250_mm_source_val 2
507#define hdmipll_297_mm_source_val 3
508
509#define F(f, s, div, m, n) \
510 { \
511 .freq_hz = (f), \
512 .src_clk = &s##_clk_src.c, \
513 .m_val = (m), \
514 .n_val = ~((n)-(m)), \
515 .d_val = ~(n),\
516 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
517 | BVAL(10, 8, s##_source_val), \
518 }
519
520#define F_MM(f, s, div, m, n) \
521 { \
522 .freq_hz = (f), \
523 .src_clk = &s##_clk_src.c, \
524 .m_val = (m), \
525 .n_val = ~((n)-(m)), \
526 .d_val = ~(n),\
527 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
528 | BVAL(10, 8, s##_mm_source_val), \
529 }
530
531#define F_MDSS(f, s, div, m, n) \
532 { \
533 .freq_hz = (f), \
534 .m_val = (m), \
535 .n_val = ~((n)-(m)), \
536 .d_val = ~(n),\
537 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
538 | BVAL(10, 8, s##_mm_source_val), \
539 }
540
541#define F_HSIC(f, s, div, m, n) \
542 { \
543 .freq_hz = (f), \
544 .src_clk = &s##_clk_src.c, \
545 .m_val = (m), \
546 .n_val = ~((n)-(m)), \
547 .d_val = ~(n),\
548 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
549 | BVAL(10, 8, s##_hsic_source_val), \
550 }
551
552#define F_LPASS(f, s, div, m, n) \
553 { \
554 .freq_hz = (f), \
555 .src_clk = &s##_clk_src.c, \
556 .m_val = (m), \
557 .n_val = ~((n)-(m)), \
558 .d_val = ~(n),\
559 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
560 | BVAL(10, 8, s##_lpass_source_val), \
561 }
562
563#define VDD_DIG_FMAX_MAP1(l1, f1) \
564 .vdd_class = &vdd_dig, \
565 .fmax[VDD_DIG_##l1] = (f1)
566#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
567 .vdd_class = &vdd_dig, \
568 .fmax[VDD_DIG_##l1] = (f1), \
569 .fmax[VDD_DIG_##l2] = (f2)
570#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
571 .vdd_class = &vdd_dig, \
572 .fmax[VDD_DIG_##l1] = (f1), \
573 .fmax[VDD_DIG_##l2] = (f2), \
574 .fmax[VDD_DIG_##l3] = (f3)
575
576enum vdd_dig_levels {
577 VDD_DIG_NONE,
578 VDD_DIG_LOW,
579 VDD_DIG_NOMINAL,
580 VDD_DIG_HIGH
581};
582
583static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
584{
585 /* TODO: Actually call into regulator APIs to set VDD_DIG here. */
586 return 0;
587}
588
589static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
590
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700591#define RPM_MISC_CLK_TYPE 0x306b6c63
592#define RPM_BUS_CLK_TYPE 0x316b6c63
593#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700594
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700595#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700596#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700597
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700598#define PNOC_ID 0x0
599#define SNOC_ID 0x1
600#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700601#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700602
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700603#define BIMC_ID 0x0
604#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700605
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700606DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
607DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
608DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700609DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
610 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700611
612DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
613DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
614 NULL);
615
616DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
617 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700618DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700619
620static struct pll_vote_clk gpll0_clk_src = {
621 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700622 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
623 .status_mask = BIT(17),
624 .parent = &cxo_clk_src.c,
625 .base = &virt_bases[GCC_BASE],
626 .c = {
627 .rate = 600000000,
628 .dbg_name = "gpll0_clk_src",
629 .ops = &clk_ops_pll_vote,
630 .warned = true,
631 CLK_INIT(gpll0_clk_src.c),
632 },
633};
634
635static struct pll_vote_clk gpll1_clk_src = {
636 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
637 .en_mask = BIT(1),
638 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
639 .status_mask = BIT(17),
640 .parent = &cxo_clk_src.c,
641 .base = &virt_bases[GCC_BASE],
642 .c = {
643 .rate = 480000000,
644 .dbg_name = "gpll1_clk_src",
645 .ops = &clk_ops_pll_vote,
646 .warned = true,
647 CLK_INIT(gpll1_clk_src.c),
648 },
649};
650
651static struct pll_vote_clk lpapll0_clk_src = {
652 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
653 .en_mask = BIT(0),
654 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
655 .status_mask = BIT(17),
656 .parent = &cxo_clk_src.c,
657 .base = &virt_bases[LPASS_BASE],
658 .c = {
659 .rate = 491520000,
660 .dbg_name = "lpapll0_clk_src",
661 .ops = &clk_ops_pll_vote,
662 .warned = true,
663 CLK_INIT(lpapll0_clk_src.c),
664 },
665};
666
667static struct pll_vote_clk mmpll0_clk_src = {
668 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
669 .en_mask = BIT(0),
670 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
671 .status_mask = BIT(17),
672 .parent = &cxo_clk_src.c,
673 .base = &virt_bases[MMSS_BASE],
674 .c = {
675 .dbg_name = "mmpll0_clk_src",
676 .rate = 800000000,
677 .ops = &clk_ops_pll_vote,
678 .warned = true,
679 CLK_INIT(mmpll0_clk_src.c),
680 },
681};
682
683static struct pll_vote_clk mmpll1_clk_src = {
684 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
685 .en_mask = BIT(1),
686 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
687 .status_mask = BIT(17),
688 .parent = &cxo_clk_src.c,
689 .base = &virt_bases[MMSS_BASE],
690 .c = {
691 .dbg_name = "mmpll1_clk_src",
692 .rate = 1000000000,
693 .ops = &clk_ops_pll_vote,
694 .warned = true,
695 CLK_INIT(mmpll1_clk_src.c),
696 },
697};
698
699static struct pll_clk mmpll3_clk_src = {
700 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
701 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
702 .parent = &cxo_clk_src.c,
703 .base = &virt_bases[MMSS_BASE],
704 .c = {
705 .dbg_name = "mmpll3_clk_src",
706 .rate = 1000000000,
707 .ops = &clk_ops_local_pll,
708 CLK_INIT(mmpll3_clk_src.c),
709 },
710};
711
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700712static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
713static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
714static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
715static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
716static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
717static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
718
719static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
720static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
721static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
722static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
723static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
724
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530725static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
726static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
727static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
728static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
729
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700730static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
731 F(125000000, gpll0, 1, 5, 24),
732 F_END
733};
734
735static struct rcg_clk usb30_master_clk_src = {
736 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
737 .set_rate = set_rate_mnd,
738 .freq_tbl = ftbl_gcc_usb30_master_clk,
739 .current_freq = &rcg_dummy_freq,
740 .base = &virt_bases[GCC_BASE],
741 .c = {
742 .dbg_name = "usb30_master_clk_src",
743 .ops = &clk_ops_rcg_mnd,
744 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
745 CLK_INIT(usb30_master_clk_src.c),
746 },
747};
748
749static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
750 F( 960000, cxo, 10, 1, 2),
751 F( 4800000, cxo, 4, 0, 0),
752 F( 9600000, cxo, 2, 0, 0),
753 F(15000000, gpll0, 10, 1, 4),
754 F(19200000, cxo, 1, 0, 0),
755 F(25000000, gpll0, 12, 1, 2),
756 F(50000000, gpll0, 12, 0, 0),
757 F_END
758};
759
760static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
761 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
762 .set_rate = set_rate_mnd,
763 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
764 .current_freq = &rcg_dummy_freq,
765 .base = &virt_bases[GCC_BASE],
766 .c = {
767 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
768 .ops = &clk_ops_rcg_mnd,
769 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
770 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
771 },
772};
773
774static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
775 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
776 .set_rate = set_rate_mnd,
777 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
778 .current_freq = &rcg_dummy_freq,
779 .base = &virt_bases[GCC_BASE],
780 .c = {
781 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
782 .ops = &clk_ops_rcg_mnd,
783 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
784 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
785 },
786};
787
788static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
789 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
790 .set_rate = set_rate_mnd,
791 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
792 .current_freq = &rcg_dummy_freq,
793 .base = &virt_bases[GCC_BASE],
794 .c = {
795 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
796 .ops = &clk_ops_rcg_mnd,
797 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
798 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
799 },
800};
801
802static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
803 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
804 .set_rate = set_rate_mnd,
805 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
806 .current_freq = &rcg_dummy_freq,
807 .base = &virt_bases[GCC_BASE],
808 .c = {
809 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
810 .ops = &clk_ops_rcg_mnd,
811 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
812 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
813 },
814};
815
816static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
817 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
818 .set_rate = set_rate_mnd,
819 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
820 .current_freq = &rcg_dummy_freq,
821 .base = &virt_bases[GCC_BASE],
822 .c = {
823 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
824 .ops = &clk_ops_rcg_mnd,
825 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
826 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
827 },
828};
829
830static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
831 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
832 .set_rate = set_rate_mnd,
833 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
834 .current_freq = &rcg_dummy_freq,
835 .base = &virt_bases[GCC_BASE],
836 .c = {
837 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
838 .ops = &clk_ops_rcg_mnd,
839 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
840 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
841 },
842};
843
844static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
845 F( 3686400, gpll0, 1, 96, 15625),
846 F( 7372800, gpll0, 1, 192, 15625),
847 F(14745600, gpll0, 1, 384, 15625),
848 F(16000000, gpll0, 5, 2, 15),
849 F(19200000, cxo, 1, 0, 0),
850 F(24000000, gpll0, 5, 1, 5),
851 F(32000000, gpll0, 1, 4, 75),
852 F(40000000, gpll0, 15, 0, 0),
853 F(46400000, gpll0, 1, 29, 375),
854 F(48000000, gpll0, 12.5, 0, 0),
855 F(51200000, gpll0, 1, 32, 375),
856 F(56000000, gpll0, 1, 7, 75),
857 F(58982400, gpll0, 1, 1536, 15625),
858 F(60000000, gpll0, 10, 0, 0),
859 F_END
860};
861
862static struct rcg_clk blsp1_uart1_apps_clk_src = {
863 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
864 .set_rate = set_rate_mnd,
865 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
866 .current_freq = &rcg_dummy_freq,
867 .base = &virt_bases[GCC_BASE],
868 .c = {
869 .dbg_name = "blsp1_uart1_apps_clk_src",
870 .ops = &clk_ops_rcg_mnd,
871 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
872 CLK_INIT(blsp1_uart1_apps_clk_src.c),
873 },
874};
875
876static struct rcg_clk blsp1_uart2_apps_clk_src = {
877 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
878 .set_rate = set_rate_mnd,
879 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
880 .current_freq = &rcg_dummy_freq,
881 .base = &virt_bases[GCC_BASE],
882 .c = {
883 .dbg_name = "blsp1_uart2_apps_clk_src",
884 .ops = &clk_ops_rcg_mnd,
885 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
886 CLK_INIT(blsp1_uart2_apps_clk_src.c),
887 },
888};
889
890static struct rcg_clk blsp1_uart3_apps_clk_src = {
891 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
892 .set_rate = set_rate_mnd,
893 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
894 .current_freq = &rcg_dummy_freq,
895 .base = &virt_bases[GCC_BASE],
896 .c = {
897 .dbg_name = "blsp1_uart3_apps_clk_src",
898 .ops = &clk_ops_rcg_mnd,
899 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
900 CLK_INIT(blsp1_uart3_apps_clk_src.c),
901 },
902};
903
904static struct rcg_clk blsp1_uart4_apps_clk_src = {
905 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
906 .set_rate = set_rate_mnd,
907 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
908 .current_freq = &rcg_dummy_freq,
909 .base = &virt_bases[GCC_BASE],
910 .c = {
911 .dbg_name = "blsp1_uart4_apps_clk_src",
912 .ops = &clk_ops_rcg_mnd,
913 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
914 CLK_INIT(blsp1_uart4_apps_clk_src.c),
915 },
916};
917
918static struct rcg_clk blsp1_uart5_apps_clk_src = {
919 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
920 .set_rate = set_rate_mnd,
921 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
922 .current_freq = &rcg_dummy_freq,
923 .base = &virt_bases[GCC_BASE],
924 .c = {
925 .dbg_name = "blsp1_uart5_apps_clk_src",
926 .ops = &clk_ops_rcg_mnd,
927 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
928 CLK_INIT(blsp1_uart5_apps_clk_src.c),
929 },
930};
931
932static struct rcg_clk blsp1_uart6_apps_clk_src = {
933 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
934 .set_rate = set_rate_mnd,
935 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
936 .current_freq = &rcg_dummy_freq,
937 .base = &virt_bases[GCC_BASE],
938 .c = {
939 .dbg_name = "blsp1_uart6_apps_clk_src",
940 .ops = &clk_ops_rcg_mnd,
941 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
942 CLK_INIT(blsp1_uart6_apps_clk_src.c),
943 },
944};
945
946static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
947 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
948 .set_rate = set_rate_mnd,
949 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
950 .current_freq = &rcg_dummy_freq,
951 .base = &virt_bases[GCC_BASE],
952 .c = {
953 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
954 .ops = &clk_ops_rcg_mnd,
955 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
956 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
957 },
958};
959
960static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
961 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
962 .set_rate = set_rate_mnd,
963 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
964 .current_freq = &rcg_dummy_freq,
965 .base = &virt_bases[GCC_BASE],
966 .c = {
967 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
968 .ops = &clk_ops_rcg_mnd,
969 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
970 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
971 },
972};
973
974static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
975 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
976 .set_rate = set_rate_mnd,
977 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
978 .current_freq = &rcg_dummy_freq,
979 .base = &virt_bases[GCC_BASE],
980 .c = {
981 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
982 .ops = &clk_ops_rcg_mnd,
983 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
984 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
985 },
986};
987
988static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
989 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
990 .set_rate = set_rate_mnd,
991 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
992 .current_freq = &rcg_dummy_freq,
993 .base = &virt_bases[GCC_BASE],
994 .c = {
995 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
996 .ops = &clk_ops_rcg_mnd,
997 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
998 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
999 },
1000};
1001
1002static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1003 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1004 .set_rate = set_rate_mnd,
1005 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1006 .current_freq = &rcg_dummy_freq,
1007 .base = &virt_bases[GCC_BASE],
1008 .c = {
1009 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1010 .ops = &clk_ops_rcg_mnd,
1011 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1012 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1013 },
1014};
1015
1016static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1017 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1018 .set_rate = set_rate_mnd,
1019 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1020 .current_freq = &rcg_dummy_freq,
1021 .base = &virt_bases[GCC_BASE],
1022 .c = {
1023 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1024 .ops = &clk_ops_rcg_mnd,
1025 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1026 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1027 },
1028};
1029
1030static struct rcg_clk blsp2_uart1_apps_clk_src = {
1031 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1032 .set_rate = set_rate_mnd,
1033 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1034 .current_freq = &rcg_dummy_freq,
1035 .base = &virt_bases[GCC_BASE],
1036 .c = {
1037 .dbg_name = "blsp2_uart1_apps_clk_src",
1038 .ops = &clk_ops_rcg_mnd,
1039 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1040 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1041 },
1042};
1043
1044static struct rcg_clk blsp2_uart2_apps_clk_src = {
1045 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1046 .set_rate = set_rate_mnd,
1047 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1048 .current_freq = &rcg_dummy_freq,
1049 .base = &virt_bases[GCC_BASE],
1050 .c = {
1051 .dbg_name = "blsp2_uart2_apps_clk_src",
1052 .ops = &clk_ops_rcg_mnd,
1053 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1054 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1055 },
1056};
1057
1058static struct rcg_clk blsp2_uart3_apps_clk_src = {
1059 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1060 .set_rate = set_rate_mnd,
1061 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1062 .current_freq = &rcg_dummy_freq,
1063 .base = &virt_bases[GCC_BASE],
1064 .c = {
1065 .dbg_name = "blsp2_uart3_apps_clk_src",
1066 .ops = &clk_ops_rcg_mnd,
1067 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1068 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1069 },
1070};
1071
1072static struct rcg_clk blsp2_uart4_apps_clk_src = {
1073 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1074 .set_rate = set_rate_mnd,
1075 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1076 .current_freq = &rcg_dummy_freq,
1077 .base = &virt_bases[GCC_BASE],
1078 .c = {
1079 .dbg_name = "blsp2_uart4_apps_clk_src",
1080 .ops = &clk_ops_rcg_mnd,
1081 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1082 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1083 },
1084};
1085
1086static struct rcg_clk blsp2_uart5_apps_clk_src = {
1087 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1088 .set_rate = set_rate_mnd,
1089 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1090 .current_freq = &rcg_dummy_freq,
1091 .base = &virt_bases[GCC_BASE],
1092 .c = {
1093 .dbg_name = "blsp2_uart5_apps_clk_src",
1094 .ops = &clk_ops_rcg_mnd,
1095 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1096 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1097 },
1098};
1099
1100static struct rcg_clk blsp2_uart6_apps_clk_src = {
1101 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1102 .set_rate = set_rate_mnd,
1103 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1104 .current_freq = &rcg_dummy_freq,
1105 .base = &virt_bases[GCC_BASE],
1106 .c = {
1107 .dbg_name = "blsp2_uart6_apps_clk_src",
1108 .ops = &clk_ops_rcg_mnd,
1109 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1110 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1111 },
1112};
1113
1114static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1115 F( 50000000, gpll0, 12, 0, 0),
1116 F(100000000, gpll0, 6, 0, 0),
1117 F_END
1118};
1119
1120static struct rcg_clk ce1_clk_src = {
1121 .cmd_rcgr_reg = CE1_CMD_RCGR,
1122 .set_rate = set_rate_hid,
1123 .freq_tbl = ftbl_gcc_ce1_clk,
1124 .current_freq = &rcg_dummy_freq,
1125 .base = &virt_bases[GCC_BASE],
1126 .c = {
1127 .dbg_name = "ce1_clk_src",
1128 .ops = &clk_ops_rcg,
1129 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1130 CLK_INIT(ce1_clk_src.c),
1131 },
1132};
1133
1134static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1135 F( 50000000, gpll0, 12, 0, 0),
1136 F(100000000, gpll0, 6, 0, 0),
1137 F_END
1138};
1139
1140static struct rcg_clk ce2_clk_src = {
1141 .cmd_rcgr_reg = CE2_CMD_RCGR,
1142 .set_rate = set_rate_hid,
1143 .freq_tbl = ftbl_gcc_ce2_clk,
1144 .current_freq = &rcg_dummy_freq,
1145 .base = &virt_bases[GCC_BASE],
1146 .c = {
1147 .dbg_name = "ce2_clk_src",
1148 .ops = &clk_ops_rcg,
1149 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1150 CLK_INIT(ce2_clk_src.c),
1151 },
1152};
1153
1154static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1155 F(19200000, cxo, 1, 0, 0),
1156 F_END
1157};
1158
1159static struct rcg_clk gp1_clk_src = {
1160 .cmd_rcgr_reg = GP1_CMD_RCGR,
1161 .set_rate = set_rate_mnd,
1162 .freq_tbl = ftbl_gcc_gp_clk,
1163 .current_freq = &rcg_dummy_freq,
1164 .base = &virt_bases[GCC_BASE],
1165 .c = {
1166 .dbg_name = "gp1_clk_src",
1167 .ops = &clk_ops_rcg_mnd,
1168 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1169 CLK_INIT(gp1_clk_src.c),
1170 },
1171};
1172
1173static struct rcg_clk gp2_clk_src = {
1174 .cmd_rcgr_reg = GP2_CMD_RCGR,
1175 .set_rate = set_rate_mnd,
1176 .freq_tbl = ftbl_gcc_gp_clk,
1177 .current_freq = &rcg_dummy_freq,
1178 .base = &virt_bases[GCC_BASE],
1179 .c = {
1180 .dbg_name = "gp2_clk_src",
1181 .ops = &clk_ops_rcg_mnd,
1182 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1183 CLK_INIT(gp2_clk_src.c),
1184 },
1185};
1186
1187static struct rcg_clk gp3_clk_src = {
1188 .cmd_rcgr_reg = GP3_CMD_RCGR,
1189 .set_rate = set_rate_mnd,
1190 .freq_tbl = ftbl_gcc_gp_clk,
1191 .current_freq = &rcg_dummy_freq,
1192 .base = &virt_bases[GCC_BASE],
1193 .c = {
1194 .dbg_name = "gp3_clk_src",
1195 .ops = &clk_ops_rcg_mnd,
1196 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1197 CLK_INIT(gp3_clk_src.c),
1198 },
1199};
1200
1201static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1202 F(60000000, gpll0, 10, 0, 0),
1203 F_END
1204};
1205
1206static struct rcg_clk pdm2_clk_src = {
1207 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1208 .set_rate = set_rate_hid,
1209 .freq_tbl = ftbl_gcc_pdm2_clk,
1210 .current_freq = &rcg_dummy_freq,
1211 .base = &virt_bases[GCC_BASE],
1212 .c = {
1213 .dbg_name = "pdm2_clk_src",
1214 .ops = &clk_ops_rcg,
1215 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1216 CLK_INIT(pdm2_clk_src.c),
1217 },
1218};
1219
1220static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1221 F( 144000, cxo, 16, 3, 25),
1222 F( 400000, cxo, 12, 1, 4),
1223 F( 20000000, gpll0, 15, 1, 2),
1224 F( 25000000, gpll0, 12, 1, 2),
1225 F( 50000000, gpll0, 12, 0, 0),
1226 F(100000000, gpll0, 6, 0, 0),
1227 F(200000000, gpll0, 3, 0, 0),
1228 F_END
1229};
1230
1231static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1232 F( 144000, cxo, 16, 3, 25),
1233 F( 400000, cxo, 12, 1, 4),
1234 F( 20000000, gpll0, 15, 1, 2),
1235 F( 25000000, gpll0, 12, 1, 2),
1236 F( 50000000, gpll0, 12, 0, 0),
1237 F(100000000, gpll0, 6, 0, 0),
1238 F_END
1239};
1240
1241static struct rcg_clk sdcc1_apps_clk_src = {
1242 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1243 .set_rate = set_rate_mnd,
1244 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1245 .current_freq = &rcg_dummy_freq,
1246 .base = &virt_bases[GCC_BASE],
1247 .c = {
1248 .dbg_name = "sdcc1_apps_clk_src",
1249 .ops = &clk_ops_rcg_mnd,
1250 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1251 CLK_INIT(sdcc1_apps_clk_src.c),
1252 },
1253};
1254
1255static struct rcg_clk sdcc2_apps_clk_src = {
1256 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1257 .set_rate = set_rate_mnd,
1258 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1259 .current_freq = &rcg_dummy_freq,
1260 .base = &virt_bases[GCC_BASE],
1261 .c = {
1262 .dbg_name = "sdcc2_apps_clk_src",
1263 .ops = &clk_ops_rcg_mnd,
1264 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1265 CLK_INIT(sdcc2_apps_clk_src.c),
1266 },
1267};
1268
1269static struct rcg_clk sdcc3_apps_clk_src = {
1270 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1271 .set_rate = set_rate_mnd,
1272 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1273 .current_freq = &rcg_dummy_freq,
1274 .base = &virt_bases[GCC_BASE],
1275 .c = {
1276 .dbg_name = "sdcc3_apps_clk_src",
1277 .ops = &clk_ops_rcg_mnd,
1278 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1279 CLK_INIT(sdcc3_apps_clk_src.c),
1280 },
1281};
1282
1283static struct rcg_clk sdcc4_apps_clk_src = {
1284 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1285 .set_rate = set_rate_mnd,
1286 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1287 .current_freq = &rcg_dummy_freq,
1288 .base = &virt_bases[GCC_BASE],
1289 .c = {
1290 .dbg_name = "sdcc4_apps_clk_src",
1291 .ops = &clk_ops_rcg_mnd,
1292 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1293 CLK_INIT(sdcc4_apps_clk_src.c),
1294 },
1295};
1296
1297static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1298 F(105000, cxo, 2, 1, 91),
1299 F_END
1300};
1301
1302static struct rcg_clk tsif_ref_clk_src = {
1303 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1304 .set_rate = set_rate_mnd,
1305 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1306 .current_freq = &rcg_dummy_freq,
1307 .base = &virt_bases[GCC_BASE],
1308 .c = {
1309 .dbg_name = "tsif_ref_clk_src",
1310 .ops = &clk_ops_rcg_mnd,
1311 VDD_DIG_FMAX_MAP1(LOW, 105500),
1312 CLK_INIT(tsif_ref_clk_src.c),
1313 },
1314};
1315
1316static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1317 F(60000000, gpll0, 10, 0, 0),
1318 F_END
1319};
1320
1321static struct rcg_clk usb30_mock_utmi_clk_src = {
1322 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1323 .set_rate = set_rate_hid,
1324 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1325 .current_freq = &rcg_dummy_freq,
1326 .base = &virt_bases[GCC_BASE],
1327 .c = {
1328 .dbg_name = "usb30_mock_utmi_clk_src",
1329 .ops = &clk_ops_rcg,
1330 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1331 CLK_INIT(usb30_mock_utmi_clk_src.c),
1332 },
1333};
1334
1335static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1336 F(75000000, gpll0, 8, 0, 0),
1337 F_END
1338};
1339
1340static struct rcg_clk usb_hs_system_clk_src = {
1341 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1342 .set_rate = set_rate_hid,
1343 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1344 .current_freq = &rcg_dummy_freq,
1345 .base = &virt_bases[GCC_BASE],
1346 .c = {
1347 .dbg_name = "usb_hs_system_clk_src",
1348 .ops = &clk_ops_rcg,
1349 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1350 CLK_INIT(usb_hs_system_clk_src.c),
1351 },
1352};
1353
1354static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1355 F_HSIC(480000000, gpll1, 1, 0, 0),
1356 F_END
1357};
1358
1359static struct rcg_clk usb_hsic_clk_src = {
1360 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1361 .set_rate = set_rate_hid,
1362 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1363 .current_freq = &rcg_dummy_freq,
1364 .base = &virt_bases[GCC_BASE],
1365 .c = {
1366 .dbg_name = "usb_hsic_clk_src",
1367 .ops = &clk_ops_rcg,
1368 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1369 CLK_INIT(usb_hsic_clk_src.c),
1370 },
1371};
1372
1373static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1374 F(9600000, cxo, 2, 0, 0),
1375 F_END
1376};
1377
1378static struct rcg_clk usb_hsic_io_cal_clk_src = {
1379 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1380 .set_rate = set_rate_hid,
1381 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1382 .current_freq = &rcg_dummy_freq,
1383 .base = &virt_bases[GCC_BASE],
1384 .c = {
1385 .dbg_name = "usb_hsic_io_cal_clk_src",
1386 .ops = &clk_ops_rcg,
1387 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1388 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1389 },
1390};
1391
1392static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1393 F(75000000, gpll0, 8, 0, 0),
1394 F_END
1395};
1396
1397static struct rcg_clk usb_hsic_system_clk_src = {
1398 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1399 .set_rate = set_rate_hid,
1400 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1401 .current_freq = &rcg_dummy_freq,
1402 .base = &virt_bases[GCC_BASE],
1403 .c = {
1404 .dbg_name = "usb_hsic_system_clk_src",
1405 .ops = &clk_ops_rcg,
1406 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1407 CLK_INIT(usb_hsic_system_clk_src.c),
1408 },
1409};
1410
1411static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1412 .cbcr_reg = BAM_DMA_AHB_CBCR,
1413 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1414 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001415 .base = &virt_bases[GCC_BASE],
1416 .c = {
1417 .dbg_name = "gcc_bam_dma_ahb_clk",
1418 .ops = &clk_ops_vote,
1419 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1420 },
1421};
1422
1423static struct local_vote_clk gcc_blsp1_ahb_clk = {
1424 .cbcr_reg = BLSP1_AHB_CBCR,
1425 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1426 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001427 .base = &virt_bases[GCC_BASE],
1428 .c = {
1429 .dbg_name = "gcc_blsp1_ahb_clk",
1430 .ops = &clk_ops_vote,
1431 CLK_INIT(gcc_blsp1_ahb_clk.c),
1432 },
1433};
1434
1435static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1436 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1437 .parent = &cxo_clk_src.c,
1438 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001439 .base = &virt_bases[GCC_BASE],
1440 .c = {
1441 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1442 .ops = &clk_ops_branch,
1443 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1444 },
1445};
1446
1447static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1448 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1449 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001450 .base = &virt_bases[GCC_BASE],
1451 .c = {
1452 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1453 .ops = &clk_ops_branch,
1454 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1455 },
1456};
1457
1458static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1459 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1460 .parent = &cxo_clk_src.c,
1461 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001462 .base = &virt_bases[GCC_BASE],
1463 .c = {
1464 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1465 .ops = &clk_ops_branch,
1466 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1467 },
1468};
1469
1470static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1471 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1472 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001473 .base = &virt_bases[GCC_BASE],
1474 .c = {
1475 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1476 .ops = &clk_ops_branch,
1477 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1478 },
1479};
1480
1481static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1482 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1483 .parent = &cxo_clk_src.c,
1484 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001485 .base = &virt_bases[GCC_BASE],
1486 .c = {
1487 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1488 .ops = &clk_ops_branch,
1489 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1490 },
1491};
1492
1493static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1494 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1495 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001496 .base = &virt_bases[GCC_BASE],
1497 .c = {
1498 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1499 .ops = &clk_ops_branch,
1500 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1501 },
1502};
1503
1504static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1505 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1506 .parent = &cxo_clk_src.c,
1507 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001508 .base = &virt_bases[GCC_BASE],
1509 .c = {
1510 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1511 .ops = &clk_ops_branch,
1512 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1513 },
1514};
1515
1516static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1517 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1518 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001519 .base = &virt_bases[GCC_BASE],
1520 .c = {
1521 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1522 .ops = &clk_ops_branch,
1523 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1524 },
1525};
1526
1527static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1528 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1529 .parent = &cxo_clk_src.c,
1530 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001531 .base = &virt_bases[GCC_BASE],
1532 .c = {
1533 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1534 .ops = &clk_ops_branch,
1535 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1536 },
1537};
1538
1539static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1540 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1541 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001542 .base = &virt_bases[GCC_BASE],
1543 .c = {
1544 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1545 .ops = &clk_ops_branch,
1546 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1547 },
1548};
1549
1550static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1551 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1552 .parent = &cxo_clk_src.c,
1553 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001554 .base = &virt_bases[GCC_BASE],
1555 .c = {
1556 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1557 .ops = &clk_ops_branch,
1558 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1559 },
1560};
1561
1562static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1563 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1564 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001565 .base = &virt_bases[GCC_BASE],
1566 .c = {
1567 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1568 .ops = &clk_ops_branch,
1569 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1570 },
1571};
1572
1573static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1574 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1575 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001576 .base = &virt_bases[GCC_BASE],
1577 .c = {
1578 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1579 .ops = &clk_ops_branch,
1580 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1581 },
1582};
1583
1584static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1585 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1586 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001587 .base = &virt_bases[GCC_BASE],
1588 .c = {
1589 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1590 .ops = &clk_ops_branch,
1591 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1592 },
1593};
1594
1595static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1596 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1597 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001598 .base = &virt_bases[GCC_BASE],
1599 .c = {
1600 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1601 .ops = &clk_ops_branch,
1602 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1603 },
1604};
1605
1606static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1607 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1608 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001609 .base = &virt_bases[GCC_BASE],
1610 .c = {
1611 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1612 .ops = &clk_ops_branch,
1613 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1614 },
1615};
1616
1617static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1618 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1619 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001620 .base = &virt_bases[GCC_BASE],
1621 .c = {
1622 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1623 .ops = &clk_ops_branch,
1624 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1625 },
1626};
1627
1628static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1629 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1630 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001631 .base = &virt_bases[GCC_BASE],
1632 .c = {
1633 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1634 .ops = &clk_ops_branch,
1635 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1636 },
1637};
1638
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001639static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1640 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1641 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1642 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001643 .base = &virt_bases[GCC_BASE],
1644 .c = {
1645 .dbg_name = "gcc_boot_rom_ahb_clk",
1646 .ops = &clk_ops_vote,
1647 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1648 },
1649};
1650
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001651static struct local_vote_clk gcc_blsp2_ahb_clk = {
1652 .cbcr_reg = BLSP2_AHB_CBCR,
1653 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1654 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001655 .base = &virt_bases[GCC_BASE],
1656 .c = {
1657 .dbg_name = "gcc_blsp2_ahb_clk",
1658 .ops = &clk_ops_vote,
1659 CLK_INIT(gcc_blsp2_ahb_clk.c),
1660 },
1661};
1662
1663static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1664 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1665 .parent = &cxo_clk_src.c,
1666 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001667 .base = &virt_bases[GCC_BASE],
1668 .c = {
1669 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1670 .ops = &clk_ops_branch,
1671 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1672 },
1673};
1674
1675static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1676 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1677 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001678 .base = &virt_bases[GCC_BASE],
1679 .c = {
1680 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1681 .ops = &clk_ops_branch,
1682 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1683 },
1684};
1685
1686static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1687 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1688 .parent = &cxo_clk_src.c,
1689 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001690 .base = &virt_bases[GCC_BASE],
1691 .c = {
1692 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1693 .ops = &clk_ops_branch,
1694 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1695 },
1696};
1697
1698static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1699 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1700 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001701 .base = &virt_bases[GCC_BASE],
1702 .c = {
1703 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1704 .ops = &clk_ops_branch,
1705 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1706 },
1707};
1708
1709static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1710 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1711 .parent = &cxo_clk_src.c,
1712 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001713 .base = &virt_bases[GCC_BASE],
1714 .c = {
1715 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1716 .ops = &clk_ops_branch,
1717 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1718 },
1719};
1720
1721static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1722 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1723 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001724 .base = &virt_bases[GCC_BASE],
1725 .c = {
1726 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1727 .ops = &clk_ops_branch,
1728 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1729 },
1730};
1731
1732static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1733 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1734 .parent = &cxo_clk_src.c,
1735 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001736 .base = &virt_bases[GCC_BASE],
1737 .c = {
1738 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1739 .ops = &clk_ops_branch,
1740 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1741 },
1742};
1743
1744static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1745 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1746 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001747 .base = &virt_bases[GCC_BASE],
1748 .c = {
1749 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1750 .ops = &clk_ops_branch,
1751 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1752 },
1753};
1754
1755static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1756 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1757 .parent = &cxo_clk_src.c,
1758 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001759 .base = &virt_bases[GCC_BASE],
1760 .c = {
1761 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1762 .ops = &clk_ops_branch,
1763 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1764 },
1765};
1766
1767static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1768 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1769 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001770 .base = &virt_bases[GCC_BASE],
1771 .c = {
1772 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1773 .ops = &clk_ops_branch,
1774 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1775 },
1776};
1777
1778static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1779 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1780 .parent = &cxo_clk_src.c,
1781 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001782 .base = &virt_bases[GCC_BASE],
1783 .c = {
1784 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1785 .ops = &clk_ops_branch,
1786 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1787 },
1788};
1789
1790static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1791 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1792 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001793 .base = &virt_bases[GCC_BASE],
1794 .c = {
1795 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1796 .ops = &clk_ops_branch,
1797 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1798 },
1799};
1800
1801static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1802 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1803 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001804 .base = &virt_bases[GCC_BASE],
1805 .c = {
1806 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1807 .ops = &clk_ops_branch,
1808 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1809 },
1810};
1811
1812static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1813 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1814 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001815 .base = &virt_bases[GCC_BASE],
1816 .c = {
1817 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1818 .ops = &clk_ops_branch,
1819 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1820 },
1821};
1822
1823static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1824 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1825 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001826 .base = &virt_bases[GCC_BASE],
1827 .c = {
1828 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1829 .ops = &clk_ops_branch,
1830 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1831 },
1832};
1833
1834static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1835 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1836 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001837 .base = &virt_bases[GCC_BASE],
1838 .c = {
1839 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1840 .ops = &clk_ops_branch,
1841 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1842 },
1843};
1844
1845static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1846 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1847 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001848 .base = &virt_bases[GCC_BASE],
1849 .c = {
1850 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1851 .ops = &clk_ops_branch,
1852 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1853 },
1854};
1855
1856static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1857 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1858 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001859 .base = &virt_bases[GCC_BASE],
1860 .c = {
1861 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1862 .ops = &clk_ops_branch,
1863 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1864 },
1865};
1866
1867static struct local_vote_clk gcc_ce1_clk = {
1868 .cbcr_reg = CE1_CBCR,
1869 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1870 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001871 .base = &virt_bases[GCC_BASE],
1872 .c = {
1873 .dbg_name = "gcc_ce1_clk",
1874 .ops = &clk_ops_vote,
1875 CLK_INIT(gcc_ce1_clk.c),
1876 },
1877};
1878
1879static struct local_vote_clk gcc_ce1_ahb_clk = {
1880 .cbcr_reg = CE1_AHB_CBCR,
1881 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1882 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001883 .base = &virt_bases[GCC_BASE],
1884 .c = {
1885 .dbg_name = "gcc_ce1_ahb_clk",
1886 .ops = &clk_ops_vote,
1887 CLK_INIT(gcc_ce1_ahb_clk.c),
1888 },
1889};
1890
1891static struct local_vote_clk gcc_ce1_axi_clk = {
1892 .cbcr_reg = CE1_AXI_CBCR,
1893 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1894 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001895 .base = &virt_bases[GCC_BASE],
1896 .c = {
1897 .dbg_name = "gcc_ce1_axi_clk",
1898 .ops = &clk_ops_vote,
1899 CLK_INIT(gcc_ce1_axi_clk.c),
1900 },
1901};
1902
1903static struct local_vote_clk gcc_ce2_clk = {
1904 .cbcr_reg = CE2_CBCR,
1905 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1906 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001907 .base = &virt_bases[GCC_BASE],
1908 .c = {
1909 .dbg_name = "gcc_ce2_clk",
1910 .ops = &clk_ops_vote,
1911 CLK_INIT(gcc_ce2_clk.c),
1912 },
1913};
1914
1915static struct local_vote_clk gcc_ce2_ahb_clk = {
1916 .cbcr_reg = CE2_AHB_CBCR,
1917 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1918 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001919 .base = &virt_bases[GCC_BASE],
1920 .c = {
1921 .dbg_name = "gcc_ce1_ahb_clk",
1922 .ops = &clk_ops_vote,
1923 CLK_INIT(gcc_ce1_ahb_clk.c),
1924 },
1925};
1926
1927static struct local_vote_clk gcc_ce2_axi_clk = {
1928 .cbcr_reg = CE2_AXI_CBCR,
1929 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1930 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001931 .base = &virt_bases[GCC_BASE],
1932 .c = {
1933 .dbg_name = "gcc_ce1_axi_clk",
1934 .ops = &clk_ops_vote,
1935 CLK_INIT(gcc_ce2_axi_clk.c),
1936 },
1937};
1938
1939static struct branch_clk gcc_gp1_clk = {
1940 .cbcr_reg = GP1_CBCR,
1941 .parent = &gp1_clk_src.c,
1942 .base = &virt_bases[GCC_BASE],
1943 .c = {
1944 .dbg_name = "gcc_gp1_clk",
1945 .ops = &clk_ops_branch,
1946 CLK_INIT(gcc_gp1_clk.c),
1947 },
1948};
1949
1950static struct branch_clk gcc_gp2_clk = {
1951 .cbcr_reg = GP2_CBCR,
1952 .parent = &gp2_clk_src.c,
1953 .base = &virt_bases[GCC_BASE],
1954 .c = {
1955 .dbg_name = "gcc_gp2_clk",
1956 .ops = &clk_ops_branch,
1957 CLK_INIT(gcc_gp2_clk.c),
1958 },
1959};
1960
1961static struct branch_clk gcc_gp3_clk = {
1962 .cbcr_reg = GP3_CBCR,
1963 .parent = &gp3_clk_src.c,
1964 .base = &virt_bases[GCC_BASE],
1965 .c = {
1966 .dbg_name = "gcc_gp3_clk",
1967 .ops = &clk_ops_branch,
1968 CLK_INIT(gcc_gp3_clk.c),
1969 },
1970};
1971
1972static struct branch_clk gcc_pdm2_clk = {
1973 .cbcr_reg = PDM2_CBCR,
1974 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001975 .base = &virt_bases[GCC_BASE],
1976 .c = {
1977 .dbg_name = "gcc_pdm2_clk",
1978 .ops = &clk_ops_branch,
1979 CLK_INIT(gcc_pdm2_clk.c),
1980 },
1981};
1982
1983static struct branch_clk gcc_pdm_ahb_clk = {
1984 .cbcr_reg = PDM_AHB_CBCR,
1985 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001986 .base = &virt_bases[GCC_BASE],
1987 .c = {
1988 .dbg_name = "gcc_pdm_ahb_clk",
1989 .ops = &clk_ops_branch,
1990 CLK_INIT(gcc_pdm_ahb_clk.c),
1991 },
1992};
1993
1994static struct local_vote_clk gcc_prng_ahb_clk = {
1995 .cbcr_reg = PRNG_AHB_CBCR,
1996 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1997 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001998 .base = &virt_bases[GCC_BASE],
1999 .c = {
2000 .dbg_name = "gcc_prng_ahb_clk",
2001 .ops = &clk_ops_vote,
2002 CLK_INIT(gcc_prng_ahb_clk.c),
2003 },
2004};
2005
2006static struct branch_clk gcc_sdcc1_ahb_clk = {
2007 .cbcr_reg = SDCC1_AHB_CBCR,
2008 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002009 .base = &virt_bases[GCC_BASE],
2010 .c = {
2011 .dbg_name = "gcc_sdcc1_ahb_clk",
2012 .ops = &clk_ops_branch,
2013 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2014 },
2015};
2016
2017static struct branch_clk gcc_sdcc1_apps_clk = {
2018 .cbcr_reg = SDCC1_APPS_CBCR,
2019 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002020 .base = &virt_bases[GCC_BASE],
2021 .c = {
2022 .dbg_name = "gcc_sdcc1_apps_clk",
2023 .ops = &clk_ops_branch,
2024 CLK_INIT(gcc_sdcc1_apps_clk.c),
2025 },
2026};
2027
2028static struct branch_clk gcc_sdcc2_ahb_clk = {
2029 .cbcr_reg = SDCC2_AHB_CBCR,
2030 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002031 .base = &virt_bases[GCC_BASE],
2032 .c = {
2033 .dbg_name = "gcc_sdcc2_ahb_clk",
2034 .ops = &clk_ops_branch,
2035 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2036 },
2037};
2038
2039static struct branch_clk gcc_sdcc2_apps_clk = {
2040 .cbcr_reg = SDCC2_APPS_CBCR,
2041 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002042 .base = &virt_bases[GCC_BASE],
2043 .c = {
2044 .dbg_name = "gcc_sdcc2_apps_clk",
2045 .ops = &clk_ops_branch,
2046 CLK_INIT(gcc_sdcc2_apps_clk.c),
2047 },
2048};
2049
2050static struct branch_clk gcc_sdcc3_ahb_clk = {
2051 .cbcr_reg = SDCC3_AHB_CBCR,
2052 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002053 .base = &virt_bases[GCC_BASE],
2054 .c = {
2055 .dbg_name = "gcc_sdcc3_ahb_clk",
2056 .ops = &clk_ops_branch,
2057 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2058 },
2059};
2060
2061static struct branch_clk gcc_sdcc3_apps_clk = {
2062 .cbcr_reg = SDCC3_APPS_CBCR,
2063 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002064 .base = &virt_bases[GCC_BASE],
2065 .c = {
2066 .dbg_name = "gcc_sdcc3_apps_clk",
2067 .ops = &clk_ops_branch,
2068 CLK_INIT(gcc_sdcc3_apps_clk.c),
2069 },
2070};
2071
2072static struct branch_clk gcc_sdcc4_ahb_clk = {
2073 .cbcr_reg = SDCC4_AHB_CBCR,
2074 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002075 .base = &virt_bases[GCC_BASE],
2076 .c = {
2077 .dbg_name = "gcc_sdcc4_ahb_clk",
2078 .ops = &clk_ops_branch,
2079 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2080 },
2081};
2082
2083static struct branch_clk gcc_sdcc4_apps_clk = {
2084 .cbcr_reg = SDCC4_APPS_CBCR,
2085 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002086 .base = &virt_bases[GCC_BASE],
2087 .c = {
2088 .dbg_name = "gcc_sdcc4_apps_clk",
2089 .ops = &clk_ops_branch,
2090 CLK_INIT(gcc_sdcc4_apps_clk.c),
2091 },
2092};
2093
2094static struct branch_clk gcc_tsif_ahb_clk = {
2095 .cbcr_reg = TSIF_AHB_CBCR,
2096 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002097 .base = &virt_bases[GCC_BASE],
2098 .c = {
2099 .dbg_name = "gcc_tsif_ahb_clk",
2100 .ops = &clk_ops_branch,
2101 CLK_INIT(gcc_tsif_ahb_clk.c),
2102 },
2103};
2104
2105static struct branch_clk gcc_tsif_ref_clk = {
2106 .cbcr_reg = TSIF_REF_CBCR,
2107 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002108 .base = &virt_bases[GCC_BASE],
2109 .c = {
2110 .dbg_name = "gcc_tsif_ref_clk",
2111 .ops = &clk_ops_branch,
2112 CLK_INIT(gcc_tsif_ref_clk.c),
2113 },
2114};
2115
2116static struct branch_clk gcc_usb30_master_clk = {
2117 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002118 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002119 .parent = &usb30_master_clk_src.c,
2120 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002121 .base = &virt_bases[GCC_BASE],
2122 .c = {
2123 .dbg_name = "gcc_usb30_master_clk",
2124 .ops = &clk_ops_branch,
2125 CLK_INIT(gcc_usb30_master_clk.c),
2126 },
2127};
2128
2129static struct branch_clk gcc_usb30_mock_utmi_clk = {
2130 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2131 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002132 .base = &virt_bases[GCC_BASE],
2133 .c = {
2134 .dbg_name = "gcc_usb30_mock_utmi_clk",
2135 .ops = &clk_ops_branch,
2136 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2137 },
2138};
2139
2140static struct branch_clk gcc_usb_hs_ahb_clk = {
2141 .cbcr_reg = USB_HS_AHB_CBCR,
2142 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002143 .base = &virt_bases[GCC_BASE],
2144 .c = {
2145 .dbg_name = "gcc_usb_hs_ahb_clk",
2146 .ops = &clk_ops_branch,
2147 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2148 },
2149};
2150
2151static struct branch_clk gcc_usb_hs_system_clk = {
2152 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002153 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002154 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002155 .base = &virt_bases[GCC_BASE],
2156 .c = {
2157 .dbg_name = "gcc_usb_hs_system_clk",
2158 .ops = &clk_ops_branch,
2159 CLK_INIT(gcc_usb_hs_system_clk.c),
2160 },
2161};
2162
2163static struct branch_clk gcc_usb_hsic_ahb_clk = {
2164 .cbcr_reg = USB_HSIC_AHB_CBCR,
2165 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002166 .base = &virt_bases[GCC_BASE],
2167 .c = {
2168 .dbg_name = "gcc_usb_hsic_ahb_clk",
2169 .ops = &clk_ops_branch,
2170 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2171 },
2172};
2173
2174static struct branch_clk gcc_usb_hsic_clk = {
2175 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002176 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002177 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002178 .base = &virt_bases[GCC_BASE],
2179 .c = {
2180 .dbg_name = "gcc_usb_hsic_clk",
2181 .ops = &clk_ops_branch,
2182 CLK_INIT(gcc_usb_hsic_clk.c),
2183 },
2184};
2185
2186static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2187 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2188 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002189 .base = &virt_bases[GCC_BASE],
2190 .c = {
2191 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2192 .ops = &clk_ops_branch,
2193 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2194 },
2195};
2196
2197static struct branch_clk gcc_usb_hsic_system_clk = {
2198 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2199 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002200 .base = &virt_bases[GCC_BASE],
2201 .c = {
2202 .dbg_name = "gcc_usb_hsic_system_clk",
2203 .ops = &clk_ops_branch,
2204 CLK_INIT(gcc_usb_hsic_system_clk.c),
2205 },
2206};
2207
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002208static struct branch_clk gcc_mss_cfg_ahb_clk = {
2209 .cbcr_reg = MSS_CFG_AHB_CBCR,
2210 .has_sibling = 1,
2211 .base = &virt_bases[GCC_BASE],
2212 .c = {
2213 .dbg_name = "gcc_mss_cfg_ahb_clk",
2214 .ops = &clk_ops_branch,
2215 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2216 },
2217};
2218
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002219static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
2220 F_MM( 19200000, cxo, 1, 0, 0),
2221 F_MM(150000000, gpll0, 4, 0, 0),
2222 F_MM(333330000, mmpll1, 3, 0, 0),
2223 F_MM(400000000, mmpll0, 2, 0, 0),
2224 F_END
2225};
2226
2227static struct rcg_clk axi_clk_src = {
2228 .cmd_rcgr_reg = 0x5040,
2229 .set_rate = set_rate_hid,
2230 .freq_tbl = ftbl_mmss_axi_clk,
2231 .current_freq = &rcg_dummy_freq,
2232 .base = &virt_bases[MMSS_BASE],
2233 .c = {
2234 .dbg_name = "axi_clk_src",
2235 .ops = &clk_ops_rcg,
2236 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2237 HIGH, 400000000),
2238 CLK_INIT(axi_clk_src.c),
2239 },
2240};
2241
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002242static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2243 F_MM( 19200000, cxo, 1, 0, 0),
2244 F_MM(150000000, gpll0, 4, 0, 0),
2245 F_MM(333330000, mmpll1, 3, 0, 0),
2246 F_MM(400000000, mmpll0, 2, 0, 0),
2247 F_END
2248};
2249
2250struct rcg_clk ocmemnoc_clk_src = {
2251 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2252 .set_rate = set_rate_hid,
2253 .freq_tbl = ftbl_ocmemnoc_clk,
2254 .current_freq = &rcg_dummy_freq,
2255 .base = &virt_bases[MMSS_BASE],
2256 .c = {
2257 .dbg_name = "ocmemnoc_clk_src",
2258 .ops = &clk_ops_rcg,
2259 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2260 HIGH, 400000000),
2261 CLK_INIT(ocmemnoc_clk_src.c),
2262 },
2263};
2264
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002265static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2266 F_MM(100000000, gpll0, 6, 0, 0),
2267 F_MM(200000000, mmpll0, 4, 0, 0),
2268 F_END
2269};
2270
2271static struct rcg_clk csi0_clk_src = {
2272 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2273 .set_rate = set_rate_hid,
2274 .freq_tbl = ftbl_camss_csi0_3_clk,
2275 .current_freq = &rcg_dummy_freq,
2276 .base = &virt_bases[MMSS_BASE],
2277 .c = {
2278 .dbg_name = "csi0_clk_src",
2279 .ops = &clk_ops_rcg,
2280 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2281 CLK_INIT(csi0_clk_src.c),
2282 },
2283};
2284
2285static struct rcg_clk csi1_clk_src = {
2286 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2287 .set_rate = set_rate_hid,
2288 .freq_tbl = ftbl_camss_csi0_3_clk,
2289 .current_freq = &rcg_dummy_freq,
2290 .base = &virt_bases[MMSS_BASE],
2291 .c = {
2292 .dbg_name = "csi1_clk_src",
2293 .ops = &clk_ops_rcg,
2294 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2295 CLK_INIT(csi1_clk_src.c),
2296 },
2297};
2298
2299static struct rcg_clk csi2_clk_src = {
2300 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2301 .set_rate = set_rate_hid,
2302 .freq_tbl = ftbl_camss_csi0_3_clk,
2303 .current_freq = &rcg_dummy_freq,
2304 .base = &virt_bases[MMSS_BASE],
2305 .c = {
2306 .dbg_name = "csi2_clk_src",
2307 .ops = &clk_ops_rcg,
2308 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2309 CLK_INIT(csi2_clk_src.c),
2310 },
2311};
2312
2313static struct rcg_clk csi3_clk_src = {
2314 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2315 .set_rate = set_rate_hid,
2316 .freq_tbl = ftbl_camss_csi0_3_clk,
2317 .current_freq = &rcg_dummy_freq,
2318 .base = &virt_bases[MMSS_BASE],
2319 .c = {
2320 .dbg_name = "csi3_clk_src",
2321 .ops = &clk_ops_rcg,
2322 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2323 CLK_INIT(csi3_clk_src.c),
2324 },
2325};
2326
2327static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2328 F_MM( 37500000, gpll0, 16, 0, 0),
2329 F_MM( 50000000, gpll0, 12, 0, 0),
2330 F_MM( 60000000, gpll0, 10, 0, 0),
2331 F_MM( 80000000, gpll0, 7.5, 0, 0),
2332 F_MM(100000000, gpll0, 6, 0, 0),
2333 F_MM(109090000, gpll0, 5.5, 0, 0),
2334 F_MM(150000000, gpll0, 4, 0, 0),
2335 F_MM(200000000, gpll0, 3, 0, 0),
2336 F_MM(228570000, mmpll0, 3.5, 0, 0),
2337 F_MM(266670000, mmpll0, 3, 0, 0),
2338 F_MM(320000000, mmpll0, 2.5, 0, 0),
2339 F_END
2340};
2341
2342static struct rcg_clk vfe0_clk_src = {
2343 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2344 .set_rate = set_rate_hid,
2345 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2346 .current_freq = &rcg_dummy_freq,
2347 .base = &virt_bases[MMSS_BASE],
2348 .c = {
2349 .dbg_name = "vfe0_clk_src",
2350 .ops = &clk_ops_rcg,
2351 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2352 HIGH, 320000000),
2353 CLK_INIT(vfe0_clk_src.c),
2354 },
2355};
2356
2357static struct rcg_clk vfe1_clk_src = {
2358 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2359 .set_rate = set_rate_hid,
2360 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2361 .current_freq = &rcg_dummy_freq,
2362 .base = &virt_bases[MMSS_BASE],
2363 .c = {
2364 .dbg_name = "vfe1_clk_src",
2365 .ops = &clk_ops_rcg,
2366 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2367 HIGH, 320000000),
2368 CLK_INIT(vfe1_clk_src.c),
2369 },
2370};
2371
2372static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2373 F_MM( 37500000, gpll0, 16, 0, 0),
2374 F_MM( 60000000, gpll0, 10, 0, 0),
2375 F_MM( 75000000, gpll0, 8, 0, 0),
2376 F_MM( 85710000, gpll0, 7, 0, 0),
2377 F_MM(100000000, gpll0, 6, 0, 0),
2378 F_MM(133330000, mmpll0, 6, 0, 0),
2379 F_MM(160000000, mmpll0, 5, 0, 0),
2380 F_MM(200000000, mmpll0, 4, 0, 0),
2381 F_MM(266670000, mmpll0, 3, 0, 0),
2382 F_MM(320000000, mmpll0, 2.5, 0, 0),
2383 F_END
2384};
2385
2386static struct rcg_clk mdp_clk_src = {
2387 .cmd_rcgr_reg = MDP_CMD_RCGR,
2388 .set_rate = set_rate_hid,
2389 .freq_tbl = ftbl_mdss_mdp_clk,
2390 .current_freq = &rcg_dummy_freq,
2391 .base = &virt_bases[MMSS_BASE],
2392 .c = {
2393 .dbg_name = "mdp_clk_src",
2394 .ops = &clk_ops_rcg,
2395 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2396 HIGH, 320000000),
2397 CLK_INIT(mdp_clk_src.c),
2398 },
2399};
2400
2401static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2402 F_MM(19200000, cxo, 1, 0, 0),
2403 F_END
2404};
2405
2406static struct rcg_clk cci_clk_src = {
2407 .cmd_rcgr_reg = CCI_CMD_RCGR,
2408 .set_rate = set_rate_hid,
2409 .freq_tbl = ftbl_camss_cci_cci_clk,
2410 .current_freq = &rcg_dummy_freq,
2411 .base = &virt_bases[MMSS_BASE],
2412 .c = {
2413 .dbg_name = "cci_clk_src",
2414 .ops = &clk_ops_rcg,
2415 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2416 CLK_INIT(cci_clk_src.c),
2417 },
2418};
2419
2420static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2421 F_MM( 10000, cxo, 16, 1, 120),
2422 F_MM( 20000, cxo, 16, 1, 50),
2423 F_MM( 6000000, gpll0, 10, 1, 10),
2424 F_MM(12000000, gpll0, 10, 1, 5),
2425 F_MM(13000000, gpll0, 10, 13, 60),
2426 F_MM(24000000, gpll0, 5, 1, 5),
2427 F_END
2428};
2429
2430static struct rcg_clk mmss_gp0_clk_src = {
2431 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2432 .set_rate = set_rate_mnd,
2433 .freq_tbl = ftbl_camss_gp0_1_clk,
2434 .current_freq = &rcg_dummy_freq,
2435 .base = &virt_bases[MMSS_BASE],
2436 .c = {
2437 .dbg_name = "mmss_gp0_clk_src",
2438 .ops = &clk_ops_rcg_mnd,
2439 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2440 CLK_INIT(mmss_gp0_clk_src.c),
2441 },
2442};
2443
2444static struct rcg_clk mmss_gp1_clk_src = {
2445 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2446 .set_rate = set_rate_mnd,
2447 .freq_tbl = ftbl_camss_gp0_1_clk,
2448 .current_freq = &rcg_dummy_freq,
2449 .base = &virt_bases[MMSS_BASE],
2450 .c = {
2451 .dbg_name = "mmss_gp1_clk_src",
2452 .ops = &clk_ops_rcg_mnd,
2453 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2454 CLK_INIT(mmss_gp1_clk_src.c),
2455 },
2456};
2457
2458static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2459 F_MM( 75000000, gpll0, 8, 0, 0),
2460 F_MM(150000000, gpll0, 4, 0, 0),
2461 F_MM(200000000, gpll0, 3, 0, 0),
2462 F_MM(228570000, mmpll0, 3.5, 0, 0),
2463 F_MM(266670000, mmpll0, 3, 0, 0),
2464 F_MM(320000000, mmpll0, 2.5, 0, 0),
2465 F_END
2466};
2467
2468static struct rcg_clk jpeg0_clk_src = {
2469 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2470 .set_rate = set_rate_hid,
2471 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2472 .current_freq = &rcg_dummy_freq,
2473 .base = &virt_bases[MMSS_BASE],
2474 .c = {
2475 .dbg_name = "jpeg0_clk_src",
2476 .ops = &clk_ops_rcg,
2477 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2478 HIGH, 320000000),
2479 CLK_INIT(jpeg0_clk_src.c),
2480 },
2481};
2482
2483static struct rcg_clk jpeg1_clk_src = {
2484 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2485 .set_rate = set_rate_hid,
2486 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2487 .current_freq = &rcg_dummy_freq,
2488 .base = &virt_bases[MMSS_BASE],
2489 .c = {
2490 .dbg_name = "jpeg1_clk_src",
2491 .ops = &clk_ops_rcg,
2492 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2493 HIGH, 320000000),
2494 CLK_INIT(jpeg1_clk_src.c),
2495 },
2496};
2497
2498static struct rcg_clk jpeg2_clk_src = {
2499 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2500 .set_rate = set_rate_hid,
2501 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2502 .current_freq = &rcg_dummy_freq,
2503 .base = &virt_bases[MMSS_BASE],
2504 .c = {
2505 .dbg_name = "jpeg2_clk_src",
2506 .ops = &clk_ops_rcg,
2507 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2508 HIGH, 320000000),
2509 CLK_INIT(jpeg2_clk_src.c),
2510 },
2511};
2512
2513static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2514 F_MM(66670000, gpll0, 9, 0, 0),
2515 F_END
2516};
2517
2518static struct rcg_clk mclk0_clk_src = {
2519 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2520 .set_rate = set_rate_hid,
2521 .freq_tbl = ftbl_camss_mclk0_3_clk,
2522 .current_freq = &rcg_dummy_freq,
2523 .base = &virt_bases[MMSS_BASE],
2524 .c = {
2525 .dbg_name = "mclk0_clk_src",
2526 .ops = &clk_ops_rcg,
2527 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2528 CLK_INIT(mclk0_clk_src.c),
2529 },
2530};
2531
2532static struct rcg_clk mclk1_clk_src = {
2533 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2534 .set_rate = set_rate_hid,
2535 .freq_tbl = ftbl_camss_mclk0_3_clk,
2536 .current_freq = &rcg_dummy_freq,
2537 .base = &virt_bases[MMSS_BASE],
2538 .c = {
2539 .dbg_name = "mclk1_clk_src",
2540 .ops = &clk_ops_rcg,
2541 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2542 CLK_INIT(mclk1_clk_src.c),
2543 },
2544};
2545
2546static struct rcg_clk mclk2_clk_src = {
2547 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2548 .set_rate = set_rate_hid,
2549 .freq_tbl = ftbl_camss_mclk0_3_clk,
2550 .current_freq = &rcg_dummy_freq,
2551 .base = &virt_bases[MMSS_BASE],
2552 .c = {
2553 .dbg_name = "mclk2_clk_src",
2554 .ops = &clk_ops_rcg,
2555 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2556 CLK_INIT(mclk2_clk_src.c),
2557 },
2558};
2559
2560static struct rcg_clk mclk3_clk_src = {
2561 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2562 .set_rate = set_rate_hid,
2563 .freq_tbl = ftbl_camss_mclk0_3_clk,
2564 .current_freq = &rcg_dummy_freq,
2565 .base = &virt_bases[MMSS_BASE],
2566 .c = {
2567 .dbg_name = "mclk3_clk_src",
2568 .ops = &clk_ops_rcg,
2569 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2570 CLK_INIT(mclk3_clk_src.c),
2571 },
2572};
2573
2574static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2575 F_MM(100000000, gpll0, 6, 0, 0),
2576 F_MM(200000000, mmpll0, 4, 0, 0),
2577 F_END
2578};
2579
2580static struct rcg_clk csi0phytimer_clk_src = {
2581 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2582 .set_rate = set_rate_hid,
2583 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2584 .current_freq = &rcg_dummy_freq,
2585 .base = &virt_bases[MMSS_BASE],
2586 .c = {
2587 .dbg_name = "csi0phytimer_clk_src",
2588 .ops = &clk_ops_rcg,
2589 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2590 CLK_INIT(csi0phytimer_clk_src.c),
2591 },
2592};
2593
2594static struct rcg_clk csi1phytimer_clk_src = {
2595 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2596 .set_rate = set_rate_hid,
2597 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2598 .current_freq = &rcg_dummy_freq,
2599 .base = &virt_bases[MMSS_BASE],
2600 .c = {
2601 .dbg_name = "csi1phytimer_clk_src",
2602 .ops = &clk_ops_rcg,
2603 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2604 CLK_INIT(csi1phytimer_clk_src.c),
2605 },
2606};
2607
2608static struct rcg_clk csi2phytimer_clk_src = {
2609 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2610 .set_rate = set_rate_hid,
2611 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2612 .current_freq = &rcg_dummy_freq,
2613 .base = &virt_bases[MMSS_BASE],
2614 .c = {
2615 .dbg_name = "csi2phytimer_clk_src",
2616 .ops = &clk_ops_rcg,
2617 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2618 CLK_INIT(csi2phytimer_clk_src.c),
2619 },
2620};
2621
2622static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2623 F_MM(150000000, gpll0, 4, 0, 0),
2624 F_MM(266670000, mmpll0, 3, 0, 0),
2625 F_MM(320000000, mmpll0, 2.5, 0, 0),
2626 F_END
2627};
2628
2629static struct rcg_clk cpp_clk_src = {
2630 .cmd_rcgr_reg = CPP_CMD_RCGR,
2631 .set_rate = set_rate_hid,
2632 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2633 .current_freq = &rcg_dummy_freq,
2634 .base = &virt_bases[MMSS_BASE],
2635 .c = {
2636 .dbg_name = "cpp_clk_src",
2637 .ops = &clk_ops_rcg,
2638 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2639 HIGH, 320000000),
2640 CLK_INIT(cpp_clk_src.c),
2641 },
2642};
2643
2644static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2645 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2646 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2647 F_END
2648};
2649
2650static struct rcg_clk byte0_clk_src = {
2651 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2652 .set_rate = set_rate_hid,
2653 .freq_tbl = ftbl_mdss_byte0_1_clk,
2654 .current_freq = &rcg_dummy_freq,
2655 .base = &virt_bases[MMSS_BASE],
2656 .c = {
2657 .dbg_name = "byte0_clk_src",
2658 .ops = &clk_ops_rcg,
2659 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2660 HIGH, 188000000),
2661 CLK_INIT(byte0_clk_src.c),
2662 },
2663};
2664
2665static struct rcg_clk byte1_clk_src = {
2666 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2667 .set_rate = set_rate_hid,
2668 .freq_tbl = ftbl_mdss_byte0_1_clk,
2669 .current_freq = &rcg_dummy_freq,
2670 .base = &virt_bases[MMSS_BASE],
2671 .c = {
2672 .dbg_name = "byte1_clk_src",
2673 .ops = &clk_ops_rcg,
2674 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2675 HIGH, 188000000),
2676 CLK_INIT(byte1_clk_src.c),
2677 },
2678};
2679
2680static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2681 F_MM(19200000, cxo, 1, 0, 0),
2682 F_END
2683};
2684
2685static struct rcg_clk edpaux_clk_src = {
2686 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2687 .set_rate = set_rate_hid,
2688 .freq_tbl = ftbl_mdss_edpaux_clk,
2689 .current_freq = &rcg_dummy_freq,
2690 .base = &virt_bases[MMSS_BASE],
2691 .c = {
2692 .dbg_name = "edpaux_clk_src",
2693 .ops = &clk_ops_rcg,
2694 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2695 CLK_INIT(edpaux_clk_src.c),
2696 },
2697};
2698
2699static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2700 F_MDSS(135000000, edppll_270, 2, 0, 0),
2701 F_MDSS(270000000, edppll_270, 11, 0, 0),
2702 F_END
2703};
2704
2705static struct rcg_clk edplink_clk_src = {
2706 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2707 .set_rate = set_rate_hid,
2708 .freq_tbl = ftbl_mdss_edplink_clk,
2709 .current_freq = &rcg_dummy_freq,
2710 .base = &virt_bases[MMSS_BASE],
2711 .c = {
2712 .dbg_name = "edplink_clk_src",
2713 .ops = &clk_ops_rcg,
2714 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2715 CLK_INIT(edplink_clk_src.c),
2716 },
2717};
2718
2719static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2720 F_MDSS(175000000, edppll_350, 2, 0, 0),
2721 F_MDSS(350000000, edppll_350, 11, 0, 0),
2722 F_END
2723};
2724
2725static struct rcg_clk edppixel_clk_src = {
2726 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2727 .set_rate = set_rate_mnd,
2728 .freq_tbl = ftbl_mdss_edppixel_clk,
2729 .current_freq = &rcg_dummy_freq,
2730 .base = &virt_bases[MMSS_BASE],
2731 .c = {
2732 .dbg_name = "edppixel_clk_src",
2733 .ops = &clk_ops_rcg_mnd,
2734 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2735 CLK_INIT(edppixel_clk_src.c),
2736 },
2737};
2738
2739static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2740 F_MM(19200000, cxo, 1, 0, 0),
2741 F_END
2742};
2743
2744static struct rcg_clk esc0_clk_src = {
2745 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2746 .set_rate = set_rate_hid,
2747 .freq_tbl = ftbl_mdss_esc0_1_clk,
2748 .current_freq = &rcg_dummy_freq,
2749 .base = &virt_bases[MMSS_BASE],
2750 .c = {
2751 .dbg_name = "esc0_clk_src",
2752 .ops = &clk_ops_rcg,
2753 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2754 CLK_INIT(esc0_clk_src.c),
2755 },
2756};
2757
2758static struct rcg_clk esc1_clk_src = {
2759 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2760 .set_rate = set_rate_hid,
2761 .freq_tbl = ftbl_mdss_esc0_1_clk,
2762 .current_freq = &rcg_dummy_freq,
2763 .base = &virt_bases[MMSS_BASE],
2764 .c = {
2765 .dbg_name = "esc1_clk_src",
2766 .ops = &clk_ops_rcg,
2767 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2768 CLK_INIT(esc1_clk_src.c),
2769 },
2770};
2771
2772static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2773 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2774 F_END
2775};
2776
2777static struct rcg_clk extpclk_clk_src = {
2778 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2779 .set_rate = set_rate_hid,
2780 .freq_tbl = ftbl_mdss_extpclk_clk,
2781 .current_freq = &rcg_dummy_freq,
2782 .base = &virt_bases[MMSS_BASE],
2783 .c = {
2784 .dbg_name = "extpclk_clk_src",
2785 .ops = &clk_ops_rcg,
2786 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2787 CLK_INIT(extpclk_clk_src.c),
2788 },
2789};
2790
2791static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2792 F_MDSS(19200000, cxo, 1, 0, 0),
2793 F_END
2794};
2795
2796static struct rcg_clk hdmi_clk_src = {
2797 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2798 .set_rate = set_rate_hid,
2799 .freq_tbl = ftbl_mdss_hdmi_clk,
2800 .current_freq = &rcg_dummy_freq,
2801 .base = &virt_bases[MMSS_BASE],
2802 .c = {
2803 .dbg_name = "hdmi_clk_src",
2804 .ops = &clk_ops_rcg,
2805 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2806 CLK_INIT(hdmi_clk_src.c),
2807 },
2808};
2809
2810static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2811 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2812 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2813 F_END
2814};
2815
2816static struct rcg_clk pclk0_clk_src = {
2817 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2818 .set_rate = set_rate_mnd,
2819 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2820 .current_freq = &rcg_dummy_freq,
2821 .base = &virt_bases[MMSS_BASE],
2822 .c = {
2823 .dbg_name = "pclk0_clk_src",
2824 .ops = &clk_ops_rcg_mnd,
2825 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2826 CLK_INIT(pclk0_clk_src.c),
2827 },
2828};
2829
2830static struct rcg_clk pclk1_clk_src = {
2831 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2832 .set_rate = set_rate_mnd,
2833 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2834 .current_freq = &rcg_dummy_freq,
2835 .base = &virt_bases[MMSS_BASE],
2836 .c = {
2837 .dbg_name = "pclk1_clk_src",
2838 .ops = &clk_ops_rcg_mnd,
2839 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2840 CLK_INIT(pclk1_clk_src.c),
2841 },
2842};
2843
2844static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2845 F_MDSS(19200000, cxo, 1, 0, 0),
2846 F_END
2847};
2848
2849static struct rcg_clk vsync_clk_src = {
2850 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2851 .set_rate = set_rate_hid,
2852 .freq_tbl = ftbl_mdss_vsync_clk,
2853 .current_freq = &rcg_dummy_freq,
2854 .base = &virt_bases[MMSS_BASE],
2855 .c = {
2856 .dbg_name = "vsync_clk_src",
2857 .ops = &clk_ops_rcg,
2858 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2859 CLK_INIT(vsync_clk_src.c),
2860 },
2861};
2862
2863static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2864 F_MM( 50000000, gpll0, 12, 0, 0),
2865 F_MM(100000000, gpll0, 6, 0, 0),
2866 F_MM(133330000, mmpll0, 6, 0, 0),
2867 F_MM(200000000, mmpll0, 4, 0, 0),
2868 F_MM(266670000, mmpll0, 3, 0, 0),
2869 F_MM(410000000, mmpll3, 2, 0, 0),
2870 F_END
2871};
2872
2873static struct rcg_clk vcodec0_clk_src = {
2874 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2875 .set_rate = set_rate_mnd,
2876 .freq_tbl = ftbl_venus0_vcodec0_clk,
2877 .current_freq = &rcg_dummy_freq,
2878 .base = &virt_bases[MMSS_BASE],
2879 .c = {
2880 .dbg_name = "vcodec0_clk_src",
2881 .ops = &clk_ops_rcg_mnd,
2882 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2883 HIGH, 410000000),
2884 CLK_INIT(vcodec0_clk_src.c),
2885 },
2886};
2887
2888static struct branch_clk camss_cci_cci_ahb_clk = {
2889 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002890 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002891 .base = &virt_bases[MMSS_BASE],
2892 .c = {
2893 .dbg_name = "camss_cci_cci_ahb_clk",
2894 .ops = &clk_ops_branch,
2895 CLK_INIT(camss_cci_cci_ahb_clk.c),
2896 },
2897};
2898
2899static struct branch_clk camss_cci_cci_clk = {
2900 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2901 .parent = &cci_clk_src.c,
2902 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002903 .base = &virt_bases[MMSS_BASE],
2904 .c = {
2905 .dbg_name = "camss_cci_cci_clk",
2906 .ops = &clk_ops_branch,
2907 CLK_INIT(camss_cci_cci_clk.c),
2908 },
2909};
2910
2911static struct branch_clk camss_csi0_ahb_clk = {
2912 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002913 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002914 .base = &virt_bases[MMSS_BASE],
2915 .c = {
2916 .dbg_name = "camss_csi0_ahb_clk",
2917 .ops = &clk_ops_branch,
2918 CLK_INIT(camss_csi0_ahb_clk.c),
2919 },
2920};
2921
2922static struct branch_clk camss_csi0_clk = {
2923 .cbcr_reg = CAMSS_CSI0_CBCR,
2924 .parent = &csi0_clk_src.c,
2925 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002926 .base = &virt_bases[MMSS_BASE],
2927 .c = {
2928 .dbg_name = "camss_csi0_clk",
2929 .ops = &clk_ops_branch,
2930 CLK_INIT(camss_csi0_clk.c),
2931 },
2932};
2933
2934static struct branch_clk camss_csi0phy_clk = {
2935 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2936 .parent = &csi0_clk_src.c,
2937 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002938 .base = &virt_bases[MMSS_BASE],
2939 .c = {
2940 .dbg_name = "camss_csi0phy_clk",
2941 .ops = &clk_ops_branch,
2942 CLK_INIT(camss_csi0phy_clk.c),
2943 },
2944};
2945
2946static struct branch_clk camss_csi0pix_clk = {
2947 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2948 .parent = &csi0_clk_src.c,
2949 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002950 .base = &virt_bases[MMSS_BASE],
2951 .c = {
2952 .dbg_name = "camss_csi0pix_clk",
2953 .ops = &clk_ops_branch,
2954 CLK_INIT(camss_csi0pix_clk.c),
2955 },
2956};
2957
2958static struct branch_clk camss_csi0rdi_clk = {
2959 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2960 .parent = &csi0_clk_src.c,
2961 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002962 .base = &virt_bases[MMSS_BASE],
2963 .c = {
2964 .dbg_name = "camss_csi0rdi_clk",
2965 .ops = &clk_ops_branch,
2966 CLK_INIT(camss_csi0rdi_clk.c),
2967 },
2968};
2969
2970static struct branch_clk camss_csi1_ahb_clk = {
2971 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002972 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002973 .base = &virt_bases[MMSS_BASE],
2974 .c = {
2975 .dbg_name = "camss_csi1_ahb_clk",
2976 .ops = &clk_ops_branch,
2977 CLK_INIT(camss_csi1_ahb_clk.c),
2978 },
2979};
2980
2981static struct branch_clk camss_csi1_clk = {
2982 .cbcr_reg = CAMSS_CSI1_CBCR,
2983 .parent = &csi1_clk_src.c,
2984 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002985 .base = &virt_bases[MMSS_BASE],
2986 .c = {
2987 .dbg_name = "camss_csi1_clk",
2988 .ops = &clk_ops_branch,
2989 CLK_INIT(camss_csi1_clk.c),
2990 },
2991};
2992
2993static struct branch_clk camss_csi1phy_clk = {
2994 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
2995 .parent = &csi1_clk_src.c,
2996 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002997 .base = &virt_bases[MMSS_BASE],
2998 .c = {
2999 .dbg_name = "camss_csi1phy_clk",
3000 .ops = &clk_ops_branch,
3001 CLK_INIT(camss_csi1phy_clk.c),
3002 },
3003};
3004
3005static struct branch_clk camss_csi1pix_clk = {
3006 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3007 .parent = &csi1_clk_src.c,
3008 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003009 .base = &virt_bases[MMSS_BASE],
3010 .c = {
3011 .dbg_name = "camss_csi1pix_clk",
3012 .ops = &clk_ops_branch,
3013 CLK_INIT(camss_csi1pix_clk.c),
3014 },
3015};
3016
3017static struct branch_clk camss_csi1rdi_clk = {
3018 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3019 .parent = &csi1_clk_src.c,
3020 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003021 .base = &virt_bases[MMSS_BASE],
3022 .c = {
3023 .dbg_name = "camss_csi1rdi_clk",
3024 .ops = &clk_ops_branch,
3025 CLK_INIT(camss_csi1rdi_clk.c),
3026 },
3027};
3028
3029static struct branch_clk camss_csi2_ahb_clk = {
3030 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003031 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003032 .base = &virt_bases[MMSS_BASE],
3033 .c = {
3034 .dbg_name = "camss_csi2_ahb_clk",
3035 .ops = &clk_ops_branch,
3036 CLK_INIT(camss_csi2_ahb_clk.c),
3037 },
3038};
3039
3040static struct branch_clk camss_csi2_clk = {
3041 .cbcr_reg = CAMSS_CSI2_CBCR,
3042 .parent = &csi2_clk_src.c,
3043 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003044 .base = &virt_bases[MMSS_BASE],
3045 .c = {
3046 .dbg_name = "camss_csi2_clk",
3047 .ops = &clk_ops_branch,
3048 CLK_INIT(camss_csi2_clk.c),
3049 },
3050};
3051
3052static struct branch_clk camss_csi2phy_clk = {
3053 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3054 .parent = &csi2_clk_src.c,
3055 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003056 .base = &virt_bases[MMSS_BASE],
3057 .c = {
3058 .dbg_name = "camss_csi2phy_clk",
3059 .ops = &clk_ops_branch,
3060 CLK_INIT(camss_csi2phy_clk.c),
3061 },
3062};
3063
3064static struct branch_clk camss_csi2pix_clk = {
3065 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3066 .parent = &csi2_clk_src.c,
3067 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003068 .base = &virt_bases[MMSS_BASE],
3069 .c = {
3070 .dbg_name = "camss_csi2pix_clk",
3071 .ops = &clk_ops_branch,
3072 CLK_INIT(camss_csi2pix_clk.c),
3073 },
3074};
3075
3076static struct branch_clk camss_csi2rdi_clk = {
3077 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3078 .parent = &csi2_clk_src.c,
3079 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003080 .base = &virt_bases[MMSS_BASE],
3081 .c = {
3082 .dbg_name = "camss_csi2rdi_clk",
3083 .ops = &clk_ops_branch,
3084 CLK_INIT(camss_csi2rdi_clk.c),
3085 },
3086};
3087
3088static struct branch_clk camss_csi3_ahb_clk = {
3089 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003090 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003091 .base = &virt_bases[MMSS_BASE],
3092 .c = {
3093 .dbg_name = "camss_csi3_ahb_clk",
3094 .ops = &clk_ops_branch,
3095 CLK_INIT(camss_csi3_ahb_clk.c),
3096 },
3097};
3098
3099static struct branch_clk camss_csi3_clk = {
3100 .cbcr_reg = CAMSS_CSI3_CBCR,
3101 .parent = &csi3_clk_src.c,
3102 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003103 .base = &virt_bases[MMSS_BASE],
3104 .c = {
3105 .dbg_name = "camss_csi3_clk",
3106 .ops = &clk_ops_branch,
3107 CLK_INIT(camss_csi3_clk.c),
3108 },
3109};
3110
3111static struct branch_clk camss_csi3phy_clk = {
3112 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3113 .parent = &csi3_clk_src.c,
3114 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003115 .base = &virt_bases[MMSS_BASE],
3116 .c = {
3117 .dbg_name = "camss_csi3phy_clk",
3118 .ops = &clk_ops_branch,
3119 CLK_INIT(camss_csi3phy_clk.c),
3120 },
3121};
3122
3123static struct branch_clk camss_csi3pix_clk = {
3124 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3125 .parent = &csi3_clk_src.c,
3126 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003127 .base = &virt_bases[MMSS_BASE],
3128 .c = {
3129 .dbg_name = "camss_csi3pix_clk",
3130 .ops = &clk_ops_branch,
3131 CLK_INIT(camss_csi3pix_clk.c),
3132 },
3133};
3134
3135static struct branch_clk camss_csi3rdi_clk = {
3136 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3137 .parent = &csi3_clk_src.c,
3138 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003139 .base = &virt_bases[MMSS_BASE],
3140 .c = {
3141 .dbg_name = "camss_csi3rdi_clk",
3142 .ops = &clk_ops_branch,
3143 CLK_INIT(camss_csi3rdi_clk.c),
3144 },
3145};
3146
3147static struct branch_clk camss_csi_vfe0_clk = {
3148 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3149 .parent = &vfe0_clk_src.c,
3150 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003151 .base = &virt_bases[MMSS_BASE],
3152 .c = {
3153 .dbg_name = "camss_csi_vfe0_clk",
3154 .ops = &clk_ops_branch,
3155 CLK_INIT(camss_csi_vfe0_clk.c),
3156 },
3157};
3158
3159static struct branch_clk camss_csi_vfe1_clk = {
3160 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3161 .parent = &vfe1_clk_src.c,
3162 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003163 .base = &virt_bases[MMSS_BASE],
3164 .c = {
3165 .dbg_name = "camss_csi_vfe1_clk",
3166 .ops = &clk_ops_branch,
3167 CLK_INIT(camss_csi_vfe1_clk.c),
3168 },
3169};
3170
3171static struct branch_clk camss_gp0_clk = {
3172 .cbcr_reg = CAMSS_GP0_CBCR,
3173 .parent = &mmss_gp0_clk_src.c,
3174 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003175 .base = &virt_bases[MMSS_BASE],
3176 .c = {
3177 .dbg_name = "camss_gp0_clk",
3178 .ops = &clk_ops_branch,
3179 CLK_INIT(camss_gp0_clk.c),
3180 },
3181};
3182
3183static struct branch_clk camss_gp1_clk = {
3184 .cbcr_reg = CAMSS_GP1_CBCR,
3185 .parent = &mmss_gp1_clk_src.c,
3186 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003187 .base = &virt_bases[MMSS_BASE],
3188 .c = {
3189 .dbg_name = "camss_gp1_clk",
3190 .ops = &clk_ops_branch,
3191 CLK_INIT(camss_gp1_clk.c),
3192 },
3193};
3194
3195static struct branch_clk camss_ispif_ahb_clk = {
3196 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003197 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003198 .base = &virt_bases[MMSS_BASE],
3199 .c = {
3200 .dbg_name = "camss_ispif_ahb_clk",
3201 .ops = &clk_ops_branch,
3202 CLK_INIT(camss_ispif_ahb_clk.c),
3203 },
3204};
3205
3206static struct branch_clk camss_jpeg_jpeg0_clk = {
3207 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3208 .parent = &jpeg0_clk_src.c,
3209 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003210 .base = &virt_bases[MMSS_BASE],
3211 .c = {
3212 .dbg_name = "camss_jpeg_jpeg0_clk",
3213 .ops = &clk_ops_branch,
3214 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3215 },
3216};
3217
3218static struct branch_clk camss_jpeg_jpeg1_clk = {
3219 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3220 .parent = &jpeg1_clk_src.c,
3221 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003222 .base = &virt_bases[MMSS_BASE],
3223 .c = {
3224 .dbg_name = "camss_jpeg_jpeg1_clk",
3225 .ops = &clk_ops_branch,
3226 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3227 },
3228};
3229
3230static struct branch_clk camss_jpeg_jpeg2_clk = {
3231 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3232 .parent = &jpeg2_clk_src.c,
3233 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003234 .base = &virt_bases[MMSS_BASE],
3235 .c = {
3236 .dbg_name = "camss_jpeg_jpeg2_clk",
3237 .ops = &clk_ops_branch,
3238 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3239 },
3240};
3241
3242static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3243 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003244 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003245 .base = &virt_bases[MMSS_BASE],
3246 .c = {
3247 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3248 .ops = &clk_ops_branch,
3249 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3250 },
3251};
3252
3253static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3254 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3255 .parent = &axi_clk_src.c,
3256 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003257 .base = &virt_bases[MMSS_BASE],
3258 .c = {
3259 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3260 .ops = &clk_ops_branch,
3261 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3262 },
3263};
3264
3265static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3266 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003267 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003268 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003269 .base = &virt_bases[MMSS_BASE],
3270 .c = {
3271 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3272 .ops = &clk_ops_branch,
3273 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3274 },
3275};
3276
3277static struct branch_clk camss_mclk0_clk = {
3278 .cbcr_reg = CAMSS_MCLK0_CBCR,
3279 .parent = &mclk0_clk_src.c,
3280 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003281 .base = &virt_bases[MMSS_BASE],
3282 .c = {
3283 .dbg_name = "camss_mclk0_clk",
3284 .ops = &clk_ops_branch,
3285 CLK_INIT(camss_mclk0_clk.c),
3286 },
3287};
3288
3289static struct branch_clk camss_mclk1_clk = {
3290 .cbcr_reg = CAMSS_MCLK1_CBCR,
3291 .parent = &mclk1_clk_src.c,
3292 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003293 .base = &virt_bases[MMSS_BASE],
3294 .c = {
3295 .dbg_name = "camss_mclk1_clk",
3296 .ops = &clk_ops_branch,
3297 CLK_INIT(camss_mclk1_clk.c),
3298 },
3299};
3300
3301static struct branch_clk camss_mclk2_clk = {
3302 .cbcr_reg = CAMSS_MCLK2_CBCR,
3303 .parent = &mclk2_clk_src.c,
3304 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003305 .base = &virt_bases[MMSS_BASE],
3306 .c = {
3307 .dbg_name = "camss_mclk2_clk",
3308 .ops = &clk_ops_branch,
3309 CLK_INIT(camss_mclk2_clk.c),
3310 },
3311};
3312
3313static struct branch_clk camss_mclk3_clk = {
3314 .cbcr_reg = CAMSS_MCLK3_CBCR,
3315 .parent = &mclk3_clk_src.c,
3316 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003317 .base = &virt_bases[MMSS_BASE],
3318 .c = {
3319 .dbg_name = "camss_mclk3_clk",
3320 .ops = &clk_ops_branch,
3321 CLK_INIT(camss_mclk3_clk.c),
3322 },
3323};
3324
3325static struct branch_clk camss_micro_ahb_clk = {
3326 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003327 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003328 .base = &virt_bases[MMSS_BASE],
3329 .c = {
3330 .dbg_name = "camss_micro_ahb_clk",
3331 .ops = &clk_ops_branch,
3332 CLK_INIT(camss_micro_ahb_clk.c),
3333 },
3334};
3335
3336static struct branch_clk camss_phy0_csi0phytimer_clk = {
3337 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3338 .parent = &csi0phytimer_clk_src.c,
3339 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003340 .base = &virt_bases[MMSS_BASE],
3341 .c = {
3342 .dbg_name = "camss_phy0_csi0phytimer_clk",
3343 .ops = &clk_ops_branch,
3344 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3345 },
3346};
3347
3348static struct branch_clk camss_phy1_csi1phytimer_clk = {
3349 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3350 .parent = &csi1phytimer_clk_src.c,
3351 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003352 .base = &virt_bases[MMSS_BASE],
3353 .c = {
3354 .dbg_name = "camss_phy1_csi1phytimer_clk",
3355 .ops = &clk_ops_branch,
3356 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3357 },
3358};
3359
3360static struct branch_clk camss_phy2_csi2phytimer_clk = {
3361 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3362 .parent = &csi2phytimer_clk_src.c,
3363 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003364 .base = &virt_bases[MMSS_BASE],
3365 .c = {
3366 .dbg_name = "camss_phy2_csi2phytimer_clk",
3367 .ops = &clk_ops_branch,
3368 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3369 },
3370};
3371
3372static struct branch_clk camss_top_ahb_clk = {
3373 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003375 .base = &virt_bases[MMSS_BASE],
3376 .c = {
3377 .dbg_name = "camss_top_ahb_clk",
3378 .ops = &clk_ops_branch,
3379 CLK_INIT(camss_top_ahb_clk.c),
3380 },
3381};
3382
3383static struct branch_clk camss_vfe_cpp_ahb_clk = {
3384 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003385 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003386 .base = &virt_bases[MMSS_BASE],
3387 .c = {
3388 .dbg_name = "camss_vfe_cpp_ahb_clk",
3389 .ops = &clk_ops_branch,
3390 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3391 },
3392};
3393
3394static struct branch_clk camss_vfe_cpp_clk = {
3395 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3396 .parent = &cpp_clk_src.c,
3397 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003398 .base = &virt_bases[MMSS_BASE],
3399 .c = {
3400 .dbg_name = "camss_vfe_cpp_clk",
3401 .ops = &clk_ops_branch,
3402 CLK_INIT(camss_vfe_cpp_clk.c),
3403 },
3404};
3405
3406static struct branch_clk camss_vfe_vfe0_clk = {
3407 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3408 .parent = &vfe0_clk_src.c,
3409 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003410 .base = &virt_bases[MMSS_BASE],
3411 .c = {
3412 .dbg_name = "camss_vfe_vfe0_clk",
3413 .ops = &clk_ops_branch,
3414 CLK_INIT(camss_vfe_vfe0_clk.c),
3415 },
3416};
3417
3418static struct branch_clk camss_vfe_vfe1_clk = {
3419 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3420 .parent = &vfe1_clk_src.c,
3421 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003422 .base = &virt_bases[MMSS_BASE],
3423 .c = {
3424 .dbg_name = "camss_vfe_vfe1_clk",
3425 .ops = &clk_ops_branch,
3426 CLK_INIT(camss_vfe_vfe1_clk.c),
3427 },
3428};
3429
3430static struct branch_clk camss_vfe_vfe_ahb_clk = {
3431 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003432 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003433 .base = &virt_bases[MMSS_BASE],
3434 .c = {
3435 .dbg_name = "camss_vfe_vfe_ahb_clk",
3436 .ops = &clk_ops_branch,
3437 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3438 },
3439};
3440
3441static struct branch_clk camss_vfe_vfe_axi_clk = {
3442 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3443 .parent = &axi_clk_src.c,
3444 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003445 .base = &virt_bases[MMSS_BASE],
3446 .c = {
3447 .dbg_name = "camss_vfe_vfe_axi_clk",
3448 .ops = &clk_ops_branch,
3449 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3450 },
3451};
3452
3453static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3454 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003455 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003456 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003457 .base = &virt_bases[MMSS_BASE],
3458 .c = {
3459 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3460 .ops = &clk_ops_branch,
3461 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3462 },
3463};
3464
3465static struct branch_clk mdss_ahb_clk = {
3466 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003467 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003468 .base = &virt_bases[MMSS_BASE],
3469 .c = {
3470 .dbg_name = "mdss_ahb_clk",
3471 .ops = &clk_ops_branch,
3472 CLK_INIT(mdss_ahb_clk.c),
3473 },
3474};
3475
3476static struct branch_clk mdss_axi_clk = {
3477 .cbcr_reg = MDSS_AXI_CBCR,
3478 .parent = &axi_clk_src.c,
3479 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003480 .base = &virt_bases[MMSS_BASE],
3481 .c = {
3482 .dbg_name = "mdss_axi_clk",
3483 .ops = &clk_ops_branch,
3484 CLK_INIT(mdss_axi_clk.c),
3485 },
3486};
3487
3488static struct branch_clk mdss_byte0_clk = {
3489 .cbcr_reg = MDSS_BYTE0_CBCR,
3490 .parent = &byte0_clk_src.c,
3491 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003492 .base = &virt_bases[MMSS_BASE],
3493 .c = {
3494 .dbg_name = "mdss_byte0_clk",
3495 .ops = &clk_ops_branch,
3496 CLK_INIT(mdss_byte0_clk.c),
3497 },
3498};
3499
3500static struct branch_clk mdss_byte1_clk = {
3501 .cbcr_reg = MDSS_BYTE1_CBCR,
3502 .parent = &byte1_clk_src.c,
3503 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003504 .base = &virt_bases[MMSS_BASE],
3505 .c = {
3506 .dbg_name = "mdss_byte1_clk",
3507 .ops = &clk_ops_branch,
3508 CLK_INIT(mdss_byte1_clk.c),
3509 },
3510};
3511
3512static struct branch_clk mdss_edpaux_clk = {
3513 .cbcr_reg = MDSS_EDPAUX_CBCR,
3514 .parent = &edpaux_clk_src.c,
3515 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003516 .base = &virt_bases[MMSS_BASE],
3517 .c = {
3518 .dbg_name = "mdss_edpaux_clk",
3519 .ops = &clk_ops_branch,
3520 CLK_INIT(mdss_edpaux_clk.c),
3521 },
3522};
3523
3524static struct branch_clk mdss_edplink_clk = {
3525 .cbcr_reg = MDSS_EDPLINK_CBCR,
3526 .parent = &edplink_clk_src.c,
3527 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003528 .base = &virt_bases[MMSS_BASE],
3529 .c = {
3530 .dbg_name = "mdss_edplink_clk",
3531 .ops = &clk_ops_branch,
3532 CLK_INIT(mdss_edplink_clk.c),
3533 },
3534};
3535
3536static struct branch_clk mdss_edppixel_clk = {
3537 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3538 .parent = &edppixel_clk_src.c,
3539 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003540 .base = &virt_bases[MMSS_BASE],
3541 .c = {
3542 .dbg_name = "mdss_edppixel_clk",
3543 .ops = &clk_ops_branch,
3544 CLK_INIT(mdss_edppixel_clk.c),
3545 },
3546};
3547
3548static struct branch_clk mdss_esc0_clk = {
3549 .cbcr_reg = MDSS_ESC0_CBCR,
3550 .parent = &esc0_clk_src.c,
3551 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003552 .base = &virt_bases[MMSS_BASE],
3553 .c = {
3554 .dbg_name = "mdss_esc0_clk",
3555 .ops = &clk_ops_branch,
3556 CLK_INIT(mdss_esc0_clk.c),
3557 },
3558};
3559
3560static struct branch_clk mdss_esc1_clk = {
3561 .cbcr_reg = MDSS_ESC1_CBCR,
3562 .parent = &esc1_clk_src.c,
3563 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003564 .base = &virt_bases[MMSS_BASE],
3565 .c = {
3566 .dbg_name = "mdss_esc1_clk",
3567 .ops = &clk_ops_branch,
3568 CLK_INIT(mdss_esc1_clk.c),
3569 },
3570};
3571
3572static struct branch_clk mdss_extpclk_clk = {
3573 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3574 .parent = &extpclk_clk_src.c,
3575 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003576 .base = &virt_bases[MMSS_BASE],
3577 .c = {
3578 .dbg_name = "mdss_extpclk_clk",
3579 .ops = &clk_ops_branch,
3580 CLK_INIT(mdss_extpclk_clk.c),
3581 },
3582};
3583
3584static struct branch_clk mdss_hdmi_ahb_clk = {
3585 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003586 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003587 .base = &virt_bases[MMSS_BASE],
3588 .c = {
3589 .dbg_name = "mdss_hdmi_ahb_clk",
3590 .ops = &clk_ops_branch,
3591 CLK_INIT(mdss_hdmi_ahb_clk.c),
3592 },
3593};
3594
3595static struct branch_clk mdss_hdmi_clk = {
3596 .cbcr_reg = MDSS_HDMI_CBCR,
3597 .parent = &hdmi_clk_src.c,
3598 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003599 .base = &virt_bases[MMSS_BASE],
3600 .c = {
3601 .dbg_name = "mdss_hdmi_clk",
3602 .ops = &clk_ops_branch,
3603 CLK_INIT(mdss_hdmi_clk.c),
3604 },
3605};
3606
3607static struct branch_clk mdss_mdp_clk = {
3608 .cbcr_reg = MDSS_MDP_CBCR,
3609 .parent = &mdp_clk_src.c,
3610 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003611 .base = &virt_bases[MMSS_BASE],
3612 .c = {
3613 .dbg_name = "mdss_mdp_clk",
3614 .ops = &clk_ops_branch,
3615 CLK_INIT(mdss_mdp_clk.c),
3616 },
3617};
3618
3619static struct branch_clk mdss_mdp_lut_clk = {
3620 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3621 .parent = &mdp_clk_src.c,
3622 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003623 .base = &virt_bases[MMSS_BASE],
3624 .c = {
3625 .dbg_name = "mdss_mdp_lut_clk",
3626 .ops = &clk_ops_branch,
3627 CLK_INIT(mdss_mdp_lut_clk.c),
3628 },
3629};
3630
3631static struct branch_clk mdss_pclk0_clk = {
3632 .cbcr_reg = MDSS_PCLK0_CBCR,
3633 .parent = &pclk0_clk_src.c,
3634 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003635 .base = &virt_bases[MMSS_BASE],
3636 .c = {
3637 .dbg_name = "mdss_pclk0_clk",
3638 .ops = &clk_ops_branch,
3639 CLK_INIT(mdss_pclk0_clk.c),
3640 },
3641};
3642
3643static struct branch_clk mdss_pclk1_clk = {
3644 .cbcr_reg = MDSS_PCLK1_CBCR,
3645 .parent = &pclk1_clk_src.c,
3646 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003647 .base = &virt_bases[MMSS_BASE],
3648 .c = {
3649 .dbg_name = "mdss_pclk1_clk",
3650 .ops = &clk_ops_branch,
3651 CLK_INIT(mdss_pclk1_clk.c),
3652 },
3653};
3654
3655static struct branch_clk mdss_vsync_clk = {
3656 .cbcr_reg = MDSS_VSYNC_CBCR,
3657 .parent = &vsync_clk_src.c,
3658 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003659 .base = &virt_bases[MMSS_BASE],
3660 .c = {
3661 .dbg_name = "mdss_vsync_clk",
3662 .ops = &clk_ops_branch,
3663 CLK_INIT(mdss_vsync_clk.c),
3664 },
3665};
3666
3667static struct branch_clk mmss_misc_ahb_clk = {
3668 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003669 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003670 .base = &virt_bases[MMSS_BASE],
3671 .c = {
3672 .dbg_name = "mmss_misc_ahb_clk",
3673 .ops = &clk_ops_branch,
3674 CLK_INIT(mmss_misc_ahb_clk.c),
3675 },
3676};
3677
3678static struct branch_clk mmss_mmssnoc_ahb_clk = {
3679 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003680 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003681 .base = &virt_bases[MMSS_BASE],
3682 .c = {
3683 .dbg_name = "mmss_mmssnoc_ahb_clk",
3684 .ops = &clk_ops_branch,
3685 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3686 },
3687};
3688
3689static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3690 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003691 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003692 .base = &virt_bases[MMSS_BASE],
3693 .c = {
3694 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3695 .ops = &clk_ops_branch,
3696 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3697 },
3698};
3699
3700static struct branch_clk mmss_mmssnoc_axi_clk = {
3701 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3702 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003703 /* The bus driver needs set_rate to go through to the parent */
3704 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003705 .base = &virt_bases[MMSS_BASE],
3706 .c = {
3707 .dbg_name = "mmss_mmssnoc_axi_clk",
3708 .ops = &clk_ops_branch,
3709 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3710 },
3711};
3712
3713static struct branch_clk mmss_s0_axi_clk = {
3714 .cbcr_reg = MMSS_S0_AXI_CBCR,
3715 .parent = &axi_clk_src.c,
3716 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003717 .base = &virt_bases[MMSS_BASE],
3718 .c = {
3719 .dbg_name = "mmss_s0_axi_clk",
3720 .ops = &clk_ops_branch,
3721 CLK_INIT(mmss_s0_axi_clk.c),
3722 },
3723};
3724
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003725struct branch_clk ocmemnoc_clk = {
3726 .cbcr_reg = OCMEMNOC_CBCR,
3727 .parent = &ocmemnoc_clk_src.c,
3728 .has_sibling = 0,
3729 .bcr_reg = 0x50b0,
3730 .base = &virt_bases[MMSS_BASE],
3731 .c = {
3732 .dbg_name = "ocmemnoc_clk",
3733 .ops = &clk_ops_branch,
3734 CLK_INIT(ocmemnoc_clk.c),
3735 },
3736};
3737
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003738static struct branch_clk venus0_ahb_clk = {
3739 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003740 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003741 .base = &virt_bases[MMSS_BASE],
3742 .c = {
3743 .dbg_name = "venus0_ahb_clk",
3744 .ops = &clk_ops_branch,
3745 CLK_INIT(venus0_ahb_clk.c),
3746 },
3747};
3748
3749static struct branch_clk venus0_axi_clk = {
3750 .cbcr_reg = VENUS0_AXI_CBCR,
3751 .parent = &axi_clk_src.c,
3752 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003753 .base = &virt_bases[MMSS_BASE],
3754 .c = {
3755 .dbg_name = "venus0_axi_clk",
3756 .ops = &clk_ops_branch,
3757 CLK_INIT(venus0_axi_clk.c),
3758 },
3759};
3760
3761static struct branch_clk venus0_ocmemnoc_clk = {
3762 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003763 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003764 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003765 .base = &virt_bases[MMSS_BASE],
3766 .c = {
3767 .dbg_name = "venus0_ocmemnoc_clk",
3768 .ops = &clk_ops_branch,
3769 CLK_INIT(venus0_ocmemnoc_clk.c),
3770 },
3771};
3772
3773static struct branch_clk venus0_vcodec0_clk = {
3774 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3775 .parent = &vcodec0_clk_src.c,
3776 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003777 .base = &virt_bases[MMSS_BASE],
3778 .c = {
3779 .dbg_name = "venus0_vcodec0_clk",
3780 .ops = &clk_ops_branch,
3781 CLK_INIT(venus0_vcodec0_clk.c),
3782 },
3783};
3784
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003785static struct branch_clk oxilicx_axi_clk = {
3786 .cbcr_reg = OXILICX_AXI_CBCR,
3787 .parent = &axi_clk_src.c,
3788 .has_sibling = 1,
3789 .base = &virt_bases[MMSS_BASE],
3790 .c = {
3791 .dbg_name = "oxilicx_axi_clk",
3792 .ops = &clk_ops_branch,
3793 CLK_INIT(oxilicx_axi_clk.c),
3794 },
3795};
3796
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003797static struct branch_clk oxili_gfx3d_clk = {
3798 .cbcr_reg = OXILI_GFX3D_CBCR,
3799 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003800 .base = &virt_bases[MMSS_BASE],
3801 .c = {
3802 .dbg_name = "oxili_gfx3d_clk",
3803 .ops = &clk_ops_branch,
3804 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003805 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003806 },
3807};
3808
3809static struct branch_clk oxilicx_ahb_clk = {
3810 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003811 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003812 .base = &virt_bases[MMSS_BASE],
3813 .c = {
3814 .dbg_name = "oxilicx_ahb_clk",
3815 .ops = &clk_ops_branch,
3816 CLK_INIT(oxilicx_ahb_clk.c),
3817 },
3818};
3819
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003820static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3821 F_LPASS(28800000, lpapll0, 1, 15, 256),
3822 F_END
3823};
3824
3825static struct rcg_clk audio_core_slimbus_core_clk_src = {
3826 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3827 .set_rate = set_rate_mnd,
3828 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3829 .current_freq = &rcg_dummy_freq,
3830 .base = &virt_bases[LPASS_BASE],
3831 .c = {
3832 .dbg_name = "audio_core_slimbus_core_clk_src",
3833 .ops = &clk_ops_rcg_mnd,
3834 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3835 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3836 },
3837};
3838
3839static struct branch_clk audio_core_slimbus_core_clk = {
3840 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3841 .parent = &audio_core_slimbus_core_clk_src.c,
3842 .base = &virt_bases[LPASS_BASE],
3843 .c = {
3844 .dbg_name = "audio_core_slimbus_core_clk",
3845 .ops = &clk_ops_branch,
3846 CLK_INIT(audio_core_slimbus_core_clk.c),
3847 },
3848};
3849
3850static struct branch_clk audio_core_slimbus_lfabif_clk = {
3851 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3852 .has_sibling = 1,
3853 .base = &virt_bases[LPASS_BASE],
3854 .c = {
3855 .dbg_name = "audio_core_slimbus_lfabif_clk",
3856 .ops = &clk_ops_branch,
3857 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3858 },
3859};
3860
3861static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3862 F_LPASS( 512000, lpapll0, 16, 1, 60),
3863 F_LPASS( 768000, lpapll0, 16, 1, 40),
3864 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3865 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3866 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3867 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3868 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3869 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3870 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3871 F_LPASS(12288000, lpapll0, 10, 1, 4),
3872 F_END
3873};
3874
3875static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3876 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3877 .set_rate = set_rate_mnd,
3878 .freq_tbl = ftbl_audio_core_lpaif_clock,
3879 .current_freq = &rcg_dummy_freq,
3880 .base = &virt_bases[LPASS_BASE],
3881 .c = {
3882 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3883 .ops = &clk_ops_rcg_mnd,
3884 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3885 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3886 },
3887};
3888
3889static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3890 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3891 .set_rate = set_rate_mnd,
3892 .freq_tbl = ftbl_audio_core_lpaif_clock,
3893 .current_freq = &rcg_dummy_freq,
3894 .base = &virt_bases[LPASS_BASE],
3895 .c = {
3896 .dbg_name = "audio_core_lpaif_pri_clk_src",
3897 .ops = &clk_ops_rcg_mnd,
3898 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3899 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3900 },
3901};
3902
3903static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3904 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3905 .set_rate = set_rate_mnd,
3906 .freq_tbl = ftbl_audio_core_lpaif_clock,
3907 .current_freq = &rcg_dummy_freq,
3908 .base = &virt_bases[LPASS_BASE],
3909 .c = {
3910 .dbg_name = "audio_core_lpaif_sec_clk_src",
3911 .ops = &clk_ops_rcg_mnd,
3912 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3913 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3914 },
3915};
3916
3917static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3918 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3919 .set_rate = set_rate_mnd,
3920 .freq_tbl = ftbl_audio_core_lpaif_clock,
3921 .current_freq = &rcg_dummy_freq,
3922 .base = &virt_bases[LPASS_BASE],
3923 .c = {
3924 .dbg_name = "audio_core_lpaif_ter_clk_src",
3925 .ops = &clk_ops_rcg_mnd,
3926 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3927 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3928 },
3929};
3930
3931static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3932 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3933 .set_rate = set_rate_mnd,
3934 .freq_tbl = ftbl_audio_core_lpaif_clock,
3935 .current_freq = &rcg_dummy_freq,
3936 .base = &virt_bases[LPASS_BASE],
3937 .c = {
3938 .dbg_name = "audio_core_lpaif_quad_clk_src",
3939 .ops = &clk_ops_rcg_mnd,
3940 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3941 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3942 },
3943};
3944
3945static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3946 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3947 .set_rate = set_rate_mnd,
3948 .freq_tbl = ftbl_audio_core_lpaif_clock,
3949 .current_freq = &rcg_dummy_freq,
3950 .base = &virt_bases[LPASS_BASE],
3951 .c = {
3952 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
3953 .ops = &clk_ops_rcg_mnd,
3954 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3955 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
3956 },
3957};
3958
3959static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
3960 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
3961 .set_rate = set_rate_mnd,
3962 .freq_tbl = ftbl_audio_core_lpaif_clock,
3963 .current_freq = &rcg_dummy_freq,
3964 .base = &virt_bases[LPASS_BASE],
3965 .c = {
3966 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
3967 .ops = &clk_ops_rcg_mnd,
3968 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3969 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
3970 },
3971};
3972
Vikram Mulukutla1d252182012-07-13 10:51:44 -07003973struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
3974 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
3975 .set_rate = set_rate_mnd,
3976 .freq_tbl = ftbl_audio_core_lpaif_clock,
3977 .current_freq = &rcg_dummy_freq,
3978 .base = &virt_bases[LPASS_BASE],
3979 .c = {
3980 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
3981 .ops = &clk_ops_rcg_mnd,
3982 VDD_DIG_FMAX_MAP1(LOW, 12290000),
3983 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
3984 },
3985};
3986
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003987static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
3988 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
3989 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
3990 .has_sibling = 1,
3991 .base = &virt_bases[LPASS_BASE],
3992 .c = {
3993 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3994 .ops = &clk_ops_branch,
3995 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3996 },
3997};
3998
3999static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4000 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004001 .has_sibling = 1,
4002 .base = &virt_bases[LPASS_BASE],
4003 .c = {
4004 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4005 .ops = &clk_ops_branch,
4006 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4007 },
4008};
4009
4010static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4011 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4012 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4013 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004014 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004015 .base = &virt_bases[LPASS_BASE],
4016 .c = {
4017 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4018 .ops = &clk_ops_branch,
4019 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4020 },
4021};
4022
4023static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4024 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4025 .parent = &audio_core_lpaif_pri_clk_src.c,
4026 .has_sibling = 1,
4027 .base = &virt_bases[LPASS_BASE],
4028 .c = {
4029 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4030 .ops = &clk_ops_branch,
4031 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4032 },
4033};
4034
4035static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4036 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004037 .has_sibling = 1,
4038 .base = &virt_bases[LPASS_BASE],
4039 .c = {
4040 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4041 .ops = &clk_ops_branch,
4042 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4043 },
4044};
4045
4046static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4047 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4048 .parent = &audio_core_lpaif_pri_clk_src.c,
4049 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004050 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004051 .base = &virt_bases[LPASS_BASE],
4052 .c = {
4053 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4054 .ops = &clk_ops_branch,
4055 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4056 },
4057};
4058
4059static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4060 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4061 .parent = &audio_core_lpaif_sec_clk_src.c,
4062 .has_sibling = 1,
4063 .base = &virt_bases[LPASS_BASE],
4064 .c = {
4065 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4066 .ops = &clk_ops_branch,
4067 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4068 },
4069};
4070
4071static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4072 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004073 .has_sibling = 1,
4074 .base = &virt_bases[LPASS_BASE],
4075 .c = {
4076 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4077 .ops = &clk_ops_branch,
4078 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4079 },
4080};
4081
4082static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4083 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4084 .parent = &audio_core_lpaif_sec_clk_src.c,
4085 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004086 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004087 .base = &virt_bases[LPASS_BASE],
4088 .c = {
4089 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4090 .ops = &clk_ops_branch,
4091 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4092 },
4093};
4094
4095static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4096 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4097 .parent = &audio_core_lpaif_ter_clk_src.c,
4098 .has_sibling = 1,
4099 .base = &virt_bases[LPASS_BASE],
4100 .c = {
4101 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4102 .ops = &clk_ops_branch,
4103 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4104 },
4105};
4106
4107static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4108 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004109 .has_sibling = 1,
4110 .base = &virt_bases[LPASS_BASE],
4111 .c = {
4112 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4113 .ops = &clk_ops_branch,
4114 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4115 },
4116};
4117
4118static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4119 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4120 .parent = &audio_core_lpaif_ter_clk_src.c,
4121 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004122 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004123 .base = &virt_bases[LPASS_BASE],
4124 .c = {
4125 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4126 .ops = &clk_ops_branch,
4127 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4128 },
4129};
4130
4131static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4132 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4133 .parent = &audio_core_lpaif_quad_clk_src.c,
4134 .has_sibling = 1,
4135 .base = &virt_bases[LPASS_BASE],
4136 .c = {
4137 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4138 .ops = &clk_ops_branch,
4139 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4140 },
4141};
4142
4143static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4144 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004145 .has_sibling = 1,
4146 .base = &virt_bases[LPASS_BASE],
4147 .c = {
4148 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4149 .ops = &clk_ops_branch,
4150 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4151 },
4152};
4153
4154static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4155 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4156 .parent = &audio_core_lpaif_quad_clk_src.c,
4157 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004158 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004159 .base = &virt_bases[LPASS_BASE],
4160 .c = {
4161 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4162 .ops = &clk_ops_branch,
4163 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4164 },
4165};
4166
4167static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4168 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004169 .has_sibling = 1,
4170 .base = &virt_bases[LPASS_BASE],
4171 .c = {
4172 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4173 .ops = &clk_ops_branch,
4174 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4175 },
4176};
4177
4178static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4179 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4180 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4181 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004182 .base = &virt_bases[LPASS_BASE],
4183 .c = {
4184 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4185 .ops = &clk_ops_branch,
4186 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4187 },
4188};
4189
4190static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4191 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4192 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4193 .has_sibling = 1,
4194 .base = &virt_bases[LPASS_BASE],
4195 .c = {
4196 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4197 .ops = &clk_ops_branch,
4198 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4199 },
4200};
4201
4202static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4203 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4204 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4205 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004206 .base = &virt_bases[LPASS_BASE],
4207 .c = {
4208 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4209 .ops = &clk_ops_branch,
4210 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4211 },
4212};
4213
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004214struct branch_clk audio_core_lpaif_pcmoe_clk = {
4215 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4216 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4217 .base = &virt_bases[LPASS_BASE],
4218 .c = {
4219 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4220 .ops = &clk_ops_branch,
4221 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4222 },
4223};
4224
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004225static struct branch_clk q6ss_ahb_lfabif_clk = {
4226 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4227 .has_sibling = 1,
4228 .base = &virt_bases[LPASS_BASE],
4229 .c = {
4230 .dbg_name = "q6ss_ahb_lfabif_clk",
4231 .ops = &clk_ops_branch,
4232 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4233 },
4234};
4235
4236static struct branch_clk q6ss_xo_clk = {
4237 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4238 .bcr_reg = LPASS_Q6SS_BCR,
4239 .has_sibling = 1,
4240 .base = &virt_bases[LPASS_BASE],
4241 .c = {
4242 .dbg_name = "q6ss_xo_clk",
4243 .ops = &clk_ops_branch,
4244 CLK_INIT(q6ss_xo_clk.c),
4245 },
4246};
4247
4248static struct branch_clk mss_xo_q6_clk = {
4249 .cbcr_reg = MSS_XO_Q6_CBCR,
4250 .bcr_reg = MSS_Q6SS_BCR,
4251 .has_sibling = 1,
4252 .base = &virt_bases[MSS_BASE],
4253 .c = {
4254 .dbg_name = "mss_xo_q6_clk",
4255 .ops = &clk_ops_branch,
4256 CLK_INIT(mss_xo_q6_clk.c),
4257 .depends = &gcc_mss_cfg_ahb_clk.c,
4258 },
4259};
4260
4261static struct branch_clk mss_bus_q6_clk = {
4262 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004263 .has_sibling = 1,
4264 .base = &virt_bases[MSS_BASE],
4265 .c = {
4266 .dbg_name = "mss_bus_q6_clk",
4267 .ops = &clk_ops_branch,
4268 CLK_INIT(mss_bus_q6_clk.c),
4269 .depends = &gcc_mss_cfg_ahb_clk.c,
4270 },
4271};
4272
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004273#ifdef CONFIG_DEBUG_FS
4274
4275struct measure_mux_entry {
4276 struct clk *c;
4277 int base;
4278 u32 debug_mux;
4279};
4280
4281struct measure_mux_entry measure_mux[] = {
4282 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4283 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4284 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4285 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4286 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4287 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4288 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4289 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4290 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4291 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4292 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4293 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4294 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4295 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4296 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4297 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4298 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4299 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4300 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4301 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4302 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4303 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4304 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4305 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4306 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4307 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4308 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4309 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4310 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4311 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4312 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4313 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4314 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4315 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4316 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4317 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4318 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4319 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4320 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004321 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
4322 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004323 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4324 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4325 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4326 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4327 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4328 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4329 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4330 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4331 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4332 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4333 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4334 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4335 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4336 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4337 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4338 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4339 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4340 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4341 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4342 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4343 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4344 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4345 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4346 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4347 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004348 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004349 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4350 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4351 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4352 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4353 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4354 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4355 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4356 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4357 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4358 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4359 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4360 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4361 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4362 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4363 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4364 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4365 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4366 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4367 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4368 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4369 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4370 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4371 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4372 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4373 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4374 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4375 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4376 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4377 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4378 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4379 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4380 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4381 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4382 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4383 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4384 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4385 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4386 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4387 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4388 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4389 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4390 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4391 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4392 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4393 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4394 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4395 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4396 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4397 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4398 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4399 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4400 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4401 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4402 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4403 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4404 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4405 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4406 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4407 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4408 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4409 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4410 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4411 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4412 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4413 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4414 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4415 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4416 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4417 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4418 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4419 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4420 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004421 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004422 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4423 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004424 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4425 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4426 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4427 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4428
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004429 {&dummy_clk, N_BASES, 0x0000},
4430};
4431
4432static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4433{
4434 struct measure_clk *clk = to_measure_clk(c);
4435 unsigned long flags;
4436 u32 regval, clk_sel, i;
4437
4438 if (!parent)
4439 return -EINVAL;
4440
4441 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4442 if (measure_mux[i].c == parent)
4443 break;
4444
4445 if (measure_mux[i].c == &dummy_clk)
4446 return -EINVAL;
4447
4448 spin_lock_irqsave(&local_clock_reg_lock, flags);
4449 /*
4450 * Program the test vector, measurement period (sample_ticks)
4451 * and scaling multiplier.
4452 */
4453 clk->sample_ticks = 0x10000;
4454 clk->multiplier = 1;
4455
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004456 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004457 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4458 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4459 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4460
4461 switch (measure_mux[i].base) {
4462
4463 case GCC_BASE:
4464 clk_sel = measure_mux[i].debug_mux;
4465 break;
4466
4467 case MMSS_BASE:
4468 clk_sel = 0x02C;
4469 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4470 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4471
4472 /* Activate debug clock output */
4473 regval |= BIT(16);
4474 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4475 break;
4476
4477 case LPASS_BASE:
4478 clk_sel = 0x169;
4479 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4480 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4481
4482 /* Activate debug clock output */
4483 regval |= BIT(16);
4484 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4485 break;
4486
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004487 case MSS_BASE:
4488 clk_sel = 0x32;
4489 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4490 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4491 break;
4492
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004493 default:
4494 return -EINVAL;
4495 }
4496
4497 /* Set debug mux clock index */
4498 regval = BVAL(8, 0, clk_sel);
4499 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4500
4501 /* Activate debug clock output */
4502 regval |= BIT(16);
4503 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4504
4505 /* Make sure test vector is set before starting measurements. */
4506 mb();
4507 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4508
4509 return 0;
4510}
4511
4512/* Sample clock for 'ticks' reference clock ticks. */
4513static u32 run_measurement(unsigned ticks)
4514{
4515 /* Stop counters and set the XO4 counter start value. */
4516 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4517
4518 /* Wait for timer to become ready. */
4519 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4520 BIT(25)) != 0)
4521 cpu_relax();
4522
4523 /* Run measurement and wait for completion. */
4524 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4525 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4526 BIT(25)) == 0)
4527 cpu_relax();
4528
4529 /* Return measured ticks. */
4530 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4531 BM(24, 0);
4532}
4533
4534/*
4535 * Perform a hardware rate measurement for a given clock.
4536 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4537 */
4538static unsigned long measure_clk_get_rate(struct clk *c)
4539{
4540 unsigned long flags;
4541 u32 gcc_xo4_reg_backup;
4542 u64 raw_count_short, raw_count_full;
4543 struct measure_clk *clk = to_measure_clk(c);
4544 unsigned ret;
4545
4546 ret = clk_prepare_enable(&cxo_clk_src.c);
4547 if (ret) {
4548 pr_warning("CXO clock failed to enable. Can't measure\n");
4549 return 0;
4550 }
4551
4552 spin_lock_irqsave(&local_clock_reg_lock, flags);
4553
4554 /* Enable CXO/4 and RINGOSC branch. */
4555 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4556 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4557
4558 /*
4559 * The ring oscillator counter will not reset if the measured clock
4560 * is not running. To detect this, run a short measurement before
4561 * the full measurement. If the raw results of the two are the same
4562 * then the clock must be off.
4563 */
4564
4565 /* Run a short measurement. (~1 ms) */
4566 raw_count_short = run_measurement(0x1000);
4567 /* Run a full measurement. (~14 ms) */
4568 raw_count_full = run_measurement(clk->sample_ticks);
4569
4570 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4571
4572 /* Return 0 if the clock is off. */
4573 if (raw_count_full == raw_count_short) {
4574 ret = 0;
4575 } else {
4576 /* Compute rate in Hz. */
4577 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4578 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4579 ret = (raw_count_full * clk->multiplier);
4580 }
4581
4582 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4583
4584 clk_disable_unprepare(&cxo_clk_src.c);
4585
4586 return ret;
4587}
4588#else /* !CONFIG_DEBUG_FS */
4589static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4590{
4591 return -EINVAL;
4592}
4593
4594static unsigned long measure_clk_get_rate(struct clk *clk)
4595{
4596 return 0;
4597}
4598#endif /* CONFIG_DEBUG_FS */
4599
Matt Wagantallae053222012-05-14 19:42:07 -07004600static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004601 .set_parent = measure_clk_set_parent,
4602 .get_rate = measure_clk_get_rate,
4603};
4604
4605static struct measure_clk measure_clk = {
4606 .c = {
4607 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004608 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004609 CLK_INIT(measure_clk.c),
4610 },
4611 .multiplier = 1,
4612};
4613
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004614static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004615 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4616 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004617 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004618 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004619 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004620 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4621
4622 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4623 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4624 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4625 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004626 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004627 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004628 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004629 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4630 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4631 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4632 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4633 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4634 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4635 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4636 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4637 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004638 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4639 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004640 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4641 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4642 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4643
4644 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4645 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4646 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4647 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4648 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4649 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004650 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004651 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004652 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004653 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4654 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4655 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4656 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4657 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004658 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4659 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004660 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4661 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4662 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4663 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4664
4665 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4666 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4667 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4668 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4669 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4670 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4671
4672 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4673 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4674 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4675
4676 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4677 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4678 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4679
4680 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4681 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304682 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004683 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4684 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304685 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004686 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4687 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304688 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004689 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4690 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304691 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004692
4693 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4694 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4695
Manu Gautam51be9712012-06-06 14:54:52 +05304696 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4697 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4698 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4699 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4700 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4701 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4702 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4703 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004704
4705 /* Multimedia clocks */
4706 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004707 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4708 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4709 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4710 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4711 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4712 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4713 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4714 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004715 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4716 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4717 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4718 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004719 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4720 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4721 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4722 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4723 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4724 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4725 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4726 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4727 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4728 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4729 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4730 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4731 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4732 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4733 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4734 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4735 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4736 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4737 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4738 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4739 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4740 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4741 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4742 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4743 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4744 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4745 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4746 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4747 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4748 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4749 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4750 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4751 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4752 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004753 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4754 "fda64000.qcom,iommu"),
4755 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4756 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004757 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4758 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4759 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4760 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4761 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4762 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4763 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4764 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4765 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4766 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4767 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
4768 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, ""),
4769 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, ""),
4770 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4771 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4772 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4773 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4774 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4775 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4776 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004777 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004778 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4779 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004780 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004781 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4782 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
4783 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4784 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004785 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
4786 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4787 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004788 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4789 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4790 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4791 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4792 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
4793
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004794
4795 /* LPASS clocks */
4796 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4797 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4798 "fe12f000.slim"),
4799 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4800 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4801 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4802 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4803 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4804 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4805 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4806 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4807 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4808 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4809 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4810 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4811 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4812 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4813 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4814 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4815 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4816 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4817 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4818 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4819 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4820 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4821 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4822 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4823 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4824 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004825 CLK_LOOKUP("core_clk_src", audio_core_lpaif_pcmoe_clk_src.c, ""),
4826 CLK_LOOKUP("core_clk", audio_core_lpaif_pcmoe_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004827
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004828 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4829 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4830 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4831 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004832 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4833 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004834 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004835
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004836 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004837 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4838 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4839 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004840 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004841
4842 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4843 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4844 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4845 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4846 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4847 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4848 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4849 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4850 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4851 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4852
4853 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4854 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4855 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4856 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4857 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4858 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4859 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4860 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4861 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4862 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4863 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4864 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4865 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004866 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4867 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07004868
4869 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
4870 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
4871 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
4872 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
4873 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
4874 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
4875 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
4876 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
4877 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
4878 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
4879 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
4880 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
4881 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
4882 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
4883
4884 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
4885 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
4886 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
4887 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
4888 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
4889 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
4890 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
4891 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
4892 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
4893 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
4894 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
4895 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
4896 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
4897 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004898};
4899
4900static struct pll_config_regs gpll0_regs __initdata = {
4901 .l_reg = (void __iomem *)GPLL0_L_REG,
4902 .m_reg = (void __iomem *)GPLL0_M_REG,
4903 .n_reg = (void __iomem *)GPLL0_N_REG,
4904 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4905 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4906 .base = &virt_bases[GCC_BASE],
4907};
4908
4909/* GPLL0 at 600 MHz, main output enabled. */
4910static struct pll_config gpll0_config __initdata = {
4911 .l = 0x1f,
4912 .m = 0x1,
4913 .n = 0x4,
4914 .vco_val = 0x0,
4915 .vco_mask = BM(21, 20),
4916 .pre_div_val = 0x0,
4917 .pre_div_mask = BM(14, 12),
4918 .post_div_val = 0x0,
4919 .post_div_mask = BM(9, 8),
4920 .mn_ena_val = BIT(24),
4921 .mn_ena_mask = BIT(24),
4922 .main_output_val = BIT(0),
4923 .main_output_mask = BIT(0),
4924};
4925
4926static struct pll_config_regs gpll1_regs __initdata = {
4927 .l_reg = (void __iomem *)GPLL1_L_REG,
4928 .m_reg = (void __iomem *)GPLL1_M_REG,
4929 .n_reg = (void __iomem *)GPLL1_N_REG,
4930 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4931 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4932 .base = &virt_bases[GCC_BASE],
4933};
4934
4935/* GPLL1 at 480 MHz, main output enabled. */
4936static struct pll_config gpll1_config __initdata = {
4937 .l = 0x19,
4938 .m = 0x0,
4939 .n = 0x1,
4940 .vco_val = 0x0,
4941 .vco_mask = BM(21, 20),
4942 .pre_div_val = 0x0,
4943 .pre_div_mask = BM(14, 12),
4944 .post_div_val = 0x0,
4945 .post_div_mask = BM(9, 8),
4946 .main_output_val = BIT(0),
4947 .main_output_mask = BIT(0),
4948};
4949
4950static struct pll_config_regs mmpll0_regs __initdata = {
4951 .l_reg = (void __iomem *)MMPLL0_L_REG,
4952 .m_reg = (void __iomem *)MMPLL0_M_REG,
4953 .n_reg = (void __iomem *)MMPLL0_N_REG,
4954 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
4955 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
4956 .base = &virt_bases[MMSS_BASE],
4957};
4958
4959/* MMPLL0 at 800 MHz, main output enabled. */
4960static struct pll_config mmpll0_config __initdata = {
4961 .l = 0x29,
4962 .m = 0x2,
4963 .n = 0x3,
4964 .vco_val = 0x0,
4965 .vco_mask = BM(21, 20),
4966 .pre_div_val = 0x0,
4967 .pre_div_mask = BM(14, 12),
4968 .post_div_val = 0x0,
4969 .post_div_mask = BM(9, 8),
4970 .mn_ena_val = BIT(24),
4971 .mn_ena_mask = BIT(24),
4972 .main_output_val = BIT(0),
4973 .main_output_mask = BIT(0),
4974};
4975
4976static struct pll_config_regs mmpll1_regs __initdata = {
4977 .l_reg = (void __iomem *)MMPLL1_L_REG,
4978 .m_reg = (void __iomem *)MMPLL1_M_REG,
4979 .n_reg = (void __iomem *)MMPLL1_N_REG,
4980 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
4981 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
4982 .base = &virt_bases[MMSS_BASE],
4983};
4984
4985/* MMPLL1 at 1000 MHz, main output enabled. */
4986static struct pll_config mmpll1_config __initdata = {
4987 .l = 0x34,
4988 .m = 0x1,
4989 .n = 0xC,
4990 .vco_val = 0x0,
4991 .vco_mask = BM(21, 20),
4992 .pre_div_val = 0x0,
4993 .pre_div_mask = BM(14, 12),
4994 .post_div_val = 0x0,
4995 .post_div_mask = BM(9, 8),
4996 .mn_ena_val = BIT(24),
4997 .mn_ena_mask = BIT(24),
4998 .main_output_val = BIT(0),
4999 .main_output_mask = BIT(0),
5000};
5001
5002static struct pll_config_regs mmpll3_regs __initdata = {
5003 .l_reg = (void __iomem *)MMPLL3_L_REG,
5004 .m_reg = (void __iomem *)MMPLL3_M_REG,
5005 .n_reg = (void __iomem *)MMPLL3_N_REG,
5006 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5007 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5008 .base = &virt_bases[MMSS_BASE],
5009};
5010
5011/* MMPLL3 at 820 MHz, main output enabled. */
5012static struct pll_config mmpll3_config __initdata = {
5013 .l = 0x2A,
5014 .m = 0x11,
5015 .n = 0x18,
5016 .vco_val = 0x0,
5017 .vco_mask = BM(21, 20),
5018 .pre_div_val = 0x0,
5019 .pre_div_mask = BM(14, 12),
5020 .post_div_val = 0x0,
5021 .post_div_mask = BM(9, 8),
5022 .mn_ena_val = BIT(24),
5023 .mn_ena_mask = BIT(24),
5024 .main_output_val = BIT(0),
5025 .main_output_mask = BIT(0),
5026};
5027
5028static struct pll_config_regs lpapll0_regs __initdata = {
5029 .l_reg = (void __iomem *)LPAPLL_L_REG,
5030 .m_reg = (void __iomem *)LPAPLL_M_REG,
5031 .n_reg = (void __iomem *)LPAPLL_N_REG,
5032 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5033 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5034 .base = &virt_bases[LPASS_BASE],
5035};
5036
5037/* LPAPLL0 at 491.52 MHz, main output enabled. */
5038static struct pll_config lpapll0_config __initdata = {
5039 .l = 0x33,
5040 .m = 0x1,
5041 .n = 0x5,
5042 .vco_val = 0x0,
5043 .vco_mask = BM(21, 20),
5044 .pre_div_val = BVAL(14, 12, 0x1),
5045 .pre_div_mask = BM(14, 12),
5046 .post_div_val = 0x0,
5047 .post_div_mask = BM(9, 8),
5048 .mn_ena_val = BIT(24),
5049 .mn_ena_mask = BIT(24),
5050 .main_output_val = BIT(0),
5051 .main_output_mask = BIT(0),
5052};
5053
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005054#define PLL_AUX_OUTPUT_BIT 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005055
5056static void __init reg_init(void)
5057{
5058 u32 regval;
5059
5060 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5061 & gpll0_clk_src.status_mask))
5062 configure_pll(&gpll0_config, &gpll0_regs, 1);
5063
5064 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5065 & gpll1_clk_src.status_mask))
5066 configure_pll(&gpll1_config, &gpll1_regs, 1);
5067
5068 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5069 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5070 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5071 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5072
5073 /* Active GPLL0's aux output. This is needed by acpuclock. */
5074 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005075 regval |= BIT(PLL_AUX_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005076 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5077
5078 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5079 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5080 regval |= BIT(0);
5081 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5082
5083 /*
5084 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5085 * register.
5086 */
5087 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5088}
5089
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005090static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005091{
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005092 clk_set_rate(&axi_clk_src.c, 333330000);
Vikram Mulukutla7e30c8d2012-06-21 14:26:36 -07005093 clk_set_rate(&ocmemnoc_clk_src.c, 333330000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005094
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005095 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005096 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5097 * source. Sleep set vote is 0.
5098 */
5099 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5100 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5101
5102 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005103 * Hold an active set vote for CXO; this is because CXO is expected
5104 * to remain on whenever CPUs aren't power collapsed.
5105 */
5106 clk_prepare_enable(&cxo_a_clk_src.c);
5107
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005108 /* Set rates for single-rate clocks. */
5109 clk_set_rate(&usb30_master_clk_src.c,
5110 usb30_master_clk_src.freq_tbl[0].freq_hz);
5111 clk_set_rate(&tsif_ref_clk_src.c,
5112 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5113 clk_set_rate(&usb_hs_system_clk_src.c,
5114 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5115 clk_set_rate(&usb_hsic_clk_src.c,
5116 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5117 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5118 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5119 clk_set_rate(&usb_hsic_system_clk_src.c,
5120 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5121 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5122 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5123 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5124 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5125 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5126 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5127 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5128 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5129 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5130 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5131 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5132 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5133 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5134 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5135}
5136
5137#define GCC_CC_PHYS 0xFC400000
5138#define GCC_CC_SIZE SZ_16K
5139
5140#define MMSS_CC_PHYS 0xFD8C0000
5141#define MMSS_CC_SIZE SZ_256K
5142
5143#define LPASS_CC_PHYS 0xFE000000
5144#define LPASS_CC_SIZE SZ_256K
5145
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005146#define MSS_CC_PHYS 0xFC980000
5147#define MSS_CC_SIZE SZ_16K
5148
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005149static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005150{
5151 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5152 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005153 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005154
5155 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5156 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005157 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005158
5159 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5160 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005161 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005162
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005163 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5164 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005165 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005166
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005167 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005168
5169 reg_init();
5170}
5171
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005172struct clock_init_data msm8974_clock_init_data __initdata = {
5173 .table = msm_clocks_8974,
5174 .size = ARRAY_SIZE(msm_clocks_8974),
5175 .pre_init = msm8974_clock_pre_init,
5176 .post_init = msm8974_clock_post_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005177};