blob: 7a4ebc8cbaddf8b4df3fcdcefbbd1eeaf9810576 [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001menu "Memory management options"
2
Paul Mundt5f8c9902007-05-08 11:55:21 +09003config QUICKLIST
4 def_bool y
5
Paul Mundtcad82442006-01-16 22:14:19 -08006config MMU
7 bool "Support for memory management hardware"
8 depends on !CPU_SH2
9 default y
10 help
11 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
12 boot on these systems, this option must not be set.
13
14 On other systems (such as the SH-3 and 4) where an MMU exists,
15 turning this off will boot the kernel on these machines with the
16 MMU implicitly switched off.
17
Paul Mundte7f93a32006-09-27 17:19:13 +090018config PAGE_OFFSET
19 hex
Paul Mundt36763b22007-11-21 15:34:33 +090020 default "0x80000000" if MMU && SUPERH32
21 default "0x20000000" if MMU && SUPERH64
Paul Mundte7f93a32006-09-27 17:19:13 +090022 default "0x00000000"
23
Paul Mundtad3256e2009-05-14 17:40:08 +090024config FORCE_MAX_ZONEORDER
25 int "Maximum zone order"
26 range 9 64 if PAGE_SIZE_16KB
27 default "9" if PAGE_SIZE_16KB
28 range 7 64 if PAGE_SIZE_64KB
29 default "7" if PAGE_SIZE_64KB
30 range 11 64
31 default "14" if !MMU
32 default "11"
33 help
34 The kernel memory allocator divides physically contiguous memory
35 blocks into "zones", where each zone is a power of two number of
36 pages. This option selects the largest power of two that the kernel
37 keeps in the memory allocator. If you need to allocate very large
38 blocks of physically contiguous memory, then you may need to
39 increase this value.
40
41 This config option is actually maximum order plus one. For example,
42 a value of 11 means that the largest free memory block is 2^10 pages.
43
44 The page size is not necessarily 4KB. Keep this in mind when
45 choosing a value for this option.
46
Paul Mundte7f93a32006-09-27 17:19:13 +090047config MEMORY_START
48 hex "Physical memory start address"
49 default "0x08000000"
50 ---help---
51 Computers built with Hitachi SuperH processors always
52 map the ROM starting at address zero. But the processor
53 does not specify the range that RAM takes.
54
55 The physical memory (RAM) start address will be automatically
56 set to 08000000. Other platforms, such as the Solution Engine
57 boards typically map RAM at 0C000000.
58
59 Tweak this only when porting to a new machine which does not
60 already have a defconfig. Changing it from the known correct
61 value on any of the known systems will only lead to disaster.
62
63config MEMORY_SIZE
64 hex "Physical memory size"
Paul Mundt711fe432007-11-21 15:46:07 +090065 default "0x04000000"
Paul Mundte7f93a32006-09-27 17:19:13 +090066 help
67 This sets the default memory size assumed by your SH kernel. It can
68 be overridden as normal by the 'mem=' argument on the kernel command
69 line. If unsure, consult your board specifications or just leave it
Paul Mundt711fe432007-11-21 15:46:07 +090070 as 0x04000000 which was the default value before this became
Paul Mundte7f93a32006-09-27 17:19:13 +090071 configurable.
72
Paul Mundt36bcd392007-11-10 19:16:55 +090073# Physical addressing modes
74
75config 29BIT
76 def_bool !32BIT
77 depends on SUPERH32
78
Paul Mundtcad82442006-01-16 22:14:19 -080079config 32BIT
Paul Mundt36bcd392007-11-10 19:16:55 +090080 bool
81 default y if CPU_SH5
82
Paul Mundta0ab3662010-01-13 18:31:48 +090083config PMB
Paul Mundtcad82442006-01-16 22:14:19 -080084 bool "Support 32-bit physical addressing through PMB"
Paul Mundtb4e2a2a2010-01-04 11:13:54 +090085 depends on MMU && EXPERIMENTAL && CPU_SH4A && !CPU_SH4AL_DSP
Paul Mundta0ab3662010-01-13 18:31:48 +090086 select 32BIT
Paul Mundtcad82442006-01-16 22:14:19 -080087 help
88 If you say Y here, physical addressing will be extended to
89 32-bits through the SH-4A PMB. If this is not set, legacy
90 29-bit physical addressing will be used.
91
Paul Mundta0ab3662010-01-13 18:31:48 +090092config PMB_LEGACY
93 bool "Support legacy boot mappings for PMB"
94 depends on PMB
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +090095 select 32BIT
96 help
97 If this option is enabled, fixed PMB mappings are inherited
98 from the boot loader, and the kernel does not attempt dynamic
99 management. This is the closest to legacy 29-bit physical mode,
100 and allows systems to support up to 512MiB of system memory.
101
Paul Mundt21440cf2006-11-20 14:30:26 +0900102config X2TLB
Paul Mundt782bb5a2010-01-13 19:11:14 +0900103 def_bool y
104 depends on (CPU_SHX2 || CPU_SHX3) && MMU
Paul Mundt21440cf2006-11-20 14:30:26 +0900105
Paul Mundt19f9a342006-09-27 18:33:49 +0900106config VSYSCALL
107 bool "Support vsyscall page"
Paul Mundta09063d2007-11-08 18:54:16 +0900108 depends on MMU && (CPU_SH3 || CPU_SH4)
Paul Mundt19f9a342006-09-27 18:33:49 +0900109 default y
110 help
111 This will enable support for the kernel mapping a vDSO page
112 in process space, and subsequently handing down the entry point
113 to the libc through the ELF auxiliary vector.
114
115 From the kernel side this is used for the signal trampoline.
116 For systems with an MMU that can afford to give up a page,
117 (the default value) say Y.
118
Paul Mundtb241cb02007-06-06 17:52:19 +0900119config NUMA
120 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900121 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900122 default n
123 help
124 Some SH systems have many various memories scattered around
125 the address space, each with varying latencies. This enables
126 support for these blocks by binding them to nodes and allowing
127 memory policies to be used for prioritizing and controlling
128 allocation behaviour.
129
Paul Mundt01066622007-03-28 16:38:13 +0900130config NODES_SHIFT
131 int
Paul Mundt99044942007-08-08 16:45:07 +0900132 default "3" if CPU_SUBTYPE_SHX3
Paul Mundt01066622007-03-28 16:38:13 +0900133 default "1"
134 depends on NEED_MULTIPLE_NODES
135
136config ARCH_FLATMEM_ENABLE
137 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900138 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900139
Paul Mundtdfbb9042007-05-23 17:48:36 +0900140config ARCH_SPARSEMEM_ENABLE
141 def_bool y
142 select SPARSEMEM_STATIC
143
144config ARCH_SPARSEMEM_DEFAULT
145 def_bool y
146
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900147config MAX_ACTIVE_REGIONS
148 int
Paul Mundt7da3b8e2007-08-01 17:52:47 +0900149 default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
Paul Mundtdc47e9d2007-09-27 16:48:00 +0900150 default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
151 CPU_SUBTYPE_SH7785)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900152 default "1"
153
Paul Mundt01066622007-03-28 16:38:13 +0900154config ARCH_POPULATES_NODE_MAP
155 def_bool y
156
Paul Mundtdfbb9042007-05-23 17:48:36 +0900157config ARCH_SELECT_MEMORY_MODEL
158 def_bool y
159
Paul Mundt33d63bd2007-06-07 11:32:52 +0900160config ARCH_ENABLE_MEMORY_HOTPLUG
161 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900162 depends on SPARSEMEM && MMU
Paul Mundt33d63bd2007-06-07 11:32:52 +0900163
Paul Mundt3159e7d2008-09-05 15:39:12 +0900164config ARCH_ENABLE_MEMORY_HOTREMOVE
165 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900166 depends on SPARSEMEM && MMU
Paul Mundt3159e7d2008-09-05 15:39:12 +0900167
Paul Mundt33d63bd2007-06-07 11:32:52 +0900168config ARCH_MEMORY_PROBE
169 def_bool y
170 depends on MEMORY_HOTPLUG
171
Paul Mundtcad82442006-01-16 22:14:19 -0800172choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900173 prompt "Kernel page size"
174 default PAGE_SIZE_4KB
175
176config PAGE_SIZE_4KB
177 bool "4kB"
178 help
179 This is the default page size used by all SuperH CPUs.
180
181config PAGE_SIZE_8KB
182 bool "8kB"
Matt Fleming3f5ab762009-12-24 20:38:45 +0000183 depends on !MMU || X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900184 help
185 This enables 8kB pages as supported by SH-X2 and later MMUs.
186
Paul Mundt66dfe182008-06-03 18:54:02 +0900187config PAGE_SIZE_16KB
188 bool "16kB"
189 depends on !MMU
190 help
191 This enables 16kB pages on MMU-less SH systems.
192
Paul Mundt21440cf2006-11-20 14:30:26 +0900193config PAGE_SIZE_64KB
194 bool "64kB"
Matt Fleming3f5ab762009-12-24 20:38:45 +0000195 depends on !MMU || CPU_SH4 || CPU_SH5
Paul Mundt21440cf2006-11-20 14:30:26 +0900196 help
197 This enables support for 64kB pages, possible on all SH-4
Paul Mundt4d2cab72007-09-27 10:47:00 +0900198 CPUs and later.
Paul Mundt21440cf2006-11-20 14:30:26 +0900199
200endchoice
201
202choice
Paul Mundtcad82442006-01-16 22:14:19 -0800203 prompt "HugeTLB page size"
Paul Mundtffb4a732009-10-27 07:22:37 +0900204 depends on HUGETLB_PAGE
Paul Mundt68b7c242008-08-06 15:10:49 +0900205 default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
Paul Mundtcad82442006-01-16 22:14:19 -0800206 default HUGETLB_PAGE_SIZE_64K
207
208config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900209 bool "64kB"
Paul Mundt68b7c242008-08-06 15:10:49 +0900210 depends on !PAGE_SIZE_64KB
Paul Mundt21440cf2006-11-20 14:30:26 +0900211
212config HUGETLB_PAGE_SIZE_256K
213 bool "256kB"
214 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800215
216config HUGETLB_PAGE_SIZE_1MB
217 bool "1MB"
218
Paul Mundt21440cf2006-11-20 14:30:26 +0900219config HUGETLB_PAGE_SIZE_4MB
220 bool "4MB"
221 depends on X2TLB
222
223config HUGETLB_PAGE_SIZE_64MB
224 bool "64MB"
225 depends on X2TLB
226
Paul Mundta09063d2007-11-08 18:54:16 +0900227config HUGETLB_PAGE_SIZE_512MB
228 bool "512MB"
229 depends on CPU_SH5
230
Paul Mundtcad82442006-01-16 22:14:19 -0800231endchoice
232
233source "mm/Kconfig"
234
Paul Mundt896f0c02009-10-16 18:00:02 +0900235config SCHED_MC
236 bool "Multi-core scheduler support"
237 depends on SMP
238 default y
239 help
240 Multi-core scheduler support improves the CPU scheduler's decision
241 making when dealing with multi-core CPU chips at a cost of slightly
242 increased overhead in some places. If unsure say N here.
243
Paul Mundtcad82442006-01-16 22:14:19 -0800244endmenu
245
246menu "Cache configuration"
247
248config SH7705_CACHE_32KB
249 bool "Enable 32KB cache size for SH7705"
250 depends on CPU_SUBTYPE_SH7705
251 default y
252
Paul Mundte7bd34a2007-07-31 17:07:28 +0900253choice
254 prompt "Cache mode"
Paul Mundta09063d2007-11-08 18:54:16 +0900255 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
Paul Mundte7bd34a2007-07-31 17:07:28 +0900256 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
257
258config CACHE_WRITEBACK
259 bool "Write-back"
Paul Mundte7bd34a2007-07-31 17:07:28 +0900260
261config CACHE_WRITETHROUGH
262 bool "Write-through"
Paul Mundtcad82442006-01-16 22:14:19 -0800263 help
264 Selecting this option will configure the caches in write-through
265 mode, as opposed to the default write-back configuration.
266
267 Since there's sill some aliasing issues on SH-4, this option will
268 unfortunately still require the majority of flushing functions to
269 be implemented to deal with aliasing.
270
271 If unsure, say N.
272
Paul Mundte7bd34a2007-07-31 17:07:28 +0900273config CACHE_OFF
274 bool "Off"
275
276endchoice
277
Paul Mundtcad82442006-01-16 22:14:19 -0800278endmenu