blob: f3ef2ce2727571910853e3c283a1dd86d5e1e94a [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
19#include <mach/irqs-8064.h>
20#include <mach/board.h>
21#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070022#include <mach/usbdiag.h>
23#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070024#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080025#include <sound/msm-dai-q6.h>
26#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070027#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060028#include <mach/rpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029#include "clock.h"
30#include "devices.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070031#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060032#include "rpm_stats.h"
33#include "rpm_log.h"
34#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035
36/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070037#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060039#define MSM_GSBI4_PHYS 0x16300000
40#define MSM_GSBI5_PHYS 0x1A200000
41#define MSM_GSBI6_PHYS 0x16500000
42#define MSM_GSBI7_PHYS 0x16600000
43
Kenneth Heitke748593a2011-07-15 15:45:11 -060044/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070045#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
47
Harini Jayaramanc4c58692011-07-19 14:50:10 -060048/* GSBI QUP devices */
49#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
50#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
51#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
52#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
53#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
54#define MSM_QUP_SIZE SZ_4K
55
Kenneth Heitke36920d32011-07-20 16:44:30 -060056/* Address of SSBI CMD */
57#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
58#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
59#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060060
Hemant Kumarcaa09092011-07-30 00:26:33 -070061/* Address of HS USBOTG1 */
62#define MSM_HSUSB_PHYS 0x12500000
63#define MSM_HSUSB_SIZE SZ_4K
64
Jeff Ohlstein7e668552011-10-06 16:17:25 -070065static struct msm_watchdog_pdata msm_watchdog_pdata = {
66 .pet_time = 10000,
67 .bark_time = 11000,
68 .has_secure = true,
69};
70
71struct platform_device msm8064_device_watchdog = {
72 .name = "msm_watchdog",
73 .id = -1,
74 .dev = {
75 .platform_data = &msm_watchdog_pdata,
76 },
77};
78
Joel King0581896d2011-07-19 16:43:28 -070079static struct resource msm_dmov_resource[] = {
80 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080081 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070082 .flags = IORESOURCE_IRQ,
83 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070084 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080085 .start = 0x18320000,
86 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070087 .flags = IORESOURCE_MEM,
88 },
89};
90
91static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080092 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070093 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -070094};
95
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -070096struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -070097 .name = "msm_dmov",
98 .id = -1,
99 .resource = msm_dmov_resource,
100 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700101 .dev = {
102 .platform_data = &msm_dmov_pdata,
103 },
Joel King0581896d2011-07-19 16:43:28 -0700104};
105
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700106static struct resource resources_uart_gsbi1[] = {
107 {
108 .start = APQ8064_GSBI1_UARTDM_IRQ,
109 .end = APQ8064_GSBI1_UARTDM_IRQ,
110 .flags = IORESOURCE_IRQ,
111 },
112 {
113 .start = MSM_UART1DM_PHYS,
114 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
115 .name = "uartdm_resource",
116 .flags = IORESOURCE_MEM,
117 },
118 {
119 .start = MSM_GSBI1_PHYS,
120 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
121 .name = "gsbi_resource",
122 .flags = IORESOURCE_MEM,
123 },
124};
125
126struct platform_device apq8064_device_uart_gsbi1 = {
127 .name = "msm_serial_hsl",
128 .id = 0,
129 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
130 .resource = resources_uart_gsbi1,
131};
132
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133static struct resource resources_uart_gsbi3[] = {
134 {
135 .start = GSBI3_UARTDM_IRQ,
136 .end = GSBI3_UARTDM_IRQ,
137 .flags = IORESOURCE_IRQ,
138 },
139 {
140 .start = MSM_UART3DM_PHYS,
141 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
142 .name = "uartdm_resource",
143 .flags = IORESOURCE_MEM,
144 },
145 {
146 .start = MSM_GSBI3_PHYS,
147 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
148 .name = "gsbi_resource",
149 .flags = IORESOURCE_MEM,
150 },
151};
152
153struct platform_device apq8064_device_uart_gsbi3 = {
154 .name = "msm_serial_hsl",
155 .id = 0,
156 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
157 .resource = resources_uart_gsbi3,
158};
159
Kenneth Heitke748593a2011-07-15 15:45:11 -0600160static struct resource resources_qup_i2c_gsbi4[] = {
161 {
162 .name = "gsbi_qup_i2c_addr",
163 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600164 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600165 .flags = IORESOURCE_MEM,
166 },
167 {
168 .name = "qup_phys_addr",
169 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600170 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600171 .flags = IORESOURCE_MEM,
172 },
173 {
174 .name = "qup_err_intr",
175 .start = GSBI4_QUP_IRQ,
176 .end = GSBI4_QUP_IRQ,
177 .flags = IORESOURCE_IRQ,
178 },
179};
180
181struct platform_device apq8064_device_qup_i2c_gsbi4 = {
182 .name = "qup_i2c",
183 .id = 4,
184 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
185 .resource = resources_qup_i2c_gsbi4,
186};
187
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700188static struct resource resources_qup_spi_gsbi5[] = {
189 {
190 .name = "spi_base",
191 .start = MSM_GSBI5_QUP_PHYS,
192 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
193 .flags = IORESOURCE_MEM,
194 },
195 {
196 .name = "gsbi_base",
197 .start = MSM_GSBI5_PHYS,
198 .end = MSM_GSBI5_PHYS + 4 - 1,
199 .flags = IORESOURCE_MEM,
200 },
201 {
202 .name = "spi_irq_in",
203 .start = GSBI5_QUP_IRQ,
204 .end = GSBI5_QUP_IRQ,
205 .flags = IORESOURCE_IRQ,
206 },
207};
208
209struct platform_device apq8064_device_qup_spi_gsbi5 = {
210 .name = "spi_qsd",
211 .id = 0,
212 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
213 .resource = resources_qup_spi_gsbi5,
214};
215
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800216struct platform_device apq_pcm = {
217 .name = "msm-pcm-dsp",
218 .id = -1,
219};
220
221struct platform_device apq_pcm_routing = {
222 .name = "msm-pcm-routing",
223 .id = -1,
224};
225
226struct platform_device apq_cpudai0 = {
227 .name = "msm-dai-q6",
228 .id = 0x4000,
229};
230
231struct platform_device apq_cpudai1 = {
232 .name = "msm-dai-q6",
233 .id = 0x4001,
234};
235
236struct platform_device apq_cpudai_hdmi_rx = {
237 .name = "msm-dai-q6",
238 .id = 8,
239};
240
241struct platform_device apq_cpudai_bt_rx = {
242 .name = "msm-dai-q6",
243 .id = 0x3000,
244};
245
246struct platform_device apq_cpudai_bt_tx = {
247 .name = "msm-dai-q6",
248 .id = 0x3001,
249};
250
251struct platform_device apq_cpudai_fm_rx = {
252 .name = "msm-dai-q6",
253 .id = 0x3004,
254};
255
256struct platform_device apq_cpudai_fm_tx = {
257 .name = "msm-dai-q6",
258 .id = 0x3005,
259};
260
261/*
262 * Machine specific data for AUX PCM Interface
263 * which the driver will be unware of.
264 */
265struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
266 .clk = "pcm_clk",
267 .mode = AFE_PCM_CFG_MODE_PCM,
268 .sync = AFE_PCM_CFG_SYNC_INT,
269 .frame = AFE_PCM_CFG_FRM_256BPF,
270 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
271 .slot = 0,
272 .data = AFE_PCM_CFG_CDATAOE_MASTER,
273 .pcm_clk_rate = 2048000,
274};
275
276struct platform_device apq_cpudai_auxpcm_rx = {
277 .name = "msm-dai-q6",
278 .id = 2,
279 .dev = {
280 .platform_data = &apq_auxpcm_rx_pdata,
281 },
282};
283
284struct platform_device apq_cpudai_auxpcm_tx = {
285 .name = "msm-dai-q6",
286 .id = 3,
287};
288
289struct platform_device apq_cpu_fe = {
290 .name = "msm-dai-fe",
291 .id = -1,
292};
293
294struct platform_device apq_stub_codec = {
295 .name = "msm-stub-codec",
296 .id = 1,
297};
298
299struct platform_device apq_voice = {
300 .name = "msm-pcm-voice",
301 .id = -1,
302};
303
304struct platform_device apq_voip = {
305 .name = "msm-voip-dsp",
306 .id = -1,
307};
308
309struct platform_device apq_lpa_pcm = {
310 .name = "msm-pcm-lpa",
311 .id = -1,
312};
313
314struct platform_device apq_pcm_hostless = {
315 .name = "msm-pcm-hostless",
316 .id = -1,
317};
318
319struct platform_device apq_cpudai_afe_01_rx = {
320 .name = "msm-dai-q6",
321 .id = 0xE0,
322};
323
324struct platform_device apq_cpudai_afe_01_tx = {
325 .name = "msm-dai-q6",
326 .id = 0xF0,
327};
328
329struct platform_device apq_cpudai_afe_02_rx = {
330 .name = "msm-dai-q6",
331 .id = 0xF1,
332};
333
334struct platform_device apq_cpudai_afe_02_tx = {
335 .name = "msm-dai-q6",
336 .id = 0xE1,
337};
338
339struct platform_device apq_pcm_afe = {
340 .name = "msm-pcm-afe",
341 .id = -1,
342};
343
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700344static struct resource resources_ssbi_pmic1[] = {
345 {
346 .start = MSM_PMIC1_SSBI_CMD_PHYS,
347 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
348 .flags = IORESOURCE_MEM,
349 },
350};
351
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600352#define LPASS_SLIMBUS_PHYS 0x28080000
353#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
354/* Board info for the slimbus slave device */
355static struct resource slimbus_res[] = {
356 {
357 .start = LPASS_SLIMBUS_PHYS,
358 .end = LPASS_SLIMBUS_PHYS + 8191,
359 .flags = IORESOURCE_MEM,
360 .name = "slimbus_physical",
361 },
362 {
363 .start = LPASS_SLIMBUS_BAM_PHYS,
364 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
365 .flags = IORESOURCE_MEM,
366 .name = "slimbus_bam_physical",
367 },
368 {
369 .start = SLIMBUS0_CORE_EE1_IRQ,
370 .end = SLIMBUS0_CORE_EE1_IRQ,
371 .flags = IORESOURCE_IRQ,
372 .name = "slimbus_irq",
373 },
374 {
375 .start = SLIMBUS0_BAM_EE1_IRQ,
376 .end = SLIMBUS0_BAM_EE1_IRQ,
377 .flags = IORESOURCE_IRQ,
378 .name = "slimbus_bam_irq",
379 },
380};
381
382struct platform_device apq8064_slim_ctrl = {
383 .name = "msm_slim_ctrl",
384 .id = 1,
385 .num_resources = ARRAY_SIZE(slimbus_res),
386 .resource = slimbus_res,
387 .dev = {
388 .coherent_dma_mask = 0xffffffffULL,
389 },
390};
391
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700392struct platform_device apq8064_device_ssbi_pmic1 = {
393 .name = "msm_ssbi",
394 .id = 0,
395 .resource = resources_ssbi_pmic1,
396 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
397};
398
399static struct resource resources_ssbi_pmic2[] = {
400 {
401 .start = MSM_PMIC2_SSBI_CMD_PHYS,
402 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
403 .flags = IORESOURCE_MEM,
404 },
405};
406
407struct platform_device apq8064_device_ssbi_pmic2 = {
408 .name = "msm_ssbi",
409 .id = 1,
410 .resource = resources_ssbi_pmic2,
411 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
412};
413
414static struct resource resources_otg[] = {
415 {
416 .start = MSM_HSUSB_PHYS,
417 .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE - 1,
418 .flags = IORESOURCE_MEM,
419 },
420 {
421 .start = USB1_HS_IRQ,
422 .end = USB1_HS_IRQ,
423 .flags = IORESOURCE_IRQ,
424 },
425};
426
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700427struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700428 .name = "msm_otg",
429 .id = -1,
430 .num_resources = ARRAY_SIZE(resources_otg),
431 .resource = resources_otg,
432 .dev = {
433 .coherent_dma_mask = 0xffffffff,
434 },
435};
436
437static struct resource resources_hsusb[] = {
438 {
439 .start = MSM_HSUSB_PHYS,
440 .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE - 1,
441 .flags = IORESOURCE_MEM,
442 },
443 {
444 .start = USB1_HS_IRQ,
445 .end = USB1_HS_IRQ,
446 .flags = IORESOURCE_IRQ,
447 },
448};
449
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700450struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700451 .name = "msm_hsusb",
452 .id = -1,
453 .num_resources = ARRAY_SIZE(resources_hsusb),
454 .resource = resources_hsusb,
455 .dev = {
456 .coherent_dma_mask = 0xffffffff,
457 },
458};
459
460#define MSM_SDC1_BASE 0x12400000
461#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
462#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
463#define MSM_SDC2_BASE 0x12140000
464#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
465#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
466#define MSM_SDC3_BASE 0x12180000
467#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
468#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
469#define MSM_SDC4_BASE 0x121C0000
470#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
471#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
472
473static struct resource resources_sdc1[] = {
474 {
475 .name = "core_mem",
476 .flags = IORESOURCE_MEM,
477 .start = MSM_SDC1_BASE,
478 .end = MSM_SDC1_DML_BASE - 1,
479 },
480 {
481 .name = "core_irq",
482 .flags = IORESOURCE_IRQ,
483 .start = SDC1_IRQ_0,
484 .end = SDC1_IRQ_0
485 },
486#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
487 {
488 .name = "sdcc_dml_addr",
489 .start = MSM_SDC1_DML_BASE,
490 .end = MSM_SDC1_BAM_BASE - 1,
491 .flags = IORESOURCE_MEM,
492 },
493 {
494 .name = "sdcc_bam_addr",
495 .start = MSM_SDC1_BAM_BASE,
496 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
497 .flags = IORESOURCE_MEM,
498 },
499 {
500 .name = "sdcc_bam_irq",
501 .start = SDC1_BAM_IRQ,
502 .end = SDC1_BAM_IRQ,
503 .flags = IORESOURCE_IRQ,
504 },
505#endif
506};
507
508static struct resource resources_sdc2[] = {
509 {
510 .name = "core_mem",
511 .flags = IORESOURCE_MEM,
512 .start = MSM_SDC2_BASE,
513 .end = MSM_SDC2_DML_BASE - 1,
514 },
515 {
516 .name = "core_irq",
517 .flags = IORESOURCE_IRQ,
518 .start = SDC2_IRQ_0,
519 .end = SDC2_IRQ_0
520 },
521#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
522 {
523 .name = "sdcc_dml_addr",
524 .start = MSM_SDC2_DML_BASE,
525 .end = MSM_SDC2_BAM_BASE - 1,
526 .flags = IORESOURCE_MEM,
527 },
528 {
529 .name = "sdcc_bam_addr",
530 .start = MSM_SDC2_BAM_BASE,
531 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
532 .flags = IORESOURCE_MEM,
533 },
534 {
535 .name = "sdcc_bam_irq",
536 .start = SDC2_BAM_IRQ,
537 .end = SDC2_BAM_IRQ,
538 .flags = IORESOURCE_IRQ,
539 },
540#endif
541};
542
543static struct resource resources_sdc3[] = {
544 {
545 .name = "core_mem",
546 .flags = IORESOURCE_MEM,
547 .start = MSM_SDC3_BASE,
548 .end = MSM_SDC3_DML_BASE - 1,
549 },
550 {
551 .name = "core_irq",
552 .flags = IORESOURCE_IRQ,
553 .start = SDC3_IRQ_0,
554 .end = SDC3_IRQ_0
555 },
556#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
557 {
558 .name = "sdcc_dml_addr",
559 .start = MSM_SDC3_DML_BASE,
560 .end = MSM_SDC3_BAM_BASE - 1,
561 .flags = IORESOURCE_MEM,
562 },
563 {
564 .name = "sdcc_bam_addr",
565 .start = MSM_SDC3_BAM_BASE,
566 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
567 .flags = IORESOURCE_MEM,
568 },
569 {
570 .name = "sdcc_bam_irq",
571 .start = SDC3_BAM_IRQ,
572 .end = SDC3_BAM_IRQ,
573 .flags = IORESOURCE_IRQ,
574 },
575#endif
576};
577
578static struct resource resources_sdc4[] = {
579 {
580 .name = "core_mem",
581 .flags = IORESOURCE_MEM,
582 .start = MSM_SDC4_BASE,
583 .end = MSM_SDC4_DML_BASE - 1,
584 },
585 {
586 .name = "core_irq",
587 .flags = IORESOURCE_IRQ,
588 .start = SDC4_IRQ_0,
589 .end = SDC4_IRQ_0
590 },
591#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
592 {
593 .name = "sdcc_dml_addr",
594 .start = MSM_SDC4_DML_BASE,
595 .end = MSM_SDC4_BAM_BASE - 1,
596 .flags = IORESOURCE_MEM,
597 },
598 {
599 .name = "sdcc_bam_addr",
600 .start = MSM_SDC4_BAM_BASE,
601 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
602 .flags = IORESOURCE_MEM,
603 },
604 {
605 .name = "sdcc_bam_irq",
606 .start = SDC4_BAM_IRQ,
607 .end = SDC4_BAM_IRQ,
608 .flags = IORESOURCE_IRQ,
609 },
610#endif
611};
612
613struct platform_device apq8064_device_sdc1 = {
614 .name = "msm_sdcc",
615 .id = 1,
616 .num_resources = ARRAY_SIZE(resources_sdc1),
617 .resource = resources_sdc1,
618 .dev = {
619 .coherent_dma_mask = 0xffffffff,
620 },
621};
622
623struct platform_device apq8064_device_sdc2 = {
624 .name = "msm_sdcc",
625 .id = 2,
626 .num_resources = ARRAY_SIZE(resources_sdc2),
627 .resource = resources_sdc2,
628 .dev = {
629 .coherent_dma_mask = 0xffffffff,
630 },
631};
632
633struct platform_device apq8064_device_sdc3 = {
634 .name = "msm_sdcc",
635 .id = 3,
636 .num_resources = ARRAY_SIZE(resources_sdc3),
637 .resource = resources_sdc3,
638 .dev = {
639 .coherent_dma_mask = 0xffffffff,
640 },
641};
642
643struct platform_device apq8064_device_sdc4 = {
644 .name = "msm_sdcc",
645 .id = 4,
646 .num_resources = ARRAY_SIZE(resources_sdc4),
647 .resource = resources_sdc4,
648 .dev = {
649 .coherent_dma_mask = 0xffffffff,
650 },
651};
652
653static struct platform_device *apq8064_sdcc_devices[] __initdata = {
654 &apq8064_device_sdc1,
655 &apq8064_device_sdc2,
656 &apq8064_device_sdc3,
657 &apq8064_device_sdc4,
658};
659
660int __init apq8064_add_sdcc(unsigned int controller,
661 struct mmc_platform_data *plat)
662{
663 struct platform_device *pdev;
664
665 if (!plat)
666 return 0;
667 if (controller < 1 || controller > 4)
668 return -EINVAL;
669
670 pdev = apq8064_sdcc_devices[controller-1];
671 pdev->dev.platform_data = plat;
672 return platform_device_register(pdev);
673}
674
Yan He06913ce2011-08-26 16:33:46 -0700675static struct resource resources_sps[] = {
676 {
677 .name = "pipe_mem",
678 .start = 0x12800000,
679 .end = 0x12800000 + 0x4000 - 1,
680 .flags = IORESOURCE_MEM,
681 },
682 {
683 .name = "bamdma_dma",
684 .start = 0x12240000,
685 .end = 0x12240000 + 0x1000 - 1,
686 .flags = IORESOURCE_MEM,
687 },
688 {
689 .name = "bamdma_bam",
690 .start = 0x12244000,
691 .end = 0x12244000 + 0x4000 - 1,
692 .flags = IORESOURCE_MEM,
693 },
694 {
695 .name = "bamdma_irq",
696 .start = SPS_BAM_DMA_IRQ,
697 .end = SPS_BAM_DMA_IRQ,
698 .flags = IORESOURCE_IRQ,
699 },
700};
701
Gagan Mac8a7a5d32011-11-11 16:43:06 -0700702struct platform_device msm_bus_8064_sys_fabric = {
703 .name = "msm_bus_fabric",
704 .id = MSM_BUS_FAB_SYSTEM,
705};
706struct platform_device msm_bus_8064_apps_fabric = {
707 .name = "msm_bus_fabric",
708 .id = MSM_BUS_FAB_APPSS,
709};
710struct platform_device msm_bus_8064_mm_fabric = {
711 .name = "msm_bus_fabric",
712 .id = MSM_BUS_FAB_MMSS,
713};
714struct platform_device msm_bus_8064_sys_fpb = {
715 .name = "msm_bus_fabric",
716 .id = MSM_BUS_FAB_SYSTEM_FPB,
717};
718struct platform_device msm_bus_8064_cpss_fpb = {
719 .name = "msm_bus_fabric",
720 .id = MSM_BUS_FAB_CPSS_FPB,
721};
722
Yan He06913ce2011-08-26 16:33:46 -0700723static struct msm_sps_platform_data msm_sps_pdata = {
724 .bamdma_restricted_pipes = 0x06,
725};
726
727struct platform_device msm_device_sps_apq8064 = {
728 .name = "msm_sps",
729 .id = -1,
730 .num_resources = ARRAY_SIZE(resources_sps),
731 .resource = resources_sps,
732 .dev.platform_data = &msm_sps_pdata,
733};
734
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600735struct platform_device msm_device_smd_apq8064 = {
736 .name = "msm_smd",
737 .id = -1,
738};
739
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700740#ifdef CONFIG_HW_RANDOM_MSM
741/* PRNG device */
742#define MSM_PRNG_PHYS 0x1A500000
743static struct resource rng_resources = {
744 .flags = IORESOURCE_MEM,
745 .start = MSM_PRNG_PHYS,
746 .end = MSM_PRNG_PHYS + SZ_512 - 1,
747};
748
749struct platform_device apq8064_device_rng = {
750 .name = "msm_rng",
751 .id = 0,
752 .num_resources = 1,
753 .resource = &rng_resources,
754};
755#endif
756
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700757static struct clk_lookup msm_clocks_8064_dummy[] = {
758 CLK_DUMMY("pll2", PLL2, NULL, 0),
759 CLK_DUMMY("pll8", PLL8, NULL, 0),
760 CLK_DUMMY("pll4", PLL4, NULL, 0),
761
762 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
763 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
764 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
765 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
766 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
767 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
768 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
769 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
770 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
771 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
772 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
773 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
774 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
775 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
776 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
777 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
778
Matt Wagantalle2522372011-08-17 14:52:21 -0700779 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
780 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
781 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700782 "msm_serial_hsl.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700783 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
784 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
785 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
786 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
787 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
788 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
789 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
790 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
791 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700792 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
793 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
794 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700795 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
796 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700797 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
798 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700799 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -0700800 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700801 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700802 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
803 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
804 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
805 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700806 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700807 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800808 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
809 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
810 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
811 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
812 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
813 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
814 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -0700815 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
816 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
817 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
818 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700819 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
820 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
821 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
822 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700823 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700824 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
825 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700826 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "msm_serial_hsl.0", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700827 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
828 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700829 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700830 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700831 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800832 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
833 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
834 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
835 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700836 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
837 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
838 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
839 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700840 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
841 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700842 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
843 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
844 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
845 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
846 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700847 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
848 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
849 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
850 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
851 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
852 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
853 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
854 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
855 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
856 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
857 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
858 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
859 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
860 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
861 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700862 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
863 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700864 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700865 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700866 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700867 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700868 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
869 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
870 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700871 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700872 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700873 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700874 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700875 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
876 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700877 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700878 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700879 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
880 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
881 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
882 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
883 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
884 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700885 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700886 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
887 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
888 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
889 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700890 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700891 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
892 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700893 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
894 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
895 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
896 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
897 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
898 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700899 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
900 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
901 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
902 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700903 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700904 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
905 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700906 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
907 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700908 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700909 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -0700910 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700911 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700912 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
913 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
914 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
915 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
916 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
917 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
918 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
919 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
920 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
921 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
922 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
923 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
924 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
925 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -0700926 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700927
928 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -0800929 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700930 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
931 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
932 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
933 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700934 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
935 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700936 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -0700937 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
938 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
939 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
940 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
941 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
942 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700943};
944
Stephen Boydbb600ae2011-08-02 20:11:40 -0700945struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
946 .table = msm_clocks_8064_dummy,
947 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
948};
Praveen Chidambaram78499012011-11-01 17:15:17 -0600949
950struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
951 .reg_base_addrs = {
952 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
953 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
954 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
955 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
956 },
957 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
958 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
959 .ipc_rpm_val = 4,
960 .target_id = {
961 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
962 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
963 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
964 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
965 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
966 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
967 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
968 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
969 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
970 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
971 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
972 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
973 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
974 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
975 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
976 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
977 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
978 APPS_FABRIC_CFG_HALT, 2),
979 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
980 APPS_FABRIC_CFG_CLKMOD, 3),
981 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
982 APPS_FABRIC_CFG_IOCTL, 1),
983 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
984 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
985 SYS_FABRIC_CFG_HALT, 2),
986 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
987 SYS_FABRIC_CFG_CLKMOD, 3),
988 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
989 SYS_FABRIC_CFG_IOCTL, 1),
990 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
991 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
992 MMSS_FABRIC_CFG_HALT, 2),
993 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
994 MMSS_FABRIC_CFG_CLKMOD, 3),
995 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
996 MMSS_FABRIC_CFG_IOCTL, 1),
997 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
998 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
999 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1000 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1001 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1002 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1003 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1004 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1005 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1006 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1007 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1008 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1009 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1010 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1011 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1012 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1013 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1014 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1015 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1016 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1017 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1018 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1019 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1020 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1021 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1022 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1023 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1024 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1025 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1026 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1027 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1028 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1029 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1030 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1031 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1032 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1033 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1034 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1035 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1036 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1037 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1038 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1039 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1040 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1041 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1042 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1043 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1044 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1045 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1046 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1047 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1048 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1049 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1050 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1051 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1052 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1053 },
1054 .target_status = {
1055 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1056 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1057 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1058 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1059 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1060 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1061 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1062 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1063 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1064 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1065 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1066 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1067 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1068 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1069 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1070 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1071 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1072 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1073 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1074 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1075 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1076 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1077 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1078 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1079 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1080 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1081 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1082 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1083 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1084 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1085 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1086 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1087 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1088 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1089 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1090 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1091 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1092 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1093 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1094 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1095 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1096 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1097 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1098 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1099 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1100 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1101 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1102 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1103 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1104 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1105 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1106 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1107 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1108 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1109 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1110 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1111 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1112 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1113 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1114 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1115 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1116 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1117 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1118 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1119 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1120 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1121 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1122 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1123 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1124 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1125 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1126 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1127 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1128 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1129 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1130 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1131 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1132 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1133 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1134 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1135 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1136 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1137 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1138 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1139 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1140 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1141 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1142 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1143 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1144 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1145 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1146 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1147 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1148 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1149 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1150 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1151 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1152 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1153 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1154 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1155 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1156 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1157 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1158 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1159 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1160 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1161 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1162 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1163 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1164 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1165 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1166 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1167 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1168 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1169 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1170 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1171 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1172 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1173 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1174 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1175 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1176 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1177 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1178 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1179 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1180 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1181 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1182 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1183 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1184 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1185 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1186 },
1187 .target_ctrl_id = {
1188 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1189 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1190 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1191 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1192 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1193 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1194 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1195 },
1196 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1197 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1198 .sel_last = MSM_RPM_8064_SEL_LAST,
1199 .ver = {3, 0, 0},
1200};
1201
1202struct platform_device apq8064_rpm_device = {
1203 .name = "msm_rpm",
1204 .id = -1,
1205};
1206
1207static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1208 .phys_addr_base = 0x0010D204,
1209 .phys_size = SZ_8K,
1210};
1211
1212struct platform_device apq8064_rpm_stat_device = {
1213 .name = "msm_rpm_stat",
1214 .id = -1,
1215 .dev = {
1216 .platform_data = &msm_rpm_stat_pdata,
1217 },
1218};
1219
1220static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1221 .phys_addr_base = 0x0010C000,
1222 .reg_offsets = {
1223 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1224 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1225 },
1226 .phys_size = SZ_8K,
1227 .log_len = 4096, /* log's buffer length in bytes */
1228 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1229};
1230
1231struct platform_device apq8064_rpm_log_device = {
1232 .name = "msm_rpm_log",
1233 .id = -1,
1234 .dev = {
1235 .platform_data = &msm_rpm_log_pdata,
1236 },
1237};
1238
1239#ifdef CONFIG_MSM_MPM
1240static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1241 [1] = MSM_GPIO_TO_INT(26),
1242 [2] = MSM_GPIO_TO_INT(88),
1243 [4] = MSM_GPIO_TO_INT(73),
1244 [5] = MSM_GPIO_TO_INT(74),
1245 [6] = MSM_GPIO_TO_INT(75),
1246 [7] = MSM_GPIO_TO_INT(76),
1247 [8] = MSM_GPIO_TO_INT(77),
1248 [9] = MSM_GPIO_TO_INT(36),
1249 [10] = MSM_GPIO_TO_INT(84),
1250 [11] = MSM_GPIO_TO_INT(7),
1251 [12] = MSM_GPIO_TO_INT(11),
1252 [13] = MSM_GPIO_TO_INT(52),
1253 [14] = MSM_GPIO_TO_INT(15),
1254 [15] = MSM_GPIO_TO_INT(83),
1255 [16] = USB3_HS_IRQ,
1256 [19] = MSM_GPIO_TO_INT(61),
1257 [20] = MSM_GPIO_TO_INT(58),
1258 [23] = MSM_GPIO_TO_INT(65),
1259 [24] = MSM_GPIO_TO_INT(63),
1260 [25] = USB1_HS_IRQ,
1261 [27] = HDMI_IRQ,
1262 [29] = MSM_GPIO_TO_INT(22),
1263 [30] = MSM_GPIO_TO_INT(72),
1264 [31] = USB4_HS_IRQ,
1265 [33] = MSM_GPIO_TO_INT(44),
1266 [34] = MSM_GPIO_TO_INT(39),
1267 [35] = MSM_GPIO_TO_INT(19),
1268 [36] = MSM_GPIO_TO_INT(23),
1269 [37] = MSM_GPIO_TO_INT(41),
1270 [38] = MSM_GPIO_TO_INT(30),
1271 [41] = MSM_GPIO_TO_INT(42),
1272 [42] = MSM_GPIO_TO_INT(56),
1273 [43] = MSM_GPIO_TO_INT(55),
1274 [44] = MSM_GPIO_TO_INT(50),
1275 [45] = MSM_GPIO_TO_INT(49),
1276 [46] = MSM_GPIO_TO_INT(47),
1277 [47] = MSM_GPIO_TO_INT(45),
1278 [48] = MSM_GPIO_TO_INT(38),
1279 [49] = MSM_GPIO_TO_INT(34),
1280 [50] = MSM_GPIO_TO_INT(32),
1281 [51] = MSM_GPIO_TO_INT(29),
1282 [52] = MSM_GPIO_TO_INT(18),
1283 [53] = MSM_GPIO_TO_INT(10),
1284 [54] = MSM_GPIO_TO_INT(81),
1285 [55] = MSM_GPIO_TO_INT(6),
1286};
1287
1288static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1289 TLMM_MSM_SUMMARY_IRQ,
1290 RPM_APCC_CPU0_GP_HIGH_IRQ,
1291 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1292 RPM_APCC_CPU0_GP_LOW_IRQ,
1293 RPM_APCC_CPU0_WAKE_UP_IRQ,
1294 RPM_APCC_CPU1_GP_HIGH_IRQ,
1295 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1296 RPM_APCC_CPU1_GP_LOW_IRQ,
1297 RPM_APCC_CPU1_WAKE_UP_IRQ,
1298 MSS_TO_APPS_IRQ_0,
1299 MSS_TO_APPS_IRQ_1,
1300 MSS_TO_APPS_IRQ_2,
1301 MSS_TO_APPS_IRQ_3,
1302 MSS_TO_APPS_IRQ_4,
1303 MSS_TO_APPS_IRQ_5,
1304 MSS_TO_APPS_IRQ_6,
1305 MSS_TO_APPS_IRQ_7,
1306 MSS_TO_APPS_IRQ_8,
1307 MSS_TO_APPS_IRQ_9,
1308 LPASS_SCSS_GP_LOW_IRQ,
1309 LPASS_SCSS_GP_MEDIUM_IRQ,
1310 LPASS_SCSS_GP_HIGH_IRQ,
1311 SPS_MTI_30,
1312 SPS_MTI_31,
1313 RIVA_APSS_SPARE_IRQ,
1314 RIVA_APPS_WLAN_SMSM_IRQ,
1315 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1316 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1317};
1318
1319struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1320 .irqs_m2a = msm_mpm_irqs_m2a,
1321 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1322 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1323 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1324 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1325 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1326 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1327 .mpm_apps_ipc_val = BIT(1),
1328 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1329
1330};
1331#endif