blob: a433a8997772628fd1c9df61ef2f9cfcae1c2bd2 [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <mach/irqs.h>
20#include <mach/dma.h>
21#include <asm/mach/mmc.h>
22#include <asm/clkdev.h>
23#include <linux/msm_kgsl.h>
24#include <linux/msm_rotator.h>
25#include <mach/msm_hsusb.h>
26#include "footswitch.h"
27#include "clock.h"
28#include "clock-rpm.h"
29#include "clock-voter.h"
30#include "devices.h"
31#include "devices-msm8x60.h"
32#include <linux/dma-mapping.h>
33#include <linux/irq.h>
34#include <linux/clk.h>
35#include <asm/hardware/gic.h>
36#include <asm/mach-types.h>
37#include <asm/clkdev.h>
38#include <mach/msm_serial_hs_lite.h>
39#include <mach/msm_bus.h>
40#include <mach/msm_bus_board.h>
41#include <mach/socinfo.h>
42#include <mach/msm_memtypes.h>
43#include <mach/msm_tsif.h>
44#include <mach/scm-io.h>
45#ifdef CONFIG_MSM_DSPS
46#include <mach/msm_dsps.h>
47#endif
48#include <linux/android_pmem.h>
49#include <linux/gpio.h>
50#include <linux/delay.h>
51#include <mach/mdm.h>
52#include <mach/rpm.h>
53#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040054#include <sound/apr_audio.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060055#include "rpm_log.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#include "rpm_stats.h"
57#include "mpm.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070058#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059
60/* Address of GSBI blocks */
61#define MSM_GSBI1_PHYS 0x16000000
62#define MSM_GSBI2_PHYS 0x16100000
63#define MSM_GSBI3_PHYS 0x16200000
64#define MSM_GSBI4_PHYS 0x16300000
65#define MSM_GSBI5_PHYS 0x16400000
66#define MSM_GSBI6_PHYS 0x16500000
67#define MSM_GSBI7_PHYS 0x16600000
68#define MSM_GSBI8_PHYS 0x19800000
69#define MSM_GSBI9_PHYS 0x19900000
70#define MSM_GSBI10_PHYS 0x19A00000
71#define MSM_GSBI11_PHYS 0x19B00000
72#define MSM_GSBI12_PHYS 0x19C00000
73
74/* GSBI QUPe devices */
75#define MSM_GSBI1_QUP_PHYS 0x16080000
76#define MSM_GSBI2_QUP_PHYS 0x16180000
77#define MSM_GSBI3_QUP_PHYS 0x16280000
78#define MSM_GSBI4_QUP_PHYS 0x16380000
79#define MSM_GSBI5_QUP_PHYS 0x16480000
80#define MSM_GSBI6_QUP_PHYS 0x16580000
81#define MSM_GSBI7_QUP_PHYS 0x16680000
82#define MSM_GSBI8_QUP_PHYS 0x19880000
83#define MSM_GSBI9_QUP_PHYS 0x19980000
84#define MSM_GSBI10_QUP_PHYS 0x19A80000
85#define MSM_GSBI11_QUP_PHYS 0x19B80000
86#define MSM_GSBI12_QUP_PHYS 0x19C80000
87
88/* GSBI UART devices */
89#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
90#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
91#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
92#define MSM_UART2DM_PHYS 0x19C40000
93#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
94#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
95#define TCSR_BASE_PHYS 0x16b00000
96
97/* PRNG device */
98#define MSM_PRNG_PHYS 0x16C00000
99#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
100#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
101
102static void charm_ap2mdm_kpdpwr_on(void)
103{
104 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700105 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106}
107
108static void charm_ap2mdm_kpdpwr_off(void)
109{
110 int i;
111
112 gpio_direction_output(AP2MDM_ERRFATAL, 1);
113
114 for (i = 20; i > 0; i--) {
115 if (gpio_get_value(MDM2AP_STATUS) == 0)
116 break;
117 msleep(100);
118 }
119 gpio_direction_output(AP2MDM_ERRFATAL, 0);
120
121 if (i == 0) {
122 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
123 of the charm modem.\n", __func__);
124 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
125 /*
126 * Currently, there is a debounce timer on the charm PMIC. It is
127 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
128 * for the reset to fully take place. Sleep here to ensure the
129 * reset has occured before the function exits.
130 */
131 msleep(4000);
132 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
133 }
134}
135
136static struct resource charm_resources[] = {
137 /* MDM2AP_ERRFATAL */
138 {
139 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
140 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
141 .flags = IORESOURCE_IRQ,
142 },
143 /* MDM2AP_STATUS */
144 {
145 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
146 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
147 .flags = IORESOURCE_IRQ,
148 }
149};
150
151static struct charm_platform_data mdm_platform_data = {
152 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
153 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
154};
155
156struct platform_device msm_charm_modem = {
157 .name = "charm_modem",
158 .id = -1,
159 .num_resources = ARRAY_SIZE(charm_resources),
160 .resource = charm_resources,
161 .dev = {
162 .platform_data = &mdm_platform_data,
163 },
164};
165
166#ifdef CONFIG_MSM_DSPS
167#define GSBI12_DEV (&msm_dsps_device.dev)
168#else
169#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
170#endif
171
172void __init msm8x60_init_irq(void)
173{
Praveen Chidambaram78499012011-11-01 17:15:17 -0600174 struct msm_mpm_device_data *data = NULL;
175
176#ifdef CONFIG_MSM_MPM
177 data = &msm8660_mpm_dev_data;
178#endif
179
180 msm_mpm_irq_extn_init(data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700181 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
182
183 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
184 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185}
186
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700187#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
188
189static struct resource msm_8660_q6_resources[] = {
190 {
191 .start = MSM_LPASS_QDSP6SS_PHYS,
192 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
193 .flags = IORESOURCE_MEM,
194 },
195};
196
197struct platform_device msm_pil_q6v3 = {
198 .name = "pil_qdsp6v3",
199 .id = -1,
200 .num_resources = ARRAY_SIZE(msm_8660_q6_resources),
201 .resource = msm_8660_q6_resources,
202};
203
Stephen Boyd4eb885b2011-09-29 01:16:03 -0700204#define MSM_MSS_REGS_PHYS 0x10200000
205
206static struct resource msm_8660_modem_resources[] = {
207 {
208 .start = MSM_MSS_REGS_PHYS,
209 .end = MSM_MSS_REGS_PHYS + SZ_256 - 1,
210 .flags = IORESOURCE_MEM,
211 },
212};
213
214struct platform_device msm_pil_modem = {
215 .name = "pil_modem",
216 .id = -1,
217 .num_resources = ARRAY_SIZE(msm_8660_modem_resources),
218 .resource = msm_8660_modem_resources,
219};
220
Stephen Boydd89eebe2011-09-28 23:28:11 -0700221struct platform_device msm_pil_tzapps = {
222 .name = "pil_tzapps",
223 .id = -1,
224};
225
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226static struct resource msm_uart1_dm_resources[] = {
227 {
228 .start = MSM_UART1DM_PHYS,
229 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
230 .flags = IORESOURCE_MEM,
231 },
232 {
233 .start = INT_UART1DM_IRQ,
234 .end = INT_UART1DM_IRQ,
235 .flags = IORESOURCE_IRQ,
236 },
237 {
238 /* GSBI6 is UARTDM1 */
239 .start = MSM_GSBI6_PHYS,
240 .end = MSM_GSBI6_PHYS + 4 - 1,
241 .name = "gsbi_resource",
242 .flags = IORESOURCE_MEM,
243 },
244 {
245 .start = DMOV_HSUART1_TX_CHAN,
246 .end = DMOV_HSUART1_RX_CHAN,
247 .name = "uartdm_channels",
248 .flags = IORESOURCE_DMA,
249 },
250 {
251 .start = DMOV_HSUART1_TX_CRCI,
252 .end = DMOV_HSUART1_RX_CRCI,
253 .name = "uartdm_crci",
254 .flags = IORESOURCE_DMA,
255 },
256};
257
258static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
259
260struct platform_device msm_device_uart_dm1 = {
261 .name = "msm_serial_hs",
262 .id = 0,
263 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
264 .resource = msm_uart1_dm_resources,
265 .dev = {
266 .dma_mask = &msm_uart_dm1_dma_mask,
267 .coherent_dma_mask = DMA_BIT_MASK(32),
268 },
269};
270
271static struct resource msm_uart3_dm_resources[] = {
272 {
273 .start = MSM_UART3DM_PHYS,
274 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
275 .name = "uartdm_resource",
276 .flags = IORESOURCE_MEM,
277 },
278 {
279 .start = INT_UART3DM_IRQ,
280 .end = INT_UART3DM_IRQ,
281 .flags = IORESOURCE_IRQ,
282 },
283 {
284 .start = MSM_GSBI3_PHYS,
285 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
286 .name = "gsbi_resource",
287 .flags = IORESOURCE_MEM,
288 },
289};
290
291struct platform_device msm_device_uart_dm3 = {
292 .name = "msm_serial_hsl",
293 .id = 2,
294 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
295 .resource = msm_uart3_dm_resources,
296};
297
298static struct resource msm_uart12_dm_resources[] = {
299 {
300 .start = MSM_UART2DM_PHYS,
301 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
302 .name = "uartdm_resource",
303 .flags = IORESOURCE_MEM,
304 },
305 {
306 .start = INT_UART2DM_IRQ,
307 .end = INT_UART2DM_IRQ,
308 .flags = IORESOURCE_IRQ,
309 },
310 {
311 /* GSBI 12 is UARTDM2 */
312 .start = MSM_GSBI12_PHYS,
313 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
314 .name = "gsbi_resource",
315 .flags = IORESOURCE_MEM,
316 },
317};
318
319struct platform_device msm_device_uart_dm12 = {
320 .name = "msm_serial_hsl",
321 .id = 0,
322 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
323 .resource = msm_uart12_dm_resources,
324};
325
326#ifdef CONFIG_MSM_GSBI9_UART
327static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
328 .config_gpio = 1,
329 .uart_tx_gpio = 67,
330 .uart_rx_gpio = 66,
331};
332
333static struct resource msm_uart_gsbi9_resources[] = {
334 {
335 .start = MSM_UART9DM_PHYS,
336 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
337 .name = "uartdm_resource",
338 .flags = IORESOURCE_MEM,
339 },
340 {
341 .start = INT_UART9DM_IRQ,
342 .end = INT_UART9DM_IRQ,
343 .flags = IORESOURCE_IRQ,
344 },
345 {
346 /* GSBI 9 is UART_GSBI9 */
347 .start = MSM_GSBI9_PHYS,
348 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
349 .name = "gsbi_resource",
350 .flags = IORESOURCE_MEM,
351 },
352};
353struct platform_device *msm_device_uart_gsbi9;
354struct platform_device *msm_add_gsbi9_uart(void)
355{
356 return platform_device_register_resndata(NULL, "msm_serial_hsl",
357 1, msm_uart_gsbi9_resources,
358 ARRAY_SIZE(msm_uart_gsbi9_resources),
359 &uart_gsbi9_pdata,
360 sizeof(uart_gsbi9_pdata));
361}
362#endif
363
364static struct resource gsbi3_qup_i2c_resources[] = {
365 {
366 .name = "qup_phys_addr",
367 .start = MSM_GSBI3_QUP_PHYS,
368 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
369 .flags = IORESOURCE_MEM,
370 },
371 {
372 .name = "gsbi_qup_i2c_addr",
373 .start = MSM_GSBI3_PHYS,
374 .end = MSM_GSBI3_PHYS + 4 - 1,
375 .flags = IORESOURCE_MEM,
376 },
377 {
378 .name = "qup_err_intr",
379 .start = GSBI3_QUP_IRQ,
380 .end = GSBI3_QUP_IRQ,
381 .flags = IORESOURCE_IRQ,
382 },
383 {
384 .name = "i2c_clk",
385 .start = 44,
386 .end = 44,
387 .flags = IORESOURCE_IO,
388 },
389 {
390 .name = "i2c_sda",
391 .start = 43,
392 .end = 43,
393 .flags = IORESOURCE_IO,
394 },
395};
396
397static struct resource gsbi4_qup_i2c_resources[] = {
398 {
399 .name = "qup_phys_addr",
400 .start = MSM_GSBI4_QUP_PHYS,
401 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
402 .flags = IORESOURCE_MEM,
403 },
404 {
405 .name = "gsbi_qup_i2c_addr",
406 .start = MSM_GSBI4_PHYS,
407 .end = MSM_GSBI4_PHYS + 4 - 1,
408 .flags = IORESOURCE_MEM,
409 },
410 {
411 .name = "qup_err_intr",
412 .start = GSBI4_QUP_IRQ,
413 .end = GSBI4_QUP_IRQ,
414 .flags = IORESOURCE_IRQ,
415 },
416};
417
418static struct resource gsbi7_qup_i2c_resources[] = {
419 {
420 .name = "qup_phys_addr",
421 .start = MSM_GSBI7_QUP_PHYS,
422 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
423 .flags = IORESOURCE_MEM,
424 },
425 {
426 .name = "gsbi_qup_i2c_addr",
427 .start = MSM_GSBI7_PHYS,
428 .end = MSM_GSBI7_PHYS + 4 - 1,
429 .flags = IORESOURCE_MEM,
430 },
431 {
432 .name = "qup_err_intr",
433 .start = GSBI7_QUP_IRQ,
434 .end = GSBI7_QUP_IRQ,
435 .flags = IORESOURCE_IRQ,
436 },
437 {
438 .name = "i2c_clk",
439 .start = 60,
440 .end = 60,
441 .flags = IORESOURCE_IO,
442 },
443 {
444 .name = "i2c_sda",
445 .start = 59,
446 .end = 59,
447 .flags = IORESOURCE_IO,
448 },
449};
450
451static struct resource gsbi8_qup_i2c_resources[] = {
452 {
453 .name = "qup_phys_addr",
454 .start = MSM_GSBI8_QUP_PHYS,
455 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
456 .flags = IORESOURCE_MEM,
457 },
458 {
459 .name = "gsbi_qup_i2c_addr",
460 .start = MSM_GSBI8_PHYS,
461 .end = MSM_GSBI8_PHYS + 4 - 1,
462 .flags = IORESOURCE_MEM,
463 },
464 {
465 .name = "qup_err_intr",
466 .start = GSBI8_QUP_IRQ,
467 .end = GSBI8_QUP_IRQ,
468 .flags = IORESOURCE_IRQ,
469 },
470};
471
472static struct resource gsbi9_qup_i2c_resources[] = {
473 {
474 .name = "qup_phys_addr",
475 .start = MSM_GSBI9_QUP_PHYS,
476 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
477 .flags = IORESOURCE_MEM,
478 },
479 {
480 .name = "gsbi_qup_i2c_addr",
481 .start = MSM_GSBI9_PHYS,
482 .end = MSM_GSBI9_PHYS + 4 - 1,
483 .flags = IORESOURCE_MEM,
484 },
485 {
486 .name = "qup_err_intr",
487 .start = GSBI9_QUP_IRQ,
488 .end = GSBI9_QUP_IRQ,
489 .flags = IORESOURCE_IRQ,
490 },
491};
492
493static struct resource gsbi12_qup_i2c_resources[] = {
494 {
495 .name = "qup_phys_addr",
496 .start = MSM_GSBI12_QUP_PHYS,
497 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
498 .flags = IORESOURCE_MEM,
499 },
500 {
501 .name = "gsbi_qup_i2c_addr",
502 .start = MSM_GSBI12_PHYS,
503 .end = MSM_GSBI12_PHYS + 4 - 1,
504 .flags = IORESOURCE_MEM,
505 },
506 {
507 .name = "qup_err_intr",
508 .start = GSBI12_QUP_IRQ,
509 .end = GSBI12_QUP_IRQ,
510 .flags = IORESOURCE_IRQ,
511 },
512};
513
514#ifdef CONFIG_MSM_BUS_SCALING
515static struct msm_bus_vectors grp3d_init_vectors[] = {
516 {
517 .src = MSM_BUS_MASTER_GRAPHICS_3D,
518 .dst = MSM_BUS_SLAVE_EBI_CH0,
519 .ab = 0,
520 .ib = 0,
521 },
522};
523
Lucille Sylvester293217d2011-08-19 17:50:52 -0600524static struct msm_bus_vectors grp3d_low_vectors[] = {
525 {
526 .src = MSM_BUS_MASTER_GRAPHICS_3D,
527 .dst = MSM_BUS_SLAVE_EBI_CH0,
528 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700529 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600530 },
531};
532
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700533static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
534 {
535 .src = MSM_BUS_MASTER_GRAPHICS_3D,
536 .dst = MSM_BUS_SLAVE_EBI_CH0,
537 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700538 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700539 },
540};
541
542static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
543 {
544 .src = MSM_BUS_MASTER_GRAPHICS_3D,
545 .dst = MSM_BUS_SLAVE_EBI_CH0,
546 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700547 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700548 },
549};
550
551static struct msm_bus_vectors grp3d_max_vectors[] = {
552 {
553 .src = MSM_BUS_MASTER_GRAPHICS_3D,
554 .dst = MSM_BUS_SLAVE_EBI_CH0,
555 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700556 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700557 },
558};
559
560static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
561 {
562 ARRAY_SIZE(grp3d_init_vectors),
563 grp3d_init_vectors,
564 },
565 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600566 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700567 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600568 },
569 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700570 ARRAY_SIZE(grp3d_nominal_low_vectors),
571 grp3d_nominal_low_vectors,
572 },
573 {
574 ARRAY_SIZE(grp3d_nominal_high_vectors),
575 grp3d_nominal_high_vectors,
576 },
577 {
578 ARRAY_SIZE(grp3d_max_vectors),
579 grp3d_max_vectors,
580 },
581};
582
583static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
584 grp3d_bus_scale_usecases,
585 ARRAY_SIZE(grp3d_bus_scale_usecases),
586 .name = "grp3d",
587};
588
589static struct msm_bus_vectors grp2d0_init_vectors[] = {
590 {
591 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
592 .dst = MSM_BUS_SLAVE_EBI_CH0,
593 .ab = 0,
594 .ib = 0,
595 },
596};
597
598static struct msm_bus_vectors grp2d0_max_vectors[] = {
599 {
600 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
601 .dst = MSM_BUS_SLAVE_EBI_CH0,
602 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700603 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700604 },
605};
606
607static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
608 {
609 ARRAY_SIZE(grp2d0_init_vectors),
610 grp2d0_init_vectors,
611 },
612 {
613 ARRAY_SIZE(grp2d0_max_vectors),
614 grp2d0_max_vectors,
615 },
616};
617
618static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
619 grp2d0_bus_scale_usecases,
620 ARRAY_SIZE(grp2d0_bus_scale_usecases),
621 .name = "grp2d0",
622};
623
624static struct msm_bus_vectors grp2d1_init_vectors[] = {
625 {
626 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
627 .dst = MSM_BUS_SLAVE_EBI_CH0,
628 .ab = 0,
629 .ib = 0,
630 },
631};
632
633static struct msm_bus_vectors grp2d1_max_vectors[] = {
634 {
635 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
636 .dst = MSM_BUS_SLAVE_EBI_CH0,
637 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700638 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700639 },
640};
641
642static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
643 {
644 ARRAY_SIZE(grp2d1_init_vectors),
645 grp2d1_init_vectors,
646 },
647 {
648 ARRAY_SIZE(grp2d1_max_vectors),
649 grp2d1_max_vectors,
650 },
651};
652
653static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
654 grp2d1_bus_scale_usecases,
655 ARRAY_SIZE(grp2d1_bus_scale_usecases),
656 .name = "grp2d1",
657};
658#endif
659
660#ifdef CONFIG_HW_RANDOM_MSM
661static struct resource rng_resources = {
662 .flags = IORESOURCE_MEM,
663 .start = MSM_PRNG_PHYS,
664 .end = MSM_PRNG_PHYS + SZ_512 - 1,
665};
666
667struct platform_device msm_device_rng = {
668 .name = "msm_rng",
669 .id = 0,
670 .num_resources = 1,
671 .resource = &rng_resources,
672};
673#endif
674
675static struct resource kgsl_3d0_resources[] = {
676 {
677 .name = KGSL_3D0_REG_MEMORY,
678 .start = 0x04300000, /* GFX3D address */
679 .end = 0x0431ffff,
680 .flags = IORESOURCE_MEM,
681 },
682 {
683 .name = KGSL_3D0_IRQ,
684 .start = GFX3D_IRQ,
685 .end = GFX3D_IRQ,
686 .flags = IORESOURCE_IRQ,
687 },
688};
689
690static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600691 .pwrlevel = {
692 {
693 .gpu_freq = 266667000,
694 .bus_freq = 4,
695 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700696 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600697 {
698 .gpu_freq = 228571000,
699 .bus_freq = 3,
700 .io_fraction = 33,
701 },
702 {
703 .gpu_freq = 200000000,
704 .bus_freq = 2,
705 .io_fraction = 100,
706 },
707 {
708 .gpu_freq = 177778000,
709 .bus_freq = 1,
710 .io_fraction = 100,
711 },
712 {
713 .gpu_freq = 27000000,
714 .bus_freq = 0,
715 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700716 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600717 .init_level = 0,
718 .num_levels = 5,
719 .set_grp_async = NULL,
720 .idle_timeout = HZ/5,
721 .nap_allowed = true,
722 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700723#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600724 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700725#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700726};
727
728struct platform_device msm_kgsl_3d0 = {
729 .name = "kgsl-3d0",
730 .id = 0,
731 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
732 .resource = kgsl_3d0_resources,
733 .dev = {
734 .platform_data = &kgsl_3d0_pdata,
735 },
736};
737
738static struct resource kgsl_2d0_resources[] = {
739 {
740 .name = KGSL_2D0_REG_MEMORY,
741 .start = 0x04100000, /* Z180 base address */
742 .end = 0x04100FFF,
743 .flags = IORESOURCE_MEM,
744 },
745 {
746 .name = KGSL_2D0_IRQ,
747 .start = GFX2D0_IRQ,
748 .end = GFX2D0_IRQ,
749 .flags = IORESOURCE_IRQ,
750 },
751};
752
753static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600754 .pwrlevel = {
755 {
756 .gpu_freq = 200000000,
757 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700758 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600759 {
760 .gpu_freq = 200000000,
761 .bus_freq = 0,
762 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700763 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600764 .init_level = 0,
765 .num_levels = 2,
766 .set_grp_async = NULL,
767 .idle_timeout = HZ/10,
768 .nap_allowed = true,
769 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700770#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600771 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700772#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700773};
774
775struct platform_device msm_kgsl_2d0 = {
776 .name = "kgsl-2d0",
777 .id = 0,
778 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
779 .resource = kgsl_2d0_resources,
780 .dev = {
781 .platform_data = &kgsl_2d0_pdata,
782 },
783};
784
785static struct resource kgsl_2d1_resources[] = {
786 {
787 .name = KGSL_2D1_REG_MEMORY,
788 .start = 0x04200000, /* Z180 device 1 base address */
789 .end = 0x04200FFF,
790 .flags = IORESOURCE_MEM,
791 },
792 {
793 .name = KGSL_2D1_IRQ,
794 .start = GFX2D1_IRQ,
795 .end = GFX2D1_IRQ,
796 .flags = IORESOURCE_IRQ,
797 },
798};
799
800static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600801 .pwrlevel = {
802 {
803 .gpu_freq = 200000000,
804 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700805 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600806 {
807 .gpu_freq = 200000000,
808 .bus_freq = 0,
809 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700810 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600811 .init_level = 0,
812 .num_levels = 2,
813 .set_grp_async = NULL,
814 .idle_timeout = HZ/10,
815 .nap_allowed = true,
816 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700817#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600818 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700819#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700820};
821
822struct platform_device msm_kgsl_2d1 = {
823 .name = "kgsl-2d1",
824 .id = 1,
825 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
826 .resource = kgsl_2d1_resources,
827 .dev = {
828 .platform_data = &kgsl_2d1_pdata,
829 },
830};
831
832/*
833 * this a software workaround for not having two distinct board
834 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
835 * this workaround detects the cpu version to tell if the kernel is on a
836 * 8660v1, and should disable the 2d core. it is called from the board file
837 */
838void __init msm8x60_check_2d_hardware(void)
839{
840 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
841 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
842 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600843 kgsl_2d0_pdata.clk_map = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700844 }
845}
846
847/* Use GSBI3 QUP for /dev/i2c-0 */
848struct platform_device msm_gsbi3_qup_i2c_device = {
849 .name = "qup_i2c",
850 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
851 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
852 .resource = gsbi3_qup_i2c_resources,
853};
854
855/* Use GSBI4 QUP for /dev/i2c-1 */
856struct platform_device msm_gsbi4_qup_i2c_device = {
857 .name = "qup_i2c",
858 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
859 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
860 .resource = gsbi4_qup_i2c_resources,
861};
862
863/* Use GSBI8 QUP for /dev/i2c-3 */
864struct platform_device msm_gsbi8_qup_i2c_device = {
865 .name = "qup_i2c",
866 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
867 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
868 .resource = gsbi8_qup_i2c_resources,
869};
870
871/* Use GSBI9 QUP for /dev/i2c-2 */
872struct platform_device msm_gsbi9_qup_i2c_device = {
873 .name = "qup_i2c",
874 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
875 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
876 .resource = gsbi9_qup_i2c_resources,
877};
878
879/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
880struct platform_device msm_gsbi7_qup_i2c_device = {
881 .name = "qup_i2c",
882 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
883 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
884 .resource = gsbi7_qup_i2c_resources,
885};
886
887/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
888struct platform_device msm_gsbi12_qup_i2c_device = {
889 .name = "qup_i2c",
890 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
891 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
892 .resource = gsbi12_qup_i2c_resources,
893};
894
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530895#ifdef CONFIG_MSM_SSBI
896#define MSM_SSBI_PMIC1_PHYS 0x00500000
897static struct resource resources_ssbi_pmic1_resource[] = {
898 {
899 .start = MSM_SSBI_PMIC1_PHYS,
900 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
901 .flags = IORESOURCE_MEM,
902 },
903};
904
905struct platform_device msm_device_ssbi_pmic1 = {
906 .name = "msm_ssbi",
907 .id = 0,
908 .resource = resources_ssbi_pmic1_resource,
909 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
910};
Anirudh Ghayalc49157f2011-11-09 14:49:59 +0530911
912#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
913static struct resource resources_ssbi_pmic2_resource[] = {
914 {
915 .start = MSM_SSBI2_PMIC2B_PHYS,
916 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
917 .flags = IORESOURCE_MEM,
918 },
919};
920
921struct platform_device msm_device_ssbi_pmic2 = {
922 .name = "msm_ssbi",
923 .id = 1,
924 .resource = resources_ssbi_pmic2_resource,
925 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2_resource),
926};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530927#endif
928
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700929#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700930/* CODEC SSBI on /dev/i2c-8 */
931#define MSM_SSBI3_PHYS 0x18700000
932static struct resource msm_ssbi3_resources[] = {
933 {
934 .name = "ssbi_base",
935 .start = MSM_SSBI3_PHYS,
936 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
937 .flags = IORESOURCE_MEM,
938 },
939};
940
941struct platform_device msm_device_ssbi3 = {
942 .name = "i2c_ssbi",
943 .id = MSM_SSBI3_I2C_BUS_ID,
944 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
945 .resource = msm_ssbi3_resources,
946};
947#endif /* CONFIG_I2C_SSBI */
948
949static struct resource gsbi1_qup_spi_resources[] = {
950 {
951 .name = "spi_base",
952 .start = MSM_GSBI1_QUP_PHYS,
953 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
954 .flags = IORESOURCE_MEM,
955 },
956 {
957 .name = "gsbi_base",
958 .start = MSM_GSBI1_PHYS,
959 .end = MSM_GSBI1_PHYS + 4 - 1,
960 .flags = IORESOURCE_MEM,
961 },
962 {
963 .name = "spi_irq_in",
964 .start = GSBI1_QUP_IRQ,
965 .end = GSBI1_QUP_IRQ,
966 .flags = IORESOURCE_IRQ,
967 },
968 {
969 .name = "spidm_channels",
970 .start = 5,
971 .end = 6,
972 .flags = IORESOURCE_DMA,
973 },
974 {
975 .name = "spidm_crci",
976 .start = 8,
977 .end = 7,
978 .flags = IORESOURCE_DMA,
979 },
980 {
981 .name = "spi_clk",
982 .start = 36,
983 .end = 36,
984 .flags = IORESOURCE_IO,
985 },
986 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700987 .name = "spi_miso",
988 .start = 34,
989 .end = 34,
990 .flags = IORESOURCE_IO,
991 },
992 {
993 .name = "spi_mosi",
994 .start = 33,
995 .end = 33,
996 .flags = IORESOURCE_IO,
997 },
Harini Jayaraman5d93be12011-11-29 18:32:20 -0700998 {
999 .name = "spi_cs",
1000 .start = 35,
1001 .end = 35,
1002 .flags = IORESOURCE_IO,
1003 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001004};
1005
1006/* Use GSBI1 QUP for SPI-0 */
1007struct platform_device msm_gsbi1_qup_spi_device = {
1008 .name = "spi_qsd",
1009 .id = 0,
1010 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
1011 .resource = gsbi1_qup_spi_resources,
1012};
1013
1014
1015static struct resource gsbi10_qup_spi_resources[] = {
1016 {
1017 .name = "spi_base",
1018 .start = MSM_GSBI10_QUP_PHYS,
1019 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1020 .flags = IORESOURCE_MEM,
1021 },
1022 {
1023 .name = "gsbi_base",
1024 .start = MSM_GSBI10_PHYS,
1025 .end = MSM_GSBI10_PHYS + 4 - 1,
1026 .flags = IORESOURCE_MEM,
1027 },
1028 {
1029 .name = "spi_irq_in",
1030 .start = GSBI10_QUP_IRQ,
1031 .end = GSBI10_QUP_IRQ,
1032 .flags = IORESOURCE_IRQ,
1033 },
1034 {
1035 .name = "spi_clk",
1036 .start = 73,
1037 .end = 73,
1038 .flags = IORESOURCE_IO,
1039 },
1040 {
1041 .name = "spi_cs",
1042 .start = 72,
1043 .end = 72,
1044 .flags = IORESOURCE_IO,
1045 },
1046 {
1047 .name = "spi_mosi",
1048 .start = 70,
1049 .end = 70,
1050 .flags = IORESOURCE_IO,
1051 },
1052};
1053
1054/* Use GSBI10 QUP for SPI-1 */
1055struct platform_device msm_gsbi10_qup_spi_device = {
1056 .name = "spi_qsd",
1057 .id = 1,
1058 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1059 .resource = gsbi10_qup_spi_resources,
1060};
1061#define MSM_SDC1_BASE 0x12400000
1062#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1063#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1064#define MSM_SDC2_BASE 0x12140000
1065#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1066#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1067#define MSM_SDC3_BASE 0x12180000
1068#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1069#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1070#define MSM_SDC4_BASE 0x121C0000
1071#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1072#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1073#define MSM_SDC5_BASE 0x12200000
1074#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1075#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1076
1077static struct resource resources_sdc1[] = {
1078 {
1079 .start = MSM_SDC1_BASE,
1080 .end = MSM_SDC1_DML_BASE - 1,
1081 .flags = IORESOURCE_MEM,
1082 },
1083 {
1084 .start = SDC1_IRQ_0,
1085 .end = SDC1_IRQ_0,
1086 .flags = IORESOURCE_IRQ,
1087 },
1088#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1089 {
1090 .name = "sdcc_dml_addr",
1091 .start = MSM_SDC1_DML_BASE,
1092 .end = MSM_SDC1_BAM_BASE - 1,
1093 .flags = IORESOURCE_MEM,
1094 },
1095 {
1096 .name = "sdcc_bam_addr",
1097 .start = MSM_SDC1_BAM_BASE,
1098 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1099 .flags = IORESOURCE_MEM,
1100 },
1101 {
1102 .name = "sdcc_bam_irq",
1103 .start = SDC1_BAM_IRQ,
1104 .end = SDC1_BAM_IRQ,
1105 .flags = IORESOURCE_IRQ,
1106 },
1107#else
1108 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001109 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001110 .start = DMOV_SDC1_CHAN,
1111 .end = DMOV_SDC1_CHAN,
1112 .flags = IORESOURCE_DMA,
1113 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001114 {
1115 .name = "sdcc_dma_crci",
1116 .start = DMOV_SDC1_CRCI,
1117 .end = DMOV_SDC1_CRCI,
1118 .flags = IORESOURCE_DMA,
1119 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001120#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1121};
1122
1123static struct resource resources_sdc2[] = {
1124 {
1125 .start = MSM_SDC2_BASE,
1126 .end = MSM_SDC2_DML_BASE - 1,
1127 .flags = IORESOURCE_MEM,
1128 },
1129 {
1130 .start = SDC2_IRQ_0,
1131 .end = SDC2_IRQ_0,
1132 .flags = IORESOURCE_IRQ,
1133 },
1134#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1135 {
1136 .name = "sdcc_dml_addr",
1137 .start = MSM_SDC2_DML_BASE,
1138 .end = MSM_SDC2_BAM_BASE - 1,
1139 .flags = IORESOURCE_MEM,
1140 },
1141 {
1142 .name = "sdcc_bam_addr",
1143 .start = MSM_SDC2_BAM_BASE,
1144 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1145 .flags = IORESOURCE_MEM,
1146 },
1147 {
1148 .name = "sdcc_bam_irq",
1149 .start = SDC2_BAM_IRQ,
1150 .end = SDC2_BAM_IRQ,
1151 .flags = IORESOURCE_IRQ,
1152 },
1153#else
1154 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001155 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001156 .start = DMOV_SDC2_CHAN,
1157 .end = DMOV_SDC2_CHAN,
1158 .flags = IORESOURCE_DMA,
1159 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001160 {
1161 .name = "sdcc_dma_crci",
1162 .start = DMOV_SDC2_CRCI,
1163 .end = DMOV_SDC2_CRCI,
1164 .flags = IORESOURCE_DMA,
1165 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001166#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1167};
1168
1169static struct resource resources_sdc3[] = {
1170 {
1171 .start = MSM_SDC3_BASE,
1172 .end = MSM_SDC3_DML_BASE - 1,
1173 .flags = IORESOURCE_MEM,
1174 },
1175 {
1176 .start = SDC3_IRQ_0,
1177 .end = SDC3_IRQ_0,
1178 .flags = IORESOURCE_IRQ,
1179 },
1180#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1181 {
1182 .name = "sdcc_dml_addr",
1183 .start = MSM_SDC3_DML_BASE,
1184 .end = MSM_SDC3_BAM_BASE - 1,
1185 .flags = IORESOURCE_MEM,
1186 },
1187 {
1188 .name = "sdcc_bam_addr",
1189 .start = MSM_SDC3_BAM_BASE,
1190 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1191 .flags = IORESOURCE_MEM,
1192 },
1193 {
1194 .name = "sdcc_bam_irq",
1195 .start = SDC3_BAM_IRQ,
1196 .end = SDC3_BAM_IRQ,
1197 .flags = IORESOURCE_IRQ,
1198 },
1199#else
1200 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001201 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001202 .start = DMOV_SDC3_CHAN,
1203 .end = DMOV_SDC3_CHAN,
1204 .flags = IORESOURCE_DMA,
1205 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001206 {
1207 .name = "sdcc_dma_crci",
1208 .start = DMOV_SDC3_CRCI,
1209 .end = DMOV_SDC3_CRCI,
1210 .flags = IORESOURCE_DMA,
1211 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001212#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1213};
1214
1215static struct resource resources_sdc4[] = {
1216 {
1217 .start = MSM_SDC4_BASE,
1218 .end = MSM_SDC4_DML_BASE - 1,
1219 .flags = IORESOURCE_MEM,
1220 },
1221 {
1222 .start = SDC4_IRQ_0,
1223 .end = SDC4_IRQ_0,
1224 .flags = IORESOURCE_IRQ,
1225 },
1226#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1227 {
1228 .name = "sdcc_dml_addr",
1229 .start = MSM_SDC4_DML_BASE,
1230 .end = MSM_SDC4_BAM_BASE - 1,
1231 .flags = IORESOURCE_MEM,
1232 },
1233 {
1234 .name = "sdcc_bam_addr",
1235 .start = MSM_SDC4_BAM_BASE,
1236 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1237 .flags = IORESOURCE_MEM,
1238 },
1239 {
1240 .name = "sdcc_bam_irq",
1241 .start = SDC4_BAM_IRQ,
1242 .end = SDC4_BAM_IRQ,
1243 .flags = IORESOURCE_IRQ,
1244 },
1245#else
1246 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001247 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001248 .start = DMOV_SDC4_CHAN,
1249 .end = DMOV_SDC4_CHAN,
1250 .flags = IORESOURCE_DMA,
1251 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001252 {
1253 .name = "sdcc_dma_crci",
1254 .start = DMOV_SDC4_CRCI,
1255 .end = DMOV_SDC4_CRCI,
1256 .flags = IORESOURCE_DMA,
1257 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001258#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1259};
1260
1261static struct resource resources_sdc5[] = {
1262 {
1263 .start = MSM_SDC5_BASE,
1264 .end = MSM_SDC5_DML_BASE - 1,
1265 .flags = IORESOURCE_MEM,
1266 },
1267 {
1268 .start = SDC5_IRQ_0,
1269 .end = SDC5_IRQ_0,
1270 .flags = IORESOURCE_IRQ,
1271 },
1272#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1273 {
1274 .name = "sdcc_dml_addr",
1275 .start = MSM_SDC5_DML_BASE,
1276 .end = MSM_SDC5_BAM_BASE - 1,
1277 .flags = IORESOURCE_MEM,
1278 },
1279 {
1280 .name = "sdcc_bam_addr",
1281 .start = MSM_SDC5_BAM_BASE,
1282 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1283 .flags = IORESOURCE_MEM,
1284 },
1285 {
1286 .name = "sdcc_bam_irq",
1287 .start = SDC5_BAM_IRQ,
1288 .end = SDC5_BAM_IRQ,
1289 .flags = IORESOURCE_IRQ,
1290 },
1291#else
1292 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001293 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001294 .start = DMOV_SDC5_CHAN,
1295 .end = DMOV_SDC5_CHAN,
1296 .flags = IORESOURCE_DMA,
1297 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001298 {
1299 .name = "sdcc_dma_crci",
1300 .start = DMOV_SDC5_CRCI,
1301 .end = DMOV_SDC5_CRCI,
1302 .flags = IORESOURCE_DMA,
1303 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001304#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1305};
1306
1307struct platform_device msm_device_sdc1 = {
1308 .name = "msm_sdcc",
1309 .id = 1,
1310 .num_resources = ARRAY_SIZE(resources_sdc1),
1311 .resource = resources_sdc1,
1312 .dev = {
1313 .coherent_dma_mask = 0xffffffff,
1314 },
1315};
1316
1317struct platform_device msm_device_sdc2 = {
1318 .name = "msm_sdcc",
1319 .id = 2,
1320 .num_resources = ARRAY_SIZE(resources_sdc2),
1321 .resource = resources_sdc2,
1322 .dev = {
1323 .coherent_dma_mask = 0xffffffff,
1324 },
1325};
1326
1327struct platform_device msm_device_sdc3 = {
1328 .name = "msm_sdcc",
1329 .id = 3,
1330 .num_resources = ARRAY_SIZE(resources_sdc3),
1331 .resource = resources_sdc3,
1332 .dev = {
1333 .coherent_dma_mask = 0xffffffff,
1334 },
1335};
1336
1337struct platform_device msm_device_sdc4 = {
1338 .name = "msm_sdcc",
1339 .id = 4,
1340 .num_resources = ARRAY_SIZE(resources_sdc4),
1341 .resource = resources_sdc4,
1342 .dev = {
1343 .coherent_dma_mask = 0xffffffff,
1344 },
1345};
1346
1347struct platform_device msm_device_sdc5 = {
1348 .name = "msm_sdcc",
1349 .id = 5,
1350 .num_resources = ARRAY_SIZE(resources_sdc5),
1351 .resource = resources_sdc5,
1352 .dev = {
1353 .coherent_dma_mask = 0xffffffff,
1354 },
1355};
1356
1357static struct platform_device *msm_sdcc_devices[] __initdata = {
1358 &msm_device_sdc1,
1359 &msm_device_sdc2,
1360 &msm_device_sdc3,
1361 &msm_device_sdc4,
1362 &msm_device_sdc5,
1363};
1364
1365int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1366{
1367 struct platform_device *pdev;
1368
1369 if (controller < 1 || controller > 5)
1370 return -EINVAL;
1371
1372 pdev = msm_sdcc_devices[controller-1];
1373 pdev->dev.platform_data = plat;
1374 return platform_device_register(pdev);
1375}
1376
1377#define MIPI_DSI_HW_BASE 0x04700000
1378#define ROTATOR_HW_BASE 0x04E00000
1379#define TVENC_HW_BASE 0x04F00000
1380#define MDP_HW_BASE 0x05100000
1381
1382static struct resource msm_mipi_dsi_resources[] = {
1383 {
1384 .name = "mipi_dsi",
1385 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001386 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001387 .flags = IORESOURCE_MEM,
1388 },
1389 {
1390 .start = DSI_IRQ,
1391 .end = DSI_IRQ,
1392 .flags = IORESOURCE_IRQ,
1393 },
1394};
1395
1396static struct platform_device msm_mipi_dsi_device = {
1397 .name = "mipi_dsi",
1398 .id = 1,
1399 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1400 .resource = msm_mipi_dsi_resources,
1401};
1402
1403static struct resource msm_mdp_resources[] = {
1404 {
1405 .name = "mdp",
1406 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001407 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001408 .flags = IORESOURCE_MEM,
1409 },
1410 {
1411 .start = INT_MDP,
1412 .end = INT_MDP,
1413 .flags = IORESOURCE_IRQ,
1414 },
1415};
1416
1417static struct platform_device msm_mdp_device = {
1418 .name = "mdp",
1419 .id = 0,
1420 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1421 .resource = msm_mdp_resources,
1422};
1423#ifdef CONFIG_MSM_ROTATOR
1424static struct resource resources_msm_rotator[] = {
1425 {
1426 .start = 0x04E00000,
1427 .end = 0x04F00000 - 1,
1428 .flags = IORESOURCE_MEM,
1429 },
1430 {
1431 .start = ROT_IRQ,
1432 .end = ROT_IRQ,
1433 .flags = IORESOURCE_IRQ,
1434 },
1435};
1436
1437static struct msm_rot_clocks rotator_clocks[] = {
1438 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001439 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001440 .clk_type = ROTATOR_CORE_CLK,
1441 .clk_rate = 160 * 1000 * 1000,
1442 },
1443 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001444 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001445 .clk_type = ROTATOR_PCLK,
1446 .clk_rate = 0,
1447 },
1448};
1449
1450static struct msm_rotator_platform_data rotator_pdata = {
1451 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1452 .hardware_version_number = 0x01010307,
1453 .rotator_clks = rotator_clocks,
1454 .regulator_name = "fs_rot",
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08001455#ifdef CONFIG_MSM_BUS_SCALING
1456 .bus_scale_table = &rotator_bus_scale_pdata,
1457#endif
1458
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001459};
1460
1461struct platform_device msm_rotator_device = {
1462 .name = "msm_rotator",
1463 .id = 0,
1464 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1465 .resource = resources_msm_rotator,
1466 .dev = {
1467 .platform_data = &rotator_pdata,
1468 },
1469};
1470#endif
1471
1472
1473/* Sensors DSPS platform data */
1474#ifdef CONFIG_MSM_DSPS
1475
1476#define PPSS_REG_PHYS_BASE 0x12080000
1477
1478#define MHZ (1000*1000)
1479
Wentao Xu7a1c9302011-09-19 17:57:43 -04001480#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1481
1482#define GSBI_IRQ_MUX_SEL_MASK 0xF
1483#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1484
1485static void dsps_init1(struct msm_dsps_platform_data *data)
1486{
1487 int val;
1488
1489 /* route GSBI12 interrutps to DSPS */
1490 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1491 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1492 val |= GSBI_IRQ_MUX_SEL_DSPS;
1493 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1494}
1495
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001496static struct dsps_clk_info dsps_clks[] = {
1497 {
1498 .name = "ppss_pclk",
1499 .rate = 0, /* no rate just on/off */
1500 },
1501 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001502 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001503 .rate = 0, /* no rate just on/off */
1504 },
1505 {
1506 .name = "gsbi_qup_clk",
1507 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1508 },
1509 {
1510 .name = "dfab_dsps_clk",
1511 .rate = 64 * MHZ, /* Same rate as USB. */
1512 }
1513};
1514
1515static struct dsps_regulator_info dsps_regs[] = {
1516 {
1517 .name = "8058_l5",
1518 .volt = 2850000, /* in uV */
1519 },
1520 {
1521 .name = "8058_s3",
1522 .volt = 1800000, /* in uV */
1523 }
1524};
1525
1526/*
1527 * Note: GPIOs field is intialized in run-time at the function
1528 * msm8x60_init_dsps().
1529 */
1530
1531struct msm_dsps_platform_data msm_dsps_pdata = {
1532 .clks = dsps_clks,
1533 .clks_num = ARRAY_SIZE(dsps_clks),
1534 .gpios = NULL,
1535 .gpios_num = 0,
1536 .regs = dsps_regs,
1537 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001538 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001539 .signature = DSPS_SIGNATURE,
1540};
1541
1542static struct resource msm_dsps_resources[] = {
1543 {
1544 .start = PPSS_REG_PHYS_BASE,
1545 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1546 .name = "ppss_reg",
1547 .flags = IORESOURCE_MEM,
1548 },
1549};
1550
1551struct platform_device msm_dsps_device = {
1552 .name = "msm_dsps",
1553 .id = 0,
1554 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1555 .resource = msm_dsps_resources,
1556 .dev.platform_data = &msm_dsps_pdata,
1557};
1558
1559#endif /* CONFIG_MSM_DSPS */
1560
1561#ifdef CONFIG_FB_MSM_TVOUT
1562static struct resource msm_tvenc_resources[] = {
1563 {
1564 .name = "tvenc",
1565 .start = TVENC_HW_BASE,
1566 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1567 .flags = IORESOURCE_MEM,
1568 }
1569};
1570
1571static struct resource tvout_device_resources[] = {
1572 {
1573 .name = "tvout_device_irq",
1574 .start = TV_ENC_IRQ,
1575 .end = TV_ENC_IRQ,
1576 .flags = IORESOURCE_IRQ,
1577 },
1578};
1579#endif
1580static void __init msm_register_device(struct platform_device *pdev, void *data)
1581{
1582 int ret;
1583
1584 pdev->dev.platform_data = data;
1585
1586 ret = platform_device_register(pdev);
1587 if (ret)
1588 dev_err(&pdev->dev,
1589 "%s: platform_device_register() failed = %d\n",
1590 __func__, ret);
1591}
1592
1593static struct platform_device msm_lcdc_device = {
1594 .name = "lcdc",
1595 .id = 0,
1596};
1597
1598#ifdef CONFIG_FB_MSM_TVOUT
1599static struct platform_device msm_tvenc_device = {
1600 .name = "tvenc",
1601 .id = 0,
1602 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1603 .resource = msm_tvenc_resources,
1604};
1605
1606static struct platform_device msm_tvout_device = {
1607 .name = "tvout_device",
1608 .id = 0,
1609 .num_resources = ARRAY_SIZE(tvout_device_resources),
1610 .resource = tvout_device_resources,
1611};
1612#endif
1613
1614#ifdef CONFIG_MSM_BUS_SCALING
1615static struct platform_device msm_dtv_device = {
1616 .name = "dtv",
1617 .id = 0,
1618};
1619#endif
1620
1621void __init msm_fb_register_device(char *name, void *data)
1622{
1623 if (!strncmp(name, "mdp", 3))
1624 msm_register_device(&msm_mdp_device, data);
1625 else if (!strncmp(name, "lcdc", 4))
1626 msm_register_device(&msm_lcdc_device, data);
1627 else if (!strncmp(name, "mipi_dsi", 8))
1628 msm_register_device(&msm_mipi_dsi_device, data);
1629#ifdef CONFIG_FB_MSM_TVOUT
1630 else if (!strncmp(name, "tvenc", 5))
1631 msm_register_device(&msm_tvenc_device, data);
1632 else if (!strncmp(name, "tvout_device", 12))
1633 msm_register_device(&msm_tvout_device, data);
1634#endif
1635#ifdef CONFIG_MSM_BUS_SCALING
1636 else if (!strncmp(name, "dtv", 3))
1637 msm_register_device(&msm_dtv_device, data);
1638#endif
1639 else
1640 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1641}
1642
1643static struct resource resources_otg[] = {
1644 {
1645 .start = 0x12500000,
1646 .end = 0x12500000 + SZ_1K - 1,
1647 .flags = IORESOURCE_MEM,
1648 },
1649 {
1650 .start = USB1_HS_IRQ,
1651 .end = USB1_HS_IRQ,
1652 .flags = IORESOURCE_IRQ,
1653 },
1654};
1655
1656struct platform_device msm_device_otg = {
1657 .name = "msm_otg",
1658 .id = -1,
1659 .num_resources = ARRAY_SIZE(resources_otg),
1660 .resource = resources_otg,
1661};
1662
1663static u64 dma_mask = 0xffffffffULL;
1664struct platform_device msm_device_gadget_peripheral = {
1665 .name = "msm_hsusb",
1666 .id = -1,
1667 .dev = {
1668 .dma_mask = &dma_mask,
1669 .coherent_dma_mask = 0xffffffffULL,
1670 },
1671};
1672#ifdef CONFIG_USB_EHCI_MSM_72K
1673static struct resource resources_hsusb_host[] = {
1674 {
1675 .start = 0x12500000,
1676 .end = 0x12500000 + SZ_1K - 1,
1677 .flags = IORESOURCE_MEM,
1678 },
1679 {
1680 .start = USB1_HS_IRQ,
1681 .end = USB1_HS_IRQ,
1682 .flags = IORESOURCE_IRQ,
1683 },
1684};
1685
1686struct platform_device msm_device_hsusb_host = {
1687 .name = "msm_hsusb_host",
1688 .id = 0,
1689 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1690 .resource = resources_hsusb_host,
1691 .dev = {
1692 .dma_mask = &dma_mask,
1693 .coherent_dma_mask = 0xffffffffULL,
1694 },
1695};
1696
1697static struct platform_device *msm_host_devices[] = {
1698 &msm_device_hsusb_host,
1699};
1700
1701int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1702{
1703 struct platform_device *pdev;
1704
1705 pdev = msm_host_devices[host];
1706 if (!pdev)
1707 return -ENODEV;
1708 pdev->dev.platform_data = plat;
1709 return platform_device_register(pdev);
1710}
1711#endif
1712
1713#define MSM_TSIF0_PHYS (0x18200000)
1714#define MSM_TSIF1_PHYS (0x18201000)
1715#define MSM_TSIF_SIZE (0x200)
1716#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1717
1718#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1719 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1720#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1721 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1722#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1723 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1724#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1725 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1726#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1727 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1728#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1729 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1730#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1731 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1732#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1733 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1734
1735static const struct msm_gpio tsif0_gpios[] = {
1736 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1737 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1738 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1739 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1740};
1741
1742static const struct msm_gpio tsif1_gpios[] = {
1743 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1744 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1745 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1746 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1747};
1748
1749static void tsif_release(struct device *dev)
1750{
1751}
1752
1753static void tsif_init1(struct msm_tsif_platform_data *data)
1754{
1755 int val;
1756
1757 /* configure mux to use correct tsif instance */
1758 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1759 val |= 0x80000000;
1760 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1761}
1762
1763struct msm_tsif_platform_data tsif1_platform_data = {
1764 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1765 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001766 .tsif_pclk = "iface_clk",
1767 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001768 .init = tsif_init1
1769};
1770
1771struct resource tsif1_resources[] = {
1772 [0] = {
1773 .flags = IORESOURCE_IRQ,
1774 .start = TSIF2_IRQ,
1775 .end = TSIF2_IRQ,
1776 },
1777 [1] = {
1778 .flags = IORESOURCE_MEM,
1779 .start = MSM_TSIF1_PHYS,
1780 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1781 },
1782 [2] = {
1783 .flags = IORESOURCE_DMA,
1784 .start = DMOV_TSIF_CHAN,
1785 .end = DMOV_TSIF_CRCI,
1786 },
1787};
1788
1789static void tsif_init0(struct msm_tsif_platform_data *data)
1790{
1791 int val;
1792
1793 /* configure mux to use correct tsif instance */
1794 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1795 val &= 0x7FFFFFFF;
1796 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1797}
1798
1799struct msm_tsif_platform_data tsif0_platform_data = {
1800 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1801 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001802 .tsif_pclk = "iface_clk",
1803 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001804 .init = tsif_init0
1805};
1806struct resource tsif0_resources[] = {
1807 [0] = {
1808 .flags = IORESOURCE_IRQ,
1809 .start = TSIF1_IRQ,
1810 .end = TSIF1_IRQ,
1811 },
1812 [1] = {
1813 .flags = IORESOURCE_MEM,
1814 .start = MSM_TSIF0_PHYS,
1815 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1816 },
1817 [2] = {
1818 .flags = IORESOURCE_DMA,
1819 .start = DMOV_TSIF_CHAN,
1820 .end = DMOV_TSIF_CRCI,
1821 },
1822};
1823
1824struct platform_device msm_device_tsif[2] = {
1825 {
1826 .name = "msm_tsif",
1827 .id = 0,
1828 .num_resources = ARRAY_SIZE(tsif0_resources),
1829 .resource = tsif0_resources,
1830 .dev = {
1831 .release = tsif_release,
1832 .platform_data = &tsif0_platform_data
1833 },
1834 },
1835 {
1836 .name = "msm_tsif",
1837 .id = 1,
1838 .num_resources = ARRAY_SIZE(tsif1_resources),
1839 .resource = tsif1_resources,
1840 .dev = {
1841 .release = tsif_release,
1842 .platform_data = &tsif1_platform_data
1843 },
1844 }
1845};
1846
1847struct platform_device msm_device_smd = {
1848 .name = "msm_smd",
1849 .id = -1,
1850};
1851
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001852static struct msm_watchdog_pdata msm_watchdog_pdata = {
1853 .pet_time = 10000,
1854 .bark_time = 11000,
1855 .has_secure = true,
1856};
1857
1858struct platform_device msm8660_device_watchdog = {
1859 .name = "msm_watchdog",
1860 .id = -1,
1861 .dev = {
1862 .platform_data = &msm_watchdog_pdata,
1863 },
1864};
1865
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001866static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001867 {
1868 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001869 .flags = IORESOURCE_IRQ,
1870 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001871 {
1872 .start = 0x18320000,
1873 .end = 0x18320000 + SZ_1M - 1,
1874 .flags = IORESOURCE_MEM,
1875 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001876};
1877
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001878static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001879 {
1880 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001881 .flags = IORESOURCE_IRQ,
1882 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001883 {
1884 .start = 0x18420000,
1885 .end = 0x18420000 + SZ_1M - 1,
1886 .flags = IORESOURCE_MEM,
1887 },
1888};
1889
1890static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
1891 .sd = 1,
1892 .sd_size = 0x800,
1893};
1894
1895static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
1896 .sd = 1,
1897 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001898};
1899
1900struct platform_device msm_device_dmov_adm0 = {
1901 .name = "msm_dmov",
1902 .id = 0,
1903 .resource = msm_dmov_resource_adm0,
1904 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001905 .dev = {
1906 .platform_data = &msm_dmov_pdata_adm0,
1907 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001908};
1909
1910struct platform_device msm_device_dmov_adm1 = {
1911 .name = "msm_dmov",
1912 .id = 1,
1913 .resource = msm_dmov_resource_adm1,
1914 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001915 .dev = {
1916 .platform_data = &msm_dmov_pdata_adm1,
1917 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001918};
1919
1920/* MSM Video core device */
1921#ifdef CONFIG_MSM_BUS_SCALING
1922static struct msm_bus_vectors vidc_init_vectors[] = {
1923 {
1924 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1925 .dst = MSM_BUS_SLAVE_SMI,
1926 .ab = 0,
1927 .ib = 0,
1928 },
1929 {
1930 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1931 .dst = MSM_BUS_SLAVE_SMI,
1932 .ab = 0,
1933 .ib = 0,
1934 },
1935 {
1936 .src = MSM_BUS_MASTER_AMPSS_M0,
1937 .dst = MSM_BUS_SLAVE_EBI_CH0,
1938 .ab = 0,
1939 .ib = 0,
1940 },
1941 {
1942 .src = MSM_BUS_MASTER_AMPSS_M0,
1943 .dst = MSM_BUS_SLAVE_SMI,
1944 .ab = 0,
1945 .ib = 0,
1946 },
1947};
1948static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1949 {
1950 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1951 .dst = MSM_BUS_SLAVE_SMI,
1952 .ab = 54525952,
1953 .ib = 436207616,
1954 },
1955 {
1956 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1957 .dst = MSM_BUS_SLAVE_SMI,
1958 .ab = 72351744,
1959 .ib = 289406976,
1960 },
1961 {
1962 .src = MSM_BUS_MASTER_AMPSS_M0,
1963 .dst = MSM_BUS_SLAVE_EBI_CH0,
1964 .ab = 500000,
1965 .ib = 1000000,
1966 },
1967 {
1968 .src = MSM_BUS_MASTER_AMPSS_M0,
1969 .dst = MSM_BUS_SLAVE_SMI,
1970 .ab = 500000,
1971 .ib = 1000000,
1972 },
1973};
1974static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1975 {
1976 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1977 .dst = MSM_BUS_SLAVE_SMI,
1978 .ab = 40894464,
1979 .ib = 327155712,
1980 },
1981 {
1982 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1983 .dst = MSM_BUS_SLAVE_SMI,
1984 .ab = 48234496,
1985 .ib = 192937984,
1986 },
1987 {
1988 .src = MSM_BUS_MASTER_AMPSS_M0,
1989 .dst = MSM_BUS_SLAVE_EBI_CH0,
1990 .ab = 500000,
1991 .ib = 2000000,
1992 },
1993 {
1994 .src = MSM_BUS_MASTER_AMPSS_M0,
1995 .dst = MSM_BUS_SLAVE_SMI,
1996 .ab = 500000,
1997 .ib = 2000000,
1998 },
1999};
2000static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
2001 {
2002 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2003 .dst = MSM_BUS_SLAVE_SMI,
2004 .ab = 163577856,
2005 .ib = 1308622848,
2006 },
2007 {
2008 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2009 .dst = MSM_BUS_SLAVE_SMI,
2010 .ab = 219152384,
2011 .ib = 876609536,
2012 },
2013 {
2014 .src = MSM_BUS_MASTER_AMPSS_M0,
2015 .dst = MSM_BUS_SLAVE_EBI_CH0,
2016 .ab = 1750000,
2017 .ib = 3500000,
2018 },
2019 {
2020 .src = MSM_BUS_MASTER_AMPSS_M0,
2021 .dst = MSM_BUS_SLAVE_SMI,
2022 .ab = 1750000,
2023 .ib = 3500000,
2024 },
2025};
2026static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
2027 {
2028 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2029 .dst = MSM_BUS_SLAVE_SMI,
2030 .ab = 121634816,
2031 .ib = 973078528,
2032 },
2033 {
2034 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2035 .dst = MSM_BUS_SLAVE_SMI,
2036 .ab = 155189248,
2037 .ib = 620756992,
2038 },
2039 {
2040 .src = MSM_BUS_MASTER_AMPSS_M0,
2041 .dst = MSM_BUS_SLAVE_EBI_CH0,
2042 .ab = 1750000,
2043 .ib = 7000000,
2044 },
2045 {
2046 .src = MSM_BUS_MASTER_AMPSS_M0,
2047 .dst = MSM_BUS_SLAVE_SMI,
2048 .ab = 1750000,
2049 .ib = 7000000,
2050 },
2051};
2052static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2053 {
2054 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2055 .dst = MSM_BUS_SLAVE_SMI,
2056 .ab = 372244480,
2057 .ib = 1861222400,
2058 },
2059 {
2060 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2061 .dst = MSM_BUS_SLAVE_SMI,
2062 .ab = 501219328,
2063 .ib = 2004877312,
2064 },
2065 {
2066 .src = MSM_BUS_MASTER_AMPSS_M0,
2067 .dst = MSM_BUS_SLAVE_EBI_CH0,
2068 .ab = 2500000,
2069 .ib = 5000000,
2070 },
2071 {
2072 .src = MSM_BUS_MASTER_AMPSS_M0,
2073 .dst = MSM_BUS_SLAVE_SMI,
2074 .ab = 2500000,
2075 .ib = 5000000,
2076 },
2077};
2078static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2079 {
2080 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2081 .dst = MSM_BUS_SLAVE_SMI,
2082 .ab = 222298112,
2083 .ib = 1778384896,
2084 },
2085 {
2086 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2087 .dst = MSM_BUS_SLAVE_SMI,
2088 .ab = 330301440,
2089 .ib = 1321205760,
2090 },
2091 {
2092 .src = MSM_BUS_MASTER_AMPSS_M0,
2093 .dst = MSM_BUS_SLAVE_EBI_CH0,
2094 .ab = 2500000,
2095 .ib = 700000000,
2096 },
2097 {
2098 .src = MSM_BUS_MASTER_AMPSS_M0,
2099 .dst = MSM_BUS_SLAVE_SMI,
2100 .ab = 2500000,
2101 .ib = 10000000,
2102 },
2103};
2104
2105static struct msm_bus_paths vidc_bus_client_config[] = {
2106 {
2107 ARRAY_SIZE(vidc_init_vectors),
2108 vidc_init_vectors,
2109 },
2110 {
2111 ARRAY_SIZE(vidc_venc_vga_vectors),
2112 vidc_venc_vga_vectors,
2113 },
2114 {
2115 ARRAY_SIZE(vidc_vdec_vga_vectors),
2116 vidc_vdec_vga_vectors,
2117 },
2118 {
2119 ARRAY_SIZE(vidc_venc_720p_vectors),
2120 vidc_venc_720p_vectors,
2121 },
2122 {
2123 ARRAY_SIZE(vidc_vdec_720p_vectors),
2124 vidc_vdec_720p_vectors,
2125 },
2126 {
2127 ARRAY_SIZE(vidc_venc_1080p_vectors),
2128 vidc_venc_1080p_vectors,
2129 },
2130 {
2131 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2132 vidc_vdec_1080p_vectors,
2133 },
2134};
2135
2136static struct msm_bus_scale_pdata vidc_bus_client_data = {
2137 vidc_bus_client_config,
2138 ARRAY_SIZE(vidc_bus_client_config),
2139 .name = "vidc",
2140};
2141
2142#endif
2143
2144#define MSM_VIDC_BASE_PHYS 0x04400000
2145#define MSM_VIDC_BASE_SIZE 0x00100000
2146
2147static struct resource msm_device_vidc_resources[] = {
2148 {
2149 .start = MSM_VIDC_BASE_PHYS,
2150 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2151 .flags = IORESOURCE_MEM,
2152 },
2153 {
2154 .start = VCODEC_IRQ,
2155 .end = VCODEC_IRQ,
2156 .flags = IORESOURCE_IRQ,
2157 },
2158};
2159
2160struct msm_vidc_platform_data vidc_platform_data = {
2161#ifdef CONFIG_MSM_BUS_SCALING
2162 .vidc_bus_client_pdata = &vidc_bus_client_data,
2163#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07002164#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur59955cb2011-12-08 10:23:01 -08002165 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002166 .enable_ion = 1,
2167#else
Deepak Kotur12301a72011-11-09 18:30:29 -08002168 .memtype = MEMTYPE_SMI_KERNEL,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002169 .enable_ion = 0,
2170#endif
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05302171 .disable_dmx = 0,
2172 .disable_fullhd = 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002173};
2174
2175struct platform_device msm_device_vidc = {
2176 .name = "msm_vidc",
2177 .id = 0,
2178 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2179 .resource = msm_device_vidc_resources,
2180 .dev = {
2181 .platform_data = &vidc_platform_data,
2182 },
2183};
2184
Praveen Chidambaram78499012011-11-01 17:15:17 -06002185#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
2186static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2187 .phys_addr_base = 0x00106000,
2188 .reg_offsets = {
2189 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000C80,
2190 [MSM_RPM_LOG_PAGE_BUFFER] = 0x00000CA0,
2191 },
2192 .phys_size = SZ_8K,
2193 .log_len = 4096, /* log's buffer length in bytes */
2194 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2195};
2196
2197struct platform_device msm8660_rpm_log_device = {
2198 .name = "msm_rpm_log",
2199 .id = -1,
2200 .dev = {
2201 .platform_data = &msm_rpm_log_pdata,
2202 },
2203};
2204#endif
2205
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002206#if defined(CONFIG_MSM_RPM_STATS_LOG)
2207static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2208 .phys_addr_base = 0x00107E04,
2209 .phys_size = SZ_8K,
2210};
2211
Praveen Chidambaram78499012011-11-01 17:15:17 -06002212struct platform_device msm8660_rpm_stat_device = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002213 .name = "msm_rpm_stat",
2214 .id = -1,
2215 .dev = {
2216 .platform_data = &msm_rpm_stat_pdata,
2217 },
2218};
2219#endif
2220
2221#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002222static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002223 [1] = MSM_GPIO_TO_INT(61),
2224 [4] = MSM_GPIO_TO_INT(87),
2225 [5] = MSM_GPIO_TO_INT(88),
2226 [6] = MSM_GPIO_TO_INT(89),
2227 [7] = MSM_GPIO_TO_INT(90),
2228 [8] = MSM_GPIO_TO_INT(91),
2229 [9] = MSM_GPIO_TO_INT(34),
2230 [10] = MSM_GPIO_TO_INT(38),
2231 [11] = MSM_GPIO_TO_INT(42),
2232 [12] = MSM_GPIO_TO_INT(46),
2233 [13] = MSM_GPIO_TO_INT(50),
2234 [14] = MSM_GPIO_TO_INT(54),
2235 [15] = MSM_GPIO_TO_INT(58),
2236 [16] = MSM_GPIO_TO_INT(63),
2237 [17] = MSM_GPIO_TO_INT(160),
2238 [18] = MSM_GPIO_TO_INT(162),
2239 [19] = MSM_GPIO_TO_INT(144),
2240 [20] = MSM_GPIO_TO_INT(146),
2241 [25] = USB1_HS_IRQ,
2242 [26] = TV_ENC_IRQ,
2243 [27] = HDMI_IRQ,
2244 [29] = MSM_GPIO_TO_INT(123),
2245 [30] = MSM_GPIO_TO_INT(172),
2246 [31] = MSM_GPIO_TO_INT(99),
2247 [32] = MSM_GPIO_TO_INT(96),
2248 [33] = MSM_GPIO_TO_INT(67),
2249 [34] = MSM_GPIO_TO_INT(71),
2250 [35] = MSM_GPIO_TO_INT(105),
2251 [36] = MSM_GPIO_TO_INT(117),
2252 [37] = MSM_GPIO_TO_INT(29),
2253 [38] = MSM_GPIO_TO_INT(30),
2254 [39] = MSM_GPIO_TO_INT(31),
2255 [40] = MSM_GPIO_TO_INT(37),
2256 [41] = MSM_GPIO_TO_INT(40),
2257 [42] = MSM_GPIO_TO_INT(41),
2258 [43] = MSM_GPIO_TO_INT(45),
2259 [44] = MSM_GPIO_TO_INT(51),
2260 [45] = MSM_GPIO_TO_INT(52),
2261 [46] = MSM_GPIO_TO_INT(57),
2262 [47] = MSM_GPIO_TO_INT(73),
2263 [48] = MSM_GPIO_TO_INT(93),
2264 [49] = MSM_GPIO_TO_INT(94),
2265 [50] = MSM_GPIO_TO_INT(103),
2266 [51] = MSM_GPIO_TO_INT(104),
2267 [52] = MSM_GPIO_TO_INT(106),
2268 [53] = MSM_GPIO_TO_INT(115),
2269 [54] = MSM_GPIO_TO_INT(124),
2270 [55] = MSM_GPIO_TO_INT(125),
2271 [56] = MSM_GPIO_TO_INT(126),
2272 [57] = MSM_GPIO_TO_INT(127),
2273 [58] = MSM_GPIO_TO_INT(128),
2274 [59] = MSM_GPIO_TO_INT(129),
2275};
2276
Praveen Chidambaram78499012011-11-01 17:15:17 -06002277static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002278 TLMM_MSM_SUMMARY_IRQ,
2279 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2280 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2281 RPM_SCSS_CPU0_GP_LOW_IRQ,
2282 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2283 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2284 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2285 RPM_SCSS_CPU1_GP_LOW_IRQ,
2286 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2287 MARM_SCSS_GP_IRQ_0,
2288 MARM_SCSS_GP_IRQ_1,
2289 MARM_SCSS_GP_IRQ_2,
2290 MARM_SCSS_GP_IRQ_3,
2291 MARM_SCSS_GP_IRQ_4,
2292 MARM_SCSS_GP_IRQ_5,
2293 MARM_SCSS_GP_IRQ_6,
2294 MARM_SCSS_GP_IRQ_7,
2295 MARM_SCSS_GP_IRQ_8,
2296 MARM_SCSS_GP_IRQ_9,
2297 LPASS_SCSS_GP_LOW_IRQ,
2298 LPASS_SCSS_GP_MEDIUM_IRQ,
2299 LPASS_SCSS_GP_HIGH_IRQ,
2300 SDC4_IRQ_0,
2301 SPS_MTI_31,
2302};
2303
Praveen Chidambaram78499012011-11-01 17:15:17 -06002304struct msm_mpm_device_data msm8660_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002305 .irqs_m2a = msm_mpm_irqs_m2a,
2306 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2307 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2308 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2309 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2310 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2311 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2312 .mpm_apps_ipc_val = BIT(1),
2313 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2314
2315};
2316#endif
2317
2318
2319#ifdef CONFIG_MSM_BUS_SCALING
2320struct platform_device msm_bus_sys_fabric = {
2321 .name = "msm_bus_fabric",
2322 .id = MSM_BUS_FAB_SYSTEM,
2323};
2324struct platform_device msm_bus_apps_fabric = {
2325 .name = "msm_bus_fabric",
2326 .id = MSM_BUS_FAB_APPSS,
2327};
2328struct platform_device msm_bus_mm_fabric = {
2329 .name = "msm_bus_fabric",
2330 .id = MSM_BUS_FAB_MMSS,
2331};
2332struct platform_device msm_bus_sys_fpb = {
2333 .name = "msm_bus_fabric",
2334 .id = MSM_BUS_FAB_SYSTEM_FPB,
2335};
2336struct platform_device msm_bus_cpss_fpb = {
2337 .name = "msm_bus_fabric",
2338 .id = MSM_BUS_FAB_CPSS_FPB,
2339};
2340#endif
2341
Lei Zhou01366a42011-08-19 13:12:00 -04002342#ifdef CONFIG_SND_SOC_MSM8660_APQ
2343struct platform_device msm_pcm = {
2344 .name = "msm-pcm-dsp",
2345 .id = -1,
2346};
2347
2348struct platform_device msm_pcm_routing = {
2349 .name = "msm-pcm-routing",
2350 .id = -1,
2351};
2352
2353struct platform_device msm_cpudai0 = {
2354 .name = "msm-dai-q6",
2355 .id = PRIMARY_I2S_RX,
2356};
2357
2358struct platform_device msm_cpudai1 = {
2359 .name = "msm-dai-q6",
2360 .id = PRIMARY_I2S_TX,
2361};
2362
2363struct platform_device msm_cpudai_hdmi_rx = {
2364 .name = "msm-dai-q6",
2365 .id = HDMI_RX,
2366};
2367
2368struct platform_device msm_cpudai_bt_rx = {
2369 .name = "msm-dai-q6",
2370 .id = INT_BT_SCO_RX,
2371};
2372
2373struct platform_device msm_cpudai_bt_tx = {
2374 .name = "msm-dai-q6",
2375 .id = INT_BT_SCO_TX,
2376};
2377
2378struct platform_device msm_cpudai_fm_rx = {
2379 .name = "msm-dai-q6",
2380 .id = INT_FM_RX,
2381};
2382
2383struct platform_device msm_cpudai_fm_tx = {
2384 .name = "msm-dai-q6",
2385 .id = INT_FM_TX,
2386};
2387
2388struct platform_device msm_cpu_fe = {
2389 .name = "msm-dai-fe",
2390 .id = -1,
2391};
2392
2393struct platform_device msm_stub_codec = {
2394 .name = "msm-stub-codec",
2395 .id = 1,
2396};
2397
2398struct platform_device msm_voice = {
2399 .name = "msm-pcm-voice",
2400 .id = -1,
2401};
2402
2403struct platform_device msm_voip = {
2404 .name = "msm-voip-dsp",
2405 .id = -1,
2406};
2407
2408struct platform_device msm_lpa_pcm = {
2409 .name = "msm-pcm-lpa",
2410 .id = -1,
2411};
2412
2413struct platform_device msm_pcm_hostless = {
2414 .name = "msm-pcm-hostless",
2415 .id = -1,
2416};
2417#endif
2418
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002419struct platform_device asoc_msm_pcm = {
2420 .name = "msm-dsp-audio",
2421 .id = 0,
2422};
2423
2424struct platform_device asoc_msm_dai0 = {
2425 .name = "msm-codec-dai",
2426 .id = 0,
2427};
2428
2429struct platform_device asoc_msm_dai1 = {
2430 .name = "msm-cpu-dai",
2431 .id = 0,
2432};
2433
2434#if defined (CONFIG_MSM_8x60_VOIP)
2435struct platform_device asoc_msm_mvs = {
2436 .name = "msm-mvs-audio",
2437 .id = 0,
2438};
2439
2440struct platform_device asoc_mvs_dai0 = {
2441 .name = "mvs-codec-dai",
2442 .id = 0,
2443};
2444
2445struct platform_device asoc_mvs_dai1 = {
2446 .name = "mvs-cpu-dai",
2447 .id = 0,
2448};
2449#endif
2450
2451struct platform_device *msm_footswitch_devices[] = {
2452 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2453 FS_8X60(FS_MDP, "fs_mdp"),
2454 FS_8X60(FS_ROT, "fs_rot"),
2455 FS_8X60(FS_VED, "fs_ved"),
2456 FS_8X60(FS_VFE, "fs_vfe"),
2457 FS_8X60(FS_VPE, "fs_vpe"),
2458 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2459 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2460 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2461};
2462unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2463
Praveen Chidambaram78499012011-11-01 17:15:17 -06002464struct msm_rpm_platform_data msm8660_rpm_data __initdata = {
2465 .reg_base_addrs = {
2466 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2467 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2468 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2469 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2470 },
2471 .irq_ack = RPM_SCSS_CPU0_GP_HIGH_IRQ,
2472 .ipc_rpm_reg = MSM_GCC_BASE + 0x008,
2473 .ipc_rpm_val = 4,
2474 .target_id = {
2475 MSM_RPM_MAP(8660, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 8),
2476 MSM_RPM_MAP(8660, NOTIFICATION_REGISTERED_0, NOTIFICATION, 8),
2477 MSM_RPM_MAP(8660, INVALIDATE_0, INVALIDATE, 8),
2478 MSM_RPM_MAP(8660, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2479 MSM_RPM_MAP(8660, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2480 MSM_RPM_MAP(8660, TRIGGER_SET_FROM, TRIGGER_SET, 1),
2481 MSM_RPM_MAP(8660, TRIGGER_SET_TO, TRIGGER_SET, 1),
2482 MSM_RPM_MAP(8660, TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2483 MSM_RPM_MAP(8660, TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2484 MSM_RPM_MAP(8660, TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2485 MSM_RPM_MAP(8660, TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002486
Praveen Chidambaram78499012011-11-01 17:15:17 -06002487 MSM_RPM_MAP(8660, CXO_CLK, CXO_CLK, 1),
2488 MSM_RPM_MAP(8660, PXO_CLK, PXO_CLK, 1),
2489 MSM_RPM_MAP(8660, PLL_4, PLL_4, 1),
2490 MSM_RPM_MAP(8660, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2491 MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2492 MSM_RPM_MAP(8660, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2493 MSM_RPM_MAP(8660, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2494 MSM_RPM_MAP(8660, SFPB_CLK, SFPB_CLK, 1),
2495 MSM_RPM_MAP(8660, CFPB_CLK, CFPB_CLK, 1),
2496 MSM_RPM_MAP(8660, MMFPB_CLK, MMFPB_CLK, 1),
2497 MSM_RPM_MAP(8660, SMI_CLK, SMI_CLK, 1),
2498 MSM_RPM_MAP(8660, EBI1_CLK, EBI1_CLK, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002499
Praveen Chidambaram78499012011-11-01 17:15:17 -06002500 MSM_RPM_MAP(8660, APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002501
Praveen Chidambaram78499012011-11-01 17:15:17 -06002502 MSM_RPM_MAP(8660, APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2503 MSM_RPM_MAP(8660, APPS_FABRIC_CLOCK_MODE_0,
2504 APPS_FABRIC_CLOCK_MODE, 3),
2505 MSM_RPM_MAP(8660, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002506
Praveen Chidambaram78499012011-11-01 17:15:17 -06002507 MSM_RPM_MAP(8660, SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2508 MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE_0,
2509 SYSTEM_FABRIC_CLOCK_MODE, 3),
2510 MSM_RPM_MAP(8660, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002511
Praveen Chidambaram78499012011-11-01 17:15:17 -06002512 MSM_RPM_MAP(8660, MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2513 MSM_RPM_MAP(8660, MM_FABRIC_CLOCK_MODE_0,
2514 MM_FABRIC_CLOCK_MODE, 3),
2515 MSM_RPM_MAP(8660, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002516
Praveen Chidambaram78499012011-11-01 17:15:17 -06002517 MSM_RPM_MAP(8660, SMPS0B_0, SMPS0B, 2),
2518 MSM_RPM_MAP(8660, SMPS1B_0, SMPS1B, 2),
2519 MSM_RPM_MAP(8660, SMPS2B_0, SMPS2B, 2),
2520 MSM_RPM_MAP(8660, SMPS3B_0, SMPS3B, 2),
2521 MSM_RPM_MAP(8660, SMPS4B_0, SMPS4B, 2),
2522 MSM_RPM_MAP(8660, LDO0B_0, LDO0B, 2),
2523 MSM_RPM_MAP(8660, LDO1B_0, LDO1B, 2),
2524 MSM_RPM_MAP(8660, LDO2B_0, LDO2B, 2),
2525 MSM_RPM_MAP(8660, LDO3B_0, LDO3B, 2),
2526 MSM_RPM_MAP(8660, LDO4B_0, LDO4B, 2),
2527 MSM_RPM_MAP(8660, LDO5B_0, LDO5B, 2),
2528 MSM_RPM_MAP(8660, LDO6B_0, LDO6B, 2),
2529 MSM_RPM_MAP(8660, LVS0B, LVS0B, 1),
2530 MSM_RPM_MAP(8660, LVS1B, LVS1B, 1),
2531 MSM_RPM_MAP(8660, LVS2B, LVS2B, 1),
2532 MSM_RPM_MAP(8660, LVS3B, LVS3B, 1),
2533 MSM_RPM_MAP(8660, MVS, MVS, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002534
Praveen Chidambaram78499012011-11-01 17:15:17 -06002535 MSM_RPM_MAP(8660, SMPS0_0, SMPS0, 2),
2536 MSM_RPM_MAP(8660, SMPS1_0, SMPS1, 2),
2537 MSM_RPM_MAP(8660, SMPS2_0, SMPS2, 2),
2538 MSM_RPM_MAP(8660, SMPS3_0, SMPS3, 2),
2539 MSM_RPM_MAP(8660, SMPS4_0, SMPS4, 2),
2540 MSM_RPM_MAP(8660, LDO0_0, LDO0, 2),
2541 MSM_RPM_MAP(8660, LDO1_0, LDO1, 2),
2542 MSM_RPM_MAP(8660, LDO2_0, LDO2, 2),
2543 MSM_RPM_MAP(8660, LDO3_0, LDO3, 2),
2544 MSM_RPM_MAP(8660, LDO4_0, LDO4, 2),
2545 MSM_RPM_MAP(8660, LDO5_0, LDO5, 2),
2546 MSM_RPM_MAP(8660, LDO6_0, LDO6, 2),
2547 MSM_RPM_MAP(8660, LDO7_0, LDO7, 2),
2548 MSM_RPM_MAP(8660, LDO8_0, LDO8, 2),
2549 MSM_RPM_MAP(8660, LDO9_0, LDO9, 2),
2550 MSM_RPM_MAP(8660, LDO10_0, LDO10, 2),
2551 MSM_RPM_MAP(8660, LDO11_0, LDO11, 2),
2552 MSM_RPM_MAP(8660, LDO12_0, LDO12, 2),
2553 MSM_RPM_MAP(8660, LDO13_0, LDO13, 2),
2554 MSM_RPM_MAP(8660, LDO14_0, LDO14, 2),
2555 MSM_RPM_MAP(8660, LDO15_0, LDO15, 2),
2556 MSM_RPM_MAP(8660, LDO16_0, LDO16, 2),
2557 MSM_RPM_MAP(8660, LDO17_0, LDO17, 2),
2558 MSM_RPM_MAP(8660, LDO18_0, LDO18, 2),
2559 MSM_RPM_MAP(8660, LDO19_0, LDO19, 2),
2560 MSM_RPM_MAP(8660, LDO20_0, LDO20, 2),
2561 MSM_RPM_MAP(8660, LDO21_0, LDO21, 2),
2562 MSM_RPM_MAP(8660, LDO22_0, LDO22, 2),
2563 MSM_RPM_MAP(8660, LDO23_0, LDO23, 2),
2564 MSM_RPM_MAP(8660, LDO24_0, LDO24, 2),
2565 MSM_RPM_MAP(8660, LDO25_0, LDO25, 2),
2566 MSM_RPM_MAP(8660, LVS0, LVS0, 1),
2567 MSM_RPM_MAP(8660, LVS1, LVS1, 1),
2568 MSM_RPM_MAP(8660, NCP_0, NCP, 2),
2569 MSM_RPM_MAP(8660, CXO_BUFFERS, CXO_BUFFERS, 1),
2570 },
2571 .target_status = {
2572 MSM_RPM_STATUS_ID_MAP(8660, VERSION_MAJOR),
2573 MSM_RPM_STATUS_ID_MAP(8660, VERSION_MINOR),
2574 MSM_RPM_STATUS_ID_MAP(8660, VERSION_BUILD),
2575 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_0),
2576 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_1),
2577 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_2),
2578 MSM_RPM_STATUS_ID_MAP(8660, SEQUENCE),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002579
Praveen Chidambaram78499012011-11-01 17:15:17 -06002580 MSM_RPM_STATUS_ID_MAP(8660, CXO_CLK),
2581 MSM_RPM_STATUS_ID_MAP(8660, PXO_CLK),
2582 MSM_RPM_STATUS_ID_MAP(8660, PLL_4),
2583 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLK),
2584 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLK),
2585 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLK),
2586 MSM_RPM_STATUS_ID_MAP(8660, DAYTONA_FABRIC_CLK),
2587 MSM_RPM_STATUS_ID_MAP(8660, SFPB_CLK),
2588 MSM_RPM_STATUS_ID_MAP(8660, CFPB_CLK),
2589 MSM_RPM_STATUS_ID_MAP(8660, MMFPB_CLK),
2590 MSM_RPM_STATUS_ID_MAP(8660, SMI_CLK),
2591 MSM_RPM_STATUS_ID_MAP(8660, EBI1_CLK),
2592
2593 MSM_RPM_STATUS_ID_MAP(8660, APPS_L2_CACHE_CTL),
2594
2595 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_HALT),
2596 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLOCK_MODE),
2597 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_ARB),
2598
2599 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_HALT),
2600 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE),
2601 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_ARB),
2602
2603 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_HALT),
2604 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLOCK_MODE),
2605 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_ARB),
2606
2607
2608 MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_0),
2609 MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_1),
2610 MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_0),
2611 MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_1),
2612 MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_0),
2613 MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_1),
2614 MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_0),
2615 MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_1),
2616 MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_0),
2617 MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_1),
2618 MSM_RPM_STATUS_ID_MAP(8660, LDO0B_0),
2619 MSM_RPM_STATUS_ID_MAP(8660, LDO0B_1),
2620 MSM_RPM_STATUS_ID_MAP(8660, LDO1B_0),
2621 MSM_RPM_STATUS_ID_MAP(8660, LDO1B_1),
2622 MSM_RPM_STATUS_ID_MAP(8660, LDO2B_0),
2623 MSM_RPM_STATUS_ID_MAP(8660, LDO2B_1),
2624 MSM_RPM_STATUS_ID_MAP(8660, LDO3B_0),
2625 MSM_RPM_STATUS_ID_MAP(8660, LDO3B_1),
2626 MSM_RPM_STATUS_ID_MAP(8660, LDO4B_0),
2627 MSM_RPM_STATUS_ID_MAP(8660, LDO4B_1),
2628 MSM_RPM_STATUS_ID_MAP(8660, LDO5B_0),
2629 MSM_RPM_STATUS_ID_MAP(8660, LDO5B_1),
2630 MSM_RPM_STATUS_ID_MAP(8660, LDO6B_0),
2631 MSM_RPM_STATUS_ID_MAP(8660, LDO6B_1),
2632 MSM_RPM_STATUS_ID_MAP(8660, LVS0B),
2633 MSM_RPM_STATUS_ID_MAP(8660, LVS1B),
2634 MSM_RPM_STATUS_ID_MAP(8660, LVS2B),
2635 MSM_RPM_STATUS_ID_MAP(8660, LVS3B),
2636 MSM_RPM_STATUS_ID_MAP(8660, MVS),
2637
2638
2639 MSM_RPM_STATUS_ID_MAP(8660, SMPS0_0),
2640 MSM_RPM_STATUS_ID_MAP(8660, SMPS0_1),
2641 MSM_RPM_STATUS_ID_MAP(8660, SMPS1_0),
2642 MSM_RPM_STATUS_ID_MAP(8660, SMPS1_1),
2643 MSM_RPM_STATUS_ID_MAP(8660, SMPS2_0),
2644 MSM_RPM_STATUS_ID_MAP(8660, SMPS2_1),
2645 MSM_RPM_STATUS_ID_MAP(8660, SMPS3_0),
2646 MSM_RPM_STATUS_ID_MAP(8660, SMPS3_1),
2647 MSM_RPM_STATUS_ID_MAP(8660, SMPS4_0),
2648 MSM_RPM_STATUS_ID_MAP(8660, SMPS4_1),
2649 MSM_RPM_STATUS_ID_MAP(8660, LDO0_0),
2650 MSM_RPM_STATUS_ID_MAP(8660, LDO0_1),
2651 MSM_RPM_STATUS_ID_MAP(8660, LDO1_0),
2652 MSM_RPM_STATUS_ID_MAP(8660, LDO1_1),
2653 MSM_RPM_STATUS_ID_MAP(8660, LDO2_0),
2654 MSM_RPM_STATUS_ID_MAP(8660, LDO2_1),
2655 MSM_RPM_STATUS_ID_MAP(8660, LDO3_0),
2656 MSM_RPM_STATUS_ID_MAP(8660, LDO3_1),
2657 MSM_RPM_STATUS_ID_MAP(8660, LDO4_0),
2658 MSM_RPM_STATUS_ID_MAP(8660, LDO4_1),
2659 MSM_RPM_STATUS_ID_MAP(8660, LDO5_0),
2660 MSM_RPM_STATUS_ID_MAP(8660, LDO5_1),
2661 MSM_RPM_STATUS_ID_MAP(8660, LDO6_0),
2662 MSM_RPM_STATUS_ID_MAP(8660, LDO6_1),
2663 MSM_RPM_STATUS_ID_MAP(8660, LDO7_0),
2664 MSM_RPM_STATUS_ID_MAP(8660, LDO7_1),
2665 MSM_RPM_STATUS_ID_MAP(8660, LDO8_0),
2666 MSM_RPM_STATUS_ID_MAP(8660, LDO8_1),
2667 MSM_RPM_STATUS_ID_MAP(8660, LDO9_0),
2668 MSM_RPM_STATUS_ID_MAP(8660, LDO9_1),
2669 MSM_RPM_STATUS_ID_MAP(8660, LDO10_0),
2670 MSM_RPM_STATUS_ID_MAP(8660, LDO10_1),
2671 MSM_RPM_STATUS_ID_MAP(8660, LDO11_0),
2672 MSM_RPM_STATUS_ID_MAP(8660, LDO11_1),
2673 MSM_RPM_STATUS_ID_MAP(8660, LDO12_0),
2674 MSM_RPM_STATUS_ID_MAP(8660, LDO12_1),
2675 MSM_RPM_STATUS_ID_MAP(8660, LDO13_0),
2676 MSM_RPM_STATUS_ID_MAP(8660, LDO13_1),
2677 MSM_RPM_STATUS_ID_MAP(8660, LDO14_0),
2678 MSM_RPM_STATUS_ID_MAP(8660, LDO14_1),
2679 MSM_RPM_STATUS_ID_MAP(8660, LDO15_0),
2680 MSM_RPM_STATUS_ID_MAP(8660, LDO15_1),
2681 MSM_RPM_STATUS_ID_MAP(8660, LDO16_0),
2682 MSM_RPM_STATUS_ID_MAP(8660, LDO16_1),
2683 MSM_RPM_STATUS_ID_MAP(8660, LDO17_0),
2684 MSM_RPM_STATUS_ID_MAP(8660, LDO17_1),
2685 MSM_RPM_STATUS_ID_MAP(8660, LDO18_0),
2686 MSM_RPM_STATUS_ID_MAP(8660, LDO18_1),
2687 MSM_RPM_STATUS_ID_MAP(8660, LDO19_0),
2688 MSM_RPM_STATUS_ID_MAP(8660, LDO19_1),
2689 MSM_RPM_STATUS_ID_MAP(8660, LDO20_0),
2690 MSM_RPM_STATUS_ID_MAP(8660, LDO20_1),
2691 MSM_RPM_STATUS_ID_MAP(8660, LDO21_0),
2692 MSM_RPM_STATUS_ID_MAP(8660, LDO21_1),
2693 MSM_RPM_STATUS_ID_MAP(8660, LDO22_0),
2694 MSM_RPM_STATUS_ID_MAP(8660, LDO22_1),
2695 MSM_RPM_STATUS_ID_MAP(8660, LDO23_0),
2696 MSM_RPM_STATUS_ID_MAP(8660, LDO23_1),
2697 MSM_RPM_STATUS_ID_MAP(8660, LDO24_0),
2698 MSM_RPM_STATUS_ID_MAP(8660, LDO24_1),
2699 MSM_RPM_STATUS_ID_MAP(8660, LDO25_0),
2700 MSM_RPM_STATUS_ID_MAP(8660, LDO25_1),
2701 MSM_RPM_STATUS_ID_MAP(8660, LVS0),
2702 MSM_RPM_STATUS_ID_MAP(8660, LVS1),
2703 MSM_RPM_STATUS_ID_MAP(8660, NCP_0),
2704 MSM_RPM_STATUS_ID_MAP(8660, NCP_1),
2705 MSM_RPM_STATUS_ID_MAP(8660, CXO_BUFFERS),
2706 },
2707 .target_ctrl_id = {
2708 MSM_RPM_CTRL_MAP(8660, VERSION_MAJOR),
2709 MSM_RPM_CTRL_MAP(8660, VERSION_MINOR),
2710 MSM_RPM_CTRL_MAP(8660, VERSION_BUILD),
2711 MSM_RPM_CTRL_MAP(8660, REQ_CTX_0),
2712 MSM_RPM_CTRL_MAP(8660, REQ_SEL_0),
2713 MSM_RPM_CTRL_MAP(8660, ACK_CTX_0),
2714 MSM_RPM_CTRL_MAP(8660, ACK_SEL_0),
2715 },
2716 .sel_invalidate = MSM_RPM_8660_SEL_INVALIDATE,
2717 .sel_notification = MSM_RPM_8660_SEL_NOTIFICATION,
2718 .sel_last = MSM_RPM_8660_SEL_LAST,
2719 .ver = {2, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002720};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002721
Praveen Chidambaram78499012011-11-01 17:15:17 -06002722struct platform_device msm8660_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002723 .name = "msm_rpm",
2724 .id = -1,
2725};