blob: 9bf864ab1c2582b10c17f5da29ffe5d13e0e6e36 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/err.h>
17#include <linux/ctype.h>
18#include <linux/bitops.h>
19#include <linux/io.h>
20#include <linux/spinlock.h>
21#include <linux/delay.h>
22#include <linux/clk.h>
23#include <linux/clkdev.h>
24#include <linux/string.h>
25
26#include <mach/msm_iomap.h>
27#include <mach/clk.h>
28
29#include "clock.h"
30#include "clock-local.h"
31#include "clock-pcom.h"
32#include "clock-voter.h"
33#include "proc_comm.h"
34
35#define REG_BASE(off) (MSM_CLK_CTL_BASE + (off))
36#define REG(off) (MSM_CLK_CTL_SH2_BASE + (off))
37
38/* Shadow-region 2 (SH2) registers. */
39#define QUP_I2C_NS_REG REG(0x04F0)
40#define CAM_NS_REG REG(0x0374)
41#define CAM_VFE_NS_REG REG(0x0044)
42#define CLK_HALT_STATEA_REG REG(0x0108)
43#define CLK_HALT_STATEB_REG REG(0x010C)
44#define CLK_HALT_STATEC_REG REG(0x02D4)
45#define CSI_NS_REG REG(0x0174)
46#define EMDH_NS_REG REG(0x0050)
47#define GLBL_CLK_ENA_2_SC_REG REG(0x03C0)
48#define GLBL_CLK_ENA_SC_REG REG(0x03BC)
49#define GLBL_CLK_STATE_2_REG REG(0x037C)
50#define GLBL_CLK_STATE_REG REG(0x0004)
51#define GRP_2D_NS_REG REG(0x0034)
52#define GRP_NS_REG REG(0x0084)
53#define HDMI_NS_REG REG(0x0484)
54#define I2C_2_NS_REG REG(0x02D8)
55#define I2C_NS_REG REG(0x0068)
56#define JPEG_NS_REG REG(0x0164)
57#define LPA_CORE_CLK_MA0_REG REG(0x04F4)
58#define LPA_CORE_CLK_MA2_REG REG(0x04FC)
59#define LPA_NS_REG REG(0x02E8)
60#define MDC_NS_REG REG(0x007C)
61#define MDP_LCDC_NS_REG REG(0x0390)
62#define MDP_NS_REG REG(0x014C)
63#define MDP_VSYNC_REG REG(0x0460)
64#define MFC_NS_REG REG(0x0154)
65#define MI2S_CODEC_RX_DIV_REG REG(0x02EC)
66#define MI2S_CODEC_TX_DIV_REG REG(0x02F0)
67#define MI2S_DIV_REG REG(0x02E4)
68#define MI2S_NS_REG REG(0x02E0)
69#define MI2S_RX_NS_REG REG(0x0070)
70#define MI2S_TX_NS_REG REG(0x0078)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070071#define PLL_ENA_REG REG(0x0264)
72#define PMDH_NS_REG REG(0x008C)
73#define SDAC_NS_REG REG(0x009C)
74#define SDCn_NS_REG(n) REG(0x00A4+(0x8*((n)-1)))
75#define SPI_NS_REG REG(0x02C8)
76#define TSIF_NS_REG REG(0x00C4)
77#define TV_NS_REG REG(0x00CC)
78#define UART1DM_NS_REG REG(0x00D4)
79#define UART2DM_NS_REG REG(0x00DC)
80#define UART2_NS_REG REG(0x0464)
81#define UART_NS_REG REG(0x00E0)
82#define USBH2_NS_REG REG(0x046C)
83#define USBH3_NS_REG REG(0x0470)
84#define USBH_MD_REG REG(0x02BC)
85#define USBH_NS_REG REG(0x02C0)
86#define VPE_NS_REG REG(0x015C)
87
88/* Registers in the base (non-shadow) region. */
89#define CLK_TEST_BASE_REG REG_BASE(0x011C)
90#define CLK_TEST_2_BASE_REG REG_BASE(0x0384)
91#define MISC_CLK_CTL_BASE_REG REG_BASE(0x0110)
92#define PRPH_WEB_NS_BASE_REG REG_BASE(0x0080)
93#define PLL0_STATUS_BASE_REG REG_BASE(0x0318)
94#define PLL1_STATUS_BASE_REG REG_BASE(0x0334)
95#define PLL2_STATUS_BASE_REG REG_BASE(0x0350)
96#define PLL3_STATUS_BASE_REG REG_BASE(0x036C)
97#define PLL4_STATUS_BASE_REG REG_BASE(0x0254)
98#define PLL5_STATUS_BASE_REG REG_BASE(0x0258)
99#define PLL6_STATUS_BASE_REG REG_BASE(0x04EC)
100#define RINGOSC_CNT_BASE_REG REG_BASE(0x00FC)
101#define SH2_OWN_APPS1_BASE_REG REG_BASE(0x040C)
102#define SH2_OWN_APPS2_BASE_REG REG_BASE(0x0414)
103#define SH2_OWN_APPS3_BASE_REG REG_BASE(0x0444)
104#define SH2_OWN_GLBL_BASE_REG REG_BASE(0x0404)
105#define SH2_OWN_ROW1_BASE_REG REG_BASE(0x041C)
106#define SH2_OWN_ROW2_BASE_REG REG_BASE(0x0424)
107#define TCXO_CNT_BASE_REG REG_BASE(0x00F8)
108#define TCXO_CNT_DONE_BASE_REG REG_BASE(0x00F8)
109
110
111/* MUX source input identifiers. */
112#define SRC_SEL_pll0 4 /* Modem PLL */
113#define SRC_SEL_pll1 1 /* Global PLL */
114#define SRC_SEL_pll3 3 /* Multimedia/Peripheral PLL or Backup PLL1 */
115#define SRC_SEL_pll4 2 /* Display PLL */
116#define SRC_SEL_SDAC_lpxo 5 /* Low-power XO for SDAC */
117#define SRC_SEL_lpxo 6 /* Low-power XO */
118#define SRC_SEL_tcxo 0 /* Used for rates from TCXO */
119#define SRC_SEL_axi 0 /* Used for rates that sync to AXI */
120#define SRC_SEL_gnd 7 /* No clock */
121
122/* Clock declaration macros. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700123#define N8(msb, lsb, m, n) (BVAL(msb, lsb, ~(n-m)) | BVAL(6, 5, \
124 (MN_MODE_DUAL_EDGE * !!(n))))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125#define N16(m, n) (BVAL(31, 16, ~(n-m)) | BVAL(6, 5, \
126 (MN_MODE_DUAL_EDGE * !!(n))))
127#define SPDIV(s, d) (BVAL(4, 3, d-1) | BVAL(2, 0, s))
128#define SDIV(s, d) (BVAL(6, 3, d-1) | BVAL(2, 0, s))
129#define F_MASK_BASIC (BM(6, 3)|BM(2, 0))
130#define F_MASK_MND16 (BM(31, 16)|BM(6, 5)|BM(4, 3)|BM(2, 0))
131#define F_MASK_MND8(m, l) (BM(m, l)|BM(6, 5)|BM(4, 3)|BM(2, 0))
132
133/*
134 * Clock frequency definitions and macros
135 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700136#define F_BASIC(f, s, div) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700137 { \
138 .freq_hz = f, \
139 .src_clk = &s##_clk.c, \
140 .ns_val = SDIV(SRC_SEL_##s, div), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 }
142
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700143#define F_MND16(f, s, div, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144 { \
145 .freq_hz = f, \
146 .src_clk = &s##_clk.c, \
147 .md_val = MD16(m, n), \
148 .ns_val = N16(m, n) | SPDIV(SRC_SEL_##s, div), \
149 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700150 }
151
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700152#define F_MND8(f, nmsb, nlsb, s, div, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153 { \
154 .freq_hz = f, \
155 .src_clk = &s##_clk.c, \
Stephen Boydd10d2642012-01-23 18:09:00 -0800156 .md_val = MD8(8, m, 0, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157 .ns_val = N8(nmsb, nlsb, m, n) | SPDIV(SRC_SEL_##s, div), \
158 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159 }
160
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700161static struct clk_ops clk_ops_rcg_7x30;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700163enum vdd_dig_levels {
164 VDD_DIG_NONE,
165 VDD_DIG_LOW,
166 VDD_DIG_NOMINAL,
167 VDD_DIG_HIGH
168};
169
170static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
171{
172 int rc, target_mv;
173
174 static const int mv[] = {
175 [VDD_DIG_NONE] = 1000,
176 [VDD_DIG_LOW] = 1000,
177 [VDD_DIG_NOMINAL] = 1100,
178 [VDD_DIG_HIGH] = 1200
179 };
180
181 target_mv = mv[level];
182 rc = msm_proc_comm(PCOM_CLKCTL_RPC_MIN_MSMC1, &target_mv, NULL);
183 if (rc)
184 return rc;
185 if (target_mv)
186 rc = -EINVAL;
187
188 return rc;
189}
190
191static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
192
193#define VDD_DIG_FMAX_MAP1(l1, f1) \
194 .vdd_class = &vdd_dig, \
195 .fmax[VDD_DIG_##l1] = (f1)
196#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
197 .vdd_class = &vdd_dig, \
198 .fmax[VDD_DIG_##l1] = (f1), \
199 .fmax[VDD_DIG_##l2] = (f2)
200
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201#define PCOM_XO_DISABLE 0
202#define PCOM_XO_ENABLE 1
203#define PCOM_XO_TCXO 0
204#define PCOM_XO_LPXO 1
205
206static bool pcom_is_local(struct clk *clk)
207{
208 return false;
209}
210
211static int pcom_xo_enable(unsigned pcom_id, unsigned enable)
212{
213 /* TODO: Check return code in pcom_id */
214 return msm_proc_comm(PCOM_CLKCTL_RPC_SRC_REQUEST, &pcom_id, &enable);
215}
216
217static int tcxo_clk_enable(struct clk *clk)
218{
219 return pcom_xo_enable(PCOM_XO_TCXO, PCOM_XO_ENABLE);
220}
221
222static void tcxo_clk_disable(struct clk *clk)
223{
224 pcom_xo_enable(PCOM_XO_TCXO, PCOM_XO_DISABLE);
225}
226
227static struct clk_ops clk_ops_tcxo = {
228 .enable = tcxo_clk_enable,
229 .disable = tcxo_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700230 .is_local = pcom_is_local,
231};
232
233static struct fixed_clk tcxo_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700234 .c = {
235 .dbg_name = "tcxo_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800236 .rate = 19200000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700237 .ops = &clk_ops_tcxo,
238 CLK_INIT(tcxo_clk.c),
239 },
240};
241
242static int lpxo_clk_enable(struct clk *clk)
243{
244 return pcom_xo_enable(PCOM_XO_LPXO, PCOM_XO_ENABLE);
245}
246
247static void lpxo_clk_disable(struct clk *clk)
248{
249 pcom_xo_enable(PCOM_XO_LPXO, PCOM_XO_DISABLE);
250}
251
252static struct clk_ops clk_ops_lpxo = {
253 .enable = lpxo_clk_enable,
254 .disable = lpxo_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700255 .is_local = pcom_is_local,
256};
257
258static struct fixed_clk lpxo_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700259 .c = {
260 .dbg_name = "lpxo_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800261 .rate = 24576000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700262 .ops = &clk_ops_lpxo,
263 CLK_INIT(lpxo_clk.c),
264 },
265};
266
267static struct pll_vote_clk pll1_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700268 .en_reg = PLL_ENA_REG,
269 .en_mask = BIT(1),
270 .status_reg = PLL1_STATUS_BASE_REG,
271 .parent = &tcxo_clk.c,
272 .c = {
273 .dbg_name = "pll1_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800274 .rate = 768000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275 .ops = &clk_ops_pll_vote,
276 CLK_INIT(pll1_clk.c),
277 },
278};
279
280static struct pll_vote_clk pll2_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700281 .en_reg = PLL_ENA_REG,
282 .en_mask = BIT(2),
283 .status_reg = PLL2_STATUS_BASE_REG,
284 .parent = &tcxo_clk.c,
285 .c = {
286 .dbg_name = "pll2_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800287 .rate = 806400000, /* TODO: Support scaling */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700288 .ops = &clk_ops_pll_vote,
289 CLK_INIT(pll2_clk.c),
290 },
291};
292
293static struct pll_vote_clk pll3_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700294 .en_reg = PLL_ENA_REG,
295 .en_mask = BIT(3),
296 .status_reg = PLL3_STATUS_BASE_REG,
297 .parent = &lpxo_clk.c,
298 .c = {
299 .dbg_name = "pll3_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800300 .rate = 737280000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700301 .ops = &clk_ops_pll_vote,
302 CLK_INIT(pll3_clk.c),
303 },
304};
305
306static struct pll_vote_clk pll4_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700307 .en_reg = PLL_ENA_REG,
308 .en_mask = BIT(4),
309 .status_reg = PLL4_STATUS_BASE_REG,
310 .parent = &lpxo_clk.c,
311 .c = {
312 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800313 .rate = 891000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700314 .ops = &clk_ops_pll_vote,
315 CLK_INIT(pll4_clk.c),
316 },
317};
318
319static struct clk_ops clk_ops_branch;
320
321static struct clk_freq_tbl clk_tbl_axi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700322 F_RAW(1, &lpxo_clk.c, 0, 0, 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700323 F_END,
324};
325
326/* For global clocks to be on we must have GLBL_ROOT_ENA set */
327static struct rcg_clk glbl_root_clk = {
328 .b = {
329 .ctl_reg = GLBL_CLK_ENA_SC_REG,
330 .en_mask = BIT(29),
331 .halt_check = NOCHECK,
332 },
333 .freq_tbl = clk_tbl_axi,
334 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700335 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700336 .set_rate = set_rate_nop,
337 .c = {
338 .dbg_name = "glbl_root_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700339 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700340 VDD_DIG_FMAX_MAP1(NOMINAL, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700341 CLK_INIT(glbl_root_clk.c),
342 },
343};
344
345/* AXI bridge clocks. */
346static struct branch_clk axi_li_apps_clk = {
347 .b = {
348 .ctl_reg = GLBL_CLK_ENA_SC_REG,
349 .en_mask = BIT(2),
350 .halt_reg = GLBL_CLK_STATE_REG,
351 .halt_check = HALT_VOTED,
352 .halt_bit = 2,
353 },
354 .parent = &glbl_root_clk.c,
355 .c = {
356 .dbg_name = "axi_li_apps_clk",
357 .ops = &clk_ops_branch,
358 CLK_INIT(axi_li_apps_clk.c),
359 },
360};
361
362static struct branch_clk axi_li_adsp_a_clk = {
363 .b = {
364 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
365 .en_mask = BIT(14),
366 .halt_reg = GLBL_CLK_STATE_2_REG,
367 .halt_check = HALT_VOTED,
368 .halt_bit = 14,
369 },
370 .parent = &axi_li_apps_clk.c,
371 .c = {
372 .dbg_name = "axi_li_adsp_a_clk",
373 .ops = &clk_ops_branch,
374 CLK_INIT(axi_li_adsp_a_clk.c),
375 },
376};
377
378static struct branch_clk axi_li_jpeg_clk = {
379 .b = {
380 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
381 .en_mask = BIT(19),
382 .halt_reg = GLBL_CLK_STATE_2_REG,
383 .halt_check = HALT_VOTED,
384 .halt_bit = 19,
385 },
386 .parent = &axi_li_apps_clk.c,
387 .c = {
388 .dbg_name = "axi_li_jpeg_clk",
389 .ops = &clk_ops_branch,
390 CLK_INIT(axi_li_jpeg_clk.c),
391 },
392};
393
394static struct branch_clk axi_li_vfe_clk = {
395 .b = {
396 .ctl_reg = GLBL_CLK_ENA_SC_REG,
397 .en_mask = BIT(23),
398 .halt_reg = GLBL_CLK_STATE_REG,
399 .halt_check = HALT_VOTED,
400 .halt_bit = 23,
401 },
402 .parent = &axi_li_apps_clk.c,
403 .c = {
404 .dbg_name = "axi_li_vfe_clk",
405 .ops = &clk_ops_branch,
406 CLK_INIT(axi_li_vfe_clk.c),
407 },
408};
409
410static struct branch_clk axi_mdp_clk = {
411 .b = {
412 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
413 .en_mask = BIT(29),
414 .halt_reg = GLBL_CLK_STATE_2_REG,
415 .halt_check = HALT_VOTED,
416 .halt_bit = 29,
417 },
418 .parent = &axi_li_apps_clk.c,
419 .c = {
420 .dbg_name = "axi_mdp_clk",
421 .ops = &clk_ops_branch,
422 CLK_INIT(axi_mdp_clk.c),
423 },
424};
425
426static struct branch_clk axi_li_vg_clk = {
427 .b = {
428 .ctl_reg = GLBL_CLK_ENA_SC_REG,
429 .en_mask = BIT(3),
430 .halt_reg = GLBL_CLK_STATE_REG,
431 .halt_check = HALT_VOTED,
432 .halt_bit = 3,
433 },
434 .parent = &glbl_root_clk.c,
435 .c = {
436 .dbg_name = "axi_li_vg_clk",
437 .ops = &clk_ops_branch,
438 CLK_INIT(axi_li_vg_clk.c),
439 },
440};
441
442static struct branch_clk axi_grp_2d_clk = {
443 .b = {
444 .ctl_reg = GLBL_CLK_ENA_SC_REG,
445 .en_mask = BIT(21),
446 .halt_reg = GLBL_CLK_STATE_REG,
447 .halt_check = HALT_VOTED,
448 .halt_bit = 21,
449 },
450 .parent = &axi_li_vg_clk.c,
451 .c = {
452 .dbg_name = "axi_grp_2d_clk",
453 .ops = &clk_ops_branch,
454 CLK_INIT(axi_grp_2d_clk.c),
455 },
456};
457
458static struct branch_clk axi_li_grp_clk = {
459 .b = {
460 .ctl_reg = GLBL_CLK_ENA_SC_REG,
461 .en_mask = BIT(22),
462 .halt_reg = GLBL_CLK_STATE_REG,
463 .halt_check = HALT_VOTED,
464 .halt_bit = 22,
465 },
466 .parent = &axi_li_vg_clk.c,
467 .c = {
468 .dbg_name = "axi_li_grp_clk",
469 .ops = &clk_ops_branch,
470 CLK_INIT(axi_li_grp_clk.c),
471 },
472};
473
474static struct branch_clk axi_mfc_clk = {
475 .b = {
476 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
477 .en_mask = BIT(20),
478 .halt_reg = GLBL_CLK_STATE_2_REG,
479 .halt_check = HALT_VOTED,
480 .halt_bit = 20,
481 },
482 .parent = &axi_li_vg_clk.c,
483 .c = {
484 .dbg_name = "axi_mfc_clk",
485 .ops = &clk_ops_branch,
486 CLK_INIT(axi_mfc_clk.c),
487 },
488};
489
490static struct branch_clk axi_rotator_clk = {
491 .b = {
492 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
493 .en_mask = BIT(22),
494 .halt_reg = GLBL_CLK_STATE_2_REG,
495 .halt_check = HALT_VOTED,
496 .halt_bit = 22,
497 .reset_mask = P_AXI_ROTATOR_CLK,
498 },
499 .parent = &axi_li_vg_clk.c,
500 .c = {
501 .dbg_name = "axi_rotator_clk",
502 .ops = &clk_ops_branch,
503 CLK_INIT(axi_rotator_clk.c),
504 },
505};
506
507static struct branch_clk axi_vpe_clk = {
508 .b = {
509 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
510 .en_mask = BIT(21),
511 .halt_reg = GLBL_CLK_STATE_2_REG,
512 .halt_check = HALT_VOTED,
513 .halt_bit = 21,
514 },
515 .parent = &axi_li_vg_clk.c,
516 .c = {
517 .dbg_name = "axi_vpe_clk",
518 .ops = &clk_ops_branch,
519 CLK_INIT(axi_vpe_clk.c),
520 },
521};
522
523/* Peripheral bus clocks. */
524static struct branch_clk adm_clk = {
525 .b = {
526 .ctl_reg = GLBL_CLK_ENA_SC_REG,
527 .en_mask = BIT(5),
528 .halt_reg = GLBL_CLK_STATE_REG,
529 .halt_check = HALT_VOTED,
530 .halt_bit = 5,
531 .reset_mask = P_ADM_CLK,
532 },
533 .parent = &axi_li_apps_clk.c,
534 .c = {
535 .dbg_name = "adm_clk",
536 .ops = &clk_ops_branch,
537 CLK_INIT(adm_clk.c),
538 },
539};
540
541static struct branch_clk adm_p_clk = {
542 .b = {
543 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
544 .en_mask = BIT(15),
545 .halt_reg = GLBL_CLK_STATE_2_REG,
546 .halt_check = HALT_VOTED,
547 .halt_bit = 15,
548 },
549 .parent = &glbl_root_clk.c,
550 .c = {
551 .dbg_name = "adm_p_clk",
552 .ops = &clk_ops_branch,
553 CLK_INIT(adm_p_clk.c),
554 },
555};
556
557static struct branch_clk ce_clk = {
558 .b = {
559 .ctl_reg = GLBL_CLK_ENA_SC_REG,
560 .en_mask = BIT(6),
561 .halt_reg = GLBL_CLK_STATE_REG,
562 .halt_check = HALT_VOTED,
563 .halt_bit = 6,
564 .reset_mask = P_CE_CLK,
565 },
566 .parent = &glbl_root_clk.c,
567 .c = {
568 .dbg_name = "ce_clk",
569 .ops = &clk_ops_branch,
570 CLK_INIT(ce_clk.c),
571 },
572};
573
574static struct branch_clk camif_pad_p_clk = {
575 .b = {
576 .ctl_reg = GLBL_CLK_ENA_SC_REG,
577 .en_mask = BIT(9),
578 .halt_reg = GLBL_CLK_STATE_REG,
579 .halt_check = HALT_VOTED,
580 .halt_bit = 9,
581 .reset_mask = P_CAMIF_PAD_P_CLK,
582 },
583 .parent = &glbl_root_clk.c,
584 .c = {
585 .dbg_name = "camif_pad_p_clk",
586 .ops = &clk_ops_branch,
587 CLK_INIT(camif_pad_p_clk.c),
588 },
589};
590
591static struct branch_clk csi0_p_clk = {
592 .b = {
593 .ctl_reg = GLBL_CLK_ENA_SC_REG,
594 .en_mask = BIT(30),
595 .halt_reg = GLBL_CLK_STATE_REG,
596 .halt_check = HALT_VOTED,
597 .halt_bit = 30,
598 .reset_mask = P_CSI0_P_CLK,
599 },
600 .parent = &glbl_root_clk.c,
601 .c = {
602 .dbg_name = "csi0_p_clk",
603 .ops = &clk_ops_branch,
604 CLK_INIT(csi0_p_clk.c),
605 },
606};
607
608static struct branch_clk emdh_p_clk = {
609 .b = {
610 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
611 .en_mask = BIT(3),
612 .halt_reg = GLBL_CLK_STATE_2_REG,
613 .halt_check = HALT_VOTED,
614 .halt_bit = 3,
615 .reset_mask = P_EMDH_P_CLK,
616 },
617 .parent = &glbl_root_clk.c,
618 .c = {
619 .dbg_name = "emdh_p_clk",
620 .ops = &clk_ops_branch,
621 CLK_INIT(emdh_p_clk.c),
622 },
623};
624
625static struct branch_clk grp_2d_p_clk = {
626 .b = {
627 .ctl_reg = GLBL_CLK_ENA_SC_REG,
628 .en_mask = BIT(24),
629 .halt_reg = GLBL_CLK_STATE_REG,
630 .halt_check = HALT_VOTED,
631 .halt_bit = 24,
632 .reset_mask = P_GRP_2D_P_CLK,
633 },
634 .parent = &glbl_root_clk.c,
635 .c = {
636 .dbg_name = "grp_2d_p_clk",
637 .ops = &clk_ops_branch,
638 CLK_INIT(grp_2d_p_clk.c),
639 },
640};
641
642static struct branch_clk grp_3d_p_clk = {
643 .b = {
644 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
645 .en_mask = BIT(17),
646 .halt_reg = GLBL_CLK_STATE_2_REG,
647 .halt_check = HALT_VOTED,
648 .halt_bit = 17,
649 .reset_mask = P_GRP_3D_P_CLK,
650 },
651 .parent = &glbl_root_clk.c,
652 .c = {
653 .dbg_name = "grp_3d_p_clk",
654 .ops = &clk_ops_branch,
655 CLK_INIT(grp_3d_p_clk.c),
656 },
657};
658
659static struct branch_clk jpeg_p_clk = {
660 .b = {
661 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
662 .en_mask = BIT(24),
663 .halt_reg = GLBL_CLK_STATE_2_REG,
664 .halt_check = HALT_VOTED,
665 .halt_bit = 24,
666 .reset_mask = P_JPEG_P_CLK,
667 },
668 .parent = &glbl_root_clk.c,
669 .c = {
670 .dbg_name = "jpeg_p_clk",
671 .ops = &clk_ops_branch,
672 CLK_INIT(jpeg_p_clk.c),
673 },
674};
675
676static struct branch_clk lpa_p_clk = {
677 .b = {
678 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
679 .en_mask = BIT(7),
680 .halt_reg = GLBL_CLK_STATE_2_REG,
681 .halt_check = HALT_VOTED,
682 .halt_bit = 7,
683 .reset_mask = P_LPA_P_CLK,
684 },
685 .parent = &glbl_root_clk.c,
686 .c = {
687 .dbg_name = "lpa_p_clk",
688 .ops = &clk_ops_branch,
689 CLK_INIT(lpa_p_clk.c),
690 },
691};
692
693static struct branch_clk mdp_p_clk = {
694 .b = {
695 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
696 .en_mask = BIT(6),
697 .halt_reg = GLBL_CLK_STATE_2_REG,
698 .halt_check = HALT_VOTED,
699 .halt_bit = 6,
700 .reset_mask = P_MDP_P_CLK,
701 },
702 .parent = &glbl_root_clk.c,
703 .c = {
704 .dbg_name = "mdp_p_clk",
705 .ops = &clk_ops_branch,
706 CLK_INIT(mdp_p_clk.c),
707 },
708};
709
710static struct branch_clk mfc_p_clk = {
711 .b = {
712 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
713 .en_mask = BIT(26),
714 .halt_reg = GLBL_CLK_STATE_2_REG,
715 .halt_check = HALT_VOTED,
716 .halt_bit = 26,
717 .reset_mask = P_MFC_P_CLK,
718 },
719 .parent = &glbl_root_clk.c,
720 .c = {
721 .dbg_name = "mfc_p_clk",
722 .ops = &clk_ops_branch,
723 CLK_INIT(mfc_p_clk.c),
724 },
725};
726
727static struct branch_clk pmdh_p_clk = {
728 .b = {
729 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
730 .en_mask = BIT(4),
731 .halt_reg = GLBL_CLK_STATE_2_REG,
732 .halt_check = HALT_VOTED,
733 .halt_bit = 4,
734 .reset_mask = P_PMDH_P_CLK,
735 },
736 .parent = &glbl_root_clk.c,
737 .c = {
738 .dbg_name = "pmdh_p_clk",
739 .ops = &clk_ops_branch,
740 CLK_INIT(pmdh_p_clk.c),
741 },
742};
743
744static struct branch_clk rotator_imem_clk = {
745 .b = {
746 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
747 .en_mask = BIT(23),
748 .halt_reg = GLBL_CLK_STATE_2_REG,
749 .halt_check = HALT_VOTED,
750 .halt_bit = 23,
751 .reset_mask = P_ROTATOR_IMEM_CLK,
752 },
753 .parent = &glbl_root_clk.c,
754 .c = {
755 .dbg_name = "rotator_imem_clk",
756 .ops = &clk_ops_branch,
757 CLK_INIT(rotator_imem_clk.c),
758 },
759};
760
761static struct branch_clk rotator_p_clk = {
762 .b = {
763 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
764 .en_mask = BIT(25),
765 .halt_reg = GLBL_CLK_STATE_2_REG,
766 .halt_check = HALT_VOTED,
767 .halt_bit = 25,
768 .reset_mask = P_ROTATOR_P_CLK,
769 },
770 .parent = &glbl_root_clk.c,
771 .c = {
772 .dbg_name = "rotator_p_clk",
773 .ops = &clk_ops_branch,
774 CLK_INIT(rotator_p_clk.c),
775 },
776};
777
778static struct branch_clk sdc1_p_clk = {
779 .b = {
780 .ctl_reg = GLBL_CLK_ENA_SC_REG,
781 .en_mask = BIT(7),
782 .halt_reg = GLBL_CLK_STATE_REG,
783 .halt_check = HALT_VOTED,
784 .halt_bit = 7,
785 .reset_mask = P_SDC1_P_CLK,
786 },
787 .parent = &glbl_root_clk.c,
788 .c = {
789 .dbg_name = "sdc1_p_clk",
790 .ops = &clk_ops_branch,
791 CLK_INIT(sdc1_p_clk.c),
792 },
793};
794
795static struct branch_clk sdc2_p_clk = {
796 .b = {
797 .ctl_reg = GLBL_CLK_ENA_SC_REG,
798 .en_mask = BIT(8),
799 .halt_reg = GLBL_CLK_STATE_REG,
800 .halt_check = HALT_VOTED,
801 .halt_bit = 8,
802 .reset_mask = P_SDC2_P_CLK,
803 },
804 .parent = &glbl_root_clk.c,
805 .c = {
806 .dbg_name = "sdc2_p_clk",
807 .ops = &clk_ops_branch,
808 CLK_INIT(sdc2_p_clk.c),
809 },
810};
811
812static struct branch_clk sdc3_p_clk = {
813 .b = {
814 .ctl_reg = GLBL_CLK_ENA_SC_REG,
815 .en_mask = BIT(27),
816 .halt_reg = GLBL_CLK_STATE_REG,
817 .halt_check = HALT_VOTED,
818 .halt_bit = 27,
819 .reset_mask = P_SDC3_P_CLK,
820 },
821 .parent = &glbl_root_clk.c,
822 .c = {
823 .dbg_name = "sdc3_p_clk",
824 .ops = &clk_ops_branch,
825 CLK_INIT(sdc3_p_clk.c),
826 },
827};
828
829static struct branch_clk sdc4_p_clk = {
830 .b = {
831 .ctl_reg = GLBL_CLK_ENA_SC_REG,
832 .en_mask = BIT(28),
833 .halt_reg = GLBL_CLK_STATE_REG,
834 .halt_check = HALT_VOTED,
835 .halt_bit = 28,
836 .reset_mask = P_SDC4_P_CLK,
837 },
838 .parent = &glbl_root_clk.c,
839 .c = {
840 .dbg_name = "sdc4_p_clk",
841 .ops = &clk_ops_branch,
842 CLK_INIT(sdc4_p_clk.c),
843 },
844};
845
846static struct branch_clk spi_p_clk = {
847 .b = {
848 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
849 .en_mask = BIT(10),
850 .halt_reg = GLBL_CLK_STATE_2_REG,
851 .halt_check = HALT_VOTED,
852 .halt_bit = 10,
853 .reset_mask = P_SPI_P_CLK,
854 },
855 .parent = &glbl_root_clk.c,
856 .c = {
857 .dbg_name = "spi_p_clk",
858 .ops = &clk_ops_branch,
859 CLK_INIT(spi_p_clk.c),
860 },
861};
862
863static struct branch_clk tsif_p_clk = {
864 .b = {
865 .ctl_reg = GLBL_CLK_ENA_SC_REG,
866 .en_mask = BIT(18),
867 .halt_reg = GLBL_CLK_STATE_REG,
868 .halt_check = HALT_VOTED,
869 .halt_bit = 18,
870 .reset_mask = P_TSIF_P_CLK,
871 },
872 .parent = &glbl_root_clk.c,
873 .c = {
874 .dbg_name = "tsif_p_clk",
875 .ops = &clk_ops_branch,
876 CLK_INIT(tsif_p_clk.c),
877 },
878};
879
880static struct branch_clk uart1dm_p_clk = {
881 .b = {
882 .ctl_reg = GLBL_CLK_ENA_SC_REG,
883 .en_mask = BIT(17),
884 .halt_reg = GLBL_CLK_STATE_REG,
885 .halt_check = HALT_VOTED,
886 .halt_bit = 17,
887 },
888 .parent = &glbl_root_clk.c,
889 .c = {
890 .dbg_name = "uart1dm_p_clk",
891 .ops = &clk_ops_branch,
892 CLK_INIT(uart1dm_p_clk.c),
893 },
894};
895
896static struct branch_clk uart2dm_p_clk = {
897 .b = {
898 .ctl_reg = GLBL_CLK_ENA_SC_REG,
899 .en_mask = BIT(26),
900 .halt_reg = GLBL_CLK_STATE_REG,
901 .halt_check = HALT_VOTED,
902 .halt_bit = 26,
903 },
904 .parent = &glbl_root_clk.c,
905 .c = {
906 .dbg_name = "uart2dm_p_clk",
907 .ops = &clk_ops_branch,
908 CLK_INIT(uart2dm_p_clk.c),
909 },
910};
911
912static struct branch_clk usb_hs2_p_clk = {
913 .b = {
914 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
915 .en_mask = BIT(8),
916 .halt_reg = GLBL_CLK_STATE_2_REG,
917 .halt_check = HALT_VOTED,
918 .halt_bit = 8,
919 .reset_mask = P_USB_HS2_P_CLK,
920 },
921 .parent = &glbl_root_clk.c,
922 .c = {
923 .dbg_name = "usb_hs2_p_clk",
924 .ops = &clk_ops_branch,
925 CLK_INIT(usb_hs2_p_clk.c),
926 },
927};
928
929static struct branch_clk usb_hs3_p_clk = {
930 .b = {
931 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
932 .en_mask = BIT(9),
933 .halt_reg = GLBL_CLK_STATE_2_REG,
934 .halt_check = HALT_VOTED,
935 .halt_bit = 9,
936 .reset_mask = P_USB_HS3_P_CLK,
937 },
938 .parent = &glbl_root_clk.c,
939 .c = {
940 .dbg_name = "usb_hs3_p_clk",
941 .ops = &clk_ops_branch,
942 CLK_INIT(usb_hs3_p_clk.c),
943 },
944};
945
946static struct branch_clk usb_hs_p_clk = {
947 .b = {
948 .ctl_reg = GLBL_CLK_ENA_SC_REG,
949 .en_mask = BIT(25),
950 .halt_reg = GLBL_CLK_STATE_REG,
951 .halt_check = HALT_VOTED,
952 .halt_bit = 25,
953 .reset_mask = P_USB_HS_P_CLK,
954 },
955 .parent = &glbl_root_clk.c,
956 .c = {
957 .dbg_name = "usb_hs_p_clk",
958 .ops = &clk_ops_branch,
959 CLK_INIT(usb_hs_p_clk.c),
960 },
961};
962
963static struct branch_clk vfe_p_clk = {
964 .b = {
965 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
966 .en_mask = BIT(27),
967 .halt_reg = GLBL_CLK_STATE_2_REG,
968 .halt_check = HALT_VOTED,
969 .halt_bit = 27,
970 .reset_mask = P_VFE_P_CLK,
971 },
972 .parent = &glbl_root_clk.c,
973 .c = {
974 .dbg_name = "vfe_p_clk",
975 .ops = &clk_ops_branch,
976 CLK_INIT(vfe_p_clk.c),
977 },
978};
979
980static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700981 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
982 F_MND8(153600000, 24, 17, pll1, 2, 2, 5),
983 F_MND8(192000000, 24, 17, pll1, 4, 0, 0),
984 F_MND8(384000000, 24, 17, pll1, 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700985 F_END,
986};
987
988static struct rcg_clk csi0_clk = {
989 .b = {
990 .ctl_reg = CSI_NS_REG,
991 .en_mask = BIT(9),
992 .halt_reg = CLK_HALT_STATEC_REG,
993 .halt_bit = 17,
994 .reset_mask = P_CSI0_CLK,
995 },
996 .ns_reg = CSI_NS_REG,
997 .md_reg = CSI_NS_REG - 4,
998 .ns_mask = F_MASK_MND8(24, 17),
999 .root_en_mask = BIT(11),
1000 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001001 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001002 .set_rate = set_rate_mnd,
1003 .c = {
1004 .dbg_name = "csi0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001005 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001006 VDD_DIG_FMAX_MAP1(NOMINAL, 384000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001007 CLK_INIT(csi0_clk.c),
1008 },
1009};
1010
1011static struct clk_freq_tbl clk_tbl_tcxo[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001012 F_RAW(19200000, &tcxo_clk.c, 0, 0, 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001013 F_END,
1014};
1015
1016static struct rcg_clk i2c_clk = {
1017 .b = {
1018 .ctl_reg = I2C_NS_REG,
1019 .en_mask = BIT(9),
1020 .halt_reg = CLK_HALT_STATEA_REG,
1021 .halt_bit = 15,
1022 .reset_mask = P_I2C_CLK,
1023 },
1024 .set_rate = set_rate_nop,
1025 .freq_tbl = clk_tbl_tcxo,
1026 .root_en_mask = BIT(11),
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001027 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001028 .c = {
1029 .dbg_name = "i2c_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001030 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001031 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001032 CLK_INIT(i2c_clk.c),
1033 },
1034};
1035
1036static struct rcg_clk i2c_2_clk = {
1037 .b = {
1038 .ctl_reg = I2C_2_NS_REG,
1039 .en_mask = BIT(0),
1040 .halt_reg = CLK_HALT_STATEC_REG,
1041 .halt_bit = 2,
1042 .reset_mask = P_I2C_2_CLK,
1043 },
1044 .root_en_mask = BIT(2),
1045 .freq_tbl = clk_tbl_tcxo,
1046 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001047 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001048 .c = {
1049 .dbg_name = "i2c_2_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001050 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001051 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001052 CLK_INIT(i2c_2_clk.c),
1053 },
1054};
1055
1056static struct rcg_clk qup_i2c_clk = {
1057 .b = {
1058 .ctl_reg = QUP_I2C_NS_REG,
1059 .en_mask = BIT(0),
1060 .halt_reg = CLK_HALT_STATEB_REG,
1061 .halt_bit = 31,
1062 .reset_mask = P_QUP_I2C_CLK,
1063 },
1064 .root_en_mask = BIT(2),
1065 .freq_tbl = clk_tbl_tcxo,
1066 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001067 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001068 .c = {
1069 .dbg_name = "qup_i2c_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001070 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001071 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001072 CLK_INIT(qup_i2c_clk.c),
1073 },
1074};
1075
1076static struct rcg_clk uart1_clk = {
1077 .b = {
1078 .ctl_reg = UART_NS_REG,
1079 .en_mask = BIT(5),
1080 .halt_reg = CLK_HALT_STATEB_REG,
1081 .halt_bit = 7,
1082 .reset_mask = P_UART1_CLK,
1083 },
1084 .root_en_mask = BIT(4),
1085 .freq_tbl = clk_tbl_tcxo,
1086 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001087 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001088 .c = {
1089 .dbg_name = "uart1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001090 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001091 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001092 CLK_INIT(uart1_clk.c),
1093 },
1094};
1095
1096static struct rcg_clk uart2_clk = {
1097 .b = {
1098 .ctl_reg = UART2_NS_REG,
1099 .en_mask = BIT(5),
1100 .halt_reg = CLK_HALT_STATEB_REG,
1101 .halt_bit = 5,
1102 .reset_mask = P_UART2_CLK,
1103 },
1104 .root_en_mask = BIT(4),
1105 .freq_tbl = clk_tbl_tcxo,
1106 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001107 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001108 .c = {
1109 .dbg_name = "uart2_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001110 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001111 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001112 CLK_INIT(uart2_clk.c),
1113 },
1114};
1115
1116static struct clk_freq_tbl clk_tbl_uartdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001117 F_MND16( 0, gnd, 1, 0, 0),
1118 F_MND16( 3686400, pll3, 3, 3, 200),
1119 F_MND16( 7372800, pll3, 3, 3, 100),
1120 F_MND16(14745600, pll3, 3, 3, 50),
1121 F_MND16(32000000, pll3, 3, 25, 192),
1122 F_MND16(40000000, pll3, 3, 125, 768),
1123 F_MND16(46400000, pll3, 3, 145, 768),
1124 F_MND16(48000000, pll3, 3, 25, 128),
1125 F_MND16(51200000, pll3, 3, 5, 24),
1126 F_MND16(56000000, pll3, 3, 175, 768),
1127 F_MND16(58982400, pll3, 3, 6, 25),
1128 F_MND16(64000000, pll1, 4, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001129 F_END,
1130};
1131
1132static struct rcg_clk uart1dm_clk = {
1133 .b = {
1134 .ctl_reg = UART1DM_NS_REG,
1135 .en_mask = BIT(9),
1136 .halt_reg = CLK_HALT_STATEB_REG,
1137 .halt_bit = 6,
1138 .reset_mask = P_UART1DM_CLK,
1139 },
1140 .ns_reg = UART1DM_NS_REG,
1141 .md_reg = UART1DM_NS_REG - 4,
1142 .root_en_mask = BIT(11),
1143 .freq_tbl = clk_tbl_uartdm,
1144 .ns_mask = F_MASK_MND16,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001145 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001146 .set_rate = set_rate_mnd,
1147 .c = {
1148 .dbg_name = "uart1dm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001149 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001150 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001151 CLK_INIT(uart1dm_clk.c),
1152 },
1153};
1154
1155static struct rcg_clk uart2dm_clk = {
1156 .b = {
1157 .ctl_reg = UART2DM_NS_REG,
1158 .en_mask = BIT(9),
1159 .halt_reg = CLK_HALT_STATEB_REG,
1160 .halt_bit = 23,
1161 .reset_mask = P_UART2DM_CLK,
1162 },
1163 .ns_reg = UART2DM_NS_REG,
1164 .md_reg = UART2DM_NS_REG - 4,
1165 .root_en_mask = BIT(11),
1166 .freq_tbl = clk_tbl_uartdm,
1167 .ns_mask = F_MASK_MND16,
1168 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001169 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001170 .c = {
1171 .dbg_name = "uart2dm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001172 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001173 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001174 CLK_INIT(uart2dm_clk.c),
1175 },
1176};
1177
1178static struct clk_freq_tbl clk_tbl_mdh[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001179 F_BASIC( 0, gnd, 1),
1180 F_BASIC( 49150000, pll3, 15),
1181 F_BASIC( 92160000, pll3, 8),
1182 F_BASIC(122880000, pll3, 6),
1183 F_BASIC(184320000, pll3, 4),
1184 F_BASIC(245760000, pll3, 3),
1185 F_BASIC(368640000, pll3, 2),
1186 F_BASIC(384000000, pll1, 2),
1187 F_BASIC(445500000, pll4, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001188 F_END,
1189};
1190
1191static struct rcg_clk emdh_clk = {
1192 .b = {
1193 .ctl_reg = EMDH_NS_REG,
1194 .halt_check = DELAY,
1195 .reset_mask = P_EMDH_CLK,
1196 },
1197 .root_en_mask = BIT(11),
1198 .ns_reg = EMDH_NS_REG,
1199 .ns_mask = F_MASK_BASIC,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001200 .set_rate = set_rate_nop,
1201 .freq_tbl = clk_tbl_mdh,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001202 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001203 .c = {
1204 .dbg_name = "emdh_clk",
1205 .flags = CLKFLAG_MIN | CLKFLAG_MAX,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001206 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001207 VDD_DIG_FMAX_MAP1(NOMINAL, 445500000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001208 CLK_INIT(emdh_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001209 .depends = &axi_li_adsp_a_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001210 },
1211};
1212
1213static struct rcg_clk pmdh_clk = {
1214 .b = {
1215 .ctl_reg = PMDH_NS_REG,
1216 .halt_check = DELAY,
1217 .reset_mask = P_PMDH_CLK,
1218 },
1219 .root_en_mask = BIT(11),
1220 .ns_reg = PMDH_NS_REG,
1221 .ns_mask = F_MASK_BASIC,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001222 .set_rate = set_rate_nop,
1223 .freq_tbl = clk_tbl_mdh,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001224 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001225 .c = {
1226 .dbg_name = "pmdh_clk",
1227 .flags = CLKFLAG_MIN | CLKFLAG_MAX,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001228 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001229 VDD_DIG_FMAX_MAP1(NOMINAL, 445500000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001230 CLK_INIT(pmdh_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001231 .depends = &axi_li_adsp_a_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001232 },
1233};
1234
1235static struct clk_freq_tbl clk_tbl_grp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001236 F_BASIC( 24576000, lpxo, 1),
1237 F_BASIC( 46080000, pll3, 16),
1238 F_BASIC( 49152000, pll3, 15),
1239 F_BASIC( 52662875, pll3, 14),
1240 F_BASIC( 56713846, pll3, 13),
1241 F_BASIC( 61440000, pll3, 12),
1242 F_BASIC( 67025454, pll3, 11),
1243 F_BASIC( 73728000, pll3, 10),
1244 F_BASIC( 81920000, pll3, 9),
1245 F_BASIC( 92160000, pll3, 8),
1246 F_BASIC(105325714, pll3, 7),
1247 F_BASIC(122880000, pll3, 6),
1248 F_BASIC(147456000, pll3, 5),
1249 F_BASIC(184320000, pll3, 4),
1250 F_BASIC(192000000, pll1, 4),
1251 F_BASIC(245760000, pll3, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001252 /* Sync to AXI. Hence this "rate" is not fixed. */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001253 F_RAW(1, &lpxo_clk.c, 0, BIT(14), 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001254 F_END,
1255};
1256
1257static struct rcg_clk grp_2d_clk = {
1258 .b = {
1259 .ctl_reg = GRP_2D_NS_REG,
1260 .en_mask = BIT(7),
1261 .halt_reg = CLK_HALT_STATEA_REG,
1262 .halt_bit = 31,
1263 .reset_mask = P_GRP_2D_CLK,
1264 },
1265 .ns_reg = GRP_2D_NS_REG,
1266 .root_en_mask = BIT(11),
1267 .ns_mask = F_MASK_BASIC | (7 << 12),
1268 .set_rate = set_rate_nop,
1269 .freq_tbl = clk_tbl_grp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001270 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001271 .c = {
1272 .dbg_name = "grp_2d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001273 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001274 VDD_DIG_FMAX_MAP2(NOMINAL, 192000000, HIGH, 245760000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001275 CLK_INIT(grp_2d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001276 .depends = &axi_grp_2d_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001277 },
1278};
1279
1280static struct rcg_clk grp_3d_src_clk = {
1281 .ns_reg = GRP_NS_REG,
1282 .b = {
1283 .ctl_reg = GRP_NS_REG,
1284 .halt_check = NOCHECK,
1285 },
1286 .root_en_mask = BIT(11),
1287 .ns_mask = F_MASK_BASIC | (7 << 12),
1288 .set_rate = set_rate_nop,
1289 .freq_tbl = clk_tbl_grp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001290 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001291 .c = {
1292 .dbg_name = "grp_3d_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001293 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001294 VDD_DIG_FMAX_MAP2(NOMINAL, 192000000, HIGH, 245760000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001295 CLK_INIT(grp_3d_src_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001296 .depends = &axi_li_grp_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001297 },
1298};
1299
1300static struct branch_clk grp_3d_clk = {
1301 .b = {
1302 .ctl_reg = GRP_NS_REG,
1303 .en_mask = BIT(7),
1304 .halt_reg = CLK_HALT_STATEB_REG,
1305 .halt_bit = 18,
1306 .reset_mask = P_GRP_3D_CLK,
1307 },
1308 .parent = &grp_3d_src_clk.c,
1309 .c = {
1310 .dbg_name = "grp_3d_clk",
1311 .ops = &clk_ops_branch,
1312 CLK_INIT(grp_3d_clk.c),
1313 },
1314};
1315
1316static struct branch_clk imem_clk = {
1317 .b = {
1318 .ctl_reg = GRP_NS_REG,
1319 .en_mask = BIT(9),
1320 .halt_reg = CLK_HALT_STATEB_REG,
1321 .halt_bit = 19,
1322 .reset_mask = P_IMEM_CLK,
1323 },
1324 .parent = &grp_3d_src_clk.c,
1325 .c = {
1326 .dbg_name = "imem_clk",
1327 .ops = &clk_ops_branch,
1328 CLK_INIT(imem_clk.c),
1329 },
1330};
1331
1332static struct clk_freq_tbl clk_tbl_sdc1_3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001333 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
1334 F_MND8( 144000, 19, 12, lpxo, 1, 1, 171),
1335 F_MND8( 400000, 19, 12, lpxo, 1, 2, 123),
1336 F_MND8(16027000, 19, 12, pll3, 3, 14, 215),
1337 F_MND8(17000000, 19, 12, pll3, 4, 19, 206),
1338 F_MND8(20480000, 19, 12, pll3, 4, 23, 212),
1339 F_MND8(24576000, 19, 12, lpxo, 1, 0, 0),
1340 F_MND8(49152000, 19, 12, pll3, 3, 1, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001341 F_END,
1342};
1343
1344static struct rcg_clk sdc1_clk = {
1345 .b = {
1346 .ctl_reg = SDCn_NS_REG(1),
1347 .en_mask = BIT(9),
1348 .halt_reg = CLK_HALT_STATEA_REG,
1349 .halt_bit = 1,
1350 .reset_mask = P_SDC1_CLK,
1351 },
1352 .ns_reg = SDCn_NS_REG(1),
1353 .md_reg = SDCn_NS_REG(1) - 4,
1354 .ns_mask = F_MASK_MND8(19, 12),
1355 .root_en_mask = BIT(11),
1356 .freq_tbl = clk_tbl_sdc1_3,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001357 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001358 .set_rate = set_rate_mnd,
1359 .c = {
1360 .dbg_name = "sdc1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001361 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001362 VDD_DIG_FMAX_MAP1(NOMINAL, 49152000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001363 CLK_INIT(sdc1_clk.c),
1364 },
1365};
1366
1367static struct rcg_clk sdc3_clk = {
1368 .b = {
1369 .ctl_reg = SDCn_NS_REG(3),
1370 .en_mask = BIT(9),
1371 .halt_reg = CLK_HALT_STATEB_REG,
1372 .halt_bit = 24,
1373 .reset_mask = P_SDC3_CLK,
1374 },
1375 .ns_reg = SDCn_NS_REG(3),
1376 .md_reg = SDCn_NS_REG(3) - 4,
1377 .ns_mask = F_MASK_MND8(19, 12),
1378 .root_en_mask = BIT(11),
1379 .freq_tbl = clk_tbl_sdc1_3,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001380 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001381 .set_rate = set_rate_mnd,
1382 .c = {
1383 .dbg_name = "sdc3_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001384 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001385 VDD_DIG_FMAX_MAP1(NOMINAL, 49152000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001386 CLK_INIT(sdc3_clk.c),
1387 },
1388};
1389
1390static struct clk_freq_tbl clk_tbl_sdc2_4[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001391 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
1392 F_MND8( 144000, 20, 13, lpxo, 1, 1, 171),
1393 F_MND8( 400000, 20, 13, lpxo, 1, 2, 123),
1394 F_MND8(16027000, 20, 13, pll3, 3, 14, 215),
1395 F_MND8(17000000, 20, 13, pll3, 4, 19, 206),
1396 F_MND8(20480000, 20, 13, pll3, 4, 23, 212),
1397 F_MND8(24576000, 20, 13, lpxo, 1, 0, 0),
1398 F_MND8(49152000, 20, 13, pll3, 3, 1, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001399 F_END,
1400};
1401
1402static struct rcg_clk sdc2_clk = {
1403 .b = {
1404 .ctl_reg = SDCn_NS_REG(2),
1405 .en_mask = BIT(9),
1406 .halt_reg = CLK_HALT_STATEA_REG,
1407 .halt_bit = 0,
1408 .reset_mask = P_SDC2_CLK,
1409 },
1410 .ns_reg = SDCn_NS_REG(2),
1411 .md_reg = SDCn_NS_REG(2) - 4,
1412 .ns_mask = F_MASK_MND8(20, 13),
1413 .root_en_mask = BIT(11),
1414 .freq_tbl = clk_tbl_sdc2_4,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001415 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001416 .set_rate = set_rate_mnd,
1417 .c = {
1418 .dbg_name = "sdc2_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001419 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001420 VDD_DIG_FMAX_MAP1(NOMINAL, 49152000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001421 CLK_INIT(sdc2_clk.c),
1422 },
1423};
1424
1425static struct rcg_clk sdc4_clk = {
1426 .b = {
1427 .ctl_reg = SDCn_NS_REG(4),
1428 .en_mask = BIT(9),
1429 .halt_reg = CLK_HALT_STATEB_REG,
1430 .halt_bit = 25,
1431 .reset_mask = P_SDC4_CLK,
1432 },
1433 .ns_reg = SDCn_NS_REG(4),
1434 .md_reg = SDCn_NS_REG(4) - 4,
1435 .ns_mask = F_MASK_MND8(20, 13),
1436 .root_en_mask = BIT(11),
1437 .freq_tbl = clk_tbl_sdc2_4,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001438 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001439 .set_rate = set_rate_mnd,
1440 .c = {
1441 .dbg_name = "sdc4_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001442 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001443 VDD_DIG_FMAX_MAP1(NOMINAL, 49152000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001444 CLK_INIT(sdc4_clk.c),
1445 },
1446};
1447
1448static struct clk_freq_tbl clk_tbl_mdp_core[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001449 F_BASIC( 24576000, lpxo, 1),
1450 F_BASIC( 46080000, pll3, 16),
1451 F_BASIC( 49152000, pll3, 15),
1452 F_BASIC( 52663000, pll3, 14),
1453 F_BASIC( 92160000, pll3, 8),
1454 F_BASIC(122880000, pll3, 6),
1455 F_BASIC(147456000, pll3, 5),
1456 F_BASIC(153600000, pll1, 5),
1457 F_BASIC(192000000, pll1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001458 F_END,
1459};
1460
1461static struct rcg_clk mdp_clk = {
1462 .b = {
1463 .ctl_reg = MDP_NS_REG,
1464 .en_mask = BIT(9),
1465 .halt_reg = CLK_HALT_STATEB_REG,
1466 .halt_bit = 16,
1467 .reset_mask = P_MDP_CLK,
1468 },
1469 .ns_reg = MDP_NS_REG,
1470 .root_en_mask = BIT(11),
1471 .ns_mask = F_MASK_BASIC,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001472 .set_rate = set_rate_nop,
1473 .freq_tbl = clk_tbl_mdp_core,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001474 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001475 .c = {
1476 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001477 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001478 VDD_DIG_FMAX_MAP2(NOMINAL, 153600000, HIGH, 192000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001479 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001480 .depends = &axi_mdp_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001481 },
1482};
1483
1484static struct clk_freq_tbl clk_tbl_mdp_lcdc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001485 F_MND16( 0, gnd, 1, 0, 0),
1486 F_MND16(24576000, lpxo, 1, 0, 0),
1487 F_MND16(30720000, pll3, 4, 1, 6),
1488 F_MND16(32768000, pll3, 3, 2, 15),
1489 F_MND16(40960000, pll3, 2, 1, 9),
1490 F_MND16(73728000, pll3, 2, 1, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001491 F_END,
1492};
1493
1494static struct rcg_clk mdp_lcdc_pclk_clk = {
1495 .b = {
1496 .ctl_reg = MDP_LCDC_NS_REG,
1497 .en_mask = BIT(9),
1498 .halt_reg = CLK_HALT_STATEB_REG,
1499 .halt_bit = 28,
1500 .reset_mask = P_MDP_LCDC_PCLK_CLK,
1501 },
1502 .ns_reg = MDP_LCDC_NS_REG,
1503 .md_reg = MDP_LCDC_NS_REG - 4,
1504 .root_en_mask = BIT(11),
1505 .ns_mask = F_MASK_MND16,
1506 .set_rate = set_rate_mnd,
1507 .freq_tbl = clk_tbl_mdp_lcdc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001508 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001509 .c = {
1510 .dbg_name = "mdp_lcdc_pclk_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001511 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001512 VDD_DIG_FMAX_MAP1(NOMINAL, 73728000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001513 CLK_INIT(mdp_lcdc_pclk_clk.c),
1514 },
1515};
1516
1517static struct branch_clk mdp_lcdc_pad_pclk_clk = {
1518 .b = {
1519 .ctl_reg = MDP_LCDC_NS_REG,
1520 .en_mask = BIT(12),
1521 .halt_reg = CLK_HALT_STATEB_REG,
1522 .halt_bit = 29,
1523 .reset_mask = P_MDP_LCDC_PAD_PCLK_CLK,
1524 },
1525 .parent = &mdp_lcdc_pclk_clk.c,
1526 .c = {
1527 .dbg_name = "mdp_lcdc_pad_pclk_clk",
1528 .ops = &clk_ops_branch,
1529 CLK_INIT(mdp_lcdc_pad_pclk_clk.c),
1530 },
1531};
1532
1533static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001534 F_RAW( 0, &gnd_clk.c, 0, (0x3<<2), 0, 0, NULL),
1535 F_RAW(24576000, &lpxo_clk.c, 0, (0x1<<2), 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001536 F_END,
1537};
1538
1539static struct rcg_clk mdp_vsync_clk = {
1540 .b = {
1541 .ctl_reg = MDP_VSYNC_REG,
1542 .en_mask = BIT(0),
1543 .halt_reg = CLK_HALT_STATEB_REG,
1544 .halt_bit = 30,
1545 .reset_mask = P_MDP_VSYNC_CLK,
1546 },
1547 .ns_reg = MDP_VSYNC_REG,
1548 .ns_mask = BM(3, 2),
1549 .freq_tbl = clk_tbl_mdp_vsync,
1550 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001551 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001552 .c = {
1553 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001554 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001555 VDD_DIG_FMAX_MAP1(NOMINAL, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001556 CLK_INIT(mdp_vsync_clk.c),
1557 },
1558};
1559
1560static struct clk_freq_tbl clk_tbl_mi2s_codec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001561 F_MND16( 0, gnd, 1, 0, 0),
1562 F_MND16( 2048000, lpxo, 4, 1, 3),
1563 F_MND16(12288000, lpxo, 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001564 F_END,
1565};
1566
1567static struct rcg_clk mi2s_codec_rx_m_clk = {
1568 .b = {
1569 .ctl_reg = MI2S_RX_NS_REG,
1570 .en_mask = BIT(12),
1571 .halt_reg = CLK_HALT_STATEA_REG,
1572 .halt_bit = 12,
1573 .reset_mask = P_MI2S_CODEC_RX_M_CLK,
1574 },
1575 .ns_reg = MI2S_RX_NS_REG,
1576 .md_reg = MI2S_RX_NS_REG - 4,
1577 .root_en_mask = BIT(11),
1578 .ns_mask = F_MASK_MND16,
1579 .set_rate = set_rate_mnd,
1580 .freq_tbl = clk_tbl_mi2s_codec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001581 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001582 .c = {
1583 .dbg_name = "mi2s_codec_rx_m_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001584 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001585 VDD_DIG_FMAX_MAP1(NOMINAL, 12288000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001586 CLK_INIT(mi2s_codec_rx_m_clk.c),
1587 },
1588};
1589
1590static struct branch_clk mi2s_codec_rx_s_clk = {
1591 .b = {
1592 .ctl_reg = MI2S_RX_NS_REG,
1593 .en_mask = BIT(9),
1594 .halt_reg = CLK_HALT_STATEA_REG,
1595 .halt_bit = 13,
1596 .reset_mask = P_MI2S_CODEC_RX_S_CLK,
1597 },
1598 .parent = &mi2s_codec_rx_m_clk.c,
1599 .c = {
1600 .dbg_name = "mi2s_codec_rx_s_clk",
1601 .ops = &clk_ops_branch,
1602 CLK_INIT(mi2s_codec_rx_s_clk.c),
1603 },
1604};
1605
1606static struct rcg_clk mi2s_codec_tx_m_clk = {
1607 .b = {
1608 .ctl_reg = MI2S_TX_NS_REG,
1609 .en_mask = BIT(12),
1610 .halt_reg = CLK_HALT_STATEC_REG,
1611 .halt_bit = 8,
1612 .reset_mask = P_MI2S_CODEC_TX_M_CLK,
1613 },
1614 .ns_reg = MI2S_TX_NS_REG,
1615 .md_reg = MI2S_TX_NS_REG - 4,
1616 .root_en_mask = BIT(11),
1617 .ns_mask = F_MASK_MND16,
1618 .set_rate = set_rate_mnd,
1619 .freq_tbl = clk_tbl_mi2s_codec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001620 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001621 .c = {
1622 .dbg_name = "mi2s_codec_tx_m_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001623 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001624 VDD_DIG_FMAX_MAP1(NOMINAL, 12288000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001625 CLK_INIT(mi2s_codec_tx_m_clk.c),
1626 },
1627};
1628
1629static struct branch_clk mi2s_codec_tx_s_clk = {
1630 .b = {
1631 .ctl_reg = MI2S_TX_NS_REG,
1632 .en_mask = BIT(9),
1633 .halt_reg = CLK_HALT_STATEA_REG,
1634 .halt_bit = 11,
1635 .reset_mask = P_MI2S_CODEC_TX_S_CLK,
1636 },
1637 .parent = &mi2s_codec_tx_m_clk.c,
1638 .c = {
1639 .dbg_name = "mi2s_codec_tx_s_clk",
1640 .ops = &clk_ops_branch,
1641 CLK_INIT(mi2s_codec_tx_s_clk.c),
1642 },
1643};
1644
1645static struct clk_freq_tbl clk_tbl_mi2s[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001646 F_MND16( 0, gnd, 1, 0, 0),
1647 F_MND16(12288000, lpxo, 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001648 F_END,
1649};
1650
1651static struct rcg_clk mi2s_m_clk = {
1652 .b = {
1653 .ctl_reg = MI2S_NS_REG,
1654 .en_mask = BIT(12),
1655 .halt_reg = CLK_HALT_STATEC_REG,
1656 .halt_bit = 4,
1657 .reset_mask = P_MI2S_M_CLK,
1658 },
1659 .ns_reg = MI2S_NS_REG,
1660 .md_reg = MI2S_NS_REG - 4,
1661 .root_en_mask = BIT(11),
1662 .ns_mask = F_MASK_MND16,
1663 .set_rate = set_rate_mnd,
1664 .freq_tbl = clk_tbl_mi2s,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001665 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001666 .c = {
1667 .dbg_name = "mi2s_m_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001668 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001669 VDD_DIG_FMAX_MAP1(NOMINAL, 12288000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001670 CLK_INIT(mi2s_m_clk.c),
1671 },
1672};
1673
1674static struct branch_clk mi2s_s_clk = {
1675 .b = {
1676 .ctl_reg = MI2S_NS_REG,
1677 .en_mask = BIT(9),
1678 .halt_reg = CLK_HALT_STATEC_REG,
1679 .halt_bit = 3,
1680 .reset_mask = P_MI2S_S_CLK,
1681 },
1682 .parent = &mi2s_m_clk.c,
1683 .c = {
1684 .dbg_name = "mi2s_s_clk",
1685 .ops = &clk_ops_branch,
1686 CLK_INIT(mi2s_s_clk.c),
1687 },
1688};
1689
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001690#define F_SDAC(f, s, div, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001691 { \
1692 .freq_hz = f, \
1693 .md_val = MD16(m, n), \
1694 .ns_val = N16(m, n) | SPDIV(SRC_SEL_SDAC_##s, div), \
1695 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001696 .src_clk = &s##_clk.c, \
1697 }
1698
1699static struct clk_freq_tbl clk_tbl_sdac[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001700 F_SDAC( 256000, lpxo, 4, 1, 24),
1701 F_SDAC( 352800, lpxo, 1, 147, 10240),
1702 F_SDAC( 384000, lpxo, 4, 1, 16),
1703 F_SDAC( 512000, lpxo, 4, 1, 12),
1704 F_SDAC( 705600, lpxo, 1, 147, 5120),
1705 F_SDAC( 768000, lpxo, 4, 1, 8),
1706 F_SDAC(1024000, lpxo, 4, 1, 6),
1707 F_SDAC(1411200, lpxo, 1, 147, 2560),
1708 F_SDAC(1536000, lpxo, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001709 F_END,
1710};
1711
1712static struct rcg_clk sdac_clk = {
1713 .b = {
1714 .ctl_reg = SDAC_NS_REG,
1715 .en_mask = BIT(9),
1716 .halt_reg = CLK_HALT_STATEA_REG,
1717 .halt_bit = 2,
1718 .reset_mask = P_SDAC_CLK,
1719 },
1720 .ns_reg = SDAC_NS_REG,
1721 .md_reg = SDAC_NS_REG - 4,
1722 .root_en_mask = BIT(11),
1723 .freq_tbl = clk_tbl_sdac,
1724 .ns_mask = F_MASK_MND16,
1725 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001726 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001727 .c = {
1728 .dbg_name = "sdac_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001729 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001730 VDD_DIG_FMAX_MAP1(NOMINAL, 1536000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001731 CLK_INIT(sdac_clk.c),
1732 },
1733};
1734
1735static struct branch_clk sdac_m_clk = {
1736 .b = {
1737 .ctl_reg = SDAC_NS_REG,
1738 .en_mask = BIT(12),
1739 .halt_reg = CLK_HALT_STATEB_REG,
1740 .halt_bit = 17,
1741 .reset_mask = P_SDAC_M_CLK,
1742 },
1743 .parent = &sdac_clk.c,
1744 .c = {
1745 .dbg_name = "sdac_m_clk",
1746 .ops = &clk_ops_branch,
1747 CLK_INIT(sdac_m_clk.c),
1748 },
1749};
1750
1751static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001752 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
1753 F_MND8(27000000, 23, 16, pll4, 2, 2, 33),
1754 F_MND8(74250000, 23, 16, pll4, 2, 1, 6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001755 F_END,
1756};
1757
1758static struct rcg_clk tv_clk = {
1759 .ns_reg = TV_NS_REG,
1760 .b = {
1761 .ctl_reg = TV_NS_REG,
1762 .halt_check = NOCHECK,
1763 },
1764 .md_reg = TV_NS_REG - 4,
1765 .ns_mask = F_MASK_MND8(23, 16),
1766 .root_en_mask = BIT(11),
1767 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001768 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001769 .set_rate = set_rate_mnd,
1770 .c = {
1771 .dbg_name = "tv_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001772 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001773 VDD_DIG_FMAX_MAP1(NOMINAL, 74250000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001774 CLK_INIT(tv_clk.c),
1775 },
1776};
1777
1778static struct branch_clk hdmi_clk = {
1779 .b = {
1780 .ctl_reg = HDMI_NS_REG,
1781 .en_mask = BIT(9),
1782 .halt_reg = CLK_HALT_STATEC_REG,
1783 .halt_bit = 7,
1784 .reset_mask = P_HDMI_CLK,
1785 },
1786 .parent = &tv_clk.c,
1787 .c = {
1788 .dbg_name = "hdmi_clk",
1789 .ops = &clk_ops_branch,
1790 CLK_INIT(hdmi_clk.c),
1791 },
1792};
1793
1794static struct branch_clk tv_dac_clk = {
1795 .b = {
1796 .ctl_reg = TV_NS_REG,
1797 .en_mask = BIT(12),
1798 .halt_reg = CLK_HALT_STATEB_REG,
1799 .halt_bit = 27,
1800 .reset_mask = P_TV_DAC_CLK,
1801 },
1802 .parent = &tv_clk.c,
1803 .c = {
1804 .dbg_name = "tv_dac_clk",
1805 .ops = &clk_ops_branch,
1806 CLK_INIT(tv_dac_clk.c),
1807 },
1808};
1809
1810static struct branch_clk tv_enc_clk = {
1811 .b = {
1812 .ctl_reg = TV_NS_REG,
1813 .en_mask = BIT(9),
1814 .halt_reg = CLK_HALT_STATEB_REG,
1815 .halt_bit = 10,
1816 .reset_mask = P_TV_ENC_CLK,
1817 },
1818 .parent = &tv_clk.c,
1819 .c = {
1820 .dbg_name = "tv_enc_clk",
1821 .ops = &clk_ops_branch,
1822 CLK_INIT(tv_enc_clk.c),
1823 },
1824};
1825
1826/* Hacking root & branch into one param. */
1827static struct branch_clk tsif_ref_clk = {
1828 .b = {
1829 .ctl_reg = TSIF_NS_REG,
1830 .en_mask = BIT(9)|BIT(11),
1831 .halt_reg = CLK_HALT_STATEB_REG,
1832 .halt_bit = 11,
1833 .reset_mask = P_TSIF_REF_CLK,
1834 },
1835 .parent = &tv_clk.c,
1836 .c = {
1837 .dbg_name = "tsif_ref_clk",
1838 .ops = &clk_ops_branch,
1839 CLK_INIT(tsif_ref_clk.c),
1840 },
1841};
1842
1843static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001844 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
1845 F_MND8(60000000, 23, 16, pll1, 2, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001846 F_END,
1847};
1848
1849static struct rcg_clk usb_hs_src_clk = {
1850 .ns_reg = USBH_NS_REG,
1851 .b = {
1852 .ctl_reg = USBH_NS_REG,
1853 .halt_check = NOCHECK,
1854 },
1855 .md_reg = USBH_NS_REG - 4,
1856 .ns_mask = F_MASK_MND8(23, 16),
1857 .root_en_mask = BIT(11),
1858 .freq_tbl = clk_tbl_usb,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001859 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001860 .set_rate = set_rate_mnd,
1861 .c = {
1862 .dbg_name = "usb_hs_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001863 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001864 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001865 CLK_INIT(usb_hs_src_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001866 .depends = &axi_li_adsp_a_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001867 },
1868};
1869
1870static struct branch_clk usb_hs_clk = {
1871 .b = {
1872 .ctl_reg = USBH_NS_REG,
1873 .en_mask = BIT(9),
1874 .halt_reg = CLK_HALT_STATEB_REG,
1875 .halt_bit = 26,
1876 .reset_mask = P_USB_HS_CLK,
1877 },
1878 .c = {
1879 .dbg_name = "usb_hs_clk",
1880 .ops = &clk_ops_branch,
1881 CLK_INIT(usb_hs_clk.c),
1882 },
1883};
1884
1885static struct branch_clk usb_hs_core_clk = {
1886 .b = {
1887 .ctl_reg = USBH_NS_REG,
1888 .en_mask = BIT(13),
1889 .halt_reg = CLK_HALT_STATEA_REG,
1890 .halt_bit = 27,
1891 .reset_mask = P_USB_HS_CORE_CLK,
1892 },
1893 .parent = &usb_hs_src_clk.c,
1894 .c = {
1895 .dbg_name = "usb_hs_core_clk",
1896 .ops = &clk_ops_branch,
1897 CLK_INIT(usb_hs_core_clk.c),
1898 },
1899};
1900
1901static struct branch_clk usb_hs2_clk = {
1902 .b = {
1903 .ctl_reg = USBH2_NS_REG,
1904 .en_mask = BIT(9),
1905 .halt_reg = CLK_HALT_STATEB_REG,
1906 .halt_bit = 3,
1907 .reset_mask = P_USB_HS2_CLK,
1908 },
1909 .parent = &usb_hs_src_clk.c,
1910 .c = {
1911 .dbg_name = "usb_hs2_clk",
1912 .ops = &clk_ops_branch,
1913 CLK_INIT(usb_hs2_clk.c),
1914 },
1915};
1916
1917static struct branch_clk usb_hs2_core_clk = {
1918 .b = {
1919 .ctl_reg = USBH2_NS_REG,
1920 .en_mask = BIT(4),
1921 .halt_reg = CLK_HALT_STATEA_REG,
1922 .halt_bit = 28,
1923 .reset_mask = P_USB_HS2_CORE_CLK,
1924 },
1925 .parent = &usb_hs_src_clk.c,
1926 .c = {
1927 .dbg_name = "usb_hs2_core_clk",
1928 .ops = &clk_ops_branch,
1929 CLK_INIT(usb_hs2_core_clk.c),
1930 },
1931};
1932
1933static struct branch_clk usb_hs3_clk = {
1934 .b = {
1935 .ctl_reg = USBH3_NS_REG,
1936 .en_mask = BIT(9),
1937 .halt_reg = CLK_HALT_STATEB_REG,
1938 .halt_bit = 2,
1939 .reset_mask = P_USB_HS3_CLK,
1940 },
1941 .parent = &usb_hs_src_clk.c,
1942 .c = {
1943 .dbg_name = "usb_hs3_clk",
1944 .ops = &clk_ops_branch,
1945 CLK_INIT(usb_hs3_clk.c),
1946 },
1947};
1948
1949static struct branch_clk usb_hs3_core_clk = {
1950 .b = {
1951 .ctl_reg = USBH3_NS_REG,
1952 .en_mask = BIT(4),
1953 .halt_reg = CLK_HALT_STATEA_REG,
1954 .halt_bit = 29,
1955 .reset_mask = P_USB_HS3_CORE_CLK,
1956 },
1957 .parent = &usb_hs_src_clk.c,
1958 .c = {
1959 .dbg_name = "usb_hs3_core_clk",
1960 .ops = &clk_ops_branch,
1961 CLK_INIT(usb_hs3_core_clk.c),
1962 },
1963};
1964
1965static struct clk_freq_tbl clk_tbl_vfe_jpeg[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001966 F_MND16( 24576000, lpxo, 1, 0, 0),
1967 F_MND16( 36864000, pll3, 4, 1, 5),
1968 F_MND16( 46080000, pll3, 4, 1, 4),
1969 F_MND16( 61440000, pll3, 4, 1, 3),
1970 F_MND16( 73728000, pll3, 2, 1, 5),
1971 F_MND16( 81920000, pll3, 3, 1, 3),
1972 F_MND16( 92160000, pll3, 4, 1, 2),
1973 F_MND16( 98304000, pll3, 3, 2, 5),
1974 F_MND16(105326000, pll3, 2, 2, 7),
1975 F_MND16(122880000, pll3, 2, 1, 3),
1976 F_MND16(147456000, pll3, 2, 2, 5),
1977 F_MND16(153600000, pll1, 2, 2, 5),
1978 F_MND16(192000000, pll1, 4, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001979 F_END,
1980};
1981
1982static struct rcg_clk jpeg_clk = {
1983 .b = {
1984 .ctl_reg = JPEG_NS_REG,
1985 .en_mask = BIT(9),
1986 .halt_reg = CLK_HALT_STATEB_REG,
1987 .halt_bit = 1,
1988 .reset_mask = P_JPEG_CLK,
1989 },
1990 .ns_reg = JPEG_NS_REG,
1991 .md_reg = JPEG_NS_REG - 4,
1992 .root_en_mask = BIT(11),
1993 .freq_tbl = clk_tbl_vfe_jpeg,
1994 .ns_mask = F_MASK_MND16,
1995 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001996 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001997 .c = {
1998 .dbg_name = "jpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001999 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002000 VDD_DIG_FMAX_MAP2(NOMINAL, 153600000, HIGH, 192000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002001 CLK_INIT(jpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002002 .depends = &axi_li_jpeg_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002003 },
2004};
2005
2006static struct rcg_clk vfe_clk = {
2007 .b = {
2008 .ctl_reg = CAM_VFE_NS_REG,
2009 .en_mask = BIT(9),
2010 .halt_reg = CLK_HALT_STATEB_REG,
2011 .halt_bit = 0,
2012 .reset_mask = P_VFE_CLK,
2013 },
2014 .ns_reg = CAM_VFE_NS_REG,
2015 .md_reg = CAM_VFE_NS_REG - 4,
2016 .root_en_mask = BIT(13),
2017 .freq_tbl = clk_tbl_vfe_jpeg,
2018 .ns_mask = F_MASK_MND16,
2019 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002020 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002021 .c = {
2022 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002023 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002024 VDD_DIG_FMAX_MAP2(NOMINAL, 153600000, HIGH, 192000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002025 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002026 .depends = &axi_li_vfe_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002027 },
2028};
2029
2030static struct branch_clk vfe_mdc_clk = {
2031 .b = {
2032 .ctl_reg = CAM_VFE_NS_REG,
2033 .en_mask = BIT(11),
2034 .halt_reg = CLK_HALT_STATEA_REG,
2035 .halt_bit = 9,
2036 .reset_mask = P_VFE_MDC_CLK,
2037 },
2038 .parent = &vfe_clk.c,
2039 .c = {
2040 .dbg_name = "vfe_mdc_clk",
2041 .ops = &clk_ops_branch,
2042 CLK_INIT(vfe_mdc_clk.c),
2043 },
2044};
2045
2046static struct branch_clk vfe_camif_clk = {
2047 .b = {
2048 .ctl_reg = CAM_VFE_NS_REG,
2049 .en_mask = BIT(15),
2050 .halt_reg = CLK_HALT_STATEC_REG,
2051 .halt_bit = 13,
2052 .reset_mask = P_VFE_CAMIF_CLK,
2053 },
2054 .parent = &vfe_clk.c,
2055 .c = {
2056 .dbg_name = "vfe_camif_clk",
2057 .ops = &clk_ops_branch,
2058 CLK_INIT(vfe_camif_clk.c),
2059 },
2060};
2061
2062static struct branch_clk csi0_vfe_clk = {
2063 .b = {
2064 .ctl_reg = CSI_NS_REG,
2065 .en_mask = BIT(15),
2066 .halt_reg = CLK_HALT_STATEC_REG,
2067 .halt_bit = 16,
2068 .reset_mask = P_CSI0_VFE_CLK,
2069 },
2070 .parent = &vfe_clk.c,
2071 .c = {
2072 .dbg_name = "csi0_vfe_clk",
2073 .ops = &clk_ops_branch,
2074 CLK_INIT(csi0_vfe_clk.c),
2075 },
2076};
2077
2078static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002079 F_MND16( 0, gnd, 1, 0, 0),
2080 F_MND16( 6000000, pll1, 4, 1, 32),
2081 F_MND16( 8000000, pll1, 4, 1, 24),
2082 F_MND16(12000000, pll1, 4, 1, 16),
2083 F_MND16(16000000, pll1, 4, 1, 12),
2084 F_MND16(19200000, pll1, 4, 1, 10),
2085 F_MND16(24000000, pll1, 4, 1, 8),
2086 F_MND16(32000000, pll1, 4, 1, 6),
2087 F_MND16(48000000, pll1, 4, 1, 4),
2088 F_MND16(64000000, pll1, 4, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002089 F_END,
2090};
2091
2092static struct rcg_clk cam_m_clk = {
2093 .b = {
2094 .ctl_reg = CAM_NS_REG,
2095 .halt_check = DELAY,
2096 .reset_mask = P_CAM_M_CLK,
2097 },
2098 .ns_reg = CAM_NS_REG,
2099 .md_reg = CAM_NS_REG - 4,
2100 .root_en_mask = BIT(9),
2101 .freq_tbl = clk_tbl_cam,
2102 .ns_mask = F_MASK_MND16,
2103 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002104 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002105 .c = {
2106 .dbg_name = "cam_m_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002107 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002108 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002109 CLK_INIT(cam_m_clk.c),
2110 },
2111};
2112
2113static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002114 F_MND8( 24576000, 22, 15, lpxo, 1, 0, 0),
2115 F_MND8( 30720000, 22, 15, pll3, 4, 1, 6),
2116 F_MND8( 61440000, 22, 15, pll3, 4, 1, 3),
2117 F_MND8( 81920000, 22, 15, pll3, 3, 1, 3),
2118 F_MND8(122880000, 22, 15, pll3, 3, 1, 2),
2119 F_MND8(147456000, 22, 15, pll3, 1, 1, 5),
2120 F_MND8(153600000, 22, 15, pll1, 1, 1, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002121 F_END,
2122};
2123
2124static struct rcg_clk vpe_clk = {
2125 .b = {
2126 .ctl_reg = VPE_NS_REG,
2127 .en_mask = BIT(9),
2128 .halt_reg = CLK_HALT_STATEC_REG,
2129 .halt_bit = 10,
2130 .reset_mask = P_VPE_CLK,
2131 },
2132 .ns_reg = VPE_NS_REG,
2133 .md_reg = VPE_NS_REG - 4,
2134 .ns_mask = F_MASK_MND8(22, 15),
2135 .root_en_mask = BIT(11),
2136 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002137 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002138 .set_rate = set_rate_mnd,
2139 .c = {
2140 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002141 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002142 VDD_DIG_FMAX_MAP1(NOMINAL, 153600000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002143 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002144 .depends = &axi_vpe_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002145 },
2146};
2147
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002148static struct clk_freq_tbl clk_tbl_mfc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002149 F_MND8( 24576000, 24, 17, lpxo, 1, 0, 0),
2150 F_MND8( 30720000, 24, 17, pll3, 4, 1, 6),
2151 F_MND8( 61440000, 24, 17, pll3, 4, 1, 3),
2152 F_MND8( 81920000, 24, 17, pll3, 3, 1, 3),
2153 F_MND8(122880000, 24, 17, pll3, 3, 1, 2),
2154 F_MND8(147456000, 24, 17, pll3, 1, 1, 5),
2155 F_MND8(153600000, 24, 17, pll1, 1, 1, 5),
2156 F_MND8(170667000, 24, 17, pll1, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002157 F_END,
2158};
2159
2160static struct rcg_clk mfc_clk = {
2161 .b = {
2162 .ctl_reg = MFC_NS_REG,
2163 .en_mask = BIT(9),
2164 .halt_reg = CLK_HALT_STATEC_REG,
2165 .halt_bit = 12,
2166 .reset_mask = P_MFC_CLK,
2167 },
2168 .ns_reg = MFC_NS_REG,
2169 .md_reg = MFC_NS_REG - 4,
2170 .ns_mask = F_MASK_MND8(24, 17),
2171 .root_en_mask = BIT(11),
2172 .freq_tbl = clk_tbl_mfc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002173 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002174 .set_rate = set_rate_mnd,
2175 .c = {
2176 .dbg_name = "mfc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002177 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002178 VDD_DIG_FMAX_MAP1(NOMINAL, 170667000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002179 CLK_INIT(mfc_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002180 .depends = &axi_mfc_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002181 },
2182};
2183
2184static struct branch_clk mfc_div2_clk = {
2185 .b = {
2186 .ctl_reg = MFC_NS_REG,
2187 .en_mask = BIT(15),
2188 .halt_reg = CLK_HALT_STATEC_REG,
2189 .halt_bit = 11,
2190 .reset_mask = P_MFC_DIV2_CLK,
2191 },
2192 .parent = &mfc_clk.c,
2193 .c = {
2194 .dbg_name = "mfc_div2_clk",
2195 .ops = &clk_ops_branch,
2196 CLK_INIT(mfc_div2_clk.c),
2197 },
2198};
2199
2200static struct clk_freq_tbl clk_tbl_spi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002201 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
2202 F_MND8( 9963243, 19, 12, pll3, 4, 2, 37),
Matt Wagantalla7df37f2011-11-11 11:28:11 -08002203 F_MND8(24576000, 19, 12, lpxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002204 F_MND8(26331429, 19, 12, pll3, 4, 1, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002205 F_END,
2206};
2207
2208static struct rcg_clk spi_clk = {
2209 .b = {
2210 .ctl_reg = SPI_NS_REG,
2211 .en_mask = BIT(9),
2212 .halt_reg = CLK_HALT_STATEC_REG,
2213 .halt_bit = 0,
2214 .reset_mask = P_SPI_CLK,
2215 },
2216 .ns_reg = SPI_NS_REG,
2217 .md_reg = SPI_NS_REG - 4,
2218 .ns_mask = F_MASK_MND8(19, 12),
2219 .root_en_mask = BIT(11),
2220 .freq_tbl = clk_tbl_spi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002221 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002222 .set_rate = set_rate_mnd,
2223 .c = {
2224 .dbg_name = "spi_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002225 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002226 VDD_DIG_FMAX_MAP1(NOMINAL, 26331429),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002227 CLK_INIT(spi_clk.c),
2228 },
2229};
2230
2231static struct clk_freq_tbl clk_tbl_lpa_codec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002232 F_RAW(1, NULL, 0, 0, 0, 0, NULL), /* src MI2S_CODEC_RX */
2233 F_RAW(2, NULL, 0, 1, 0, 0, NULL), /* src ECODEC_CIF */
2234 F_RAW(3, NULL, 0, 2, 0, 0, NULL), /* src MI2S */
2235 F_RAW(4, NULL, 0, 3, 0, 0, NULL), /* src SDAC */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002236 F_END,
2237};
2238
2239static struct rcg_clk lpa_codec_clk = {
2240 .b = {
2241 .ctl_reg = LPA_NS_REG,
2242 .en_mask = BIT(9),
2243 .halt_reg = CLK_HALT_STATEC_REG,
2244 .halt_bit = 6,
2245 .reset_mask = P_LPA_CODEC_CLK,
2246 },
2247 .ns_reg = LPA_NS_REG,
2248 .ns_mask = BM(1, 0),
2249 .set_rate = set_rate_nop,
2250 .freq_tbl = clk_tbl_lpa_codec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002251 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002252 .c = {
2253 .dbg_name = "lpa_codec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002254 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002255 VDD_DIG_FMAX_MAP1(LOW, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002256 CLK_INIT(lpa_codec_clk.c),
2257 },
2258};
2259
2260static struct clk_freq_tbl clk_tbl_mdc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002261 F_RAW(1, NULL, 0, 0, 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002262 F_END
2263};
2264
2265static struct rcg_clk mdc_clk = {
2266 .b = {
2267 .ctl_reg = MDC_NS_REG,
2268 .en_mask = BIT(9),
2269 .halt_reg = CLK_HALT_STATEA_REG,
2270 .halt_bit = 10,
2271 .reset_mask = P_MDC_CLK,
2272 },
2273 .ns_reg = MDC_NS_REG,
2274 .root_en_mask = BIT(11),
2275 .freq_tbl = clk_tbl_mdc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002276 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002277 .set_rate = set_rate_nop,
2278 .c = {
2279 .dbg_name = "mdc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002280 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002281 VDD_DIG_FMAX_MAP1(LOW, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002282 CLK_INIT(mdc_clk.c),
2283 },
2284};
2285
2286static struct branch_clk lpa_core_clk = {
2287 .b = {
2288 .ctl_reg = LPA_NS_REG,
2289 .en_mask = BIT(5),
2290 .halt_reg = CLK_HALT_STATEC_REG,
2291 .halt_bit = 5,
2292 .reset_mask = P_LPA_CORE_CLK,
2293 },
2294 .c = {
2295 .dbg_name = "lpa_core_clk",
2296 .ops = &clk_ops_branch,
2297 CLK_INIT(lpa_core_clk.c),
2298 },
2299};
2300
2301static DEFINE_CLK_PCOM(adsp_clk, ADSP_CLK, CLKFLAG_SKIP_AUTO_OFF);
2302static DEFINE_CLK_PCOM(codec_ssbi_clk, CODEC_SSBI_CLK, CLKFLAG_SKIP_AUTO_OFF);
2303static DEFINE_CLK_PCOM(ebi1_clk, EBI1_CLK, CLKFLAG_SKIP_AUTO_OFF | CLKFLAG_MIN);
2304static DEFINE_CLK_PCOM(ebi1_fixed_clk, EBI1_FIXED_CLK, CLKFLAG_MIN |
2305 CLKFLAG_SKIP_AUTO_OFF);
2306static DEFINE_CLK_PCOM(ecodec_clk, ECODEC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2307static DEFINE_CLK_PCOM(gp_clk, GP_CLK, CLKFLAG_SKIP_AUTO_OFF);
2308static DEFINE_CLK_PCOM(uart3_clk, UART3_CLK, 0);
2309static DEFINE_CLK_PCOM(usb_phy_clk, USB_PHY_CLK, CLKFLAG_MIN);
2310
2311static DEFINE_CLK_PCOM(p_grp_2d_clk, GRP_2D_CLK, CLKFLAG_SKIP_AUTO_OFF);
2312static DEFINE_CLK_PCOM(p_grp_2d_p_clk, GRP_2D_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2313static DEFINE_CLK_PCOM(p_hdmi_clk, HDMI_CLK, CLKFLAG_SKIP_AUTO_OFF);
Matt Wagantall2eedd222011-11-16 12:55:21 -08002314static DEFINE_CLK_PCOM(p_jpeg_clk, JPEG_CLK, CLKFLAG_MIN);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002315static DEFINE_CLK_PCOM(p_jpeg_p_clk, JPEG_P_CLK, 0);
2316static DEFINE_CLK_PCOM(p_lpa_codec_clk, LPA_CODEC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2317static DEFINE_CLK_PCOM(p_lpa_core_clk, LPA_CORE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2318static DEFINE_CLK_PCOM(p_lpa_p_clk, LPA_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2319static DEFINE_CLK_PCOM(p_mi2s_m_clk, MI2S_M_CLK, CLKFLAG_SKIP_AUTO_OFF);
2320static DEFINE_CLK_PCOM(p_mi2s_s_clk, MI2S_S_CLK, CLKFLAG_SKIP_AUTO_OFF);
2321static DEFINE_CLK_PCOM(p_mi2s_codec_rx_m_clk, MI2S_CODEC_RX_M_CLK,
2322 CLKFLAG_SKIP_AUTO_OFF);
2323static DEFINE_CLK_PCOM(p_mi2s_codec_rx_s_clk, MI2S_CODEC_RX_S_CLK,
2324 CLKFLAG_SKIP_AUTO_OFF);
2325static DEFINE_CLK_PCOM(p_mi2s_codec_tx_m_clk, MI2S_CODEC_TX_M_CLK,
2326 CLKFLAG_SKIP_AUTO_OFF);
2327static DEFINE_CLK_PCOM(p_mi2s_codec_tx_s_clk, MI2S_CODEC_TX_S_CLK,
2328 CLKFLAG_SKIP_AUTO_OFF);
2329static DEFINE_CLK_PCOM(p_sdac_clk, SDAC_CLK, 0);
2330static DEFINE_CLK_PCOM(p_sdac_m_clk, SDAC_M_CLK, 0);
2331static DEFINE_CLK_PCOM(p_vfe_clk, VFE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2332static DEFINE_CLK_PCOM(p_vfe_camif_clk, VFE_CAMIF_CLK, CLKFLAG_SKIP_AUTO_OFF);
2333static DEFINE_CLK_PCOM(p_vfe_mdc_clk, VFE_MDC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2334static DEFINE_CLK_PCOM(p_vfe_p_clk, VFE_P_CLK, 0);
2335static DEFINE_CLK_PCOM(p_grp_3d_clk, GRP_3D_CLK, CLKFLAG_SKIP_AUTO_OFF);
2336static DEFINE_CLK_PCOM(p_grp_3d_p_clk, GRP_3D_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2337static DEFINE_CLK_PCOM(p_imem_clk, IMEM_CLK, 0);
2338static DEFINE_CLK_PCOM(p_mdp_lcdc_pad_pclk_clk, MDP_LCDC_PAD_PCLK_CLK,
2339 CLKFLAG_SKIP_AUTO_OFF);
2340static DEFINE_CLK_PCOM(p_mdp_lcdc_pclk_clk, MDP_LCDC_PCLK_CLK,
2341 CLKFLAG_SKIP_AUTO_OFF);
2342static DEFINE_CLK_PCOM(p_mdp_p_clk, MDP_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2343static DEFINE_CLK_PCOM(p_mdp_vsync_clk, MDP_VSYNC_CLK, 0);
2344static DEFINE_CLK_PCOM(p_tsif_ref_clk, TSIF_REF_CLK, CLKFLAG_SKIP_AUTO_OFF);
2345static DEFINE_CLK_PCOM(p_tsif_p_clk, TSIF_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2346static DEFINE_CLK_PCOM(p_tv_dac_clk, TV_DAC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2347static DEFINE_CLK_PCOM(p_tv_enc_clk, TV_ENC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2348static DEFINE_CLK_PCOM(p_emdh_clk, EMDH_CLK, CLKFLAG_MIN | CLKFLAG_MAX);
2349static DEFINE_CLK_PCOM(p_emdh_p_clk, EMDH_P_CLK, 0);
2350static DEFINE_CLK_PCOM(p_i2c_clk, I2C_CLK, CLKFLAG_SKIP_AUTO_OFF);
2351static DEFINE_CLK_PCOM(p_i2c_2_clk, I2C_2_CLK, CLKFLAG_SKIP_AUTO_OFF);
2352static DEFINE_CLK_PCOM(p_mdc_clk, MDC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2353static DEFINE_CLK_PCOM(p_pmdh_clk, PMDH_CLK, CLKFLAG_MIN | CLKFLAG_MAX);
2354static DEFINE_CLK_PCOM(p_pmdh_p_clk, PMDH_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2355static DEFINE_CLK_PCOM(p_sdc1_clk, SDC1_CLK, 0);
2356static DEFINE_CLK_PCOM(p_sdc1_p_clk, SDC1_P_CLK, 0);
2357static DEFINE_CLK_PCOM(p_sdc2_clk, SDC2_CLK, 0);
2358static DEFINE_CLK_PCOM(p_sdc2_p_clk, SDC2_P_CLK, 0);
2359static DEFINE_CLK_PCOM(p_sdc3_clk, SDC3_CLK, 0);
2360static DEFINE_CLK_PCOM(p_sdc3_p_clk, SDC3_P_CLK, 0);
2361static DEFINE_CLK_PCOM(p_sdc4_clk, SDC4_CLK, 0);
2362static DEFINE_CLK_PCOM(p_sdc4_p_clk, SDC4_P_CLK, 0);
2363static DEFINE_CLK_PCOM(p_uart2_clk, UART2_CLK, CLKFLAG_SKIP_AUTO_OFF);
2364static DEFINE_CLK_PCOM(p_usb_hs2_clk, USB_HS2_CLK, 0);
2365static DEFINE_CLK_PCOM(p_usb_hs2_core_clk, USB_HS2_CORE_CLK, 0);
2366static DEFINE_CLK_PCOM(p_usb_hs2_p_clk, USB_HS2_P_CLK, 0);
2367static DEFINE_CLK_PCOM(p_usb_hs3_clk, USB_HS3_CLK, 0);
2368static DEFINE_CLK_PCOM(p_usb_hs3_core_clk, USB_HS3_CORE_CLK, 0);
2369static DEFINE_CLK_PCOM(p_usb_hs3_p_clk, USB_HS3_P_CLK, 0);
2370static DEFINE_CLK_PCOM(p_qup_i2c_clk, QUP_I2C_CLK, CLKFLAG_SKIP_AUTO_OFF);
2371static DEFINE_CLK_PCOM(p_spi_clk, SPI_CLK, CLKFLAG_SKIP_AUTO_OFF);
2372static DEFINE_CLK_PCOM(p_spi_p_clk, SPI_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2373static DEFINE_CLK_PCOM(p_uart1_clk, UART1_CLK, 0);
2374static DEFINE_CLK_PCOM(p_uart1dm_clk, UART1DM_CLK, 0);
2375static DEFINE_CLK_PCOM(p_uart2dm_clk, UART2DM_CLK, CLKFLAG_SKIP_AUTO_OFF);
2376static DEFINE_CLK_PCOM(p_usb_hs_clk, USB_HS_CLK, 0);
2377static DEFINE_CLK_PCOM(p_usb_hs_core_clk, USB_HS_CORE_CLK, 0);
2378static DEFINE_CLK_PCOM(p_usb_hs_p_clk, USB_HS_P_CLK, 0);
2379static DEFINE_CLK_PCOM(p_cam_m_clk, CAM_M_CLK, CLKFLAG_SKIP_AUTO_OFF);
2380static DEFINE_CLK_PCOM(p_camif_pad_p_clk, CAMIF_PAD_P_CLK, 0);
2381static DEFINE_CLK_PCOM(p_csi0_clk, CSI0_CLK, CLKFLAG_SKIP_AUTO_OFF);
2382static DEFINE_CLK_PCOM(p_csi0_vfe_clk, CSI0_VFE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2383static DEFINE_CLK_PCOM(p_csi0_p_clk, CSI0_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
Matt Wagantalla12cc952011-11-08 18:14:50 -08002384static DEFINE_CLK_PCOM(p_mdp_clk, MDP_CLK, CLKFLAG_MIN);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002385static DEFINE_CLK_PCOM(p_mfc_clk, MFC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2386static DEFINE_CLK_PCOM(p_mfc_div2_clk, MFC_DIV2_CLK, CLKFLAG_SKIP_AUTO_OFF);
2387static DEFINE_CLK_PCOM(p_mfc_p_clk, MFC_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2388static DEFINE_CLK_PCOM(p_vpe_clk, VPE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2389static DEFINE_CLK_PCOM(p_adm_clk, ADM_CLK, CLKFLAG_SKIP_AUTO_OFF);
2390static DEFINE_CLK_PCOM(p_ce_clk, CE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2391static DEFINE_CLK_PCOM(p_axi_rotator_clk, AXI_ROTATOR_CLK,
2392 CLKFLAG_SKIP_AUTO_OFF);
2393static DEFINE_CLK_PCOM(p_rotator_imem_clk, ROTATOR_IMEM_CLK, 0);
2394static DEFINE_CLK_PCOM(p_rotator_p_clk, ROTATOR_P_CLK, 0);
2395
2396static DEFINE_CLK_VOTER(ebi_dtv_clk, &ebi1_fixed_clk.c);
Matt Wagantall9dc01632011-08-17 18:55:04 -07002397static DEFINE_CLK_VOTER(ebi_grp_3d_clk, &ebi1_fixed_clk.c);
2398static DEFINE_CLK_VOTER(ebi_grp_2d_clk, &ebi1_fixed_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002399static DEFINE_CLK_VOTER(ebi_lcdc_clk, &ebi1_fixed_clk.c);
2400static DEFINE_CLK_VOTER(ebi_mddi_clk, &ebi1_fixed_clk.c);
2401static DEFINE_CLK_VOTER(ebi_tv_clk, &ebi1_fixed_clk.c);
2402static DEFINE_CLK_VOTER(ebi_vcd_clk, &ebi1_fixed_clk.c);
2403static DEFINE_CLK_VOTER(ebi_vfe_clk, &ebi1_fixed_clk.c);
2404static DEFINE_CLK_VOTER(ebi_adm_clk, &ebi1_fixed_clk.c);
2405
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002406#ifdef CONFIG_DEBUG_FS
2407
2408#define CLK_TEST_2(s) (s)
2409#define CLK_TEST_HS(s) (0x4000 | ((s) << 8))
2410#define CLK_TEST_LS(s) (0x4D40 | (s))
2411
2412struct measure_sel {
2413 u32 test_vector;
2414 struct clk *clk;
2415};
2416
2417static struct measure_sel measure_mux[] = {
2418 { CLK_TEST_2(0x03), &emdh_p_clk.c },
2419 { CLK_TEST_2(0x04), &pmdh_p_clk.c },
2420 { CLK_TEST_2(0x06), &mdp_p_clk.c },
2421 { CLK_TEST_2(0x07), &lpa_p_clk.c },
2422 { CLK_TEST_2(0x08), &usb_hs2_p_clk.c },
2423 { CLK_TEST_2(0x09), &spi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002424 { CLK_TEST_2(0x0B), &i2c_2_clk.c },
2425 { CLK_TEST_2(0x0D), &mi2s_m_clk.c },
2426 { CLK_TEST_2(0x0E), &lpa_core_clk.c },
2427 { CLK_TEST_2(0x0F), &lpa_codec_clk.c },
2428 { CLK_TEST_2(0x10), &usb_hs3_p_clk.c },
2429 { CLK_TEST_2(0x11), &adm_p_clk.c },
2430 { CLK_TEST_2(0x13), &hdmi_clk.c },
2431 { CLK_TEST_2(0x14), &usb_hs_core_clk.c },
2432 { CLK_TEST_2(0x15), &usb_hs2_core_clk.c },
2433 { CLK_TEST_2(0x16), &usb_hs3_core_clk.c },
2434 { CLK_TEST_2(0x17), &mi2s_codec_tx_s_clk.c },
2435 { CLK_TEST_2(0x18), &spi_p_clk.c },
2436 { CLK_TEST_2(0x1A), &camif_pad_p_clk.c },
2437 { CLK_TEST_2(0x1C), &qup_i2c_clk.c },
2438 { CLK_TEST_2(0x1F), &mfc_div2_clk.c },
2439 { CLK_TEST_2(0x38), &mfc_clk.c },
2440
2441 { CLK_TEST_HS(0x00), &adm_clk.c },
2442 { CLK_TEST_HS(0x01), &mdp_lcdc_pad_pclk_clk.c },
2443 { CLK_TEST_HS(0x02), &mdp_lcdc_pclk_clk.c },
2444 { CLK_TEST_HS(0x03), &axi_rotator_clk.c },
2445 { CLK_TEST_HS(0x07), &axi_li_vg_clk.c },
2446 { CLK_TEST_HS(0x09), &axi_li_apps_clk.c },
2447 { CLK_TEST_HS(0x0E), &axi_li_jpeg_clk.c },
2448 { CLK_TEST_HS(0x0F), &emdh_clk.c },
2449 { CLK_TEST_HS(0x14), &mdp_clk.c },
2450 { CLK_TEST_HS(0x15), &pmdh_clk.c },
2451 { CLK_TEST_HS(0x19), &axi_grp_2d_clk.c },
2452 { CLK_TEST_HS(0x1A), &axi_li_grp_clk.c },
2453 { CLK_TEST_HS(0x1B), &axi_li_vfe_clk.c },
2454 { CLK_TEST_HS(0x1C), &grp_2d_clk.c },
2455 { CLK_TEST_HS(0x1E), &grp_3d_clk.c },
2456 { CLK_TEST_HS(0x1F), &imem_clk.c },
2457 { CLK_TEST_HS(0x20), &jpeg_clk.c },
2458 { CLK_TEST_HS(0x24), &axi_li_adsp_a_clk.c },
2459 { CLK_TEST_HS(0x26), &rotator_imem_clk.c },
2460 { CLK_TEST_HS(0x27), &axi_vpe_clk.c },
2461 { CLK_TEST_HS(0x2A), &axi_mfc_clk.c },
2462 { CLK_TEST_HS(0x2B), &axi_mdp_clk.c },
2463 { CLK_TEST_HS(0x2C), &vpe_clk.c },
2464 { CLK_TEST_HS(0x30), &vfe_camif_clk.c },
2465 { CLK_TEST_HS(0x31), &csi0_clk.c },
2466 { CLK_TEST_HS(0x32), &csi0_vfe_clk.c },
2467 { CLK_TEST_HS(0x33), &csi0_p_clk.c },
2468
2469 { CLK_TEST_LS(0x03), &ce_clk.c },
2470 { CLK_TEST_LS(0x04), &cam_m_clk.c },
2471 { CLK_TEST_LS(0x0C), &grp_2d_p_clk.c },
2472 { CLK_TEST_LS(0x0D), &i2c_clk.c },
2473 { CLK_TEST_LS(0x0E), &mi2s_codec_rx_m_clk.c },
2474 { CLK_TEST_LS(0x0F), &mi2s_codec_rx_s_clk.c },
2475 { CLK_TEST_LS(0x10), &mi2s_codec_tx_m_clk.c },
2476 { CLK_TEST_LS(0x13), &mdp_vsync_clk.c },
2477 { CLK_TEST_LS(0x15), &vfe_p_clk.c },
2478 { CLK_TEST_LS(0x16), &mdc_clk.c },
2479 { CLK_TEST_LS(0x17), &vfe_mdc_clk.c },
2480 { CLK_TEST_LS(0x18), &usb_hs_p_clk.c },
2481 { CLK_TEST_LS(0x1C), &uart1dm_p_clk.c },
2482 { CLK_TEST_LS(0x1E), &jpeg_p_clk.c },
2483 { CLK_TEST_LS(0x20), &sdac_clk.c },
2484 { CLK_TEST_LS(0x21), &sdc1_p_clk.c },
2485 { CLK_TEST_LS(0x22), &sdc1_clk.c },
2486 { CLK_TEST_LS(0x23), &sdc2_p_clk.c },
2487 { CLK_TEST_LS(0x24), &sdc2_clk.c },
2488 { CLK_TEST_LS(0x25), &tsif_p_clk.c },
2489 { CLK_TEST_LS(0x26), &sdac_m_clk.c },
2490 { CLK_TEST_LS(0x27), &grp_3d_p_clk.c },
2491 { CLK_TEST_LS(0x2A), &tsif_ref_clk.c },
2492 { CLK_TEST_LS(0x2B), &tv_enc_clk.c },
2493 { CLK_TEST_LS(0x2C), &tv_dac_clk.c },
2494 { CLK_TEST_LS(0x2D), &rotator_p_clk.c },
2495 { CLK_TEST_LS(0x2F), &uart1_clk.c },
2496 { CLK_TEST_LS(0x30), &uart1dm_clk.c },
2497 { CLK_TEST_LS(0x31), &uart2_clk.c },
2498 { CLK_TEST_LS(0x33), &usb_hs2_clk.c },
2499 { CLK_TEST_LS(0x34), &usb_hs3_clk.c },
2500 { CLK_TEST_LS(0x35), &mfc_p_clk.c },
2501 { CLK_TEST_LS(0x36), &vfe_clk.c },
2502 { CLK_TEST_LS(0x39), &sdc3_p_clk.c },
2503 { CLK_TEST_LS(0x3A), &sdc3_clk.c },
2504 { CLK_TEST_LS(0x3B), &sdc4_p_clk.c },
2505 { CLK_TEST_LS(0x3C), &sdc4_clk.c },
2506 { CLK_TEST_LS(0x3D), &uart2dm_clk.c },
2507 { CLK_TEST_LS(0x3E), &uart2dm_p_clk.c },
2508 { CLK_TEST_LS(0x3F), &usb_hs_clk.c },
2509};
2510
2511static struct measure_sel *find_measure_sel(struct clk *clk)
2512{
2513 int i;
2514
2515 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
2516 if (measure_mux[i].clk == clk)
2517 return &measure_mux[i];
2518 return NULL;
2519}
2520
2521static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
2522{
2523 struct measure_sel *p;
2524 unsigned long flags;
2525
2526 if (!parent)
2527 return -EINVAL;
2528
2529 p = find_measure_sel(parent);
2530 if (!p)
2531 return -EINVAL;
2532
2533 spin_lock_irqsave(&local_clock_reg_lock, flags);
2534
2535 /* Program test vector. */
2536 if (p->test_vector <= 0xFF) {
2537 /* Select CLK_TEST_2 */
2538 writel_relaxed(0x4D40, CLK_TEST_BASE_REG);
2539 writel_relaxed(p->test_vector, CLK_TEST_2_BASE_REG);
2540 } else
2541 writel_relaxed(p->test_vector, CLK_TEST_BASE_REG);
2542
2543 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2544
2545 return 0;
2546}
2547
2548/* Sample clock for 'tcxo4_ticks' reference clock ticks. */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002549static unsigned long run_measurement(unsigned tcxo4_ticks)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002550{
2551 /* TCXO4_CNT_EN and RINGOSC_CNT_EN register values. */
2552 u32 reg_val_enable = readl_relaxed(MISC_CLK_CTL_BASE_REG) | 0x3;
2553 u32 reg_val_disable = reg_val_enable & ~0x3;
2554
2555 /* Stop counters and set the TCXO4 counter start value. */
2556 writel_relaxed(reg_val_disable, MISC_CLK_CTL_BASE_REG);
2557 writel_relaxed(tcxo4_ticks, TCXO_CNT_BASE_REG);
2558
2559 /* Run measurement and wait for completion. */
2560 writel_relaxed(reg_val_enable, MISC_CLK_CTL_BASE_REG);
2561 while (readl_relaxed(TCXO_CNT_DONE_BASE_REG) == 0)
2562 cpu_relax();
2563
2564 /* Stop counters. */
2565 writel_relaxed(reg_val_disable, MISC_CLK_CTL_BASE_REG);
2566
2567 return readl_relaxed(RINGOSC_CNT_BASE_REG);
2568}
2569
2570/* Perform a hardware rate measurement for a given clock.
2571 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002572static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002573{
2574 unsigned long flags;
2575 u32 regval, prph_web_reg_old;
2576 u64 raw_count_short, raw_count_full;
2577 unsigned ret;
2578
2579 clk_enable(&tcxo_clk.c);
2580
2581 spin_lock_irqsave(&local_clock_reg_lock, flags);
2582
2583 /* Enable TCXO4 clock branch and root. */
2584 prph_web_reg_old = readl_relaxed(PRPH_WEB_NS_BASE_REG);
2585 regval = prph_web_reg_old | BIT(9) | BIT(11);
2586 writel_relaxed(regval, PRPH_WEB_NS_BASE_REG);
2587
2588 /*
2589 * The ring oscillator counter will not reset if the measured clock
2590 * is not running. To detect this, run a short measurement before
2591 * the full measurement. If the raw results of the two are the same
2592 * then the clock must be off.
2593 */
2594
2595 /* Run a short measurement. (~1 ms) */
2596 raw_count_short = run_measurement(0x1000);
2597 /* Run a full measurement. (~14 ms) */
2598 raw_count_full = run_measurement(0x10000);
2599
2600 /* Disable TCXO4 clock branch and root. */
2601 writel_relaxed(prph_web_reg_old, PRPH_WEB_NS_BASE_REG);
2602
2603 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2604
2605 /* Return 0 if the clock is off. */
2606 if (raw_count_full == raw_count_short)
2607 ret = 0;
2608 else {
2609 /* Compute rate in Hz. */
2610 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
2611 do_div(raw_count_full, ((0x10000 * 10) + 35));
2612 ret = raw_count_full;
2613 }
2614
2615 clk_disable(&tcxo_clk.c);
2616
2617 return ret;
2618}
2619#else /* !CONFIG_DEBUG_FS */
2620static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
2621{
2622 return -EINVAL;
2623}
2624
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002625static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002626{
2627 return 0;
2628}
2629#endif /* CONFIG_DEBUG_FS */
2630
2631static struct clk_ops measure_clk_ops = {
2632 .set_parent = measure_clk_set_parent,
2633 .get_rate = measure_clk_get_rate,
2634 .is_local = local_clk_is_local,
2635};
2636
2637static struct clk measure_clk = {
2638 .dbg_name = "measure_clk",
2639 .ops = &measure_clk_ops,
2640 CLK_INIT(measure_clk),
2641};
2642
2643/* Implementation for clk_set_flags(). */
2644int soc_clk_set_flags(struct clk *clk, unsigned clk_flags)
2645{
2646 uint32_t regval, ret = 0;
2647 unsigned long flags;
2648
2649 spin_lock_irqsave(&local_clock_reg_lock, flags);
2650
2651 if (clk == &vfe_clk.c) {
2652 regval = readl_relaxed(CAM_VFE_NS_REG);
2653 /* Flag values chosen for backward compatibility
2654 * with proc_comm remote clock control. */
2655 if (clk_flags == 0x00000100) {
2656 /* Select external source. */
2657 regval |= BIT(14);
2658 } else if (clk_flags == 0x00000200) {
2659 /* Select internal source. */
2660 regval &= ~BIT(14);
2661 } else
2662 ret = -EINVAL;
2663
2664 writel_relaxed(regval, CAM_VFE_NS_REG);
2665 /* Make sure write is issued before returning. */
2666 mb();
2667 } else
2668 ret = -EPERM;
2669
2670 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2671
2672 return ret;
2673}
2674
2675static int msm7x30_clk_reset(struct clk *clk, enum clk_reset_action action)
2676{
2677 /* reset_mask is actually a proc_comm id */
2678 unsigned id = to_rcg_clk(clk)->b.reset_mask;
2679 return pc_clk_reset(id, action);
2680}
2681
2682static int soc_branch_clk_reset(struct clk *clk, enum clk_reset_action action)
2683{
2684 unsigned id = to_branch_clk(clk)->b.reset_mask;
2685 return pc_clk_reset(id, action);
2686}
2687
2688/*
2689 * Clock ownership detection code
2690 */
2691
2692enum {
2693 SH2_OWN_GLBL,
2694 SH2_OWN_APPS1,
2695 SH2_OWN_APPS2,
2696 SH2_OWN_ROW1,
2697 SH2_OWN_ROW2,
2698 SH2_OWN_APPS3,
2699 NUM_OWNERSHIP
2700};
2701static __initdata uint32_t ownership_regs[NUM_OWNERSHIP];
2702
2703static void __init cache_ownership(void)
2704{
2705 ownership_regs[SH2_OWN_GLBL] = readl_relaxed(SH2_OWN_GLBL_BASE_REG);
2706 ownership_regs[SH2_OWN_APPS1] = readl_relaxed(SH2_OWN_APPS1_BASE_REG);
2707 ownership_regs[SH2_OWN_APPS2] = readl_relaxed(SH2_OWN_APPS2_BASE_REG);
2708 ownership_regs[SH2_OWN_ROW1] = readl_relaxed(SH2_OWN_ROW1_BASE_REG);
2709 ownership_regs[SH2_OWN_ROW2] = readl_relaxed(SH2_OWN_ROW2_BASE_REG);
2710 ownership_regs[SH2_OWN_APPS3] = readl_relaxed(SH2_OWN_APPS3_BASE_REG);
2711}
2712
2713static void __init print_ownership(void)
2714{
2715 pr_info("Clock ownership\n");
2716 pr_info(" GLBL : %08x\n", ownership_regs[SH2_OWN_GLBL]);
2717 pr_info(" APPS : %08x %08x %08x\n", ownership_regs[SH2_OWN_APPS1],
2718 ownership_regs[SH2_OWN_APPS2], ownership_regs[SH2_OWN_APPS3]);
2719 pr_info(" ROW : %08x %08x\n", ownership_regs[SH2_OWN_ROW1],
2720 ownership_regs[SH2_OWN_ROW2]);
2721}
2722
2723#define O(x) (&ownership_regs[(SH2_OWN_##x)])
2724#define OWN(r, b, name, clk, dev) \
2725 { \
2726 .lk = CLK_LOOKUP(name, clk.c, dev), \
2727 .remote = &p_##clk.c, \
2728 .reg = O(r), \
2729 .bit = BIT(b), \
2730 }
2731
2732static struct clk_local_ownership {
2733 struct clk_lookup lk;
2734 const u32 *reg;
2735 const u32 bit;
2736 struct clk *remote;
2737} ownership_map[] __initdata = {
2738 /* Sources */
2739 { CLK_LOOKUP("pll1_clk", pll1_clk.c, "acpu") },
2740 { CLK_LOOKUP("pll2_clk", pll2_clk.c, "acpu") },
2741 { CLK_LOOKUP("pll3_clk", pll3_clk.c, "acpu") },
2742 { CLK_LOOKUP("measure", measure_clk, "debug") },
2743
2744 /* PCOM */
2745 { CLK_LOOKUP("adsp_clk", adsp_clk.c, NULL) },
2746 { CLK_LOOKUP("codec_ssbi_clk", codec_ssbi_clk.c, NULL) },
2747 { CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL) },
2748 { CLK_LOOKUP("ebi1_fixed_clk", ebi1_fixed_clk.c, NULL) },
2749 { CLK_LOOKUP("ecodec_clk", ecodec_clk.c, NULL) },
Matt Wagantallc00f95d2012-01-05 14:22:45 -08002750 { CLK_LOOKUP("core_clk", gp_clk.c, "") },
Matt Wagantalle2522372011-08-17 14:52:21 -07002751 { CLK_LOOKUP("core_clk", uart3_clk.c, "msm_serial.2") },
Manu Gautam5143b252012-01-05 19:25:23 -08002752 { CLK_LOOKUP("phy_clk", usb_phy_clk.c, "msm_otg") },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002753
2754 /* Voters */
2755 { CLK_LOOKUP("ebi1_dtv_clk", ebi_dtv_clk.c, NULL) },
Matt Wagantall9dc01632011-08-17 18:55:04 -07002756 { CLK_LOOKUP("bus_clk", ebi_grp_2d_clk.c, "kgsl-2d0.0") },
2757 { CLK_LOOKUP("bus_clk", ebi_grp_3d_clk.c, "kgsl-3d0.0") },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002758 { CLK_LOOKUP("ebi1_lcdc_clk", ebi_lcdc_clk.c, NULL) },
2759 { CLK_LOOKUP("ebi1_mddi_clk", ebi_mddi_clk.c, NULL) },
2760 { CLK_LOOKUP("ebi1_tv_clk", ebi_tv_clk.c, NULL) },
Matt Wagantall3f7660b2011-08-17 21:25:13 -07002761 { CLK_LOOKUP("mem_clk", ebi_vcd_clk.c, "msm_vidc.0") },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002762 { CLK_LOOKUP("ebi1_vfe_clk", ebi_vfe_clk.c, NULL) },
Matt Wagantalle1a86062011-08-18 17:46:10 -07002763 { CLK_LOOKUP("mem_clk", ebi_adm_clk.c, "msm_dmov") },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002764
2765 /*
2766 * This is a many-to-one mapping because we don't know how the remote
2767 * clock code has decided to handle the dependencies between clocks for
2768 * a particular hardware block. We determine the ownership for all the
2769 * clocks going into a block by checking the ownership bit of one
2770 * register (usually the ns register).
2771 */
Matt Wagantall9dc01632011-08-17 18:55:04 -07002772 OWN(APPS1, 6, "core_clk", grp_2d_clk, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002773 OWN(APPS1, 6, "core_clk", grp_2d_clk, "footswitch-pcom.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002774 OWN(APPS1, 6, "iface_clk", grp_2d_p_clk, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002775 OWN(APPS1, 6, "iface_clk", grp_2d_p_clk, "footswitch-pcom.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002776 OWN(APPS1, 31, "hdmi_clk", hdmi_clk, NULL),
2777 OWN(APPS1, 0, "jpeg_clk", jpeg_clk, NULL),
2778 OWN(APPS1, 0, "jpeg_pclk", jpeg_p_clk, NULL),
2779 OWN(APPS1, 23, "lpa_codec_clk", lpa_codec_clk, NULL),
2780 OWN(APPS1, 23, "lpa_core_clk", lpa_core_clk, NULL),
2781 OWN(APPS1, 23, "lpa_pclk", lpa_p_clk, NULL),
2782 OWN(APPS1, 28, "mi2s_m_clk", mi2s_m_clk, NULL),
2783 OWN(APPS1, 28, "mi2s_s_clk", mi2s_s_clk, NULL),
2784 OWN(APPS1, 12, "mi2s_codec_rx_m_clk", mi2s_codec_rx_m_clk, NULL),
2785 OWN(APPS1, 12, "mi2s_codec_rx_s_clk", mi2s_codec_rx_s_clk, NULL),
2786 OWN(APPS1, 14, "mi2s_codec_tx_m_clk", mi2s_codec_tx_m_clk, NULL),
2787 OWN(APPS1, 14, "mi2s_codec_tx_s_clk", mi2s_codec_tx_s_clk, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002788 OWN(APPS1, 26, "sdac_clk", sdac_clk, NULL),
2789 OWN(APPS1, 26, "sdac_m_clk", sdac_m_clk, NULL),
2790 OWN(APPS1, 8, "vfe_clk", vfe_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002791 OWN(APPS1, 8, "core_clk", vfe_clk, "footswitch-pcom.8"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002792 OWN(APPS1, 8, "vfe_camif_clk", vfe_camif_clk, NULL),
2793 OWN(APPS1, 8, "vfe_mdc_clk", vfe_mdc_clk, NULL),
2794 OWN(APPS1, 8, "vfe_pclk", vfe_p_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002795 OWN(APPS1, 8, "iface_clk", vfe_p_clk, "footswitch-pcom.8"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002796
Matt Wagantall9dc01632011-08-17 18:55:04 -07002797 OWN(APPS2, 0, "core_clk", grp_3d_clk, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002798 OWN(APPS2, 0, "core_clk", grp_3d_clk, "footswitch-pcom.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002799 OWN(APPS2, 0, "iface_clk", grp_3d_p_clk, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002800 OWN(APPS2, 0, "iface_clk", grp_3d_p_clk, "footswitch-pcom.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002801 { CLK_LOOKUP("src_clk", grp_3d_src_clk.c, "kgsl-3d0.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002802 O(APPS2), BIT(0), &p_grp_3d_clk.c },
Matt Wagantall49722712011-08-17 18:50:53 -07002803 { CLK_LOOKUP("src_clk", grp_3d_src_clk.c, "footswitch-pcom.2"),
2804 O(APPS2), BIT(0), &p_grp_3d_clk.c },
Matt Wagantall9dc01632011-08-17 18:55:04 -07002805 OWN(APPS2, 0, "mem_clk", imem_clk, "kgsl-3d0.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002806 OWN(APPS2, 4, "mdp_lcdc_pad_pclk_clk", mdp_lcdc_pad_pclk_clk, NULL),
2807 OWN(APPS2, 4, "mdp_lcdc_pclk_clk", mdp_lcdc_pclk_clk, NULL),
2808 OWN(APPS2, 4, "mdp_pclk", mdp_p_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002809 OWN(APPS2, 4, "iface_clk", mdp_p_clk, "footswitch-pcom.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002810 OWN(APPS2, 28, "mdp_vsync_clk", mdp_vsync_clk, NULL),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07002811 OWN(APPS2, 5, "ref_clk", tsif_ref_clk, "msm_tsif.0"),
2812 OWN(APPS2, 5, "iface_clk", tsif_p_clk, "msm_tsif.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002813 { CLK_LOOKUP("tv_src_clk", tv_clk.c, NULL),
2814 O(APPS2), BIT(2), &p_tv_enc_clk.c },
2815 OWN(APPS2, 2, "tv_dac_clk", tv_dac_clk, NULL),
2816 OWN(APPS2, 2, "tv_enc_clk", tv_enc_clk, NULL),
2817
2818 OWN(ROW1, 7, "emdh_clk", emdh_clk, "msm_mddi.1"),
2819 OWN(ROW1, 7, "emdh_pclk", emdh_p_clk, "msm_mddi.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07002820 OWN(ROW1, 11, "core_clk", i2c_clk, "msm_i2c.0"),
2821 OWN(ROW1, 12, "core_clk", i2c_2_clk, "msm_i2c.2"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002822 OWN(ROW1, 17, "mdc_clk", mdc_clk, NULL),
2823 OWN(ROW1, 19, "mddi_clk", pmdh_clk, NULL),
2824 OWN(ROW1, 19, "mddi_pclk", pmdh_p_clk, NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002825 OWN(ROW1, 23, "core_clk", sdc1_clk, "msm_sdcc.1"),
2826 OWN(ROW1, 23, "iface_clk", sdc1_p_clk, "msm_sdcc.1"),
2827 OWN(ROW1, 25, "core_clk", sdc2_clk, "msm_sdcc.2"),
2828 OWN(ROW1, 25, "iface_clk", sdc2_p_clk, "msm_sdcc.2"),
2829 OWN(ROW1, 27, "core_clk", sdc3_clk, "msm_sdcc.3"),
2830 OWN(ROW1, 27, "iface_clk", sdc3_p_clk, "msm_sdcc.3"),
2831 OWN(ROW1, 29, "core_clk", sdc4_clk, "msm_sdcc.4"),
2832 OWN(ROW1, 29, "iface_clk", sdc4_p_clk, "msm_sdcc.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07002833 OWN(ROW1, 0, "core_clk", uart2_clk, "msm_serial.1"),
Manu Gautam5143b252012-01-05 19:25:23 -08002834 OWN(ROW1, 2, "alt_core_clk", usb_hs2_clk, "msm_hsusb_host.0"),
2835 OWN(ROW1, 2, "core_clk", usb_hs2_core_clk, "msm_hsusb_host.0"),
2836 OWN(ROW1, 2, "iface_clk", usb_hs2_p_clk, "msm_hsusb_host.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08002837 OWN(ROW1, 4, "alt_core_clk", usb_hs3_clk, ""),
2838 OWN(ROW1, 4, "core_clk", usb_hs3_core_clk, ""),
2839 OWN(ROW1, 4, "iface_clk", usb_hs3_p_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002840
Matt Wagantallac294852011-08-17 15:44:58 -07002841 OWN(ROW2, 3, "core_clk", qup_i2c_clk, "qup_i2c.4"),
2842 OWN(ROW2, 1, "core_clk", spi_clk, "spi_qsd.0"),
2843 OWN(ROW2, 1, "iface_clk", spi_p_clk, "spi_qsd.0"),
Matt Wagantalle2522372011-08-17 14:52:21 -07002844 OWN(ROW2, 9, "core_clk", uart1_clk, "msm_serial.0"),
2845 OWN(ROW2, 6, "core_clk", uart1dm_clk, "msm_serial_hs.0"),
2846 OWN(ROW2, 8, "core_clk", uart2dm_clk, "msm_serial_hs.1"),
Manu Gautam5143b252012-01-05 19:25:23 -08002847 OWN(ROW2, 11, "alt_core_clk", usb_hs_clk, "msm_otg"),
2848 OWN(ROW2, 11, "core_clk", usb_hs_core_clk, "msm_otg"),
2849 OWN(ROW2, 11, "iface_clk", usb_hs_p_clk, "msm_otg"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002850
2851 OWN(APPS3, 6, "cam_m_clk", cam_m_clk, NULL),
2852 OWN(APPS3, 6, "camif_pad_pclk", camif_pad_p_clk, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07002853 OWN(APPS3, 6, "iface_clk", camif_pad_p_clk, "qup_i2c.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002854 OWN(APPS3, 11, "csi_clk", csi0_clk, NULL),
2855 OWN(APPS3, 11, "csi_vfe_clk", csi0_vfe_clk, NULL),
2856 OWN(APPS3, 11, "csi_pclk", csi0_p_clk, NULL),
2857 OWN(APPS3, 0, "mdp_clk", mdp_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002858 OWN(APPS3, 0, "core_clk", mdp_clk, "footswitch-pcom.4"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07002859 OWN(APPS3, 2, "core_clk", mfc_clk, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002860 OWN(APPS3, 2, "core_clk", mfc_clk, "footswitch-pcom.5"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07002861 OWN(APPS3, 2, "core_div2_clk", mfc_div2_clk, "msm_vidc.0"),
2862 OWN(APPS3, 2, "iface_clk", mfc_p_clk, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002863 OWN(APPS3, 2, "iface_clk", mfc_p_clk, "footswitch-pcom.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002864 OWN(APPS3, 4, "vpe_clk", vpe_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002865 OWN(APPS3, 4, "core_clk", vpe_clk, "footswitch-pcom.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002866
Matt Wagantalle1a86062011-08-18 17:46:10 -07002867 OWN(GLBL, 8, "core_clk", adm_clk, "msm_dmov"),
2868 { CLK_LOOKUP("iface_clk", adm_p_clk.c, "msm_dmov"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002869 O(GLBL), BIT(13), &dummy_clk },
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07002870 OWN(GLBL, 8, "core_clk", ce_clk, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07002871 OWN(GLBL, 8, "core_clk", ce_clk, "crypto.0"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002872 OWN(GLBL, 13, "core_clk", axi_rotator_clk, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002873 OWN(GLBL, 13, "core_clk", axi_rotator_clk, "footswitch-pcom.6"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002874 OWN(GLBL, 13, "mem_clk", rotator_imem_clk, "msm_rotator.0"),
2875 OWN(GLBL, 13, "iface_clk", rotator_p_clk, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002876 OWN(GLBL, 13, "iface_clk", rotator_p_clk, "footswitch-pcom.6"),
Matt Wagantalle2522372011-08-17 14:52:21 -07002877 { CLK_LOOKUP("iface_clk", uart1dm_p_clk.c, "msm_serial_hs.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002878 O(GLBL), BIT(8), &dummy_clk },
Matt Wagantalle2522372011-08-17 14:52:21 -07002879 { CLK_LOOKUP("iface_clk", uart2dm_p_clk.c, "msm_serial_hs.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002880 O(GLBL), BIT(8), &dummy_clk },
2881};
2882
2883static struct clk_lookup msm_clocks_7x30[ARRAY_SIZE(ownership_map)];
2884
2885static void __init set_clock_ownership(void)
2886{
2887 unsigned i;
2888 struct clk_lookup *lk;
2889
2890 for (i = 0; i < ARRAY_SIZE(ownership_map); i++) {
2891 const u32 *reg = ownership_map[i].reg;
2892 u32 bit = ownership_map[i].bit;
2893 struct clk *remote = ownership_map[i].remote;
2894
2895 lk = &ownership_map[i].lk;
2896 memcpy(&msm_clocks_7x30[i], lk, sizeof(*lk));
2897
2898 if (reg && !(*reg & bit))
2899 msm_clocks_7x30[i].clk = remote;
2900 }
2901}
2902
2903/*
2904 * Miscellaneous clock register initializations
2905 */
2906static const struct reg_init {
2907 const void __iomem *reg;
2908 uint32_t mask;
2909 uint32_t val;
2910} ri_list[] __initconst = {
2911 /* Enable UMDX_P clock. Known to causes issues, so never turn off. */
2912 {GLBL_CLK_ENA_2_SC_REG, BIT(2), BIT(2)},
2913
2914 /* Disable all the child clocks of USB_HS_SRC. */
2915 { USBH_NS_REG, BIT(13) | BIT(9), 0 },
2916 { USBH2_NS_REG, BIT(9) | BIT(4), 0 },
2917 { USBH3_NS_REG, BIT(9) | BIT(4), 0 },
2918
2919 {EMDH_NS_REG, BM(18, 17) , BVAL(18, 17, 0x3)}, /* RX div = div-4. */
2920 {PMDH_NS_REG, BM(18, 17), BVAL(18, 17, 0x3)}, /* RX div = div-4. */
2921 /* MI2S_CODEC_RX_S src = MI2S_CODEC_RX_M. */
2922 {MI2S_RX_NS_REG, BIT(14), 0x0},
2923 /* MI2S_CODEC_TX_S src = MI2S_CODEC_TX_M. */
2924 {MI2S_TX_NS_REG, BIT(14), 0x0},
2925 {MI2S_NS_REG, BIT(14), 0x0}, /* MI2S_S src = MI2S_M. */
2926 /* Allow DSP to decide the LPA CORE src. */
2927 {LPA_CORE_CLK_MA0_REG, BIT(0), BIT(0)},
2928 {LPA_CORE_CLK_MA2_REG, BIT(0), BIT(0)},
2929 {MI2S_CODEC_RX_DIV_REG, 0xF, 0xD}, /* MI2S_CODEC_RX_S div = div-8. */
2930 {MI2S_CODEC_TX_DIV_REG, 0xF, 0xD}, /* MI2S_CODEC_TX_S div = div-8. */
2931 {MI2S_DIV_REG, 0xF, 0x7}, /* MI2S_S div = div-8. */
2932 {MDC_NS_REG, 0x3, 0x3}, /* MDC src = external MDH src. */
2933 {SDAC_NS_REG, BM(15, 14), 0x0}, /* SDAC div = div-1. */
2934 /* Disable sources TCXO/5 & TCXO/6. UART1 src = TCXO*/
2935 {UART_NS_REG, BM(26, 25) | BM(2, 0), 0x0},
2936 /* HDMI div = div-1, non-inverted. tv_enc_src = tv_clk_src */
2937 {HDMI_NS_REG, 0x7, 0x0},
2938 {TV_NS_REG, BM(15, 14), 0x0}, /* tv_clk_src_div2 = div-1 */
2939
2940 /* USBH core clocks src = USB_HS_SRC. */
2941 {USBH_NS_REG, BIT(15), BIT(15)},
2942 {USBH2_NS_REG, BIT(6), BIT(6)},
2943 {USBH3_NS_REG, BIT(6), BIT(6)},
2944};
2945
2946/* Local clock driver initialization. */
Stephen Boydbb600ae2011-08-02 20:11:40 -07002947static void __init msm7x30_clock_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002948{
2949 int i;
2950 uint32_t val;
2951
2952 cache_ownership();
2953 print_ownership();
2954 set_clock_ownership();
2955
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002956 /* When we have no local clock control, the rest of the code in this
2957 * function is a NOP since writes to shadow regions that we don't own
2958 * are ignored. */
2959
2960 clk_set_rate(&usb_hs_src_clk.c, clk_tbl_usb[1].freq_hz);
2961
2962 for (i = 0; i < ARRAY_SIZE(ri_list); i++) {
2963 val = readl_relaxed(ri_list[i].reg);
2964 val &= ~ri_list[i].mask;
2965 val |= ri_list[i].val;
2966 writel_relaxed(val, ri_list[i].reg);
2967 }
2968
2969 clk_set_rate(&i2c_clk.c, 19200000);
2970 clk_set_rate(&i2c_2_clk.c, 19200000);
2971 clk_set_rate(&qup_i2c_clk.c, 19200000);
2972 clk_set_rate(&uart1_clk.c, 19200000);
2973 clk_set_rate(&uart2_clk.c, 19200000);
2974 clk_set_rate(&mi2s_m_clk.c, 12288000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002975 clk_set_rate(&mdp_vsync_clk.c, 24576000);
2976 clk_set_rate(&glbl_root_clk.c, 1);
2977 clk_set_rate(&mdc_clk.c, 1);
2978 /* Sync the LPA_CODEC clock to MI2S_CODEC_RX */
2979 clk_set_rate(&lpa_codec_clk.c, 1);
2980 /* Sync the GRP2D clock to AXI */
2981 clk_set_rate(&grp_2d_clk.c, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002982}
2983
Stephen Boydbb600ae2011-08-02 20:11:40 -07002984struct clock_init_data msm7x30_clock_init_data __initdata = {
2985 .table = msm_clocks_7x30,
2986 .size = ARRAY_SIZE(msm_clocks_7x30),
2987 .init = msm7x30_clock_init,
2988};
2989
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002990/*
2991 * Clock operation handler registration
2992 */
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002993static struct clk_ops clk_ops_rcg_7x30 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -07002994 .enable = rcg_clk_enable,
2995 .disable = rcg_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -07002996 .auto_off = rcg_clk_disable,
Matt Wagantall0625ea02011-07-13 18:51:56 -07002997 .set_rate = rcg_clk_set_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -07002998 .get_rate = rcg_clk_get_rate,
2999 .list_rate = rcg_clk_list_rate,
3000 .is_enabled = rcg_clk_is_enabled,
3001 .round_rate = rcg_clk_round_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003002 .reset = msm7x30_clk_reset,
3003 .set_flags = soc_clk_set_flags,
3004 .is_local = local_clk_is_local,
Matt Wagantall0625ea02011-07-13 18:51:56 -07003005 .get_parent = rcg_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003006};
3007
3008static struct clk_ops clk_ops_branch = {
3009 .enable = branch_clk_enable,
3010 .disable = branch_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -07003011 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003012 .is_enabled = branch_clk_is_enabled,
3013 .reset = soc_branch_clk_reset,
3014 .set_flags = soc_clk_set_flags,
3015 .is_local = local_clk_is_local,
3016 .get_parent = branch_clk_get_parent,
3017 .set_parent = branch_clk_set_parent,
3018};