blob: 6ceea0dab8d7a42e931478edb9d76a7240ea460c [file] [log] [blame]
Graeme Gregory27c67502011-05-02 16:19:46 -05001/*
2 * tps65910.h -- TI TPS6591x
3 *
4 * Copyright 2010-2011 Texas Instruments Inc.
5 *
6 * Author: Graeme Gregory <gg@slimlogic.co.uk>
7 * Author: Jorge Eduardo Candelaria <jedu@slimlogic.co.uk>
8 * Author: Arnaud Deconinck <a-deconinck@ti.com>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 *
15 */
16
17#ifndef __LINUX_MFD_TPS65910_H
18#define __LINUX_MFD_TPS65910_H
19
Jorge Eduardo Candelaria79557052011-05-16 18:34:59 -050020/* TPS chip id list */
21#define TPS65910 0
22#define TPS65911 1
23
24/* TPS regulator type list */
25#define REGULATOR_LDO 0
26#define REGULATOR_DCDC 1
27
Graeme Gregory27c67502011-05-02 16:19:46 -050028/*
29 * List of registers for component TPS65910
30 *
31 */
32
33#define TPS65910_SECONDS 0x0
34#define TPS65910_MINUTES 0x1
35#define TPS65910_HOURS 0x2
36#define TPS65910_DAYS 0x3
37#define TPS65910_MONTHS 0x4
38#define TPS65910_YEARS 0x5
39#define TPS65910_WEEKS 0x6
40#define TPS65910_ALARM_SECONDS 0x8
41#define TPS65910_ALARM_MINUTES 0x9
42#define TPS65910_ALARM_HOURS 0xA
43#define TPS65910_ALARM_DAYS 0xB
44#define TPS65910_ALARM_MONTHS 0xC
45#define TPS65910_ALARM_YEARS 0xD
46#define TPS65910_RTC_CTRL 0x10
47#define TPS65910_RTC_STATUS 0x11
48#define TPS65910_RTC_INTERRUPTS 0x12
49#define TPS65910_RTC_COMP_LSB 0x13
50#define TPS65910_RTC_COMP_MSB 0x14
51#define TPS65910_RTC_RES_PROG 0x15
52#define TPS65910_RTC_RESET_STATUS 0x16
53#define TPS65910_BCK1 0x17
54#define TPS65910_BCK2 0x18
55#define TPS65910_BCK3 0x19
56#define TPS65910_BCK4 0x1A
57#define TPS65910_BCK5 0x1B
58#define TPS65910_PUADEN 0x1C
59#define TPS65910_REF 0x1D
60#define TPS65910_VRTC 0x1E
61#define TPS65910_VIO 0x20
62#define TPS65910_VDD1 0x21
63#define TPS65910_VDD1_OP 0x22
64#define TPS65910_VDD1_SR 0x23
65#define TPS65910_VDD2 0x24
66#define TPS65910_VDD2_OP 0x25
67#define TPS65910_VDD2_SR 0x26
68#define TPS65910_VDD3 0x27
69#define TPS65910_VDIG1 0x30
70#define TPS65910_VDIG2 0x31
71#define TPS65910_VAUX1 0x32
72#define TPS65910_VAUX2 0x33
73#define TPS65910_VAUX33 0x34
74#define TPS65910_VMMC 0x35
75#define TPS65910_VPLL 0x36
76#define TPS65910_VDAC 0x37
77#define TPS65910_THERM 0x38
78#define TPS65910_BBCH 0x39
79#define TPS65910_DCDCCTRL 0x3E
80#define TPS65910_DEVCTRL 0x3F
81#define TPS65910_DEVCTRL2 0x40
82#define TPS65910_SLEEP_KEEP_LDO_ON 0x41
83#define TPS65910_SLEEP_KEEP_RES_ON 0x42
84#define TPS65910_SLEEP_SET_LDO_OFF 0x43
85#define TPS65910_SLEEP_SET_RES_OFF 0x44
86#define TPS65910_EN1_LDO_ASS 0x45
87#define TPS65910_EN1_SMPS_ASS 0x46
88#define TPS65910_EN2_LDO_ASS 0x47
89#define TPS65910_EN2_SMPS_ASS 0x48
90#define TPS65910_EN3_LDO_ASS 0x49
91#define TPS65910_SPARE 0x4A
92#define TPS65910_INT_STS 0x50
93#define TPS65910_INT_MSK 0x51
94#define TPS65910_INT_STS2 0x52
95#define TPS65910_INT_MSK2 0x53
96#define TPS65910_INT_STS3 0x54
97#define TPS65910_INT_MSK3 0x55
98#define TPS65910_GPIO0 0x60
99#define TPS65910_GPIO1 0x61
100#define TPS65910_GPIO2 0x62
101#define TPS65910_GPIO3 0x63
102#define TPS65910_GPIO4 0x64
103#define TPS65910_GPIO5 0x65
104#define TPS65910_JTAGVERNUM 0x80
105#define TPS65910_MAX_REGISTER 0x80
106
107/*
Jorge Eduardo Candelaria79557052011-05-16 18:34:59 -0500108 * List of registers specific to TPS65911
109 */
110#define TPS65911_VDDCTRL 0x27
111#define TPS65911_VDDCTRL_OP 0x28
112#define TPS65911_VDDCTRL_SR 0x29
113#define TPS65911_LDO1 0x30
114#define TPS65911_LDO2 0x31
115#define TPS65911_LDO5 0x32
116#define TPS65911_LDO8 0x33
117#define TPS65911_LDO7 0x34
118#define TPS65911_LDO6 0x35
119#define TPS65911_LDO4 0x36
120#define TPS65911_LDO3 0x37
121
122/*
Graeme Gregory27c67502011-05-02 16:19:46 -0500123 * List of register bitfields for component TPS65910
124 *
125 */
126
127
128/*Register BCK1 (0x80) register.RegisterDescription */
129#define BCK1_BCKUP_MASK 0xFF
130#define BCK1_BCKUP_SHIFT 0
131
132
133/*Register BCK2 (0x80) register.RegisterDescription */
134#define BCK2_BCKUP_MASK 0xFF
135#define BCK2_BCKUP_SHIFT 0
136
137
138/*Register BCK3 (0x80) register.RegisterDescription */
139#define BCK3_BCKUP_MASK 0xFF
140#define BCK3_BCKUP_SHIFT 0
141
142
143/*Register BCK4 (0x80) register.RegisterDescription */
144#define BCK4_BCKUP_MASK 0xFF
145#define BCK4_BCKUP_SHIFT 0
146
147
148/*Register BCK5 (0x80) register.RegisterDescription */
149#define BCK5_BCKUP_MASK 0xFF
150#define BCK5_BCKUP_SHIFT 0
151
152
153/*Register PUADEN (0x80) register.RegisterDescription */
154#define PUADEN_EN3P_MASK 0x80
155#define PUADEN_EN3P_SHIFT 7
156#define PUADEN_I2CCTLP_MASK 0x40
157#define PUADEN_I2CCTLP_SHIFT 6
158#define PUADEN_I2CSRP_MASK 0x20
159#define PUADEN_I2CSRP_SHIFT 5
160#define PUADEN_PWRONP_MASK 0x10
161#define PUADEN_PWRONP_SHIFT 4
162#define PUADEN_SLEEPP_MASK 0x08
163#define PUADEN_SLEEPP_SHIFT 3
164#define PUADEN_PWRHOLDP_MASK 0x04
165#define PUADEN_PWRHOLDP_SHIFT 2
166#define PUADEN_BOOT1P_MASK 0x02
167#define PUADEN_BOOT1P_SHIFT 1
168#define PUADEN_BOOT0P_MASK 0x01
169#define PUADEN_BOOT0P_SHIFT 0
170
171
172/*Register REF (0x80) register.RegisterDescription */
173#define REF_VMBCH_SEL_MASK 0x0C
174#define REF_VMBCH_SEL_SHIFT 2
175#define REF_ST_MASK 0x03
176#define REF_ST_SHIFT 0
177
178
179/*Register VRTC (0x80) register.RegisterDescription */
180#define VRTC_VRTC_OFFMASK_MASK 0x08
181#define VRTC_VRTC_OFFMASK_SHIFT 3
182#define VRTC_ST_MASK 0x03
183#define VRTC_ST_SHIFT 0
184
185
186/*Register VIO (0x80) register.RegisterDescription */
187#define VIO_ILMAX_MASK 0xC0
188#define VIO_ILMAX_SHIFT 6
189#define VIO_SEL_MASK 0x0C
190#define VIO_SEL_SHIFT 2
191#define VIO_ST_MASK 0x03
192#define VIO_ST_SHIFT 0
193
194
195/*Register VDD1 (0x80) register.RegisterDescription */
196#define VDD1_VGAIN_SEL_MASK 0xC0
197#define VDD1_VGAIN_SEL_SHIFT 6
198#define VDD1_ILMAX_MASK 0x20
199#define VDD1_ILMAX_SHIFT 5
200#define VDD1_TSTEP_MASK 0x1C
201#define VDD1_TSTEP_SHIFT 2
202#define VDD1_ST_MASK 0x03
203#define VDD1_ST_SHIFT 0
204
205
206/*Register VDD1_OP (0x80) register.RegisterDescription */
207#define VDD1_OP_CMD_MASK 0x80
208#define VDD1_OP_CMD_SHIFT 7
209#define VDD1_OP_SEL_MASK 0x7F
210#define VDD1_OP_SEL_SHIFT 0
211
212
213/*Register VDD1_SR (0x80) register.RegisterDescription */
214#define VDD1_SR_SEL_MASK 0x7F
215#define VDD1_SR_SEL_SHIFT 0
216
217
218/*Register VDD2 (0x80) register.RegisterDescription */
219#define VDD2_VGAIN_SEL_MASK 0xC0
220#define VDD2_VGAIN_SEL_SHIFT 6
221#define VDD2_ILMAX_MASK 0x20
222#define VDD2_ILMAX_SHIFT 5
223#define VDD2_TSTEP_MASK 0x1C
224#define VDD2_TSTEP_SHIFT 2
225#define VDD2_ST_MASK 0x03
226#define VDD2_ST_SHIFT 0
227
228
229/*Register VDD2_OP (0x80) register.RegisterDescription */
230#define VDD2_OP_CMD_MASK 0x80
231#define VDD2_OP_CMD_SHIFT 7
232#define VDD2_OP_SEL_MASK 0x7F
233#define VDD2_OP_SEL_SHIFT 0
234
235
236/*Register VDD2_SR (0x80) register.RegisterDescription */
237#define VDD2_SR_SEL_MASK 0x7F
238#define VDD2_SR_SEL_SHIFT 0
239
240
Graeme Gregory518fb722011-05-02 16:20:08 -0500241/*Registers VDD1, VDD2 voltage values definitions */
242#define VDD1_2_NUM_VOLTS 73
243#define VDD1_2_MIN_VOLT 6000
244#define VDD1_2_OFFSET 125
245
246
Graeme Gregory27c67502011-05-02 16:19:46 -0500247/*Register VDD3 (0x80) register.RegisterDescription */
248#define VDD3_CKINEN_MASK 0x04
249#define VDD3_CKINEN_SHIFT 2
250#define VDD3_ST_MASK 0x03
251#define VDD3_ST_SHIFT 0
252
Graeme Gregory518fb722011-05-02 16:20:08 -0500253/*Registers VDIG (0x80) to VDAC register.RegisterDescription */
254#define LDO_SEL_MASK 0x0C
255#define LDO_SEL_SHIFT 2
256#define LDO_ST_MASK 0x03
257#define LDO_ST_SHIFT 0
258#define LDO_ST_ON_BIT 0x01
259#define LDO_ST_MODE_BIT 0x02
260
Graeme Gregory27c67502011-05-02 16:19:46 -0500261
262/*Register VDIG1 (0x80) register.RegisterDescription */
263#define VDIG1_SEL_MASK 0x0C
264#define VDIG1_SEL_SHIFT 2
265#define VDIG1_ST_MASK 0x03
266#define VDIG1_ST_SHIFT 0
267
268
269/*Register VDIG2 (0x80) register.RegisterDescription */
270#define VDIG2_SEL_MASK 0x0C
271#define VDIG2_SEL_SHIFT 2
272#define VDIG2_ST_MASK 0x03
273#define VDIG2_ST_SHIFT 0
274
275
276/*Register VAUX1 (0x80) register.RegisterDescription */
277#define VAUX1_SEL_MASK 0x0C
278#define VAUX1_SEL_SHIFT 2
279#define VAUX1_ST_MASK 0x03
280#define VAUX1_ST_SHIFT 0
281
282
283/*Register VAUX2 (0x80) register.RegisterDescription */
284#define VAUX2_SEL_MASK 0x0C
285#define VAUX2_SEL_SHIFT 2
286#define VAUX2_ST_MASK 0x03
287#define VAUX2_ST_SHIFT 0
288
289
290/*Register VAUX33 (0x80) register.RegisterDescription */
291#define VAUX33_SEL_MASK 0x0C
292#define VAUX33_SEL_SHIFT 2
293#define VAUX33_ST_MASK 0x03
294#define VAUX33_ST_SHIFT 0
295
296
297/*Register VMMC (0x80) register.RegisterDescription */
298#define VMMC_SEL_MASK 0x0C
299#define VMMC_SEL_SHIFT 2
300#define VMMC_ST_MASK 0x03
301#define VMMC_ST_SHIFT 0
302
303
304/*Register VPLL (0x80) register.RegisterDescription */
305#define VPLL_SEL_MASK 0x0C
306#define VPLL_SEL_SHIFT 2
307#define VPLL_ST_MASK 0x03
308#define VPLL_ST_SHIFT 0
309
310
311/*Register VDAC (0x80) register.RegisterDescription */
312#define VDAC_SEL_MASK 0x0C
313#define VDAC_SEL_SHIFT 2
314#define VDAC_ST_MASK 0x03
315#define VDAC_ST_SHIFT 0
316
317
318/*Register THERM (0x80) register.RegisterDescription */
319#define THERM_THERM_HD_MASK 0x20
320#define THERM_THERM_HD_SHIFT 5
321#define THERM_THERM_TS_MASK 0x10
322#define THERM_THERM_TS_SHIFT 4
323#define THERM_THERM_HDSEL_MASK 0x0C
324#define THERM_THERM_HDSEL_SHIFT 2
325#define THERM_RSVD1_MASK 0x02
326#define THERM_RSVD1_SHIFT 1
327#define THERM_THERM_STATE_MASK 0x01
328#define THERM_THERM_STATE_SHIFT 0
329
330
331/*Register BBCH (0x80) register.RegisterDescription */
332#define BBCH_BBSEL_MASK 0x06
333#define BBCH_BBSEL_SHIFT 1
334#define BBCH_BBCHEN_MASK 0x01
335#define BBCH_BBCHEN_SHIFT 0
336
337
338/*Register DCDCCTRL (0x80) register.RegisterDescription */
339#define DCDCCTRL_VDD2_PSKIP_MASK 0x20
340#define DCDCCTRL_VDD2_PSKIP_SHIFT 5
341#define DCDCCTRL_VDD1_PSKIP_MASK 0x10
342#define DCDCCTRL_VDD1_PSKIP_SHIFT 4
343#define DCDCCTRL_VIO_PSKIP_MASK 0x08
344#define DCDCCTRL_VIO_PSKIP_SHIFT 3
345#define DCDCCTRL_DCDCCKEXT_MASK 0x04
346#define DCDCCTRL_DCDCCKEXT_SHIFT 2
347#define DCDCCTRL_DCDCCKSYNC_MASK 0x03
348#define DCDCCTRL_DCDCCKSYNC_SHIFT 0
349
350
351/*Register DEVCTRL (0x80) register.RegisterDescription */
352#define DEVCTRL_RTC_PWDN_MASK 0x40
353#define DEVCTRL_RTC_PWDN_SHIFT 6
354#define DEVCTRL_CK32K_CTRL_MASK 0x20
355#define DEVCTRL_CK32K_CTRL_SHIFT 5
356#define DEVCTRL_SR_CTL_I2C_SEL_MASK 0x10
357#define DEVCTRL_SR_CTL_I2C_SEL_SHIFT 4
358#define DEVCTRL_DEV_OFF_RST_MASK 0x08
359#define DEVCTRL_DEV_OFF_RST_SHIFT 3
360#define DEVCTRL_DEV_ON_MASK 0x04
361#define DEVCTRL_DEV_ON_SHIFT 2
362#define DEVCTRL_DEV_SLP_MASK 0x02
363#define DEVCTRL_DEV_SLP_SHIFT 1
364#define DEVCTRL_DEV_OFF_MASK 0x01
365#define DEVCTRL_DEV_OFF_SHIFT 0
366
367
368/*Register DEVCTRL2 (0x80) register.RegisterDescription */
369#define DEVCTRL2_TSLOT_LENGTH_MASK 0x30
370#define DEVCTRL2_TSLOT_LENGTH_SHIFT 4
371#define DEVCTRL2_SLEEPSIG_POL_MASK 0x08
372#define DEVCTRL2_SLEEPSIG_POL_SHIFT 3
373#define DEVCTRL2_PWON_LP_OFF_MASK 0x04
374#define DEVCTRL2_PWON_LP_OFF_SHIFT 2
375#define DEVCTRL2_PWON_LP_RST_MASK 0x02
376#define DEVCTRL2_PWON_LP_RST_SHIFT 1
377#define DEVCTRL2_IT_POL_MASK 0x01
378#define DEVCTRL2_IT_POL_SHIFT 0
379
380
381/*Register SLEEP_KEEP_LDO_ON (0x80) register.RegisterDescription */
382#define SLEEP_KEEP_LDO_ON_VDAC_KEEPON_MASK 0x80
383#define SLEEP_KEEP_LDO_ON_VDAC_KEEPON_SHIFT 7
384#define SLEEP_KEEP_LDO_ON_VPLL_KEEPON_MASK 0x40
385#define SLEEP_KEEP_LDO_ON_VPLL_KEEPON_SHIFT 6
386#define SLEEP_KEEP_LDO_ON_VAUX33_KEEPON_MASK 0x20
387#define SLEEP_KEEP_LDO_ON_VAUX33_KEEPON_SHIFT 5
388#define SLEEP_KEEP_LDO_ON_VAUX2_KEEPON_MASK 0x10
389#define SLEEP_KEEP_LDO_ON_VAUX2_KEEPON_SHIFT 4
390#define SLEEP_KEEP_LDO_ON_VAUX1_KEEPON_MASK 0x08
391#define SLEEP_KEEP_LDO_ON_VAUX1_KEEPON_SHIFT 3
392#define SLEEP_KEEP_LDO_ON_VDIG2_KEEPON_MASK 0x04
393#define SLEEP_KEEP_LDO_ON_VDIG2_KEEPON_SHIFT 2
394#define SLEEP_KEEP_LDO_ON_VDIG1_KEEPON_MASK 0x02
395#define SLEEP_KEEP_LDO_ON_VDIG1_KEEPON_SHIFT 1
396#define SLEEP_KEEP_LDO_ON_VMMC_KEEPON_MASK 0x01
397#define SLEEP_KEEP_LDO_ON_VMMC_KEEPON_SHIFT 0
398
399
400/*Register SLEEP_KEEP_RES_ON (0x80) register.RegisterDescription */
401#define SLEEP_KEEP_RES_ON_THERM_KEEPON_MASK 0x80
402#define SLEEP_KEEP_RES_ON_THERM_KEEPON_SHIFT 7
403#define SLEEP_KEEP_RES_ON_CLKOUT32K_KEEPON_MASK 0x40
404#define SLEEP_KEEP_RES_ON_CLKOUT32K_KEEPON_SHIFT 6
405#define SLEEP_KEEP_RES_ON_VRTC_KEEPON_MASK 0x20
406#define SLEEP_KEEP_RES_ON_VRTC_KEEPON_SHIFT 5
407#define SLEEP_KEEP_RES_ON_I2CHS_KEEPON_MASK 0x10
408#define SLEEP_KEEP_RES_ON_I2CHS_KEEPON_SHIFT 4
409#define SLEEP_KEEP_RES_ON_VDD3_KEEPON_MASK 0x08
410#define SLEEP_KEEP_RES_ON_VDD3_KEEPON_SHIFT 3
411#define SLEEP_KEEP_RES_ON_VDD2_KEEPON_MASK 0x04
412#define SLEEP_KEEP_RES_ON_VDD2_KEEPON_SHIFT 2
413#define SLEEP_KEEP_RES_ON_VDD1_KEEPON_MASK 0x02
414#define SLEEP_KEEP_RES_ON_VDD1_KEEPON_SHIFT 1
415#define SLEEP_KEEP_RES_ON_VIO_KEEPON_MASK 0x01
416#define SLEEP_KEEP_RES_ON_VIO_KEEPON_SHIFT 0
417
418
419/*Register SLEEP_SET_LDO_OFF (0x80) register.RegisterDescription */
420#define SLEEP_SET_LDO_OFF_VDAC_SETOFF_MASK 0x80
421#define SLEEP_SET_LDO_OFF_VDAC_SETOFF_SHIFT 7
422#define SLEEP_SET_LDO_OFF_VPLL_SETOFF_MASK 0x40
423#define SLEEP_SET_LDO_OFF_VPLL_SETOFF_SHIFT 6
424#define SLEEP_SET_LDO_OFF_VAUX33_SETOFF_MASK 0x20
425#define SLEEP_SET_LDO_OFF_VAUX33_SETOFF_SHIFT 5
426#define SLEEP_SET_LDO_OFF_VAUX2_SETOFF_MASK 0x10
427#define SLEEP_SET_LDO_OFF_VAUX2_SETOFF_SHIFT 4
428#define SLEEP_SET_LDO_OFF_VAUX1_SETOFF_MASK 0x08
429#define SLEEP_SET_LDO_OFF_VAUX1_SETOFF_SHIFT 3
430#define SLEEP_SET_LDO_OFF_VDIG2_SETOFF_MASK 0x04
431#define SLEEP_SET_LDO_OFF_VDIG2_SETOFF_SHIFT 2
432#define SLEEP_SET_LDO_OFF_VDIG1_SETOFF_MASK 0x02
433#define SLEEP_SET_LDO_OFF_VDIG1_SETOFF_SHIFT 1
434#define SLEEP_SET_LDO_OFF_VMMC_SETOFF_MASK 0x01
435#define SLEEP_SET_LDO_OFF_VMMC_SETOFF_SHIFT 0
436
437
438/*Register SLEEP_SET_RES_OFF (0x80) register.RegisterDescription */
439#define SLEEP_SET_RES_OFF_DEFAULT_VOLT_MASK 0x80
440#define SLEEP_SET_RES_OFF_DEFAULT_VOLT_SHIFT 7
441#define SLEEP_SET_RES_OFF_RSVD_MASK 0x60
442#define SLEEP_SET_RES_OFF_RSVD_SHIFT 5
443#define SLEEP_SET_RES_OFF_SPARE_SETOFF_MASK 0x10
444#define SLEEP_SET_RES_OFF_SPARE_SETOFF_SHIFT 4
445#define SLEEP_SET_RES_OFF_VDD3_SETOFF_MASK 0x08
446#define SLEEP_SET_RES_OFF_VDD3_SETOFF_SHIFT 3
447#define SLEEP_SET_RES_OFF_VDD2_SETOFF_MASK 0x04
448#define SLEEP_SET_RES_OFF_VDD2_SETOFF_SHIFT 2
449#define SLEEP_SET_RES_OFF_VDD1_SETOFF_MASK 0x02
450#define SLEEP_SET_RES_OFF_VDD1_SETOFF_SHIFT 1
451#define SLEEP_SET_RES_OFF_VIO_SETOFF_MASK 0x01
452#define SLEEP_SET_RES_OFF_VIO_SETOFF_SHIFT 0
453
454
455/*Register EN1_LDO_ASS (0x80) register.RegisterDescription */
456#define EN1_LDO_ASS_VDAC_EN1_MASK 0x80
457#define EN1_LDO_ASS_VDAC_EN1_SHIFT 7
458#define EN1_LDO_ASS_VPLL_EN1_MASK 0x40
459#define EN1_LDO_ASS_VPLL_EN1_SHIFT 6
460#define EN1_LDO_ASS_VAUX33_EN1_MASK 0x20
461#define EN1_LDO_ASS_VAUX33_EN1_SHIFT 5
462#define EN1_LDO_ASS_VAUX2_EN1_MASK 0x10
463#define EN1_LDO_ASS_VAUX2_EN1_SHIFT 4
464#define EN1_LDO_ASS_VAUX1_EN1_MASK 0x08
465#define EN1_LDO_ASS_VAUX1_EN1_SHIFT 3
466#define EN1_LDO_ASS_VDIG2_EN1_MASK 0x04
467#define EN1_LDO_ASS_VDIG2_EN1_SHIFT 2
468#define EN1_LDO_ASS_VDIG1_EN1_MASK 0x02
469#define EN1_LDO_ASS_VDIG1_EN1_SHIFT 1
470#define EN1_LDO_ASS_VMMC_EN1_MASK 0x01
471#define EN1_LDO_ASS_VMMC_EN1_SHIFT 0
472
473
474/*Register EN1_SMPS_ASS (0x80) register.RegisterDescription */
475#define EN1_SMPS_ASS_RSVD_MASK 0xE0
476#define EN1_SMPS_ASS_RSVD_SHIFT 5
477#define EN1_SMPS_ASS_SPARE_EN1_MASK 0x10
478#define EN1_SMPS_ASS_SPARE_EN1_SHIFT 4
479#define EN1_SMPS_ASS_VDD3_EN1_MASK 0x08
480#define EN1_SMPS_ASS_VDD3_EN1_SHIFT 3
481#define EN1_SMPS_ASS_VDD2_EN1_MASK 0x04
482#define EN1_SMPS_ASS_VDD2_EN1_SHIFT 2
483#define EN1_SMPS_ASS_VDD1_EN1_MASK 0x02
484#define EN1_SMPS_ASS_VDD1_EN1_SHIFT 1
485#define EN1_SMPS_ASS_VIO_EN1_MASK 0x01
486#define EN1_SMPS_ASS_VIO_EN1_SHIFT 0
487
488
489/*Register EN2_LDO_ASS (0x80) register.RegisterDescription */
490#define EN2_LDO_ASS_VDAC_EN2_MASK 0x80
491#define EN2_LDO_ASS_VDAC_EN2_SHIFT 7
492#define EN2_LDO_ASS_VPLL_EN2_MASK 0x40
493#define EN2_LDO_ASS_VPLL_EN2_SHIFT 6
494#define EN2_LDO_ASS_VAUX33_EN2_MASK 0x20
495#define EN2_LDO_ASS_VAUX33_EN2_SHIFT 5
496#define EN2_LDO_ASS_VAUX2_EN2_MASK 0x10
497#define EN2_LDO_ASS_VAUX2_EN2_SHIFT 4
498#define EN2_LDO_ASS_VAUX1_EN2_MASK 0x08
499#define EN2_LDO_ASS_VAUX1_EN2_SHIFT 3
500#define EN2_LDO_ASS_VDIG2_EN2_MASK 0x04
501#define EN2_LDO_ASS_VDIG2_EN2_SHIFT 2
502#define EN2_LDO_ASS_VDIG1_EN2_MASK 0x02
503#define EN2_LDO_ASS_VDIG1_EN2_SHIFT 1
504#define EN2_LDO_ASS_VMMC_EN2_MASK 0x01
505#define EN2_LDO_ASS_VMMC_EN2_SHIFT 0
506
507
508/*Register EN2_SMPS_ASS (0x80) register.RegisterDescription */
509#define EN2_SMPS_ASS_RSVD_MASK 0xE0
510#define EN2_SMPS_ASS_RSVD_SHIFT 5
511#define EN2_SMPS_ASS_SPARE_EN2_MASK 0x10
512#define EN2_SMPS_ASS_SPARE_EN2_SHIFT 4
513#define EN2_SMPS_ASS_VDD3_EN2_MASK 0x08
514#define EN2_SMPS_ASS_VDD3_EN2_SHIFT 3
515#define EN2_SMPS_ASS_VDD2_EN2_MASK 0x04
516#define EN2_SMPS_ASS_VDD2_EN2_SHIFT 2
517#define EN2_SMPS_ASS_VDD1_EN2_MASK 0x02
518#define EN2_SMPS_ASS_VDD1_EN2_SHIFT 1
519#define EN2_SMPS_ASS_VIO_EN2_MASK 0x01
520#define EN2_SMPS_ASS_VIO_EN2_SHIFT 0
521
522
523/*Register EN3_LDO_ASS (0x80) register.RegisterDescription */
524#define EN3_LDO_ASS_VDAC_EN3_MASK 0x80
525#define EN3_LDO_ASS_VDAC_EN3_SHIFT 7
526#define EN3_LDO_ASS_VPLL_EN3_MASK 0x40
527#define EN3_LDO_ASS_VPLL_EN3_SHIFT 6
528#define EN3_LDO_ASS_VAUX33_EN3_MASK 0x20
529#define EN3_LDO_ASS_VAUX33_EN3_SHIFT 5
530#define EN3_LDO_ASS_VAUX2_EN3_MASK 0x10
531#define EN3_LDO_ASS_VAUX2_EN3_SHIFT 4
532#define EN3_LDO_ASS_VAUX1_EN3_MASK 0x08
533#define EN3_LDO_ASS_VAUX1_EN3_SHIFT 3
534#define EN3_LDO_ASS_VDIG2_EN3_MASK 0x04
535#define EN3_LDO_ASS_VDIG2_EN3_SHIFT 2
536#define EN3_LDO_ASS_VDIG1_EN3_MASK 0x02
537#define EN3_LDO_ASS_VDIG1_EN3_SHIFT 1
538#define EN3_LDO_ASS_VMMC_EN3_MASK 0x01
539#define EN3_LDO_ASS_VMMC_EN3_SHIFT 0
540
541
542/*Register SPARE (0x80) register.RegisterDescription */
543#define SPARE_SPARE_MASK 0xFF
544#define SPARE_SPARE_SHIFT 0
545
546
547/*Register INT_STS (0x80) register.RegisterDescription */
548#define INT_STS_RTC_PERIOD_IT_MASK 0x80
549#define INT_STS_RTC_PERIOD_IT_SHIFT 7
550#define INT_STS_RTC_ALARM_IT_MASK 0x40
551#define INT_STS_RTC_ALARM_IT_SHIFT 6
552#define INT_STS_HOTDIE_IT_MASK 0x20
553#define INT_STS_HOTDIE_IT_SHIFT 5
554#define INT_STS_PWRHOLD_IT_MASK 0x10
555#define INT_STS_PWRHOLD_IT_SHIFT 4
556#define INT_STS_PWRON_LP_IT_MASK 0x08
557#define INT_STS_PWRON_LP_IT_SHIFT 3
558#define INT_STS_PWRON_IT_MASK 0x04
559#define INT_STS_PWRON_IT_SHIFT 2
560#define INT_STS_VMBHI_IT_MASK 0x02
561#define INT_STS_VMBHI_IT_SHIFT 1
562#define INT_STS_VMBDCH_IT_MASK 0x01
563#define INT_STS_VMBDCH_IT_SHIFT 0
564
565
566/*Register INT_MSK (0x80) register.RegisterDescription */
567#define INT_MSK_RTC_PERIOD_IT_MSK_MASK 0x80
568#define INT_MSK_RTC_PERIOD_IT_MSK_SHIFT 7
569#define INT_MSK_RTC_ALARM_IT_MSK_MASK 0x40
570#define INT_MSK_RTC_ALARM_IT_MSK_SHIFT 6
571#define INT_MSK_HOTDIE_IT_MSK_MASK 0x20
572#define INT_MSK_HOTDIE_IT_MSK_SHIFT 5
573#define INT_MSK_PWRHOLD_IT_MSK_MASK 0x10
574#define INT_MSK_PWRHOLD_IT_MSK_SHIFT 4
575#define INT_MSK_PWRON_LP_IT_MSK_MASK 0x08
576#define INT_MSK_PWRON_LP_IT_MSK_SHIFT 3
577#define INT_MSK_PWRON_IT_MSK_MASK 0x04
578#define INT_MSK_PWRON_IT_MSK_SHIFT 2
579#define INT_MSK_VMBHI_IT_MSK_MASK 0x02
580#define INT_MSK_VMBHI_IT_MSK_SHIFT 1
581#define INT_MSK_VMBDCH_IT_MSK_MASK 0x01
582#define INT_MSK_VMBDCH_IT_MSK_SHIFT 0
583
584
585/*Register INT_STS2 (0x80) register.RegisterDescription */
586#define INT_STS2_GPIO3_F_IT_MASK 0x80
587#define INT_STS2_GPIO3_F_IT_SHIFT 7
588#define INT_STS2_GPIO3_R_IT_MASK 0x40
589#define INT_STS2_GPIO3_R_IT_SHIFT 6
590#define INT_STS2_GPIO2_F_IT_MASK 0x20
591#define INT_STS2_GPIO2_F_IT_SHIFT 5
592#define INT_STS2_GPIO2_R_IT_MASK 0x10
593#define INT_STS2_GPIO2_R_IT_SHIFT 4
594#define INT_STS2_GPIO1_F_IT_MASK 0x08
595#define INT_STS2_GPIO1_F_IT_SHIFT 3
596#define INT_STS2_GPIO1_R_IT_MASK 0x04
597#define INT_STS2_GPIO1_R_IT_SHIFT 2
598#define INT_STS2_GPIO0_F_IT_MASK 0x02
599#define INT_STS2_GPIO0_F_IT_SHIFT 1
600#define INT_STS2_GPIO0_R_IT_MASK 0x01
601#define INT_STS2_GPIO0_R_IT_SHIFT 0
602
603
604/*Register INT_MSK2 (0x80) register.RegisterDescription */
605#define INT_MSK2_GPIO3_F_IT_MSK_MASK 0x80
606#define INT_MSK2_GPIO3_F_IT_MSK_SHIFT 7
607#define INT_MSK2_GPIO3_R_IT_MSK_MASK 0x40
608#define INT_MSK2_GPIO3_R_IT_MSK_SHIFT 6
609#define INT_MSK2_GPIO2_F_IT_MSK_MASK 0x20
610#define INT_MSK2_GPIO2_F_IT_MSK_SHIFT 5
611#define INT_MSK2_GPIO2_R_IT_MSK_MASK 0x10
612#define INT_MSK2_GPIO2_R_IT_MSK_SHIFT 4
613#define INT_MSK2_GPIO1_F_IT_MSK_MASK 0x08
614#define INT_MSK2_GPIO1_F_IT_MSK_SHIFT 3
615#define INT_MSK2_GPIO1_R_IT_MSK_MASK 0x04
616#define INT_MSK2_GPIO1_R_IT_MSK_SHIFT 2
617#define INT_MSK2_GPIO0_F_IT_MSK_MASK 0x02
618#define INT_MSK2_GPIO0_F_IT_MSK_SHIFT 1
619#define INT_MSK2_GPIO0_R_IT_MSK_MASK 0x01
620#define INT_MSK2_GPIO0_R_IT_MSK_SHIFT 0
621
622
623/*Register INT_STS3 (0x80) register.RegisterDescription */
624#define INT_STS3_GPIO5_F_IT_MASK 0x08
625#define INT_STS3_GPIO5_F_IT_SHIFT 3
626#define INT_STS3_GPIO5_R_IT_MASK 0x04
627#define INT_STS3_GPIO5_R_IT_SHIFT 2
628#define INT_STS3_GPIO4_F_IT_MASK 0x02
629#define INT_STS3_GPIO4_F_IT_SHIFT 1
630#define INT_STS3_GPIO4_R_IT_MASK 0x01
631#define INT_STS3_GPIO4_R_IT_SHIFT 0
632
633
634/*Register INT_MSK3 (0x80) register.RegisterDescription */
635#define INT_MSK3_GPIO5_F_IT_MSK_MASK 0x08
636#define INT_MSK3_GPIO5_F_IT_MSK_SHIFT 3
637#define INT_MSK3_GPIO5_R_IT_MSK_MASK 0x04
638#define INT_MSK3_GPIO5_R_IT_MSK_SHIFT 2
639#define INT_MSK3_GPIO4_F_IT_MSK_MASK 0x02
640#define INT_MSK3_GPIO4_F_IT_MSK_SHIFT 1
641#define INT_MSK3_GPIO4_R_IT_MSK_MASK 0x01
642#define INT_MSK3_GPIO4_R_IT_MSK_SHIFT 0
643
644
645/*Register GPIO0 (0x80) register.RegisterDescription */
646#define GPIO0_GPIO_DEB_MASK 0x10
647#define GPIO0_GPIO_DEB_SHIFT 4
648#define GPIO0_GPIO_PUEN_MASK 0x08
649#define GPIO0_GPIO_PUEN_SHIFT 3
650#define GPIO0_GPIO_CFG_MASK 0x04
651#define GPIO0_GPIO_CFG_SHIFT 2
652#define GPIO0_GPIO_STS_MASK 0x02
653#define GPIO0_GPIO_STS_SHIFT 1
654#define GPIO0_GPIO_SET_MASK 0x01
655#define GPIO0_GPIO_SET_SHIFT 0
656
657
658/*Register GPIO1 (0x80) register.RegisterDescription */
659#define GPIO1_GPIO_DEB_MASK 0x10
660#define GPIO1_GPIO_DEB_SHIFT 4
661#define GPIO1_GPIO_PUEN_MASK 0x08
662#define GPIO1_GPIO_PUEN_SHIFT 3
663#define GPIO1_GPIO_CFG_MASK 0x04
664#define GPIO1_GPIO_CFG_SHIFT 2
665#define GPIO1_GPIO_STS_MASK 0x02
666#define GPIO1_GPIO_STS_SHIFT 1
667#define GPIO1_GPIO_SET_MASK 0x01
668#define GPIO1_GPIO_SET_SHIFT 0
669
670
671/*Register GPIO2 (0x80) register.RegisterDescription */
672#define GPIO2_GPIO_DEB_MASK 0x10
673#define GPIO2_GPIO_DEB_SHIFT 4
674#define GPIO2_GPIO_PUEN_MASK 0x08
675#define GPIO2_GPIO_PUEN_SHIFT 3
676#define GPIO2_GPIO_CFG_MASK 0x04
677#define GPIO2_GPIO_CFG_SHIFT 2
678#define GPIO2_GPIO_STS_MASK 0x02
679#define GPIO2_GPIO_STS_SHIFT 1
680#define GPIO2_GPIO_SET_MASK 0x01
681#define GPIO2_GPIO_SET_SHIFT 0
682
683
684/*Register GPIO3 (0x80) register.RegisterDescription */
685#define GPIO3_GPIO_DEB_MASK 0x10
686#define GPIO3_GPIO_DEB_SHIFT 4
687#define GPIO3_GPIO_PUEN_MASK 0x08
688#define GPIO3_GPIO_PUEN_SHIFT 3
689#define GPIO3_GPIO_CFG_MASK 0x04
690#define GPIO3_GPIO_CFG_SHIFT 2
691#define GPIO3_GPIO_STS_MASK 0x02
692#define GPIO3_GPIO_STS_SHIFT 1
693#define GPIO3_GPIO_SET_MASK 0x01
694#define GPIO3_GPIO_SET_SHIFT 0
695
696
697/*Register GPIO4 (0x80) register.RegisterDescription */
698#define GPIO4_GPIO_DEB_MASK 0x10
699#define GPIO4_GPIO_DEB_SHIFT 4
700#define GPIO4_GPIO_PUEN_MASK 0x08
701#define GPIO4_GPIO_PUEN_SHIFT 3
702#define GPIO4_GPIO_CFG_MASK 0x04
703#define GPIO4_GPIO_CFG_SHIFT 2
704#define GPIO4_GPIO_STS_MASK 0x02
705#define GPIO4_GPIO_STS_SHIFT 1
706#define GPIO4_GPIO_SET_MASK 0x01
707#define GPIO4_GPIO_SET_SHIFT 0
708
709
710/*Register GPIO5 (0x80) register.RegisterDescription */
711#define GPIO5_GPIO_DEB_MASK 0x10
712#define GPIO5_GPIO_DEB_SHIFT 4
713#define GPIO5_GPIO_PUEN_MASK 0x08
714#define GPIO5_GPIO_PUEN_SHIFT 3
715#define GPIO5_GPIO_CFG_MASK 0x04
716#define GPIO5_GPIO_CFG_SHIFT 2
717#define GPIO5_GPIO_STS_MASK 0x02
718#define GPIO5_GPIO_STS_SHIFT 1
719#define GPIO5_GPIO_SET_MASK 0x01
720#define GPIO5_GPIO_SET_SHIFT 0
721
722
723/*Register JTAGVERNUM (0x80) register.RegisterDescription */
724#define JTAGVERNUM_VERNUM_MASK 0x0F
725#define JTAGVERNUM_VERNUM_SHIFT 0
726
727
Jorge Eduardo Candelaria79557052011-05-16 18:34:59 -0500728/* Register VDDCTRL (0x27) bit definitions */
729#define VDDCTRL_ST_MASK 0x03
730#define VDDCTRL_ST_SHIFT 0
731
732
733/*Register VDDCTRL_OP (0x28) bit definitios */
734#define VDDCTRL_OP_CMD_MASK 0x80
735#define VDDCTRL_OP_CMD_SHIFT 7
736#define VDDCTRL_OP_SEL_MASK 0x7F
737#define VDDCTRL_OP_SEL_SHIFT 0
738
739
740/*Register VDDCTRL_SR (0x29) bit definitions */
741#define VDDCTRL_SR_SEL_MASK 0x7F
742#define VDDCTRL_SR_SEL_SHIFT 0
743
744
Graeme Gregory27c67502011-05-02 16:19:46 -0500745/* IRQ Definitions */
746#define TPS65910_IRQ_VBAT_VMBDCH 0
747#define TPS65910_IRQ_VBAT_VMHI 1
748#define TPS65910_IRQ_PWRON 2
749#define TPS65910_IRQ_PWRON_LP 3
750#define TPS65910_IRQ_PWRHOLD 4
751#define TPS65910_IRQ_HOTDIE 5
752#define TPS65910_IRQ_RTC_ALARM 6
753#define TPS65910_IRQ_RTC_PERIOD 7
754#define TPS65910_IRQ_GPIO_R 8
755#define TPS65910_IRQ_GPIO_F 9
756#define TPS65910_NUM_IRQ 10
757
758/* GPIO Register Definitions */
759#define TPS65910_GPIO_DEB BIT(2)
760#define TPS65910_GPIO_PUEN BIT(3)
761#define TPS65910_GPIO_CFG BIT(2)
762#define TPS65910_GPIO_STS BIT(1)
763#define TPS65910_GPIO_SET BIT(0)
764
765/**
766 * struct tps65910_board
767 * Board platform data may be used to initialize regulators.
768 */
769
770struct tps65910_board {
Graeme Gregory2537df72011-05-02 16:19:52 -0500771 int gpio_base;
Graeme Gregorye3471bd2011-05-02 16:20:04 -0500772 int irq;
773 int irq_base;
Graeme Gregory27c67502011-05-02 16:19:46 -0500774 struct regulator_init_data *tps65910_pmic_init_data;
775};
776
777/**
778 * struct tps65910 - tps65910 sub-driver chip access routines
779 */
780
781struct tps65910 {
782 struct device *dev;
783 struct i2c_client *i2c_client;
784 struct mutex io_mutex;
Jorge Eduardo Candelaria79557052011-05-16 18:34:59 -0500785 unsigned int id;
Graeme Gregory27c67502011-05-02 16:19:46 -0500786 int (*read)(struct tps65910 *tps65910, u8 reg, int size, void *dest);
787 int (*write)(struct tps65910 *tps65910, u8 reg, int size, void *src);
788
789 /* Client devices */
790 struct tps65910_pmic *pmic;
791 struct tps65910_rtc *rtc;
792 struct tps65910_power *power;
793
794 /* GPIO Handling */
795 struct gpio_chip gpio;
796
797 /* IRQ Handling */
798 struct mutex irq_lock;
799 int chip_irq;
800 int irq_base;
801 u16 irq_mask;
802};
803
804struct tps65910_platform_data {
Graeme Gregorye3471bd2011-05-02 16:20:04 -0500805 int irq;
Graeme Gregory27c67502011-05-02 16:19:46 -0500806 int irq_base;
807};
808
809int tps65910_set_bits(struct tps65910 *tps65910, u8 reg, u8 mask);
810int tps65910_clear_bits(struct tps65910 *tps65910, u8 reg, u8 mask);
Graeme Gregory2537df72011-05-02 16:19:52 -0500811void tps65910_gpio_init(struct tps65910 *tps65910, int gpio_base);
Graeme Gregorye3471bd2011-05-02 16:20:04 -0500812int tps65910_irq_init(struct tps65910 *tps65910, int irq,
813 struct tps65910_platform_data *pdata);
Graeme Gregory27c67502011-05-02 16:19:46 -0500814
Jorge Eduardo Candelaria79557052011-05-16 18:34:59 -0500815static inline int tps65910_chip_id(struct tps65910 *tps65910)
816{
817 return tps65910->id;
818}
819
Graeme Gregory27c67502011-05-02 16:19:46 -0500820#endif /* __LINUX_MFD_TPS65910_H */