blob: 8072a93244c6587ea5980e16602796434f475c9f [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -050029#include <linux/dmi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
31#include "xhci.h"
32
33#define DRIVER_AUTHOR "Sarah Sharp"
34#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
Sarah Sharpb0567b32009-08-07 14:04:36 -070036/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37static int link_quirk;
38module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
Sarah Sharp66d4ead2009-04-27 19:52:28 -070041/* TODO: copied from ehci-hcd.c - can this be refactored? */
42/*
43 * handshake - spin reading hc until handshake completes or fails
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
Elric Fu28182472012-06-27 16:31:12 +080055int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056 u32 mask, u32 done, int usec)
57{
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71}
72
73/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070074 * Disable interrupts and begin the xHCI halting process.
75 */
76void xhci_quiesce(struct xhci_hcd *xhci)
77{
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
90}
91
92/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070093 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +080097 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070098 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 */
100int xhci_halt(struct xhci_hcd *xhci)
101{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800102 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700103 xhci_dbg(xhci, "// Halt the HC\n");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700104 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800106 ret = handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fu1976fff2012-06-27 16:30:57 +0800108 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800109 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fu1976fff2012-06-27 16:30:57 +0800110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800114 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115}
116
117/*
Sarah Sharped074532010-05-24 13:25:21 -0700118 * Set the run bit and wait for the host to be running.
119 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800120static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700121{
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
135 ret = handshake(xhci, &xhci->op_regs->status,
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700143 return ret;
144}
145
146/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800147 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153int xhci_reset(struct xhci_hcd *xhci)
154{
155 u32 command;
156 u32 state;
Andiry Xu296b8ce2012-04-14 02:54:30 +0800157 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700169
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700170 ret = handshake(xhci, &xhci->op_regs->command,
Sarah Sharpebd311e2012-07-23 16:06:08 -0700171 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
Sarah Sharpebd311e2012-07-23 16:06:08 -0700180 ret = handshake(xhci, &xhci->op_regs->status,
181 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xu296b8ce2012-04-14 02:54:30 +0800182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700190}
191
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700192#ifdef CONFIG_PCI
193static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700194{
195 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700196
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700197 if (!xhci->msix_entries)
198 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700199
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700205}
206
207/*
208 * Set up MSI
209 */
210static int xhci_setup_msi(struct xhci_hcd *xhci)
211{
212 int ret;
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800224 xhci_dbg(xhci, "disable MSI interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229}
230
231/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700232 * Free IRQs
233 * free all IRQs request
234 */
235static void xhci_free_irq(struct xhci_hcd *xhci)
236{
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200241 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200247 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251}
252
253/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700254 * Set up MSI-X
255 */
256static int xhci_setup_msix(struct xhci_hcd *xhci)
257{
258 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700261
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800274 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700288 goto free_entries;
289 }
290
Dong Nguyen43b86af2010-07-21 16:56:08 -0700291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 (irq_handler_t)xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700297 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700298
Andiry Xu00292272010-12-27 17:39:02 +0800299 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700300 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700301
302disable_msix:
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305 pci_disable_msix(pdev);
306free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310}
311
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700312/* Free any IRQs and disable MSI-X */
313static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314{
Andiry Xu00292272010-12-27 17:39:02 +0800315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700317
Dong Nguyen43b86af2010-07-21 16:56:08 -0700318 xhci_free_irq(xhci);
319
320 if (xhci->msix_entries) {
321 pci_disable_msix(pdev);
322 kfree(xhci->msix_entries);
323 xhci->msix_entries = NULL;
324 } else {
325 pci_disable_msi(pdev);
326 }
327
Andiry Xu00292272010-12-27 17:39:02 +0800328 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700329 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700330}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700331
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700332static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
333{
334 int i;
335
336 if (xhci->msix_entries) {
337 for (i = 0; i < xhci->msix_count; i++)
338 synchronize_irq(xhci->msix_entries[i].vector);
339 }
340}
341
342static int xhci_try_enable_msi(struct usb_hcd *hcd)
343{
344 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
345 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
346 int ret;
347
348 /*
349 * Some Fresco Logic host controllers advertise MSI, but fail to
350 * generate interrupts. Don't even try to enable MSI.
351 */
352 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecked581bb32013-03-04 17:14:43 +0100353 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700354
355 /* unregister the legacy interrupt */
356 if (hcd->irq)
357 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200358 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700359
360 ret = xhci_setup_msix(xhci);
361 if (ret)
362 /* fall back to msi*/
363 ret = xhci_setup_msi(xhci);
364
365 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200366 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700367 return 0;
368
Sarah Sharp68d07f62012-02-13 16:25:57 -0800369 if (!pdev->irq) {
370 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
371 return -EINVAL;
372 }
373
Hannes Reinecked581bb32013-03-04 17:14:43 +0100374 legacy_irq:
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700375 /* fall back to legacy interrupt*/
376 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
377 hcd->irq_descr, hcd);
378 if (ret) {
379 xhci_err(xhci, "request interrupt %d failed\n",
380 pdev->irq);
381 return ret;
382 }
383 hcd->irq = pdev->irq;
384 return 0;
385}
386
387#else
388
389static int xhci_try_enable_msi(struct usb_hcd *hcd)
390{
391 return 0;
392}
393
394static void xhci_cleanup_msix(struct xhci_hcd *xhci)
395{
396}
397
398static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
399{
400}
401
402#endif
403
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500404static void compliance_mode_recovery(unsigned long arg)
405{
406 struct xhci_hcd *xhci;
407 struct usb_hcd *hcd;
408 u32 temp;
409 int i;
410
411 xhci = (struct xhci_hcd *)arg;
412
413 for (i = 0; i < xhci->num_usb3_ports; i++) {
414 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
415 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
416 /*
417 * Compliance Mode Detected. Letting USB Core
418 * handle the Warm Reset
419 */
420 xhci_dbg(xhci, "Compliance Mode Detected->Port %d!\n",
421 i + 1);
422 xhci_dbg(xhci, "Attempting Recovery routine!\n");
423 hcd = xhci->shared_hcd;
424
425 if (hcd->state == HC_STATE_SUSPENDED)
426 usb_hcd_resume_root_hub(hcd);
427
428 usb_hcd_poll_rh_status(hcd);
429 }
430 }
431
432 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
433 mod_timer(&xhci->comp_mode_recovery_timer,
434 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
435}
436
437/*
438 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
439 * that causes ports behind that hardware to enter compliance mode sometimes.
440 * The quirk creates a timer that polls every 2 seconds the link state of
441 * each host controller's port and recovers it by issuing a Warm reset
442 * if Compliance mode is detected, otherwise the port will become "dead" (no
443 * device connections or disconnections will be detected anymore). Becasue no
444 * status event is generated when entering compliance mode (per xhci spec),
445 * this quirk is needed on systems that have the failing hardware installed.
446 */
447static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
448{
449 xhci->port_status_u0 = 0;
450 init_timer(&xhci->comp_mode_recovery_timer);
451
452 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
453 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
454 xhci->comp_mode_recovery_timer.expires = jiffies +
455 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
456
457 set_timer_slack(&xhci->comp_mode_recovery_timer,
458 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
459 add_timer(&xhci->comp_mode_recovery_timer);
460 xhci_dbg(xhci, "Compliance Mode Recovery Timer Initialized.\n");
461}
462
463/*
464 * This function identifies the systems that have installed the SN65LVPE502CP
465 * USB3.0 re-driver and that need the Compliance Mode Quirk.
466 * Systems:
467 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
468 */
469static bool compliance_mode_recovery_timer_quirk_check(void)
470{
471 const char *dmi_product_name, *dmi_sys_vendor;
472
473 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
474 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam1d645602012-09-22 18:11:19 +0530475 if (!dmi_product_name || !dmi_sys_vendor)
476 return false;
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500477
478 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
479 return false;
480
481 if (strstr(dmi_product_name, "Z420") ||
482 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes045b3612012-10-17 14:09:12 -0500483 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortes4b2e6102012-11-08 16:59:27 -0600484 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500485 return true;
486
487 return false;
488}
489
490static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
491{
492 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
493}
494
495
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700496/*
497 * Initialize memory for HCD and xHC (one-time init).
498 *
499 * Program the PAGESIZE register, initialize the device context array, create
500 * device contexts (?), set up a command ring segment (or two?), create event
501 * ring (one for now).
502 */
503int xhci_init(struct usb_hcd *hcd)
504{
505 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
506 int retval = 0;
507
508 xhci_dbg(xhci, "xhci_init\n");
509 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700510 if (xhci->hci_version == 0x95 && link_quirk) {
Sarah Sharpb0567b32009-08-07 14:04:36 -0700511 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
512 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
513 } else {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700514 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700515 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700516 retval = xhci_mem_init(xhci, GFP_KERNEL);
517 xhci_dbg(xhci, "Finished xhci_init\n");
518
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500519 /* Initializing Compliance Mode Recovery Data If Needed */
520 if (compliance_mode_recovery_timer_quirk_check()) {
521 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
522 compliance_mode_recovery_timer_init(xhci);
523 }
524
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700525 return retval;
526}
527
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700528/*-------------------------------------------------------------------------*/
529
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700530
531#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800532static void xhci_event_ring_work(unsigned long arg)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700533{
534 unsigned long flags;
535 int temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700536 u64 temp_64;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700537 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
538 int i, j;
539
540 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
541
542 spin_lock_irqsave(&xhci->lock, flags);
543 temp = xhci_readl(xhci, &xhci->op_regs->status);
544 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
Sarah Sharp7bd89b42011-07-01 13:35:40 -0700545 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
546 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe4ab05d2009-09-16 16:42:30 -0700547 xhci_dbg(xhci, "HW died, polling stopped.\n");
548 spin_unlock_irqrestore(&xhci->lock, flags);
549 return;
550 }
551
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700552 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
553 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700554 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
555 xhci->error_bitmask = 0;
556 xhci_dbg(xhci, "Event ring:\n");
557 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
558 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700559 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
560 temp_64 &= ~ERST_PTR_MASK;
561 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700562 xhci_dbg(xhci, "Command ring:\n");
563 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
564 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
565 xhci_dbg_cmd_ptrs(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700566 for (i = 0; i < MAX_HC_SLOTS; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700567 if (!xhci->devs[i])
568 continue;
569 for (j = 0; j < 31; ++j) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700570 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700571 }
572 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700573 spin_unlock_irqrestore(&xhci->lock, flags);
574
575 if (!xhci->zombie)
576 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
577 else
578 xhci_dbg(xhci, "Quit polling the event ring.\n");
579}
580#endif
581
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800582static int xhci_run_finished(struct xhci_hcd *xhci)
583{
584 if (xhci_start(xhci)) {
585 xhci_halt(xhci);
586 return -ENODEV;
587 }
588 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fu1976fff2012-06-27 16:30:57 +0800589 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800590
591 if (xhci->quirks & XHCI_NEC_HOST)
592 xhci_ring_cmd_db(xhci);
593
594 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
595 return 0;
596}
597
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700598/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700599 * Start the HC after it was halted.
600 *
601 * This function is called by the USB core when the HC driver is added.
602 * Its opposite is xhci_stop().
603 *
604 * xhci_init() must be called once before this function can be called.
605 * Reset the HC, enable device slot contexts, program DCBAAP, and
606 * set command ring pointer and event ring pointer.
607 *
608 * Setup MSI-X vectors and enable interrupts.
609 */
610int xhci_run(struct usb_hcd *hcd)
611{
612 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700613 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700614 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700615 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700616
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800617 /* Start the xHCI host controller running only after the USB 2.0 roothub
618 * is setup.
619 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700620
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700621 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800622 if (!usb_hcd_is_primary_hcd(hcd))
623 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700624
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700625 xhci_dbg(xhci, "xhci_run\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700626
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700627 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700628 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700629 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700630
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700631#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
632 init_timer(&xhci->event_ring_timer);
633 xhci->event_ring_timer.data = (unsigned long) xhci;
Sarah Sharp23e3be12009-04-29 19:05:20 -0700634 xhci->event_ring_timer.function = xhci_event_ring_work;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700635 /* Poll the event ring */
636 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
637 xhci->zombie = 0;
638 xhci_dbg(xhci, "Setting event ring polling timer\n");
639 add_timer(&xhci->event_ring_timer);
640#endif
641
Sarah Sharp66e49d82009-07-27 12:03:46 -0700642 xhci_dbg(xhci, "Command ring memory map follows:\n");
643 xhci_debug_ring(xhci, xhci->cmd_ring);
644 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
645 xhci_dbg_cmd_ptrs(xhci);
646
647 xhci_dbg(xhci, "ERST memory map follows:\n");
648 xhci_dbg_erst(xhci, &xhci->erst);
649 xhci_dbg(xhci, "Event ring:\n");
650 xhci_debug_ring(xhci, xhci->event_ring);
651 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
652 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
653 temp_64 &= ~ERST_PTR_MASK;
654 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
655
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700656 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
657 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700658 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700659 temp |= (u32) 160;
660 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
661
662 /* Set the HCD state before we enable the irqs */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700663 temp = xhci_readl(xhci, &xhci->op_regs->command);
664 temp |= (CMD_EIE);
665 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
666 temp);
667 xhci_writel(xhci, temp, &xhci->op_regs->command);
668
669 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700670 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
671 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700672 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
673 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800674 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700675
Sarah Sharp02386342010-05-24 13:25:28 -0700676 if (xhci->quirks & XHCI_NEC_HOST)
677 xhci_queue_vendor_command(xhci, 0, 0, 0,
678 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700679
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800680 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700681 return 0;
682}
683
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800684static void xhci_only_stop_hcd(struct usb_hcd *hcd)
685{
686 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
687
688 spin_lock_irq(&xhci->lock);
689 xhci_halt(xhci);
690
691 /* The shared_hcd is going to be deallocated shortly (the USB core only
692 * calls this function when allocation fails in usb_add_hcd(), or
693 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
694 */
695 xhci->shared_hcd = NULL;
696 spin_unlock_irq(&xhci->lock);
697}
698
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700699/*
700 * Stop xHCI driver.
701 *
702 * This function is called by the USB core when the HC driver is removed.
703 * Its opposite is xhci_run().
704 *
705 * Disable device contexts, disable IRQs, and quiesce the HC.
706 * Reset the HC, finish any completed transactions, and cleanup memory.
707 */
708void xhci_stop(struct usb_hcd *hcd)
709{
710 u32 temp;
711 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
712
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800713 if (!usb_hcd_is_primary_hcd(hcd)) {
714 xhci_only_stop_hcd(xhci->shared_hcd);
715 return;
716 }
717
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700718 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800719 /* Make sure the xHC is halted for a USB3 roothub
720 * (xhci_stop() could be called as part of failed init).
721 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700722 xhci_halt(xhci);
723 xhci_reset(xhci);
724 spin_unlock_irq(&xhci->lock);
725
Zhang Rui40a9fb12010-12-17 13:17:04 -0800726 xhci_cleanup_msix(xhci);
727
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700728#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
729 /* Tell the event ring poll function not to reschedule */
730 xhci->zombie = 1;
731 del_timer_sync(&xhci->event_ring_timer);
732#endif
733
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500734 /* Deleting Compliance Mode Recovery Timer */
735 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
736 (!(xhci_all_ports_seen_u0(xhci))))
737 del_timer_sync(&xhci->comp_mode_recovery_timer);
738
Andiry Xuc41136b2011-03-22 17:08:14 +0800739 if (xhci->quirks & XHCI_AMD_PLL_FIX)
740 usb_amd_dev_put();
741
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700742 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
743 temp = xhci_readl(xhci, &xhci->op_regs->status);
744 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
745 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
746 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
747 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800748 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700749
750 xhci_dbg(xhci, "cleaning up memory\n");
751 xhci_mem_cleanup(xhci);
752 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
753 xhci_readl(xhci, &xhci->op_regs->status));
754}
755
756/*
757 * Shutdown HC (not bus-specific)
758 *
759 * This is called when the machine is rebooting or halting. We assume that the
760 * machine will be powered off, and the HC's internal state will be reset.
761 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800762 *
763 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700764 */
765void xhci_shutdown(struct usb_hcd *hcd)
766{
767 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
768
Dan Carpenter3dd2f0b2012-08-13 19:57:03 +0300769 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharp0adf7a02012-07-23 18:59:30 +0300770 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
771
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700772 spin_lock_irq(&xhci->lock);
773 xhci_halt(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700774 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700775
Zhang Rui40a9fb12010-12-17 13:17:04 -0800776 xhci_cleanup_msix(xhci);
777
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700778 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
779 xhci_readl(xhci, &xhci->op_regs->status));
780}
781
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700782#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700783static void xhci_save_registers(struct xhci_hcd *xhci)
784{
785 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
786 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
787 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
788 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700789 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
790 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
791 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700792 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
793 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700794}
795
796static void xhci_restore_registers(struct xhci_hcd *xhci)
797{
798 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
799 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
800 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
801 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700802 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
803 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
Sarah Sharpfb3d85b2012-03-16 13:27:39 -0700804 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700805 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
806 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700807}
808
Sarah Sharp89821322010-11-12 11:59:31 -0800809static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
810{
811 u64 val_64;
812
813 /* step 2: initialize command ring buffer */
814 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
815 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
816 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
817 xhci->cmd_ring->dequeue) &
818 (u64) ~CMD_RING_RSVD_BITS) |
819 xhci->cmd_ring->cycle_state;
820 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
821 (long unsigned long) val_64);
822 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
823}
824
825/*
826 * The whole command ring must be cleared to zero when we suspend the host.
827 *
828 * The host doesn't save the command ring pointer in the suspend well, so we
829 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
830 * aligned, because of the reserved bits in the command ring dequeue pointer
831 * register. Therefore, we can't just set the dequeue pointer back in the
832 * middle of the ring (TRBs are 16-byte aligned).
833 */
834static void xhci_clear_command_ring(struct xhci_hcd *xhci)
835{
836 struct xhci_ring *ring;
837 struct xhci_segment *seg;
838
839 ring = xhci->cmd_ring;
840 seg = ring->deq_seg;
841 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800842 memset(seg->trbs, 0,
843 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
844 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
845 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800846 seg = seg->next;
847 } while (seg != ring->deq_seg);
848
849 /* Reset the software enqueue and dequeue pointers */
850 ring->deq_seg = ring->first_seg;
851 ring->dequeue = ring->first_seg->trbs;
852 ring->enq_seg = ring->deq_seg;
853 ring->enqueue = ring->dequeue;
854
Andiry Xub008df62012-03-05 17:49:34 +0800855 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800856 /*
857 * Ring is now zeroed, so the HW should look for change of ownership
858 * when the cycle bit is set to 1.
859 */
860 ring->cycle_state = 1;
861
862 /*
863 * Reset the hardware dequeue pointer.
864 * Yes, this will need to be re-written after resume, but we're paranoid
865 * and want to make sure the hardware doesn't access bogus memory
866 * because, say, the BIOS or an SMI started the host without changing
867 * the command ring pointers.
868 */
869 xhci_set_cmd_ring_deq(xhci);
870}
871
Andiry Xu5535b1d2010-10-14 07:23:06 -0700872/*
873 * Stop HC (not bus-specific)
874 *
875 * This is called when the machine transition into S3/S4 mode.
876 *
877 */
878int xhci_suspend(struct xhci_hcd *xhci)
879{
880 int rc = 0;
881 struct usb_hcd *hcd = xhci_to_hcd(xhci);
882 u32 command;
883
Sarah Sharp4ceac472012-11-27 12:30:23 -0800884 /* Don't poll the roothubs on bus suspend. */
885 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
886 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
887 del_timer_sync(&hcd->rh_timer);
888
Andiry Xu5535b1d2010-10-14 07:23:06 -0700889 spin_lock_irq(&xhci->lock);
890 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800891 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700892 /* step 1: stop endpoint */
893 /* skipped assuming that port suspend has done */
894
895 /* step 2: clear Run/Stop bit */
896 command = xhci_readl(xhci, &xhci->op_regs->command);
897 command &= ~CMD_RUN;
898 xhci_writel(xhci, command, &xhci->op_regs->command);
899 if (handshake(xhci, &xhci->op_regs->status,
Michael Spange3a63e82012-09-14 13:05:49 -0400900 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700901 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
902 spin_unlock_irq(&xhci->lock);
903 return -ETIMEDOUT;
904 }
Sarah Sharp89821322010-11-12 11:59:31 -0800905 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700906
907 /* step 3: save registers */
908 xhci_save_registers(xhci);
909
910 /* step 4: set CSS flag */
911 command = xhci_readl(xhci, &xhci->op_regs->command);
912 command |= CMD_CSS;
913 xhci_writel(xhci, command, &xhci->op_regs->command);
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800914 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10 * 1000)) {
915 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700916 spin_unlock_irq(&xhci->lock);
917 return -ETIMEDOUT;
918 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700919 spin_unlock_irq(&xhci->lock);
920
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500921 /*
922 * Deleting Compliance Mode Recovery Timer because the xHCI Host
923 * is about to be suspended.
924 */
925 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
926 (!(xhci_all_ports_seen_u0(xhci)))) {
927 del_timer_sync(&xhci->comp_mode_recovery_timer);
928 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted!\n");
929 }
930
Andiry Xu00292272010-12-27 17:39:02 +0800931 /* step 5: remove core well power */
932 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700933 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800934
Andiry Xu5535b1d2010-10-14 07:23:06 -0700935 return rc;
936}
937
938/*
939 * start xHC (not bus-specific)
940 *
941 * This is called when the machine transition from S3/S4 mode.
942 *
943 */
944int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
945{
946 u32 command, temp = 0;
947 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800948 struct usb_hcd *secondary_hcd;
Alan Sternf69e3122011-11-03 11:37:10 -0400949 int retval = 0;
Tony Camuso6eb953e2013-02-21 16:11:27 -0500950 bool comp_timer_running = false;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700951
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800952 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300953 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800954 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800955 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
956 time_before(jiffies,
957 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700958 msleep(100);
959
Alan Sternf69e3122011-11-03 11:37:10 -0400960 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
961 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
962
Andiry Xu5535b1d2010-10-14 07:23:06 -0700963 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200964 if (xhci->quirks & XHCI_RESET_ON_RESUME)
965 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700966
967 if (!hibernated) {
968 /* step 1: restore register */
969 xhci_restore_registers(xhci);
970 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800971 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700972 /* step 3: restore state and start state*/
973 /* step 3: set CRS flag */
974 command = xhci_readl(xhci, &xhci->op_regs->command);
975 command |= CMD_CRS;
976 xhci_writel(xhci, command, &xhci->op_regs->command);
977 if (handshake(xhci, &xhci->op_regs->status,
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800978 STS_RESTORE, 0, 10 * 1000)) {
979 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700980 spin_unlock_irq(&xhci->lock);
981 return -ETIMEDOUT;
982 }
983 temp = xhci_readl(xhci, &xhci->op_regs->status);
984 }
985
986 /* If restore operation fails, re-initialize the HC during resume */
987 if ((temp & STS_SRE) || hibernated) {
Tony Camuso6eb953e2013-02-21 16:11:27 -0500988
989 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
990 !(xhci_all_ports_seen_u0(xhci))) {
991 del_timer_sync(&xhci->comp_mode_recovery_timer);
992 xhci_dbg(xhci, "Compliance Mode Recovery Timer deleted!\n");
993 }
994
Sarah Sharpfedd3832011-04-12 17:43:19 -0700995 /* Let the USB core know _both_ roothubs lost power. */
996 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
997 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700998
999 xhci_dbg(xhci, "Stop HCD\n");
1000 xhci_halt(xhci);
1001 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001002 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001003 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001004
1005#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1006 /* Tell the event ring poll function not to reschedule */
1007 xhci->zombie = 1;
1008 del_timer_sync(&xhci->event_ring_timer);
1009#endif
1010
1011 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1012 temp = xhci_readl(xhci, &xhci->op_regs->status);
1013 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1014 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1015 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1016 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001017 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001018
1019 xhci_dbg(xhci, "cleaning up memory\n");
1020 xhci_mem_cleanup(xhci);
1021 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1022 xhci_readl(xhci, &xhci->op_regs->status));
1023
Sarah Sharp65b22f92010-12-17 12:35:05 -08001024 /* USB core calls the PCI reinit and start functions twice:
1025 * first with the primary HCD, and then with the secondary HCD.
1026 * If we don't do the same, the host will never be started.
1027 */
1028 if (!usb_hcd_is_primary_hcd(hcd))
1029 secondary_hcd = hcd;
1030 else
1031 secondary_hcd = xhci->shared_hcd;
1032
1033 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1034 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001035 if (retval)
1036 return retval;
Tony Camuso6eb953e2013-02-21 16:11:27 -05001037 comp_timer_running = true;
1038
Sarah Sharp65b22f92010-12-17 12:35:05 -08001039 xhci_dbg(xhci, "Start the primary HCD\n");
1040 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001041 if (!retval) {
Alan Sternf69e3122011-11-03 11:37:10 -04001042 xhci_dbg(xhci, "Start the secondary HCD\n");
1043 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001044 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001045 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001046 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e3122011-11-03 11:37:10 -04001047 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001048 }
1049
Andiry Xu5535b1d2010-10-14 07:23:06 -07001050 /* step 4: set Run/Stop bit */
1051 command = xhci_readl(xhci, &xhci->op_regs->command);
1052 command |= CMD_RUN;
1053 xhci_writel(xhci, command, &xhci->op_regs->command);
1054 handshake(xhci, &xhci->op_regs->status, STS_HALT,
1055 0, 250 * 1000);
1056
1057 /* step 5: walk topology and initialize portsc,
1058 * portpmsc and portli
1059 */
1060 /* this is done in bus_resume */
1061
1062 /* step 6: restart each of the previously
1063 * Running endpoints by ringing their doorbells
1064 */
1065
Andiry Xu5535b1d2010-10-14 07:23:06 -07001066 spin_unlock_irq(&xhci->lock);
Alan Sternf69e3122011-11-03 11:37:10 -04001067
1068 done:
1069 if (retval == 0) {
1070 usb_hcd_resume_root_hub(hcd);
1071 usb_hcd_resume_root_hub(xhci->shared_hcd);
1072 }
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001073
1074 /*
1075 * If system is subject to the Quirk, Compliance Mode Timer needs to
1076 * be re-initialized Always after a system resume. Ports are subject
1077 * to suffer the Compliance Mode issue again. It doesn't matter if
1078 * ports have entered previously to U0 before system's suspension.
1079 */
Tony Camuso6eb953e2013-02-21 16:11:27 -05001080 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001081 compliance_mode_recovery_timer_init(xhci);
1082
Sarah Sharp4ceac472012-11-27 12:30:23 -08001083 /* Re-enable port polling. */
1084 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1085 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1086 usb_hcd_poll_rh_status(hcd);
1087
Alan Sternf69e3122011-11-03 11:37:10 -04001088 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001089}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001090#endif /* CONFIG_PM */
1091
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001092/*-------------------------------------------------------------------------*/
1093
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001094/**
1095 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1096 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1097 * value to right shift 1 for the bitmask.
1098 *
1099 * Index = (epnum * 2) + direction - 1,
1100 * where direction = 0 for OUT, 1 for IN.
1101 * For control endpoints, the IN index is used (OUT index is unused), so
1102 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1103 */
1104unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1105{
1106 unsigned int index;
1107 if (usb_endpoint_xfer_control(desc))
1108 index = (unsigned int) (usb_endpoint_num(desc)*2);
1109 else
1110 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1111 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1112 return index;
1113}
1114
Sarah Sharpf94e01862009-04-27 19:58:38 -07001115/* Find the flag for this endpoint (for use in the control context). Use the
1116 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1117 * bit 1, etc.
1118 */
1119unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1120{
1121 return 1 << (xhci_get_endpoint_index(desc) + 1);
1122}
1123
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001124/* Find the flag for this endpoint (for use in the control context). Use the
1125 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1126 * bit 1, etc.
1127 */
1128unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1129{
1130 return 1 << (ep_index + 1);
1131}
1132
Sarah Sharpf94e01862009-04-27 19:58:38 -07001133/* Compute the last valid endpoint context index. Basically, this is the
1134 * endpoint index plus one. For slot contexts with more than valid endpoint,
1135 * we find the most significant bit set in the added contexts flags.
1136 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1137 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1138 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001139unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001140{
1141 return fls(added_ctxs) - 1;
1142}
1143
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001144/* Returns 1 if the arguments are OK;
1145 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1146 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001147static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001148 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1149 const char *func) {
1150 struct xhci_hcd *xhci;
1151 struct xhci_virt_device *virt_dev;
1152
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001153 if (!hcd || (check_ep && !ep) || !udev) {
1154 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1155 func);
1156 return -EINVAL;
1157 }
1158 if (!udev->parent) {
1159 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1160 func);
1161 return 0;
1162 }
Andiry Xu64927732010-10-14 07:22:45 -07001163
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001164 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001165 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001166 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Andiry Xu64927732010-10-14 07:22:45 -07001167 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1168 "device\n", func);
1169 return -EINVAL;
1170 }
1171
1172 virt_dev = xhci->devs[udev->slot_id];
1173 if (virt_dev->udev != udev) {
1174 printk(KERN_DEBUG "xHCI %s called with udev and "
1175 "virt_dev does not match\n", func);
1176 return -EINVAL;
1177 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001178 }
Andiry Xu64927732010-10-14 07:22:45 -07001179
Sarah Sharp79bc1752013-07-24 10:27:13 -07001180 if (xhci->xhc_state & XHCI_STATE_HALTED)
1181 return -ENODEV;
1182
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001183 return 1;
1184}
1185
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001186static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001187 struct usb_device *udev, struct xhci_command *command,
1188 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001189
1190/*
1191 * Full speed devices may have a max packet size greater than 8 bytes, but the
1192 * USB core doesn't know that until it reads the first 8 bytes of the
1193 * descriptor. If the usb_device's max packet size changes after that point,
1194 * we need to issue an evaluate context command and wait on it.
1195 */
1196static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1197 unsigned int ep_index, struct urb *urb)
1198{
1199 struct xhci_container_ctx *in_ctx;
1200 struct xhci_container_ctx *out_ctx;
1201 struct xhci_input_control_ctx *ctrl_ctx;
1202 struct xhci_ep_ctx *ep_ctx;
1203 int max_packet_size;
1204 int hw_max_packet_size;
1205 int ret = 0;
1206
1207 out_ctx = xhci->devs[slot_id]->out_ctx;
1208 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001209 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001210 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001211 if (hw_max_packet_size != max_packet_size) {
1212 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1213 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1214 max_packet_size);
1215 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1216 hw_max_packet_size);
1217 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1218
1219 /* Set up the modified control endpoint 0 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001220 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1221 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001222 in_ctx = xhci->devs[slot_id]->in_ctx;
1223 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001224 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1225 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001226
1227 /* Set up the input context flags for the command */
1228 /* FIXME: This won't work if a non-default control endpoint
1229 * changes max packet sizes.
1230 */
1231 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001232 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001233 ctrl_ctx->drop_flags = 0;
1234
1235 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1236 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1237 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1238 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1239
Sarah Sharp913a8a32009-09-04 10:53:13 -07001240 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1241 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001242
1243 /* Clean up the input context for later use by bandwidth
1244 * functions.
1245 */
Matt Evans28ccd292011-03-29 13:40:46 +11001246 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001247 }
1248 return ret;
1249}
1250
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001251/*
1252 * non-error returns are a promise to giveback() the urb later
1253 * we drop ownership so next owner (or urb unlink) can get it
1254 */
1255int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1256{
1257 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001258 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001259 unsigned long flags;
1260 int ret = 0;
1261 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001262 struct urb_priv *urb_priv;
1263 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001264
Andiry Xu64927732010-10-14 07:22:45 -07001265 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1266 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001267 return -EINVAL;
1268
1269 slot_id = urb->dev->slot_id;
1270 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001271
Alan Stern541c7d42010-06-22 16:39:10 -04001272 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001273 if (!in_interrupt())
1274 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1275 ret = -ESHUTDOWN;
1276 goto exit;
1277 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001278
1279 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1280 size = urb->number_of_packets;
1281 else
1282 size = 1;
1283
1284 urb_priv = kzalloc(sizeof(struct urb_priv) +
1285 size * sizeof(struct xhci_td *), mem_flags);
1286 if (!urb_priv)
1287 return -ENOMEM;
1288
Andiry Xu2ffdea22011-09-02 11:05:57 -07001289 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1290 if (!buffer) {
1291 kfree(urb_priv);
1292 return -ENOMEM;
1293 }
1294
Andiry Xu8e51adc2010-07-22 15:23:31 -07001295 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001296 urb_priv->td[i] = buffer;
1297 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001298 }
1299
1300 urb_priv->length = size;
1301 urb_priv->td_cnt = 0;
1302 urb->hcpriv = urb_priv;
1303
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001304 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1305 /* Check to see if the max packet size for the default control
1306 * endpoint changed during FS device enumeration
1307 */
1308 if (urb->dev->speed == USB_SPEED_FULL) {
1309 ret = xhci_check_maxpacket(xhci, slot_id,
1310 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001311 if (ret < 0) {
1312 xhci_urb_free_priv(xhci, urb_priv);
1313 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001314 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001315 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001316 }
1317
Sarah Sharpb11069f2009-07-27 12:03:23 -07001318 /* We have a spinlock and interrupts disabled, so we must pass
1319 * atomic context to this function, which may allocate memory.
1320 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001321 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001322 if (xhci->xhc_state & XHCI_STATE_DYING)
1323 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001324 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001325 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001326 if (ret)
1327 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001328 spin_unlock_irqrestore(&xhci->lock, flags);
1329 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1330 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001331 if (xhci->xhc_state & XHCI_STATE_DYING)
1332 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001333 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1334 EP_GETTING_STREAMS) {
1335 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1336 "is transitioning to using streams.\n");
1337 ret = -EINVAL;
1338 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1339 EP_GETTING_NO_STREAMS) {
1340 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1341 "is transitioning to "
1342 "not having streams.\n");
1343 ret = -EINVAL;
1344 } else {
1345 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1346 slot_id, ep_index);
1347 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001348 if (ret)
1349 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001350 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001351 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1352 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001353 if (xhci->xhc_state & XHCI_STATE_DYING)
1354 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001355 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1356 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001357 if (ret)
1358 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001359 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001360 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001361 spin_lock_irqsave(&xhci->lock, flags);
1362 if (xhci->xhc_state & XHCI_STATE_DYING)
1363 goto dying;
1364 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1365 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001366 if (ret)
1367 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001368 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001369 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001370exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001371 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001372dying:
1373 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1374 "non-responsive xHCI host.\n",
1375 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001376 ret = -ESHUTDOWN;
1377free_priv:
1378 xhci_urb_free_priv(xhci, urb_priv);
1379 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001380 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001381 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001382}
1383
Sarah Sharp021bff92010-07-29 22:12:20 -07001384/* Get the right ring for the given URB.
1385 * If the endpoint supports streams, boundary check the URB's stream ID.
1386 * If the endpoint doesn't support streams, return the singular endpoint ring.
1387 */
1388static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1389 struct urb *urb)
1390{
1391 unsigned int slot_id;
1392 unsigned int ep_index;
1393 unsigned int stream_id;
1394 struct xhci_virt_ep *ep;
1395
1396 slot_id = urb->dev->slot_id;
1397 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1398 stream_id = urb->stream_id;
1399 ep = &xhci->devs[slot_id]->eps[ep_index];
1400 /* Common case: no streams */
1401 if (!(ep->ep_state & EP_HAS_STREAMS))
1402 return ep->ring;
1403
1404 if (stream_id == 0) {
1405 xhci_warn(xhci,
1406 "WARN: Slot ID %u, ep index %u has streams, "
1407 "but URB has no stream ID.\n",
1408 slot_id, ep_index);
1409 return NULL;
1410 }
1411
1412 if (stream_id < ep->stream_info->num_streams)
1413 return ep->stream_info->stream_rings[stream_id];
1414
1415 xhci_warn(xhci,
1416 "WARN: Slot ID %u, ep index %u has "
1417 "stream IDs 1 to %u allocated, "
1418 "but stream ID %u is requested.\n",
1419 slot_id, ep_index,
1420 ep->stream_info->num_streams - 1,
1421 stream_id);
1422 return NULL;
1423}
1424
Sarah Sharpae636742009-04-29 19:02:31 -07001425/*
1426 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1427 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1428 * should pick up where it left off in the TD, unless a Set Transfer Ring
1429 * Dequeue Pointer is issued.
1430 *
1431 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1432 * the ring. Since the ring is a contiguous structure, they can't be physically
1433 * removed. Instead, there are two options:
1434 *
1435 * 1) If the HC is in the middle of processing the URB to be canceled, we
1436 * simply move the ring's dequeue pointer past those TRBs using the Set
1437 * Transfer Ring Dequeue Pointer command. This will be the common case,
1438 * when drivers timeout on the last submitted URB and attempt to cancel.
1439 *
1440 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1441 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1442 * HC will need to invalidate the any TRBs it has cached after the stop
1443 * endpoint command, as noted in the xHCI 0.95 errata.
1444 *
1445 * 3) The TD may have completed by the time the Stop Endpoint Command
1446 * completes, so software needs to handle that case too.
1447 *
1448 * This function should protect against the TD enqueueing code ringing the
1449 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1450 * It also needs to account for multiple cancellations on happening at the same
1451 * time for the same endpoint.
1452 *
1453 * Note that this function can be called in any context, or so says
1454 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001455 */
1456int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1457{
Sarah Sharpae636742009-04-29 19:02:31 -07001458 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001459 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001460 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001461 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001462 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001463 struct xhci_td *td;
1464 unsigned int ep_index;
1465 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001466 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001467
1468 xhci = hcd_to_xhci(hcd);
1469 spin_lock_irqsave(&xhci->lock, flags);
1470 /* Make sure the URB hasn't completed or been unlinked already */
1471 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1472 if (ret || !urb->hcpriv)
1473 goto done;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001474 temp = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001475 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001476 xhci_dbg(xhci, "HW died, freeing TD.\n");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001477 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001478 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1479 td = urb_priv->td[i];
1480 if (!list_empty(&td->td_list))
1481 list_del_init(&td->td_list);
1482 if (!list_empty(&td->cancelled_td_list))
1483 list_del_init(&td->cancelled_td_list);
1484 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001485
1486 usb_hcd_unlink_urb_from_ep(hcd, urb);
1487 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001488 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001489 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001490 return ret;
1491 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001492 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1493 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001494 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1495 "non-responsive xHCI host.\n",
1496 urb->ep->desc.bEndpointAddress, urb);
1497 /* Let the stop endpoint command watchdog timer (which set this
1498 * state) finish cleaning up the endpoint TD lists. We must
1499 * have caught it in the middle of dropping a lock and giving
1500 * back an URB.
1501 */
1502 goto done;
1503 }
Sarah Sharpae636742009-04-29 19:02:31 -07001504
Sarah Sharpae636742009-04-29 19:02:31 -07001505 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001506 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001507 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1508 if (!ep_ring) {
1509 ret = -EINVAL;
1510 goto done;
1511 }
1512
Andiry Xu8e51adc2010-07-22 15:23:31 -07001513 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001514 i = urb_priv->td_cnt;
1515 if (i < urb_priv->length)
1516 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1517 "starting at offset 0x%llx\n",
1518 urb, urb->dev->devpath,
1519 urb->ep->desc.bEndpointAddress,
1520 (unsigned long long) xhci_trb_virt_to_dma(
1521 urb_priv->td[i]->start_seg,
1522 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001523
Sarah Sharp79688ac2011-12-19 16:56:04 -08001524 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001525 td = urb_priv->td[i];
1526 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1527 }
1528
Sarah Sharpae636742009-04-29 19:02:31 -07001529 /* Queue a stop endpoint command, but only if this is
1530 * the first cancellation to be handled.
1531 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001532 if (!(ep->ep_state & EP_HALT_PENDING)) {
1533 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001534 ep->stop_cmds_pending++;
1535 ep->stop_cmd_timer.expires = jiffies +
1536 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1537 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001538 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001539 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001540 }
1541done:
1542 spin_unlock_irqrestore(&xhci->lock, flags);
1543 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001544}
1545
Sarah Sharpf94e01862009-04-27 19:58:38 -07001546/* Drop an endpoint from a new bandwidth configuration for this device.
1547 * Only one call to this function is allowed per endpoint before
1548 * check_bandwidth() or reset_bandwidth() must be called.
1549 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1550 * add the endpoint to the schedule with possibly new parameters denoted by a
1551 * different endpoint descriptor in usb_host_endpoint.
1552 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1553 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001554 *
1555 * The USB core will not allow URBs to be queued to an endpoint that is being
1556 * disabled, so there's no need for mutual exclusion to protect
1557 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001558 */
1559int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1560 struct usb_host_endpoint *ep)
1561{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001562 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001563 struct xhci_container_ctx *in_ctx, *out_ctx;
1564 struct xhci_input_control_ctx *ctrl_ctx;
1565 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001566 unsigned int last_ctx;
1567 unsigned int ep_index;
1568 struct xhci_ep_ctx *ep_ctx;
1569 u32 drop_flag;
1570 u32 new_add_flags, new_drop_flags, new_slot_info;
1571 int ret;
1572
Andiry Xu64927732010-10-14 07:22:45 -07001573 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001574 if (ret <= 0)
1575 return ret;
1576 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001577 if (xhci->xhc_state & XHCI_STATE_DYING)
1578 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001579
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001580 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001581 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1582 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1583 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1584 __func__, drop_flag);
1585 return 0;
1586 }
1587
Sarah Sharpf94e01862009-04-27 19:58:38 -07001588 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001589 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1590 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001591 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001592 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001593 /* If the HC already knows the endpoint is disabled,
1594 * or the HCD has noted it is disabled, ignore this request
1595 */
Matt Evansf5960b62011-06-01 10:22:55 +10001596 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1597 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001598 le32_to_cpu(ctrl_ctx->drop_flags) &
1599 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001600 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1601 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001602 return 0;
1603 }
1604
Matt Evans28ccd292011-03-29 13:40:46 +11001605 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1606 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001607
Matt Evans28ccd292011-03-29 13:40:46 +11001608 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1609 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001610
Matt Evans28ccd292011-03-29 13:40:46 +11001611 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001612 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001613 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001614 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1615 LAST_CTX(last_ctx)) {
1616 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1617 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001618 }
Matt Evans28ccd292011-03-29 13:40:46 +11001619 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001620
1621 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1622
Sarah Sharpf94e01862009-04-27 19:58:38 -07001623 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1624 (unsigned int) ep->desc.bEndpointAddress,
1625 udev->slot_id,
1626 (unsigned int) new_drop_flags,
1627 (unsigned int) new_add_flags,
1628 (unsigned int) new_slot_info);
1629 return 0;
1630}
1631
1632/* Add an endpoint to a new possible bandwidth configuration for this device.
1633 * Only one call to this function is allowed per endpoint before
1634 * check_bandwidth() or reset_bandwidth() must be called.
1635 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1636 * add the endpoint to the schedule with possibly new parameters denoted by a
1637 * different endpoint descriptor in usb_host_endpoint.
1638 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1639 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001640 *
1641 * The USB core will not allow URBs to be queued to an endpoint until the
1642 * configuration or alt setting is installed in the device, so there's no need
1643 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001644 */
1645int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1646 struct usb_host_endpoint *ep)
1647{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001648 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001649 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001650 unsigned int ep_index;
1651 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001652 struct xhci_slot_ctx *slot_ctx;
1653 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001654 u32 added_ctxs;
1655 unsigned int last_ctx;
1656 u32 new_add_flags, new_drop_flags, new_slot_info;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001657 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001658 int ret = 0;
1659
Andiry Xu64927732010-10-14 07:22:45 -07001660 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001661 if (ret <= 0) {
1662 /* So we won't queue a reset ep command for a root hub */
1663 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001664 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001665 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001666 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001667 if (xhci->xhc_state & XHCI_STATE_DYING)
1668 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001669
1670 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1671 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1672 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1673 /* FIXME when we have to issue an evaluate endpoint command to
1674 * deal with ep0 max packet size changing once we get the
1675 * descriptors
1676 */
1677 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1678 __func__, added_ctxs);
1679 return 0;
1680 }
1681
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001682 virt_dev = xhci->devs[udev->slot_id];
1683 in_ctx = virt_dev->in_ctx;
1684 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001685 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001686 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001687 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001688
1689 /* If this endpoint is already in use, and the upper layers are trying
1690 * to add it again without dropping it, reject the addition.
1691 */
1692 if (virt_dev->eps[ep_index].ring &&
1693 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1694 xhci_get_endpoint_flag(&ep->desc))) {
1695 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1696 "without dropping it.\n",
1697 (unsigned int) ep->desc.bEndpointAddress);
1698 return -EINVAL;
1699 }
1700
Sarah Sharpf94e01862009-04-27 19:58:38 -07001701 /* If the HCD has already noted the endpoint is enabled,
1702 * ignore this request.
1703 */
Matt Evans28ccd292011-03-29 13:40:46 +11001704 if (le32_to_cpu(ctrl_ctx->add_flags) &
1705 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001706 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1707 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001708 return 0;
1709 }
1710
Sarah Sharpf88ba782009-05-14 11:44:22 -07001711 /*
1712 * Configuration and alternate setting changes must be done in
1713 * process context, not interrupt context (or so documenation
1714 * for usb_set_interface() and usb_set_configuration() claim).
1715 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001716 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001717 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1718 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001719 return -ENOMEM;
1720 }
1721
Matt Evans28ccd292011-03-29 13:40:46 +11001722 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1723 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001724
1725 /* If xhci_endpoint_disable() was called for this endpoint, but the
1726 * xHC hasn't been notified yet through the check_bandwidth() call,
1727 * this re-adds a new state for the endpoint from the new endpoint
1728 * descriptors. We must drop and re-add this endpoint, so we leave the
1729 * drop flags alone.
1730 */
Matt Evans28ccd292011-03-29 13:40:46 +11001731 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001732
John Yound115b042009-07-27 12:05:15 -07001733 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001734 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001735 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1736 LAST_CTX(last_ctx)) {
1737 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1738 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001739 }
Matt Evans28ccd292011-03-29 13:40:46 +11001740 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001741
Sarah Sharpa1587d92009-07-27 12:03:15 -07001742 /* Store the usb_device pointer for later use */
1743 ep->hcpriv = udev;
1744
Sarah Sharpf94e01862009-04-27 19:58:38 -07001745 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1746 (unsigned int) ep->desc.bEndpointAddress,
1747 udev->slot_id,
1748 (unsigned int) new_drop_flags,
1749 (unsigned int) new_add_flags,
1750 (unsigned int) new_slot_info);
1751 return 0;
1752}
1753
John Yound115b042009-07-27 12:05:15 -07001754static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001755{
John Yound115b042009-07-27 12:05:15 -07001756 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001757 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001758 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001759 int i;
1760
1761 /* When a device's add flag and drop flag are zero, any subsequent
1762 * configure endpoint command will leave that endpoint's state
1763 * untouched. Make sure we don't leave any old state in the input
1764 * endpoint contexts.
1765 */
John Yound115b042009-07-27 12:05:15 -07001766 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1767 ctrl_ctx->drop_flags = 0;
1768 ctrl_ctx->add_flags = 0;
1769 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001770 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001771 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001772 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001773 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001774 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001775 ep_ctx->ep_info = 0;
1776 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001777 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001778 ep_ctx->tx_info = 0;
1779 }
1780}
1781
Sarah Sharpf2217e82009-08-07 14:04:43 -07001782static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001783 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001784{
1785 int ret;
1786
Sarah Sharp913a8a32009-09-04 10:53:13 -07001787 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001788 case COMP_ENOMEM:
1789 dev_warn(&udev->dev, "Not enough host controller resources "
1790 "for new device state.\n");
1791 ret = -ENOMEM;
1792 /* FIXME: can we allocate more resources for the HC? */
1793 break;
1794 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001795 case COMP_2ND_BW_ERR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001796 dev_warn(&udev->dev, "Not enough bandwidth "
1797 "for new device state.\n");
1798 ret = -ENOSPC;
1799 /* FIXME: can we go back to the old state? */
1800 break;
1801 case COMP_TRB_ERR:
1802 /* the HCD set up something wrong */
1803 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1804 "add flag = 1, "
1805 "and endpoint is not disabled.\n");
1806 ret = -EINVAL;
1807 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001808 case COMP_DEV_ERR:
1809 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1810 "configure command.\n");
1811 ret = -ENODEV;
1812 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001813 case COMP_SUCCESS:
1814 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1815 ret = 0;
1816 break;
1817 default:
1818 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001819 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001820 ret = -EINVAL;
1821 break;
1822 }
1823 return ret;
1824}
1825
1826static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001827 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001828{
1829 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001830 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001831
Sarah Sharp913a8a32009-09-04 10:53:13 -07001832 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001833 case COMP_EINVAL:
1834 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1835 "context command.\n");
1836 ret = -EINVAL;
1837 break;
1838 case COMP_EBADSLT:
1839 dev_warn(&udev->dev, "WARN: slot not enabled for"
1840 "evaluate context command.\n");
1841 case COMP_CTX_STATE:
1842 dev_warn(&udev->dev, "WARN: invalid context state for "
1843 "evaluate context command.\n");
1844 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1845 ret = -EINVAL;
1846 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001847 case COMP_DEV_ERR:
1848 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1849 "context command.\n");
1850 ret = -ENODEV;
1851 break;
Alex He1bb73a82011-05-05 18:14:12 +08001852 case COMP_MEL_ERR:
1853 /* Max Exit Latency too large error */
1854 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1855 ret = -EINVAL;
1856 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001857 case COMP_SUCCESS:
1858 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1859 ret = 0;
1860 break;
1861 default:
1862 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001863 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001864 ret = -EINVAL;
1865 break;
1866 }
1867 return ret;
1868}
1869
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001870static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1871 struct xhci_container_ctx *in_ctx)
1872{
1873 struct xhci_input_control_ctx *ctrl_ctx;
1874 u32 valid_add_flags;
1875 u32 valid_drop_flags;
1876
1877 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1878 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1879 * (bit 1). The default control endpoint is added during the Address
1880 * Device command and is never removed until the slot is disabled.
1881 */
1882 valid_add_flags = ctrl_ctx->add_flags >> 2;
1883 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1884
1885 /* Use hweight32 to count the number of ones in the add flags, or
1886 * number of endpoints added. Don't count endpoints that are changed
1887 * (both added and dropped).
1888 */
1889 return hweight32(valid_add_flags) -
1890 hweight32(valid_add_flags & valid_drop_flags);
1891}
1892
1893static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1894 struct xhci_container_ctx *in_ctx)
1895{
1896 struct xhci_input_control_ctx *ctrl_ctx;
1897 u32 valid_add_flags;
1898 u32 valid_drop_flags;
1899
1900 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1901 valid_add_flags = ctrl_ctx->add_flags >> 2;
1902 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1903
1904 return hweight32(valid_drop_flags) -
1905 hweight32(valid_add_flags & valid_drop_flags);
1906}
1907
1908/*
1909 * We need to reserve the new number of endpoints before the configure endpoint
1910 * command completes. We can't subtract the dropped endpoints from the number
1911 * of active endpoints until the command completes because we can oversubscribe
1912 * the host in this case:
1913 *
1914 * - the first configure endpoint command drops more endpoints than it adds
1915 * - a second configure endpoint command that adds more endpoints is queued
1916 * - the first configure endpoint command fails, so the config is unchanged
1917 * - the second command may succeed, even though there isn't enough resources
1918 *
1919 * Must be called with xhci->lock held.
1920 */
1921static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1922 struct xhci_container_ctx *in_ctx)
1923{
1924 u32 added_eps;
1925
1926 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1927 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1928 xhci_dbg(xhci, "Not enough ep ctxs: "
1929 "%u active, need to add %u, limit is %u.\n",
1930 xhci->num_active_eps, added_eps,
1931 xhci->limit_active_eps);
1932 return -ENOMEM;
1933 }
1934 xhci->num_active_eps += added_eps;
1935 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1936 xhci->num_active_eps);
1937 return 0;
1938}
1939
1940/*
1941 * The configure endpoint was failed by the xHC for some other reason, so we
1942 * need to revert the resources that failed configuration would have used.
1943 *
1944 * Must be called with xhci->lock held.
1945 */
1946static void xhci_free_host_resources(struct xhci_hcd *xhci,
1947 struct xhci_container_ctx *in_ctx)
1948{
1949 u32 num_failed_eps;
1950
1951 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1952 xhci->num_active_eps -= num_failed_eps;
1953 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1954 num_failed_eps,
1955 xhci->num_active_eps);
1956}
1957
1958/*
1959 * Now that the command has completed, clean up the active endpoint count by
1960 * subtracting out the endpoints that were dropped (but not changed).
1961 *
1962 * Must be called with xhci->lock held.
1963 */
1964static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1965 struct xhci_container_ctx *in_ctx)
1966{
1967 u32 num_dropped_eps;
1968
1969 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1970 xhci->num_active_eps -= num_dropped_eps;
1971 if (num_dropped_eps)
1972 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1973 num_dropped_eps,
1974 xhci->num_active_eps);
1975}
1976
Sarah Sharpc29eea62011-09-02 11:05:52 -07001977unsigned int xhci_get_block_size(struct usb_device *udev)
1978{
1979 switch (udev->speed) {
1980 case USB_SPEED_LOW:
1981 case USB_SPEED_FULL:
1982 return FS_BLOCK;
1983 case USB_SPEED_HIGH:
1984 return HS_BLOCK;
1985 case USB_SPEED_SUPER:
1986 return SS_BLOCK;
1987 case USB_SPEED_UNKNOWN:
1988 case USB_SPEED_WIRELESS:
1989 default:
1990 /* Should never happen */
1991 return 1;
1992 }
1993}
1994
1995unsigned int xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
1996{
1997 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
1998 return LS_OVERHEAD;
1999 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2000 return FS_OVERHEAD;
2001 return HS_OVERHEAD;
2002}
2003
2004/* If we are changing a LS/FS device under a HS hub,
2005 * make sure (if we are activating a new TT) that the HS bus has enough
2006 * bandwidth for this new TT.
2007 */
2008static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2009 struct xhci_virt_device *virt_dev,
2010 int old_active_eps)
2011{
2012 struct xhci_interval_bw_table *bw_table;
2013 struct xhci_tt_bw_info *tt_info;
2014
2015 /* Find the bandwidth table for the root port this TT is attached to. */
2016 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2017 tt_info = virt_dev->tt_info;
2018 /* If this TT already had active endpoints, the bandwidth for this TT
2019 * has already been added. Removing all periodic endpoints (and thus
2020 * making the TT enactive) will only decrease the bandwidth used.
2021 */
2022 if (old_active_eps)
2023 return 0;
2024 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2025 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2026 return -ENOMEM;
2027 return 0;
2028 }
2029 /* Not sure why we would have no new active endpoints...
2030 *
2031 * Maybe because of an Evaluate Context change for a hub update or a
2032 * control endpoint 0 max packet size change?
2033 * FIXME: skip the bandwidth calculation in that case.
2034 */
2035 return 0;
2036}
2037
Sarah Sharp2b698992011-09-13 16:41:13 -07002038static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2039 struct xhci_virt_device *virt_dev)
2040{
2041 unsigned int bw_reserved;
2042
2043 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2044 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2045 return -ENOMEM;
2046
2047 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2048 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2049 return -ENOMEM;
2050
2051 return 0;
2052}
2053
Sarah Sharpc29eea62011-09-02 11:05:52 -07002054/*
2055 * This algorithm is a very conservative estimate of the worst-case scheduling
2056 * scenario for any one interval. The hardware dynamically schedules the
2057 * packets, so we can't tell which microframe could be the limiting factor in
2058 * the bandwidth scheduling. This only takes into account periodic endpoints.
2059 *
2060 * Obviously, we can't solve an NP complete problem to find the minimum worst
2061 * case scenario. Instead, we come up with an estimate that is no less than
2062 * the worst case bandwidth used for any one microframe, but may be an
2063 * over-estimate.
2064 *
2065 * We walk the requirements for each endpoint by interval, starting with the
2066 * smallest interval, and place packets in the schedule where there is only one
2067 * possible way to schedule packets for that interval. In order to simplify
2068 * this algorithm, we record the largest max packet size for each interval, and
2069 * assume all packets will be that size.
2070 *
2071 * For interval 0, we obviously must schedule all packets for each interval.
2072 * The bandwidth for interval 0 is just the amount of data to be transmitted
2073 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2074 * the number of packets).
2075 *
2076 * For interval 1, we have two possible microframes to schedule those packets
2077 * in. For this algorithm, if we can schedule the same number of packets for
2078 * each possible scheduling opportunity (each microframe), we will do so. The
2079 * remaining number of packets will be saved to be transmitted in the gaps in
2080 * the next interval's scheduling sequence.
2081 *
2082 * As we move those remaining packets to be scheduled with interval 2 packets,
2083 * we have to double the number of remaining packets to transmit. This is
2084 * because the intervals are actually powers of 2, and we would be transmitting
2085 * the previous interval's packets twice in this interval. We also have to be
2086 * sure that when we look at the largest max packet size for this interval, we
2087 * also look at the largest max packet size for the remaining packets and take
2088 * the greater of the two.
2089 *
2090 * The algorithm continues to evenly distribute packets in each scheduling
2091 * opportunity, and push the remaining packets out, until we get to the last
2092 * interval. Then those packets and their associated overhead are just added
2093 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002094 */
2095static int xhci_check_bw_table(struct xhci_hcd *xhci,
2096 struct xhci_virt_device *virt_dev,
2097 int old_active_eps)
2098{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002099 unsigned int bw_reserved;
2100 unsigned int max_bandwidth;
2101 unsigned int bw_used;
2102 unsigned int block_size;
2103 struct xhci_interval_bw_table *bw_table;
2104 unsigned int packet_size = 0;
2105 unsigned int overhead = 0;
2106 unsigned int packets_transmitted = 0;
2107 unsigned int packets_remaining = 0;
2108 unsigned int i;
2109
Sarah Sharp2b698992011-09-13 16:41:13 -07002110 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2111 return xhci_check_ss_bw(xhci, virt_dev);
2112
Sarah Sharpc29eea62011-09-02 11:05:52 -07002113 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2114 max_bandwidth = HS_BW_LIMIT;
2115 /* Convert percent of bus BW reserved to blocks reserved */
2116 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2117 } else {
2118 max_bandwidth = FS_BW_LIMIT;
2119 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2120 }
2121
2122 bw_table = virt_dev->bw_table;
2123 /* We need to translate the max packet size and max ESIT payloads into
2124 * the units the hardware uses.
2125 */
2126 block_size = xhci_get_block_size(virt_dev->udev);
2127
2128 /* If we are manipulating a LS/FS device under a HS hub, double check
2129 * that the HS bus has enough bandwidth if we are activing a new TT.
2130 */
2131 if (virt_dev->tt_info) {
2132 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2133 virt_dev->real_port);
2134 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2135 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2136 "newly activated TT.\n");
2137 return -ENOMEM;
2138 }
2139 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2140 virt_dev->tt_info->slot_id,
2141 virt_dev->tt_info->ttport);
2142 } else {
2143 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2144 virt_dev->real_port);
2145 }
2146
2147 /* Add in how much bandwidth will be used for interval zero, or the
2148 * rounded max ESIT payload + number of packets * largest overhead.
2149 */
2150 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2151 bw_table->interval_bw[0].num_packets *
2152 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2153
2154 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2155 unsigned int bw_added;
2156 unsigned int largest_mps;
2157 unsigned int interval_overhead;
2158
2159 /*
2160 * How many packets could we transmit in this interval?
2161 * If packets didn't fit in the previous interval, we will need
2162 * to transmit that many packets twice within this interval.
2163 */
2164 packets_remaining = 2 * packets_remaining +
2165 bw_table->interval_bw[i].num_packets;
2166
2167 /* Find the largest max packet size of this or the previous
2168 * interval.
2169 */
2170 if (list_empty(&bw_table->interval_bw[i].endpoints))
2171 largest_mps = 0;
2172 else {
2173 struct xhci_virt_ep *virt_ep;
2174 struct list_head *ep_entry;
2175
2176 ep_entry = bw_table->interval_bw[i].endpoints.next;
2177 virt_ep = list_entry(ep_entry,
2178 struct xhci_virt_ep, bw_endpoint_list);
2179 /* Convert to blocks, rounding up */
2180 largest_mps = DIV_ROUND_UP(
2181 virt_ep->bw_info.max_packet_size,
2182 block_size);
2183 }
2184 if (largest_mps > packet_size)
2185 packet_size = largest_mps;
2186
2187 /* Use the larger overhead of this or the previous interval. */
2188 interval_overhead = xhci_get_largest_overhead(
2189 &bw_table->interval_bw[i]);
2190 if (interval_overhead > overhead)
2191 overhead = interval_overhead;
2192
2193 /* How many packets can we evenly distribute across
2194 * (1 << (i + 1)) possible scheduling opportunities?
2195 */
2196 packets_transmitted = packets_remaining >> (i + 1);
2197
2198 /* Add in the bandwidth used for those scheduled packets */
2199 bw_added = packets_transmitted * (overhead + packet_size);
2200
2201 /* How many packets do we have remaining to transmit? */
2202 packets_remaining = packets_remaining % (1 << (i + 1));
2203
2204 /* What largest max packet size should those packets have? */
2205 /* If we've transmitted all packets, don't carry over the
2206 * largest packet size.
2207 */
2208 if (packets_remaining == 0) {
2209 packet_size = 0;
2210 overhead = 0;
2211 } else if (packets_transmitted > 0) {
2212 /* Otherwise if we do have remaining packets, and we've
2213 * scheduled some packets in this interval, take the
2214 * largest max packet size from endpoints with this
2215 * interval.
2216 */
2217 packet_size = largest_mps;
2218 overhead = interval_overhead;
2219 }
2220 /* Otherwise carry over packet_size and overhead from the last
2221 * time we had a remainder.
2222 */
2223 bw_used += bw_added;
2224 if (bw_used > max_bandwidth) {
2225 xhci_warn(xhci, "Not enough bandwidth. "
2226 "Proposed: %u, Max: %u\n",
2227 bw_used, max_bandwidth);
2228 return -ENOMEM;
2229 }
2230 }
2231 /*
2232 * Ok, we know we have some packets left over after even-handedly
2233 * scheduling interval 15. We don't know which microframes they will
2234 * fit into, so we over-schedule and say they will be scheduled every
2235 * microframe.
2236 */
2237 if (packets_remaining > 0)
2238 bw_used += overhead + packet_size;
2239
2240 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2241 unsigned int port_index = virt_dev->real_port - 1;
2242
2243 /* OK, we're manipulating a HS device attached to a
2244 * root port bandwidth domain. Include the number of active TTs
2245 * in the bandwidth used.
2246 */
2247 bw_used += TT_HS_OVERHEAD *
2248 xhci->rh_bw[port_index].num_active_tts;
2249 }
2250
2251 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2252 "Available: %u " "percent\n",
2253 bw_used, max_bandwidth, bw_reserved,
2254 (max_bandwidth - bw_used - bw_reserved) * 100 /
2255 max_bandwidth);
2256
2257 bw_used += bw_reserved;
2258 if (bw_used > max_bandwidth) {
2259 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2260 bw_used, max_bandwidth);
2261 return -ENOMEM;
2262 }
2263
2264 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002265 return 0;
2266}
2267
2268static bool xhci_is_async_ep(unsigned int ep_type)
2269{
2270 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2271 ep_type != ISOC_IN_EP &&
2272 ep_type != INT_IN_EP);
2273}
2274
Sarah Sharp2b698992011-09-13 16:41:13 -07002275static bool xhci_is_sync_in_ep(unsigned int ep_type)
2276{
Sarah Sharp363cfe82012-10-25 13:44:12 -07002277 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002278}
2279
2280static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2281{
2282 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2283
2284 if (ep_bw->ep_interval == 0)
2285 return SS_OVERHEAD_BURST +
2286 (ep_bw->mult * ep_bw->num_packets *
2287 (SS_OVERHEAD + mps));
2288 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2289 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2290 1 << ep_bw->ep_interval);
2291
2292}
2293
Sarah Sharp2e279802011-09-02 11:05:50 -07002294void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2295 struct xhci_bw_info *ep_bw,
2296 struct xhci_interval_bw_table *bw_table,
2297 struct usb_device *udev,
2298 struct xhci_virt_ep *virt_ep,
2299 struct xhci_tt_bw_info *tt_info)
2300{
2301 struct xhci_interval_bw *interval_bw;
2302 int normalized_interval;
2303
Sarah Sharp2b698992011-09-13 16:41:13 -07002304 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002305 return;
2306
Sarah Sharp2b698992011-09-13 16:41:13 -07002307 if (udev->speed == USB_SPEED_SUPER) {
2308 if (xhci_is_sync_in_ep(ep_bw->type))
2309 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2310 xhci_get_ss_bw_consumed(ep_bw);
2311 else
2312 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2313 xhci_get_ss_bw_consumed(ep_bw);
2314 return;
2315 }
2316
2317 /* SuperSpeed endpoints never get added to intervals in the table, so
2318 * this check is only valid for HS/FS/LS devices.
2319 */
2320 if (list_empty(&virt_ep->bw_endpoint_list))
2321 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002322 /* For LS/FS devices, we need to translate the interval expressed in
2323 * microframes to frames.
2324 */
2325 if (udev->speed == USB_SPEED_HIGH)
2326 normalized_interval = ep_bw->ep_interval;
2327 else
2328 normalized_interval = ep_bw->ep_interval - 3;
2329
2330 if (normalized_interval == 0)
2331 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2332 interval_bw = &bw_table->interval_bw[normalized_interval];
2333 interval_bw->num_packets -= ep_bw->num_packets;
2334 switch (udev->speed) {
2335 case USB_SPEED_LOW:
2336 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2337 break;
2338 case USB_SPEED_FULL:
2339 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2340 break;
2341 case USB_SPEED_HIGH:
2342 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2343 break;
2344 case USB_SPEED_SUPER:
2345 case USB_SPEED_UNKNOWN:
2346 case USB_SPEED_WIRELESS:
2347 /* Should never happen because only LS/FS/HS endpoints will get
2348 * added to the endpoint list.
2349 */
2350 return;
2351 }
2352 if (tt_info)
2353 tt_info->active_eps -= 1;
2354 list_del_init(&virt_ep->bw_endpoint_list);
2355}
2356
2357static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2358 struct xhci_bw_info *ep_bw,
2359 struct xhci_interval_bw_table *bw_table,
2360 struct usb_device *udev,
2361 struct xhci_virt_ep *virt_ep,
2362 struct xhci_tt_bw_info *tt_info)
2363{
2364 struct xhci_interval_bw *interval_bw;
2365 struct xhci_virt_ep *smaller_ep;
2366 int normalized_interval;
2367
2368 if (xhci_is_async_ep(ep_bw->type))
2369 return;
2370
Sarah Sharp2b698992011-09-13 16:41:13 -07002371 if (udev->speed == USB_SPEED_SUPER) {
2372 if (xhci_is_sync_in_ep(ep_bw->type))
2373 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2374 xhci_get_ss_bw_consumed(ep_bw);
2375 else
2376 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2377 xhci_get_ss_bw_consumed(ep_bw);
2378 return;
2379 }
2380
Sarah Sharp2e279802011-09-02 11:05:50 -07002381 /* For LS/FS devices, we need to translate the interval expressed in
2382 * microframes to frames.
2383 */
2384 if (udev->speed == USB_SPEED_HIGH)
2385 normalized_interval = ep_bw->ep_interval;
2386 else
2387 normalized_interval = ep_bw->ep_interval - 3;
2388
2389 if (normalized_interval == 0)
2390 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2391 interval_bw = &bw_table->interval_bw[normalized_interval];
2392 interval_bw->num_packets += ep_bw->num_packets;
2393 switch (udev->speed) {
2394 case USB_SPEED_LOW:
2395 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2396 break;
2397 case USB_SPEED_FULL:
2398 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2399 break;
2400 case USB_SPEED_HIGH:
2401 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2402 break;
2403 case USB_SPEED_SUPER:
2404 case USB_SPEED_UNKNOWN:
2405 case USB_SPEED_WIRELESS:
2406 /* Should never happen because only LS/FS/HS endpoints will get
2407 * added to the endpoint list.
2408 */
2409 return;
2410 }
2411
2412 if (tt_info)
2413 tt_info->active_eps += 1;
2414 /* Insert the endpoint into the list, largest max packet size first. */
2415 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2416 bw_endpoint_list) {
2417 if (ep_bw->max_packet_size >=
2418 smaller_ep->bw_info.max_packet_size) {
2419 /* Add the new ep before the smaller endpoint */
2420 list_add_tail(&virt_ep->bw_endpoint_list,
2421 &smaller_ep->bw_endpoint_list);
2422 return;
2423 }
2424 }
2425 /* Add the new endpoint at the end of the list. */
2426 list_add_tail(&virt_ep->bw_endpoint_list,
2427 &interval_bw->endpoints);
2428}
2429
2430void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2431 struct xhci_virt_device *virt_dev,
2432 int old_active_eps)
2433{
2434 struct xhci_root_port_bw_info *rh_bw_info;
2435 if (!virt_dev->tt_info)
2436 return;
2437
2438 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2439 if (old_active_eps == 0 &&
2440 virt_dev->tt_info->active_eps != 0) {
2441 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002442 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002443 } else if (old_active_eps != 0 &&
2444 virt_dev->tt_info->active_eps == 0) {
2445 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002446 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002447 }
2448}
2449
2450static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2451 struct xhci_virt_device *virt_dev,
2452 struct xhci_container_ctx *in_ctx)
2453{
2454 struct xhci_bw_info ep_bw_info[31];
2455 int i;
2456 struct xhci_input_control_ctx *ctrl_ctx;
2457 int old_active_eps = 0;
2458
Sarah Sharp2e279802011-09-02 11:05:50 -07002459 if (virt_dev->tt_info)
2460 old_active_eps = virt_dev->tt_info->active_eps;
2461
2462 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2463
2464 for (i = 0; i < 31; i++) {
2465 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2466 continue;
2467
2468 /* Make a copy of the BW info in case we need to revert this */
2469 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2470 sizeof(ep_bw_info[i]));
2471 /* Drop the endpoint from the interval table if the endpoint is
2472 * being dropped or changed.
2473 */
2474 if (EP_IS_DROPPED(ctrl_ctx, i))
2475 xhci_drop_ep_from_interval_table(xhci,
2476 &virt_dev->eps[i].bw_info,
2477 virt_dev->bw_table,
2478 virt_dev->udev,
2479 &virt_dev->eps[i],
2480 virt_dev->tt_info);
2481 }
2482 /* Overwrite the information stored in the endpoints' bw_info */
2483 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2484 for (i = 0; i < 31; i++) {
2485 /* Add any changed or added endpoints to the interval table */
2486 if (EP_IS_ADDED(ctrl_ctx, i))
2487 xhci_add_ep_to_interval_table(xhci,
2488 &virt_dev->eps[i].bw_info,
2489 virt_dev->bw_table,
2490 virt_dev->udev,
2491 &virt_dev->eps[i],
2492 virt_dev->tt_info);
2493 }
2494
2495 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2496 /* Ok, this fits in the bandwidth we have.
2497 * Update the number of active TTs.
2498 */
2499 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2500 return 0;
2501 }
2502
2503 /* We don't have enough bandwidth for this, revert the stored info. */
2504 for (i = 0; i < 31; i++) {
2505 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2506 continue;
2507
2508 /* Drop the new copies of any added or changed endpoints from
2509 * the interval table.
2510 */
2511 if (EP_IS_ADDED(ctrl_ctx, i)) {
2512 xhci_drop_ep_from_interval_table(xhci,
2513 &virt_dev->eps[i].bw_info,
2514 virt_dev->bw_table,
2515 virt_dev->udev,
2516 &virt_dev->eps[i],
2517 virt_dev->tt_info);
2518 }
2519 /* Revert the endpoint back to its old information */
2520 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2521 sizeof(ep_bw_info[i]));
2522 /* Add any changed or dropped endpoints back into the table */
2523 if (EP_IS_DROPPED(ctrl_ctx, i))
2524 xhci_add_ep_to_interval_table(xhci,
2525 &virt_dev->eps[i].bw_info,
2526 virt_dev->bw_table,
2527 virt_dev->udev,
2528 &virt_dev->eps[i],
2529 virt_dev->tt_info);
2530 }
2531 return -ENOMEM;
2532}
2533
2534
Sarah Sharpf2217e82009-08-07 14:04:43 -07002535/* Issue a configure endpoint command or evaluate context command
2536 * and wait for it to finish.
2537 */
2538static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002539 struct usb_device *udev,
2540 struct xhci_command *command,
2541 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002542{
2543 int ret;
2544 int timeleft;
2545 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002546 struct xhci_container_ctx *in_ctx;
2547 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11002548 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002549 struct xhci_virt_device *virt_dev;
Elric Fu75382342012-06-27 16:31:52 +08002550 union xhci_trb *cmd_trb;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002551
2552 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002553 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002554
Sarah Sharp750645f2011-09-02 11:05:43 -07002555 if (command)
2556 in_ctx = command->in_ctx;
2557 else
2558 in_ctx = virt_dev->in_ctx;
2559
2560 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2561 xhci_reserve_host_resources(xhci, in_ctx)) {
2562 spin_unlock_irqrestore(&xhci->lock, flags);
2563 xhci_warn(xhci, "Not enough host resources, "
2564 "active endpoint contexts = %u\n",
2565 xhci->num_active_eps);
2566 return -ENOMEM;
2567 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002568 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2569 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2570 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2571 xhci_free_host_resources(xhci, in_ctx);
2572 spin_unlock_irqrestore(&xhci->lock, flags);
2573 xhci_warn(xhci, "Not enough bandwidth\n");
2574 return -ENOMEM;
2575 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002576
2577 if (command) {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002578 cmd_completion = command->completion;
2579 cmd_status = &command->status;
2580 command->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002581
2582 /* Enqueue pointer can be left pointing to the link TRB,
2583 * we must handle that
2584 */
Matt Evansf5960b62011-06-01 10:22:55 +10002585 if (TRB_TYPE_LINK_LE32(command->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002586 command->command_trb =
2587 xhci->cmd_ring->enq_seg->next->trbs;
2588
Sarah Sharp913a8a32009-09-04 10:53:13 -07002589 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2590 } else {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002591 cmd_completion = &virt_dev->cmd_completion;
2592 cmd_status = &virt_dev->cmd_status;
2593 }
Andiry Xu1d680642010-03-12 17:10:04 +08002594 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002595
Elric Fu75382342012-06-27 16:31:52 +08002596 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002597 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07002598 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2599 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002600 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07002601 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharpf2217e82009-08-07 14:04:43 -07002602 udev->slot_id);
2603 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08002604 if (command)
2605 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002606 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2607 xhci_free_host_resources(xhci, in_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002608 spin_unlock_irqrestore(&xhci->lock, flags);
2609 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2610 return -ENOMEM;
2611 }
2612 xhci_ring_cmd_db(xhci);
2613 spin_unlock_irqrestore(&xhci->lock, flags);
2614
2615 /* Wait for the configure endpoint command to complete */
2616 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07002617 cmd_completion,
Elric Fu75382342012-06-27 16:31:52 +08002618 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002619 if (timeleft <= 0) {
2620 xhci_warn(xhci, "%s while waiting for %s command\n",
2621 timeleft == 0 ? "Timeout" : "Signal",
2622 ctx_change == 0 ?
2623 "configure endpoint" :
2624 "evaluate context");
Elric Fu75382342012-06-27 16:31:52 +08002625 /* cancel the configure endpoint command */
2626 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2627 if (ret < 0)
2628 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002629 return -ETIME;
2630 }
2631
2632 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002633 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2634 else
2635 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2636
2637 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2638 spin_lock_irqsave(&xhci->lock, flags);
2639 /* If the command failed, remove the reserved resources.
2640 * Otherwise, clean up the estimate to include dropped eps.
2641 */
2642 if (ret)
2643 xhci_free_host_resources(xhci, in_ctx);
2644 else
2645 xhci_finish_resource_reservation(xhci, in_ctx);
2646 spin_unlock_irqrestore(&xhci->lock, flags);
2647 }
2648 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002649}
2650
Sarah Sharpf88ba782009-05-14 11:44:22 -07002651/* Called after one or more calls to xhci_add_endpoint() or
2652 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2653 * to call xhci_reset_bandwidth().
2654 *
2655 * Since we are in the middle of changing either configuration or
2656 * installing a new alt setting, the USB core won't allow URBs to be
2657 * enqueued for any endpoint on the old config or interface. Nothing
2658 * else should be touching the xhci->devs[slot_id] structure, so we
2659 * don't need to take the xhci->lock for manipulating that.
2660 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002661int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2662{
2663 int i;
2664 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002665 struct xhci_hcd *xhci;
2666 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002667 struct xhci_input_control_ctx *ctrl_ctx;
2668 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002669
Andiry Xu64927732010-10-14 07:22:45 -07002670 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002671 if (ret <= 0)
2672 return ret;
2673 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002674 if (xhci->xhc_state & XHCI_STATE_DYING)
2675 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002676
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002677 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002678 virt_dev = xhci->devs[udev->slot_id];
2679
2680 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07002681 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002682 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2683 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2684 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002685
2686 /* Don't issue the command if there's no endpoints to update. */
2687 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2688 ctrl_ctx->drop_flags == 0)
2689 return 0;
2690
Sarah Sharpf94e01862009-04-27 19:58:38 -07002691 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002692 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2693 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002694 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002695
Sarah Sharp913a8a32009-09-04 10:53:13 -07002696 ret = xhci_configure_endpoint(xhci, udev, NULL,
2697 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002698 if (ret) {
2699 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002700 return ret;
2701 }
2702
2703 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002704 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002705 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002706
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002707 /* Free any rings that were dropped, but not changed. */
2708 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002709 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2710 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002711 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2712 }
John Yound115b042009-07-27 12:05:15 -07002713 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002714 /*
2715 * Install any rings for completely new endpoints or changed endpoints,
2716 * and free or cache any old rings from changed endpoints.
2717 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002718 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002719 if (!virt_dev->eps[i].new_ring)
2720 continue;
2721 /* Only cache or free the old ring if it exists.
2722 * It may not if this is the first add of an endpoint.
2723 */
2724 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002725 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002726 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002727 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2728 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002729 }
2730
Sarah Sharpf94e01862009-04-27 19:58:38 -07002731 return ret;
2732}
2733
2734void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2735{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002736 struct xhci_hcd *xhci;
2737 struct xhci_virt_device *virt_dev;
2738 int i, ret;
2739
Andiry Xu64927732010-10-14 07:22:45 -07002740 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002741 if (ret <= 0)
2742 return;
2743 xhci = hcd_to_xhci(hcd);
2744
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002745 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002746 virt_dev = xhci->devs[udev->slot_id];
2747 /* Free any rings allocated for added endpoints */
2748 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002749 if (virt_dev->eps[i].new_ring) {
2750 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2751 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002752 }
2753 }
John Yound115b042009-07-27 12:05:15 -07002754 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002755}
2756
Sarah Sharp5270b952009-09-04 10:53:11 -07002757static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002758 struct xhci_container_ctx *in_ctx,
2759 struct xhci_container_ctx *out_ctx,
2760 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002761{
2762 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002763 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002764 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2765 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002766 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002767 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002768
Sarah Sharp913a8a32009-09-04 10:53:13 -07002769 xhci_dbg(xhci, "Input Context:\n");
2770 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002771}
2772
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002773static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002774 unsigned int slot_id, unsigned int ep_index,
2775 struct xhci_dequeue_state *deq_state)
2776{
2777 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002778 struct xhci_ep_ctx *ep_ctx;
2779 u32 added_ctxs;
2780 dma_addr_t addr;
2781
Sarah Sharp913a8a32009-09-04 10:53:13 -07002782 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2783 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002784 in_ctx = xhci->devs[slot_id]->in_ctx;
2785 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2786 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2787 deq_state->new_deq_ptr);
2788 if (addr == 0) {
2789 xhci_warn(xhci, "WARN Cannot submit config ep after "
2790 "reset ep command\n");
2791 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2792 deq_state->new_deq_seg,
2793 deq_state->new_deq_ptr);
2794 return;
2795 }
Matt Evans28ccd292011-03-29 13:40:46 +11002796 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002797
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002798 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002799 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2800 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002801}
2802
Sarah Sharp82d10092009-08-07 14:04:52 -07002803void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002804 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002805{
2806 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002807 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002808
2809 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002810 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002811 /* We need to move the HW's dequeue pointer past this TD,
2812 * or it will attempt to resend it on the next doorbell ring.
2813 */
2814 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002815 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002816 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002817
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002818 /* HW with the reset endpoint quirk will use the saved dequeue state to
2819 * issue a configure endpoint command later.
2820 */
2821 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2822 xhci_dbg(xhci, "Queueing new dequeue state\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002823 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002824 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002825 } else {
2826 /* Better hope no one uses the input context between now and the
2827 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002828 * XXX: No idea how this hardware will react when stream rings
2829 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002830 */
2831 xhci_dbg(xhci, "Setting up input context for "
2832 "configure endpoint command\n");
2833 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2834 ep_index, &deq_state);
2835 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002836}
2837
Sarah Sharpa1587d92009-07-27 12:03:15 -07002838/* Deal with stalled endpoints. The core should have sent the control message
2839 * to clear the halt condition. However, we need to make the xHCI hardware
2840 * reset its sequence number, since a device will expect a sequence number of
2841 * zero after the halt condition is cleared.
2842 * Context: in_interrupt
2843 */
2844void xhci_endpoint_reset(struct usb_hcd *hcd,
2845 struct usb_host_endpoint *ep)
2846{
2847 struct xhci_hcd *xhci;
2848 struct usb_device *udev;
2849 unsigned int ep_index;
2850 unsigned long flags;
2851 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002852 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002853
2854 xhci = hcd_to_xhci(hcd);
2855 udev = (struct usb_device *) ep->hcpriv;
2856 /* Called with a root hub endpoint (or an endpoint that wasn't added
2857 * with xhci_add_endpoint()
2858 */
2859 if (!ep->hcpriv)
2860 return;
2861 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002862 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2863 if (!virt_ep->stopped_td) {
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002864 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2865 ep->desc.bEndpointAddress);
2866 return;
2867 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002868 if (usb_endpoint_xfer_control(&ep->desc)) {
2869 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2870 return;
2871 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002872
2873 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2874 spin_lock_irqsave(&xhci->lock, flags);
2875 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002876 /*
2877 * Can't change the ring dequeue pointer until it's transitioned to the
2878 * stopped state, which is only upon a successful reset endpoint
2879 * command. Better hope that last command worked!
2880 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002881 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002882 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2883 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002884 xhci_ring_cmd_db(xhci);
2885 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002886 virt_ep->stopped_td = NULL;
2887 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002888 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002889 spin_unlock_irqrestore(&xhci->lock, flags);
2890
2891 if (ret)
2892 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2893}
2894
Sarah Sharp8df75f42010-04-02 15:34:16 -07002895static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2896 struct usb_device *udev, struct usb_host_endpoint *ep,
2897 unsigned int slot_id)
2898{
2899 int ret;
2900 unsigned int ep_index;
2901 unsigned int ep_state;
2902
2903 if (!ep)
2904 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002905 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002906 if (ret <= 0)
2907 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002908 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002909 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2910 " descriptor for ep 0x%x does not support streams\n",
2911 ep->desc.bEndpointAddress);
2912 return -EINVAL;
2913 }
2914
2915 ep_index = xhci_get_endpoint_index(&ep->desc);
2916 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2917 if (ep_state & EP_HAS_STREAMS ||
2918 ep_state & EP_GETTING_STREAMS) {
2919 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2920 "already has streams set up.\n",
2921 ep->desc.bEndpointAddress);
2922 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2923 "dynamic stream context array reallocation.\n");
2924 return -EINVAL;
2925 }
2926 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2927 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2928 "endpoint 0x%x; URBs are pending.\n",
2929 ep->desc.bEndpointAddress);
2930 return -EINVAL;
2931 }
2932 return 0;
2933}
2934
2935static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2936 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2937{
2938 unsigned int max_streams;
2939
2940 /* The stream context array size must be a power of two */
2941 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2942 /*
2943 * Find out how many primary stream array entries the host controller
2944 * supports. Later we may use secondary stream arrays (similar to 2nd
2945 * level page entries), but that's an optional feature for xHCI host
2946 * controllers. xHCs must support at least 4 stream IDs.
2947 */
2948 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2949 if (*num_stream_ctxs > max_streams) {
2950 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2951 max_streams);
2952 *num_stream_ctxs = max_streams;
2953 *num_streams = max_streams;
2954 }
2955}
2956
2957/* Returns an error code if one of the endpoint already has streams.
2958 * This does not change any data structures, it only checks and gathers
2959 * information.
2960 */
2961static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2962 struct usb_device *udev,
2963 struct usb_host_endpoint **eps, unsigned int num_eps,
2964 unsigned int *num_streams, u32 *changed_ep_bitmask)
2965{
Sarah Sharp8df75f42010-04-02 15:34:16 -07002966 unsigned int max_streams;
2967 unsigned int endpoint_flag;
2968 int i;
2969 int ret;
2970
2971 for (i = 0; i < num_eps; i++) {
2972 ret = xhci_check_streams_endpoint(xhci, udev,
2973 eps[i], udev->slot_id);
2974 if (ret < 0)
2975 return ret;
2976
Felipe Balbi18b7ede2012-01-02 13:35:41 +02002977 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002978 if (max_streams < (*num_streams - 1)) {
2979 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2980 eps[i]->desc.bEndpointAddress,
2981 max_streams);
2982 *num_streams = max_streams+1;
2983 }
2984
2985 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2986 if (*changed_ep_bitmask & endpoint_flag)
2987 return -EINVAL;
2988 *changed_ep_bitmask |= endpoint_flag;
2989 }
2990 return 0;
2991}
2992
2993static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
2994 struct usb_device *udev,
2995 struct usb_host_endpoint **eps, unsigned int num_eps)
2996{
2997 u32 changed_ep_bitmask = 0;
2998 unsigned int slot_id;
2999 unsigned int ep_index;
3000 unsigned int ep_state;
3001 int i;
3002
3003 slot_id = udev->slot_id;
3004 if (!xhci->devs[slot_id])
3005 return 0;
3006
3007 for (i = 0; i < num_eps; i++) {
3008 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3009 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3010 /* Are streams already being freed for the endpoint? */
3011 if (ep_state & EP_GETTING_NO_STREAMS) {
3012 xhci_warn(xhci, "WARN Can't disable streams for "
3013 "endpoint 0x%x\n, "
3014 "streams are being disabled already.",
3015 eps[i]->desc.bEndpointAddress);
3016 return 0;
3017 }
3018 /* Are there actually any streams to free? */
3019 if (!(ep_state & EP_HAS_STREAMS) &&
3020 !(ep_state & EP_GETTING_STREAMS)) {
3021 xhci_warn(xhci, "WARN Can't disable streams for "
3022 "endpoint 0x%x\n, "
3023 "streams are already disabled!",
3024 eps[i]->desc.bEndpointAddress);
3025 xhci_warn(xhci, "WARN xhci_free_streams() called "
3026 "with non-streams endpoint\n");
3027 return 0;
3028 }
3029 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3030 }
3031 return changed_ep_bitmask;
3032}
3033
3034/*
3035 * The USB device drivers use this function (though the HCD interface in USB
3036 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3037 * coordinate mass storage command queueing across multiple endpoints (basically
3038 * a stream ID == a task ID).
3039 *
3040 * Setting up streams involves allocating the same size stream context array
3041 * for each endpoint and issuing a configure endpoint command for all endpoints.
3042 *
3043 * Don't allow the call to succeed if one endpoint only supports one stream
3044 * (which means it doesn't support streams at all).
3045 *
3046 * Drivers may get less stream IDs than they asked for, if the host controller
3047 * hardware or endpoints claim they can't support the number of requested
3048 * stream IDs.
3049 */
3050int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3051 struct usb_host_endpoint **eps, unsigned int num_eps,
3052 unsigned int num_streams, gfp_t mem_flags)
3053{
3054 int i, ret;
3055 struct xhci_hcd *xhci;
3056 struct xhci_virt_device *vdev;
3057 struct xhci_command *config_cmd;
3058 unsigned int ep_index;
3059 unsigned int num_stream_ctxs;
3060 unsigned long flags;
3061 u32 changed_ep_bitmask = 0;
3062
3063 if (!eps)
3064 return -EINVAL;
3065
3066 /* Add one to the number of streams requested to account for
3067 * stream 0 that is reserved for xHCI usage.
3068 */
3069 num_streams += 1;
3070 xhci = hcd_to_xhci(hcd);
3071 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3072 num_streams);
3073
3074 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3075 if (!config_cmd) {
3076 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3077 return -ENOMEM;
3078 }
3079
3080 /* Check to make sure all endpoints are not already configured for
3081 * streams. While we're at it, find the maximum number of streams that
3082 * all the endpoints will support and check for duplicate endpoints.
3083 */
3084 spin_lock_irqsave(&xhci->lock, flags);
3085 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3086 num_eps, &num_streams, &changed_ep_bitmask);
3087 if (ret < 0) {
3088 xhci_free_command(xhci, config_cmd);
3089 spin_unlock_irqrestore(&xhci->lock, flags);
3090 return ret;
3091 }
3092 if (num_streams <= 1) {
3093 xhci_warn(xhci, "WARN: endpoints can't handle "
3094 "more than one stream.\n");
3095 xhci_free_command(xhci, config_cmd);
3096 spin_unlock_irqrestore(&xhci->lock, flags);
3097 return -EINVAL;
3098 }
3099 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003100 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003101 * xhci_urb_enqueue() will reject all URBs.
3102 */
3103 for (i = 0; i < num_eps; i++) {
3104 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3105 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3106 }
3107 spin_unlock_irqrestore(&xhci->lock, flags);
3108
3109 /* Setup internal data structures and allocate HW data structures for
3110 * streams (but don't install the HW structures in the input context
3111 * until we're sure all memory allocation succeeded).
3112 */
3113 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3114 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3115 num_stream_ctxs, num_streams);
3116
3117 for (i = 0; i < num_eps; i++) {
3118 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3119 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3120 num_stream_ctxs,
3121 num_streams, mem_flags);
3122 if (!vdev->eps[ep_index].stream_info)
3123 goto cleanup;
3124 /* Set maxPstreams in endpoint context and update deq ptr to
3125 * point to stream context array. FIXME
3126 */
3127 }
3128
3129 /* Set up the input context for a configure endpoint command. */
3130 for (i = 0; i < num_eps; i++) {
3131 struct xhci_ep_ctx *ep_ctx;
3132
3133 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3134 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3135
3136 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3137 vdev->out_ctx, ep_index);
3138 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3139 vdev->eps[ep_index].stream_info);
3140 }
3141 /* Tell the HW to drop its old copy of the endpoint context info
3142 * and add the updated copy from the input context.
3143 */
3144 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3145 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3146
3147 /* Issue and wait for the configure endpoint command */
3148 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3149 false, false);
3150
3151 /* xHC rejected the configure endpoint command for some reason, so we
3152 * leave the old ring intact and free our internal streams data
3153 * structure.
3154 */
3155 if (ret < 0)
3156 goto cleanup;
3157
3158 spin_lock_irqsave(&xhci->lock, flags);
3159 for (i = 0; i < num_eps; i++) {
3160 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3161 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3162 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3163 udev->slot_id, ep_index);
3164 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3165 }
3166 xhci_free_command(xhci, config_cmd);
3167 spin_unlock_irqrestore(&xhci->lock, flags);
3168
3169 /* Subtract 1 for stream 0, which drivers can't use */
3170 return num_streams - 1;
3171
3172cleanup:
3173 /* If it didn't work, free the streams! */
3174 for (i = 0; i < num_eps; i++) {
3175 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3176 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003177 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003178 /* FIXME Unset maxPstreams in endpoint context and
3179 * update deq ptr to point to normal string ring.
3180 */
3181 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3182 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3183 xhci_endpoint_zero(xhci, vdev, eps[i]);
3184 }
3185 xhci_free_command(xhci, config_cmd);
3186 return -ENOMEM;
3187}
3188
3189/* Transition the endpoint from using streams to being a "normal" endpoint
3190 * without streams.
3191 *
3192 * Modify the endpoint context state, submit a configure endpoint command,
3193 * and free all endpoint rings for streams if that completes successfully.
3194 */
3195int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3196 struct usb_host_endpoint **eps, unsigned int num_eps,
3197 gfp_t mem_flags)
3198{
3199 int i, ret;
3200 struct xhci_hcd *xhci;
3201 struct xhci_virt_device *vdev;
3202 struct xhci_command *command;
3203 unsigned int ep_index;
3204 unsigned long flags;
3205 u32 changed_ep_bitmask;
3206
3207 xhci = hcd_to_xhci(hcd);
3208 vdev = xhci->devs[udev->slot_id];
3209
3210 /* Set up a configure endpoint command to remove the streams rings */
3211 spin_lock_irqsave(&xhci->lock, flags);
3212 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3213 udev, eps, num_eps);
3214 if (changed_ep_bitmask == 0) {
3215 spin_unlock_irqrestore(&xhci->lock, flags);
3216 return -EINVAL;
3217 }
3218
3219 /* Use the xhci_command structure from the first endpoint. We may have
3220 * allocated too many, but the driver may call xhci_free_streams() for
3221 * each endpoint it grouped into one call to xhci_alloc_streams().
3222 */
3223 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3224 command = vdev->eps[ep_index].stream_info->free_streams_command;
3225 for (i = 0; i < num_eps; i++) {
3226 struct xhci_ep_ctx *ep_ctx;
3227
3228 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3229 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3230 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3231 EP_GETTING_NO_STREAMS;
3232
3233 xhci_endpoint_copy(xhci, command->in_ctx,
3234 vdev->out_ctx, ep_index);
3235 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3236 &vdev->eps[ep_index]);
3237 }
3238 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3239 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3240 spin_unlock_irqrestore(&xhci->lock, flags);
3241
3242 /* Issue and wait for the configure endpoint command,
3243 * which must succeed.
3244 */
3245 ret = xhci_configure_endpoint(xhci, udev, command,
3246 false, true);
3247
3248 /* xHC rejected the configure endpoint command for some reason, so we
3249 * leave the streams rings intact.
3250 */
3251 if (ret < 0)
3252 return ret;
3253
3254 spin_lock_irqsave(&xhci->lock, flags);
3255 for (i = 0; i < num_eps; i++) {
3256 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3257 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003258 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003259 /* FIXME Unset maxPstreams in endpoint context and
3260 * update deq ptr to point to normal string ring.
3261 */
3262 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3263 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3264 }
3265 spin_unlock_irqrestore(&xhci->lock, flags);
3266
3267 return 0;
3268}
3269
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003270/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003271 * Deletes endpoint resources for endpoints that were active before a Reset
3272 * Device command, or a Disable Slot command. The Reset Device command leaves
3273 * the control endpoint intact, whereas the Disable Slot command deletes it.
3274 *
3275 * Must be called with xhci->lock held.
3276 */
3277void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3278 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3279{
3280 int i;
3281 unsigned int num_dropped_eps = 0;
3282 unsigned int drop_flags = 0;
3283
3284 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3285 if (virt_dev->eps[i].ring) {
3286 drop_flags |= 1 << i;
3287 num_dropped_eps++;
3288 }
3289 }
3290 xhci->num_active_eps -= num_dropped_eps;
3291 if (num_dropped_eps)
3292 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3293 "%u now active.\n",
3294 num_dropped_eps, drop_flags,
3295 xhci->num_active_eps);
3296}
3297
3298/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003299 * This submits a Reset Device Command, which will set the device state to 0,
3300 * set the device address to 0, and disable all the endpoints except the default
3301 * control endpoint. The USB core should come back and call
3302 * xhci_address_device(), and then re-set up the configuration. If this is
3303 * called because of a usb_reset_and_verify_device(), then the old alternate
3304 * settings will be re-installed through the normal bandwidth allocation
3305 * functions.
3306 *
3307 * Wait for the Reset Device command to finish. Remove all structures
3308 * associated with the endpoints that were disabled. Clear the input device
3309 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003310 *
3311 * If the virt_dev to be reset does not exist or does not match the udev,
3312 * it means the device is lost, possibly due to the xHC restore error and
3313 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3314 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003315 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003316int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003317{
3318 int ret, i;
3319 unsigned long flags;
3320 struct xhci_hcd *xhci;
3321 unsigned int slot_id;
3322 struct xhci_virt_device *virt_dev;
3323 struct xhci_command *reset_device_cmd;
3324 int timeleft;
3325 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003326 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003327 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003328
Andiry Xuf0615c42010-10-14 07:22:48 -07003329 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003330 if (ret <= 0)
3331 return ret;
3332 xhci = hcd_to_xhci(hcd);
3333 slot_id = udev->slot_id;
3334 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003335 if (!virt_dev) {
3336 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3337 "not exist. Re-allocate the device\n", slot_id);
3338 ret = xhci_alloc_dev(hcd, udev);
3339 if (ret == 1)
3340 return 0;
3341 else
3342 return -EINVAL;
3343 }
3344
3345 if (virt_dev->udev != udev) {
3346 /* If the virt_dev and the udev does not match, this virt_dev
3347 * may belong to another udev.
3348 * Re-allocate the device.
3349 */
3350 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3351 "not match the udev. Re-allocate the device\n",
3352 slot_id);
3353 ret = xhci_alloc_dev(hcd, udev);
3354 if (ret == 1)
3355 return 0;
3356 else
3357 return -EINVAL;
3358 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003359
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003360 /* If device is not setup, there is no point in resetting it */
3361 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3362 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3363 SLOT_STATE_DISABLED)
3364 return 0;
3365
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003366 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3367 /* Allocate the command structure that holds the struct completion.
3368 * Assume we're in process context, since the normal device reset
3369 * process has to wait for the device anyway. Storage devices are
3370 * reset as part of error handling, so use GFP_NOIO instead of
3371 * GFP_KERNEL.
3372 */
3373 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3374 if (!reset_device_cmd) {
3375 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3376 return -ENOMEM;
3377 }
3378
3379 /* Attempt to submit the Reset Device command to the command ring */
3380 spin_lock_irqsave(&xhci->lock, flags);
3381 reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003382
3383 /* Enqueue pointer can be left pointing to the link TRB,
3384 * we must handle that
3385 */
Matt Evansf5960b62011-06-01 10:22:55 +10003386 if (TRB_TYPE_LINK_LE32(reset_device_cmd->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003387 reset_device_cmd->command_trb =
3388 xhci->cmd_ring->enq_seg->next->trbs;
3389
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003390 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3391 ret = xhci_queue_reset_device(xhci, slot_id);
3392 if (ret) {
3393 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3394 list_del(&reset_device_cmd->cmd_list);
3395 spin_unlock_irqrestore(&xhci->lock, flags);
3396 goto command_cleanup;
3397 }
3398 xhci_ring_cmd_db(xhci);
3399 spin_unlock_irqrestore(&xhci->lock, flags);
3400
3401 /* Wait for the Reset Device command to finish */
3402 timeleft = wait_for_completion_interruptible_timeout(
3403 reset_device_cmd->completion,
3404 USB_CTRL_SET_TIMEOUT);
3405 if (timeleft <= 0) {
3406 xhci_warn(xhci, "%s while waiting for reset device command\n",
3407 timeleft == 0 ? "Timeout" : "Signal");
3408 spin_lock_irqsave(&xhci->lock, flags);
3409 /* The timeout might have raced with the event ring handler, so
3410 * only delete from the list if the item isn't poisoned.
3411 */
3412 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3413 list_del(&reset_device_cmd->cmd_list);
3414 spin_unlock_irqrestore(&xhci->lock, flags);
3415 ret = -ETIME;
3416 goto command_cleanup;
3417 }
3418
3419 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3420 * unless we tried to reset a slot ID that wasn't enabled,
3421 * or the device wasn't in the addressed or configured state.
3422 */
3423 ret = reset_device_cmd->status;
3424 switch (ret) {
3425 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3426 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3427 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3428 slot_id,
3429 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3430 xhci_info(xhci, "Not freeing device rings.\n");
3431 /* Don't treat this as an error. May change my mind later. */
3432 ret = 0;
3433 goto command_cleanup;
3434 case COMP_SUCCESS:
3435 xhci_dbg(xhci, "Successful reset device command.\n");
3436 break;
3437 default:
3438 if (xhci_is_vendor_info_code(xhci, ret))
3439 break;
3440 xhci_warn(xhci, "Unknown completion code %u for "
3441 "reset device command.\n", ret);
3442 ret = -EINVAL;
3443 goto command_cleanup;
3444 }
3445
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003446 /* Free up host controller endpoint resources */
3447 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3448 spin_lock_irqsave(&xhci->lock, flags);
3449 /* Don't delete the default control endpoint resources */
3450 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3451 spin_unlock_irqrestore(&xhci->lock, flags);
3452 }
3453
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003454 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3455 last_freed_endpoint = 1;
3456 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003457 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3458
3459 if (ep->ep_state & EP_HAS_STREAMS) {
3460 xhci_free_stream_info(xhci, ep->stream_info);
3461 ep->stream_info = NULL;
3462 ep->ep_state &= ~EP_HAS_STREAMS;
3463 }
3464
3465 if (ep->ring) {
3466 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3467 last_freed_endpoint = i;
3468 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003469 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3470 xhci_drop_ep_from_interval_table(xhci,
3471 &virt_dev->eps[i].bw_info,
3472 virt_dev->bw_table,
3473 udev,
3474 &virt_dev->eps[i],
3475 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003476 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003477 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003478 /* If necessary, update the number of active TTs on this root port */
3479 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3480
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003481 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3482 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3483 ret = 0;
3484
3485command_cleanup:
3486 xhci_free_command(xhci, reset_device_cmd);
3487 return ret;
3488}
3489
3490/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003491 * At this point, the struct usb_device is about to go away, the device has
3492 * disconnected, and all traffic has been stopped and the endpoints have been
3493 * disabled. Free any HC data structures associated with that device.
3494 */
3495void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3496{
3497 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003498 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003499 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003500 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003501 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003502
Andiry Xu64927732010-10-14 07:22:45 -07003503 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003504 /* If the host is halted due to driver unload, we still need to free the
3505 * device.
3506 */
3507 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003508 return;
Andiry Xu64927732010-10-14 07:22:45 -07003509
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003510 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003511
3512 /* Stop any wayward timer functions (which may grab the lock) */
3513 for (i = 0; i < 31; ++i) {
3514 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3515 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3516 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003517
Andiry Xu65580b432011-09-23 14:19:52 -07003518 if (udev->usb2_hw_lpm_enabled) {
3519 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3520 udev->usb2_hw_lpm_enabled = 0;
3521 }
3522
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003523 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003524 /* Don't disable the slot if the host controller is dead. */
3525 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003526 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3527 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003528 xhci_free_virt_device(xhci, udev->slot_id);
3529 spin_unlock_irqrestore(&xhci->lock, flags);
3530 return;
3531 }
3532
Sarah Sharp23e3be12009-04-29 19:05:20 -07003533 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003534 spin_unlock_irqrestore(&xhci->lock, flags);
3535 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3536 return;
3537 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003538 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003539 spin_unlock_irqrestore(&xhci->lock, flags);
3540 /*
3541 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003542 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003543 */
3544}
3545
3546/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003547 * Checks if we have enough host controller resources for the default control
3548 * endpoint.
3549 *
3550 * Must be called with xhci->lock held.
3551 */
3552static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3553{
3554 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3555 xhci_dbg(xhci, "Not enough ep ctxs: "
3556 "%u active, need to add 1, limit is %u.\n",
3557 xhci->num_active_eps, xhci->limit_active_eps);
3558 return -ENOMEM;
3559 }
3560 xhci->num_active_eps += 1;
3561 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3562 xhci->num_active_eps);
3563 return 0;
3564}
3565
3566
3567/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003568 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3569 * timed out, or allocating memory failed. Returns 1 on success.
3570 */
3571int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3572{
3573 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3574 unsigned long flags;
3575 int timeleft;
3576 int ret;
Elric Fu75382342012-06-27 16:31:52 +08003577 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003578
3579 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003580 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07003581 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003582 if (ret) {
3583 spin_unlock_irqrestore(&xhci->lock, flags);
3584 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3585 return 0;
3586 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003587 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003588 spin_unlock_irqrestore(&xhci->lock, flags);
3589
3590 /* XXX: how much time for xHC slot assignment? */
3591 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003592 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003593 if (timeleft <= 0) {
3594 xhci_warn(xhci, "%s while waiting for a slot\n",
3595 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003596 /* cancel the enable slot request */
3597 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003598 }
3599
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003600 if (!xhci->slot_id) {
3601 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003602 return 0;
3603 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003604
3605 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3606 spin_lock_irqsave(&xhci->lock, flags);
3607 ret = xhci_reserve_host_control_ep_resources(xhci);
3608 if (ret) {
3609 spin_unlock_irqrestore(&xhci->lock, flags);
3610 xhci_warn(xhci, "Not enough host resources, "
3611 "active endpoint contexts = %u\n",
3612 xhci->num_active_eps);
3613 goto disable_slot;
3614 }
3615 spin_unlock_irqrestore(&xhci->lock, flags);
3616 }
3617 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003618 * xhci_discover_or_reset_device(), which may be called as part of
3619 * mass storage driver error handling.
3620 */
3621 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003622 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003623 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003624 }
3625 udev->slot_id = xhci->slot_id;
3626 /* Is this a LS or FS device under a HS hub? */
3627 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003628 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003629
3630disable_slot:
3631 /* Disable slot, if we can do it without mem alloc */
3632 spin_lock_irqsave(&xhci->lock, flags);
3633 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3634 xhci_ring_cmd_db(xhci);
3635 spin_unlock_irqrestore(&xhci->lock, flags);
3636 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003637}
3638
3639/*
3640 * Issue an Address Device command (which will issue a SetAddress request to
3641 * the device).
3642 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3643 * we should only issue and wait on one address command at the same time.
3644 *
3645 * We add one to the device address issued by the hardware because the USB core
3646 * uses address 1 for the root hubs (even though they're not really devices).
3647 */
3648int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3649{
3650 unsigned long flags;
3651 int timeleft;
3652 struct xhci_virt_device *virt_dev;
3653 int ret = 0;
3654 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003655 struct xhci_slot_ctx *slot_ctx;
3656 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003657 u64 temp_64;
Elric Fu75382342012-06-27 16:31:52 +08003658 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003659
3660 if (!udev->slot_id) {
3661 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3662 return -EINVAL;
3663 }
3664
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003665 virt_dev = xhci->devs[udev->slot_id];
3666
Matt Evans7ed603e2011-03-29 13:40:56 +11003667 if (WARN_ON(!virt_dev)) {
3668 /*
3669 * In plug/unplug torture test with an NEC controller,
3670 * a zero-dereference was observed once due to virt_dev = 0.
3671 * Print useful debug rather than crash if it is observed again!
3672 */
3673 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3674 udev->slot_id);
3675 return -EINVAL;
3676 }
3677
Andiry Xuf0615c42010-10-14 07:22:48 -07003678 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3679 /*
3680 * If this is the first Set Address since device plug-in or
3681 * virt_device realloaction after a resume with an xHCI power loss,
3682 * then set up the slot context.
3683 */
3684 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003685 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003686 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003687 else
3688 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003689 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3690 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3691 ctrl_ctx->drop_flags = 0;
3692
Sarah Sharp66e49d82009-07-27 12:03:46 -07003693 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003694 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003695
Sarah Sharpf88ba782009-05-14 11:44:22 -07003696 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003697 cmd_trb = xhci->cmd_ring->dequeue;
John Yound115b042009-07-27 12:05:15 -07003698 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3699 udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003700 if (ret) {
3701 spin_unlock_irqrestore(&xhci->lock, flags);
3702 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3703 return ret;
3704 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003705 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003706 spin_unlock_irqrestore(&xhci->lock, flags);
3707
3708 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3709 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003710 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003711 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3712 * the SetAddress() "recovery interval" required by USB and aborting the
3713 * command on a timeout.
3714 */
3715 if (timeleft <= 0) {
Andiry Xucd681762011-09-23 14:19:55 -07003716 xhci_warn(xhci, "%s while waiting for address device command\n",
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003717 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003718 /* cancel the address device command */
3719 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3720 if (ret < 0)
3721 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003722 return -ETIME;
3723 }
3724
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003725 switch (virt_dev->cmd_status) {
3726 case COMP_CTX_STATE:
3727 case COMP_EBADSLT:
3728 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3729 udev->slot_id);
3730 ret = -EINVAL;
3731 break;
3732 case COMP_TX_ERR:
3733 dev_warn(&udev->dev, "Device not responding to set address.\n");
3734 ret = -EPROTO;
3735 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003736 case COMP_DEV_ERR:
3737 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3738 "device command.\n");
3739 ret = -ENODEV;
3740 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003741 case COMP_SUCCESS:
3742 xhci_dbg(xhci, "Successful Address Device command\n");
3743 break;
3744 default:
3745 xhci_err(xhci, "ERROR: unexpected command completion "
3746 "code 0x%x.\n", virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003747 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003748 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003749 ret = -EINVAL;
3750 break;
3751 }
3752 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003753 return ret;
3754 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07003755 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3756 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3757 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11003758 udev->slot_id,
3759 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3760 (unsigned long long)
3761 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003762 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
John Yound115b042009-07-27 12:05:15 -07003763 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003764 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003765 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003766 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003767 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003768 /*
3769 * USB core uses address 1 for the roothubs, so we add one to the
3770 * address given back to us by the HC.
3771 */
John Yound115b042009-07-27 12:05:15 -07003772 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Andiry Xuc8d4af82010-10-14 07:22:51 -07003773 /* Use kernel assigned address for devices; store xHC assigned
3774 * address locally. */
Matt Evans28ccd292011-03-29 13:40:46 +11003775 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3776 + 1;
Sarah Sharpf94e01862009-04-27 19:58:38 -07003777 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003778 ctrl_ctx->add_flags = 0;
3779 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003780
Andiry Xuc8d4af82010-10-14 07:22:51 -07003781 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003782
3783 return 0;
3784}
3785
Andiry Xu95743232011-09-23 14:19:51 -07003786#ifdef CONFIG_USB_SUSPEND
3787
3788/* BESL to HIRD Encoding array for USB2 LPM */
3789static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3790 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3791
3792/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003793static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3794 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07003795{
Andiry Xuf99298b2011-12-12 16:45:28 +08003796 int u2del, besl, besl_host;
3797 int besl_device = 0;
3798 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07003799
Andiry Xuf99298b2011-12-12 16:45:28 +08003800 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3801 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
3802
3803 if (field & USB_BESL_SUPPORT) {
3804 for (besl_host = 0; besl_host < 16; besl_host++) {
3805 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07003806 break;
3807 }
Andiry Xuf99298b2011-12-12 16:45:28 +08003808 /* Use baseline BESL value as default */
3809 if (field & USB_BESL_BASELINE_VALID)
3810 besl_device = USB_GET_BESL_BASELINE(field);
3811 else if (field & USB_BESL_DEEP_VALID)
3812 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07003813 } else {
3814 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08003815 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07003816 else
Andiry Xuf99298b2011-12-12 16:45:28 +08003817 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07003818 }
3819
Andiry Xuf99298b2011-12-12 16:45:28 +08003820 besl = besl_host + besl_device;
3821 if (besl > 15)
3822 besl = 15;
3823
3824 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07003825}
3826
3827static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
3828 struct usb_device *udev)
3829{
3830 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3831 struct dev_info *dev_info;
3832 __le32 __iomem **port_array;
3833 __le32 __iomem *addr, *pm_addr;
3834 u32 temp, dev_id;
3835 unsigned int port_num;
3836 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003837 int hird;
Andiry Xu95743232011-09-23 14:19:51 -07003838 int ret;
3839
3840 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
3841 !udev->lpm_capable)
3842 return -EINVAL;
3843
3844 /* we only support lpm for non-hub device connected to root hub yet */
3845 if (!udev->parent || udev->parent->parent ||
3846 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3847 return -EINVAL;
3848
3849 spin_lock_irqsave(&xhci->lock, flags);
3850
3851 /* Look for devices in lpm_failed_devs list */
3852 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
3853 le16_to_cpu(udev->descriptor.idProduct);
3854 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
3855 if (dev_info->dev_id == dev_id) {
3856 ret = -EINVAL;
3857 goto finish;
3858 }
3859 }
3860
3861 port_array = xhci->usb2_ports;
3862 port_num = udev->portnum - 1;
3863
3864 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
3865 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
3866 ret = -EINVAL;
3867 goto finish;
3868 }
3869
3870 /*
3871 * Test USB 2.0 software LPM.
3872 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
3873 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
3874 * in the June 2011 errata release.
3875 */
3876 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
3877 /*
3878 * Set L1 Device Slot and HIRD/BESL.
3879 * Check device's USB 2.0 extension descriptor to determine whether
3880 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
3881 */
3882 pm_addr = port_array[port_num] + 1;
Andiry Xuf99298b2011-12-12 16:45:28 +08003883 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu95743232011-09-23 14:19:51 -07003884 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
3885 xhci_writel(xhci, temp, pm_addr);
3886
3887 /* Set port link state to U2(L1) */
3888 addr = port_array[port_num];
3889 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
3890
3891 /* wait for ACK */
3892 spin_unlock_irqrestore(&xhci->lock, flags);
3893 msleep(10);
3894 spin_lock_irqsave(&xhci->lock, flags);
3895
3896 /* Check L1 Status */
3897 ret = handshake(xhci, pm_addr, PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
3898 if (ret != -ETIMEDOUT) {
3899 /* enter L1 successfully */
3900 temp = xhci_readl(xhci, addr);
3901 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
3902 port_num, temp);
3903 ret = 0;
3904 } else {
3905 temp = xhci_readl(xhci, pm_addr);
3906 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
3907 port_num, temp & PORT_L1S_MASK);
3908 ret = -EINVAL;
3909 }
3910
3911 /* Resume the port */
3912 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
3913
3914 spin_unlock_irqrestore(&xhci->lock, flags);
3915 msleep(10);
3916 spin_lock_irqsave(&xhci->lock, flags);
3917
3918 /* Clear PLC */
3919 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
3920
3921 /* Check PORTSC to make sure the device is in the right state */
3922 if (!ret) {
3923 temp = xhci_readl(xhci, addr);
3924 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
3925 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
3926 (temp & PORT_PLS_MASK) != XDEV_U0) {
3927 xhci_dbg(xhci, "port L1 resume fail\n");
3928 ret = -EINVAL;
3929 }
3930 }
3931
3932 if (ret) {
3933 /* Insert dev to lpm_failed_devs list */
3934 xhci_warn(xhci, "device LPM test failed, may disconnect and "
3935 "re-enumerate\n");
3936 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
3937 if (!dev_info) {
3938 ret = -ENOMEM;
3939 goto finish;
3940 }
3941 dev_info->dev_id = dev_id;
3942 INIT_LIST_HEAD(&dev_info->list);
3943 list_add(&dev_info->list, &xhci->lpm_failed_devs);
3944 } else {
3945 xhci_ring_device(xhci, udev->slot_id);
3946 }
3947
3948finish:
3949 spin_unlock_irqrestore(&xhci->lock, flags);
3950 return ret;
3951}
3952
Andiry Xu65580b432011-09-23 14:19:52 -07003953int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
3954 struct usb_device *udev, int enable)
3955{
3956 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3957 __le32 __iomem **port_array;
3958 __le32 __iomem *pm_addr;
3959 u32 temp;
3960 unsigned int port_num;
3961 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003962 int hird;
Andiry Xu65580b432011-09-23 14:19:52 -07003963
3964 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
3965 !udev->lpm_capable)
3966 return -EPERM;
3967
3968 if (!udev->parent || udev->parent->parent ||
3969 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3970 return -EPERM;
3971
3972 if (udev->usb2_hw_lpm_capable != 1)
3973 return -EPERM;
3974
3975 spin_lock_irqsave(&xhci->lock, flags);
3976
3977 port_array = xhci->usb2_ports;
3978 port_num = udev->portnum - 1;
3979 pm_addr = port_array[port_num] + 1;
3980 temp = xhci_readl(xhci, pm_addr);
3981
3982 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
3983 enable ? "enable" : "disable", port_num);
3984
Andiry Xuf99298b2011-12-12 16:45:28 +08003985 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07003986
3987 if (enable) {
3988 temp &= ~PORT_HIRD_MASK;
3989 temp |= PORT_HIRD(hird) | PORT_RWE;
3990 xhci_writel(xhci, temp, pm_addr);
3991 temp = xhci_readl(xhci, pm_addr);
3992 temp |= PORT_HLE;
3993 xhci_writel(xhci, temp, pm_addr);
3994 } else {
3995 temp &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
3996 xhci_writel(xhci, temp, pm_addr);
3997 }
3998
3999 spin_unlock_irqrestore(&xhci->lock, flags);
4000 return 0;
4001}
4002
Andiry Xu95743232011-09-23 14:19:51 -07004003int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4004{
4005 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4006 int ret;
4007
4008 ret = xhci_usb2_software_lpm_test(hcd, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07004009 if (!ret) {
Andiry Xu95743232011-09-23 14:19:51 -07004010 xhci_dbg(xhci, "software LPM test succeed\n");
Andiry Xu65580b432011-09-23 14:19:52 -07004011 if (xhci->hw_lpm_support == 1) {
4012 udev->usb2_hw_lpm_capable = 1;
4013 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
4014 if (!ret)
4015 udev->usb2_hw_lpm_enabled = 1;
4016 }
4017 }
Andiry Xu95743232011-09-23 14:19:51 -07004018
4019 return 0;
4020}
4021
4022#else
4023
Andiry Xu65580b432011-09-23 14:19:52 -07004024int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4025 struct usb_device *udev, int enable)
4026{
4027 return 0;
4028}
4029
Andiry Xu95743232011-09-23 14:19:51 -07004030int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4031{
4032 return 0;
4033}
4034
4035#endif /* CONFIG_USB_SUSPEND */
4036
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004037/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4038 * internal data structures for the device.
4039 */
4040int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4041 struct usb_tt *tt, gfp_t mem_flags)
4042{
4043 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4044 struct xhci_virt_device *vdev;
4045 struct xhci_command *config_cmd;
4046 struct xhci_input_control_ctx *ctrl_ctx;
4047 struct xhci_slot_ctx *slot_ctx;
4048 unsigned long flags;
4049 unsigned think_time;
4050 int ret;
4051
4052 /* Ignore root hubs */
4053 if (!hdev->parent)
4054 return 0;
4055
4056 vdev = xhci->devs[hdev->slot_id];
4057 if (!vdev) {
4058 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4059 return -EINVAL;
4060 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004061 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004062 if (!config_cmd) {
4063 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4064 return -ENOMEM;
4065 }
4066
4067 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004068 if (hdev->speed == USB_SPEED_HIGH &&
4069 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4070 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4071 xhci_free_command(xhci, config_cmd);
4072 spin_unlock_irqrestore(&xhci->lock, flags);
4073 return -ENOMEM;
4074 }
4075
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004076 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4077 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004078 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004079 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004080 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004081 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004082 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004083 if (xhci->hci_version > 0x95) {
4084 xhci_dbg(xhci, "xHCI version %x needs hub "
4085 "TT think time and number of ports\n",
4086 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004087 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004088 /* Set TT think time - convert from ns to FS bit times.
4089 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4090 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004091 *
4092 * xHCI 1.0: this field shall be 0 if the device is not a
4093 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004094 */
4095 think_time = tt->think_time;
4096 if (think_time != 0)
4097 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004098 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4099 slot_ctx->tt_info |=
4100 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004101 } else {
4102 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4103 "TT think time or number of ports\n",
4104 (unsigned int) xhci->hci_version);
4105 }
4106 slot_ctx->dev_state = 0;
4107 spin_unlock_irqrestore(&xhci->lock, flags);
4108
4109 xhci_dbg(xhci, "Set up %s for hub device.\n",
4110 (xhci->hci_version > 0x95) ?
4111 "configure endpoint" : "evaluate context");
4112 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4113 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4114
4115 /* Issue and wait for the configure endpoint or
4116 * evaluate context command.
4117 */
4118 if (xhci->hci_version > 0x95)
4119 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4120 false, false);
4121 else
4122 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4123 true, false);
4124
4125 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4126 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4127
4128 xhci_free_command(xhci, config_cmd);
4129 return ret;
4130}
4131
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004132int xhci_get_frame(struct usb_hcd *hcd)
4133{
4134 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4135 /* EHCI mods by the periodic size. Why? */
4136 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4137}
4138
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004139int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4140{
4141 struct xhci_hcd *xhci;
4142 struct device *dev = hcd->self.controller;
4143 int retval;
4144 u32 temp;
4145
Andiry Xufdaf8b32012-03-05 17:49:38 +08004146 /* Accept arbitrarily long scatter-gather lists */
4147 hcd->self.sg_tablesize = ~0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004148
4149 if (usb_hcd_is_primary_hcd(hcd)) {
4150 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4151 if (!xhci)
4152 return -ENOMEM;
4153 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4154 xhci->main_hcd = hcd;
4155 /* Mark the first roothub as being USB 2.0.
4156 * The xHCI driver will register the USB 3.0 roothub.
4157 */
4158 hcd->speed = HCD_USB2;
4159 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4160 /*
4161 * USB 2.0 roothub under xHCI has an integrated TT,
4162 * (rate matching hub) as opposed to having an OHCI/UHCI
4163 * companion controller.
4164 */
4165 hcd->has_tt = 1;
4166 } else {
4167 /* xHCI private pointer was set in xhci_pci_probe for the second
4168 * registered roothub.
4169 */
4170 xhci = hcd_to_xhci(hcd);
4171 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4172 if (HCC_64BIT_ADDR(temp)) {
4173 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4174 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4175 } else {
4176 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4177 }
4178 return 0;
4179 }
4180
4181 xhci->cap_regs = hcd->regs;
4182 xhci->op_regs = hcd->regs +
4183 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4184 xhci->run_regs = hcd->regs +
4185 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4186 /* Cache read-only capability registers */
4187 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4188 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4189 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4190 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4191 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4192 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4193 xhci_print_registers(xhci);
4194
4195 get_quirks(dev, xhci);
4196
George Cherian2d75d5d2013-07-01 10:59:12 +05304197 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4198 * success event after a short transfer. This quirk will ignore such
4199 * spurious event.
4200 */
4201 if (xhci->hci_version > 0x96)
4202 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4203
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004204 /* Make sure the HC is halted. */
4205 retval = xhci_halt(xhci);
4206 if (retval)
4207 goto error;
4208
4209 xhci_dbg(xhci, "Resetting HCD\n");
4210 /* Reset the internal HC memory state and registers. */
4211 retval = xhci_reset(xhci);
4212 if (retval)
4213 goto error;
4214 xhci_dbg(xhci, "Reset complete\n");
4215
4216 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4217 if (HCC_64BIT_ADDR(temp)) {
4218 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4219 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4220 } else {
4221 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4222 }
4223
4224 xhci_dbg(xhci, "Calling HCD init\n");
4225 /* Initialize HCD and host controller data structures. */
4226 retval = xhci_init(hcd);
4227 if (retval)
4228 goto error;
4229 xhci_dbg(xhci, "Called HCD init\n");
4230 return 0;
4231error:
4232 kfree(xhci);
4233 return retval;
4234}
4235
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004236MODULE_DESCRIPTION(DRIVER_DESC);
4237MODULE_AUTHOR(DRIVER_AUTHOR);
4238MODULE_LICENSE("GPL");
4239
4240static int __init xhci_hcd_init(void)
4241{
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07004242 int retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004243
4244 retval = xhci_register_pci();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004245 if (retval < 0) {
4246 printk(KERN_DEBUG "Problem registering PCI driver.");
4247 return retval;
4248 }
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004249 retval = xhci_register_plat();
4250 if (retval < 0) {
4251 printk(KERN_DEBUG "Problem registering platform driver.");
4252 goto unreg_pci;
4253 }
Sarah Sharp98441972009-05-14 11:44:18 -07004254 /*
4255 * Check the compiler generated sizes of structures that must be laid
4256 * out in specific ways for hardware access.
4257 */
4258 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4259 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4260 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4261 /* xhci_device_control has eight fields, and also
4262 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4263 */
Sarah Sharp98441972009-05-14 11:44:18 -07004264 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4265 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4266 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4267 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4268 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4269 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4270 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
4271 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004272 return 0;
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004273unreg_pci:
4274 xhci_unregister_pci();
4275 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004276}
4277module_init(xhci_hcd_init);
4278
4279static void __exit xhci_hcd_cleanup(void)
4280{
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004281 xhci_unregister_pci();
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004282 xhci_unregister_plat();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004283}
4284module_exit(xhci_hcd_cleanup);