blob: 5faa97e5ab1685f63abaf955c1325847fba38e14 [file] [log] [blame]
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001/*
2 * Copyright (C) 2005-2006 Atmel Corporation
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8#include <linux/clk.h>
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01009#include <linux/fb.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070010#include <linux/init.h>
11#include <linux/platform_device.h>
David Brownell6b84bbf2007-06-22 19:17:57 -070012#include <linux/dma-mapping.h>
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +010013#include <linux/spi/spi.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070014
15#include <asm/io.h>
16
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +010017#include <asm/arch/at32ap7000.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070018#include <asm/arch/board.h>
19#include <asm/arch/portmux.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070020
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +010021#include <video/atmel_lcdc.h>
22
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070023#include "clock.h"
Haavard Skinnemoen9c8f8e72007-02-01 16:34:10 +010024#include "hmatrix.h"
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070025#include "pio.h"
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020026#include "pm.h"
27
28/*
29 * We can reduce the code size a bit by using a constant here. Since
30 * this file is completely chip-specific, it's safe to not use
31 * ioremap. Generic drivers should of course never do this.
32 */
33#define AT32_PM_BASE 0xfff00000
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070034
35#define PBMEM(base) \
36 { \
37 .start = base, \
38 .end = base + 0x3ff, \
39 .flags = IORESOURCE_MEM, \
40 }
41#define IRQ(num) \
42 { \
43 .start = num, \
44 .end = num, \
45 .flags = IORESOURCE_IRQ, \
46 }
47#define NAMED_IRQ(num, _name) \
48 { \
49 .start = num, \
50 .end = num, \
51 .name = _name, \
52 .flags = IORESOURCE_IRQ, \
53 }
54
David Brownell6b84bbf2007-06-22 19:17:57 -070055/* REVISIT these assume *every* device supports DMA, but several
56 * don't ... tc, smc, pio, rtc, watchdog, pwm, ps2, and more.
57 */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070058#define DEFINE_DEV(_name, _id) \
David Brownell6b84bbf2007-06-22 19:17:57 -070059static u64 _name##_id##_dma_mask = DMA_32BIT_MASK; \
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070060static struct platform_device _name##_id##_device = { \
61 .name = #_name, \
62 .id = _id, \
63 .dev = { \
David Brownell6b84bbf2007-06-22 19:17:57 -070064 .dma_mask = &_name##_id##_dma_mask, \
65 .coherent_dma_mask = DMA_32BIT_MASK, \
66 }, \
67 .resource = _name##_id##_resource, \
68 .num_resources = ARRAY_SIZE(_name##_id##_resource), \
69}
70#define DEFINE_DEV_DATA(_name, _id) \
71static u64 _name##_id##_dma_mask = DMA_32BIT_MASK; \
72static struct platform_device _name##_id##_device = { \
73 .name = #_name, \
74 .id = _id, \
75 .dev = { \
76 .dma_mask = &_name##_id##_dma_mask, \
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070077 .platform_data = &_name##_id##_data, \
David Brownell6b84bbf2007-06-22 19:17:57 -070078 .coherent_dma_mask = DMA_32BIT_MASK, \
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070079 }, \
80 .resource = _name##_id##_resource, \
81 .num_resources = ARRAY_SIZE(_name##_id##_resource), \
82}
83
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +010084#define select_peripheral(pin, periph, flags) \
85 at32_select_periph(GPIO_PIN_##pin, GPIO_##periph, flags)
86
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070087#define DEV_CLK(_name, devname, bus, _index) \
88static struct clk devname##_##_name = { \
89 .name = #_name, \
90 .dev = &devname##_device.dev, \
91 .parent = &bus##_clk, \
92 .mode = bus##_clk_mode, \
93 .get_rate = bus##_clk_get_rate, \
94 .index = _index, \
95}
96
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020097static DEFINE_SPINLOCK(pm_lock);
98
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070099unsigned long at32ap7000_osc_rates[3] = {
100 [0] = 32768,
101 /* FIXME: these are ATSTK1002-specific */
102 [1] = 20000000,
103 [2] = 12000000,
104};
105
106static unsigned long osc_get_rate(struct clk *clk)
107{
108 return at32ap7000_osc_rates[clk->index];
109}
110
111static unsigned long pll_get_rate(struct clk *clk, unsigned long control)
112{
113 unsigned long div, mul, rate;
114
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200115 if (!(control & PM_BIT(PLLEN)))
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700116 return 0;
117
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200118 div = PM_BFEXT(PLLDIV, control) + 1;
119 mul = PM_BFEXT(PLLMUL, control) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700120
121 rate = clk->parent->get_rate(clk->parent);
122 rate = (rate + div / 2) / div;
123 rate *= mul;
124
125 return rate;
126}
127
128static unsigned long pll0_get_rate(struct clk *clk)
129{
130 u32 control;
131
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200132 control = pm_readl(PLL0);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700133
134 return pll_get_rate(clk, control);
135}
136
137static unsigned long pll1_get_rate(struct clk *clk)
138{
139 u32 control;
140
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200141 control = pm_readl(PLL1);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700142
143 return pll_get_rate(clk, control);
144}
145
146/*
147 * The AT32AP7000 has five primary clock sources: One 32kHz
148 * oscillator, two crystal oscillators and two PLLs.
149 */
150static struct clk osc32k = {
151 .name = "osc32k",
152 .get_rate = osc_get_rate,
153 .users = 1,
154 .index = 0,
155};
156static struct clk osc0 = {
157 .name = "osc0",
158 .get_rate = osc_get_rate,
159 .users = 1,
160 .index = 1,
161};
162static struct clk osc1 = {
163 .name = "osc1",
164 .get_rate = osc_get_rate,
165 .index = 2,
166};
167static struct clk pll0 = {
168 .name = "pll0",
169 .get_rate = pll0_get_rate,
170 .parent = &osc0,
171};
172static struct clk pll1 = {
173 .name = "pll1",
174 .get_rate = pll1_get_rate,
175 .parent = &osc0,
176};
177
178/*
179 * The main clock can be either osc0 or pll0. The boot loader may
180 * have chosen one for us, so we don't really know which one until we
181 * have a look at the SM.
182 */
183static struct clk *main_clock;
184
185/*
186 * Synchronous clocks are generated from the main clock. The clocks
187 * must satisfy the constraint
188 * fCPU >= fHSB >= fPB
189 * i.e. each clock must not be faster than its parent.
190 */
191static unsigned long bus_clk_get_rate(struct clk *clk, unsigned int shift)
192{
193 return main_clock->get_rate(main_clock) >> shift;
194};
195
196static void cpu_clk_mode(struct clk *clk, int enabled)
197{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700198 unsigned long flags;
199 u32 mask;
200
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200201 spin_lock_irqsave(&pm_lock, flags);
202 mask = pm_readl(CPU_MASK);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700203 if (enabled)
204 mask |= 1 << clk->index;
205 else
206 mask &= ~(1 << clk->index);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200207 pm_writel(CPU_MASK, mask);
208 spin_unlock_irqrestore(&pm_lock, flags);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700209}
210
211static unsigned long cpu_clk_get_rate(struct clk *clk)
212{
213 unsigned long cksel, shift = 0;
214
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200215 cksel = pm_readl(CKSEL);
216 if (cksel & PM_BIT(CPUDIV))
217 shift = PM_BFEXT(CPUSEL, cksel) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700218
219 return bus_clk_get_rate(clk, shift);
220}
221
222static void hsb_clk_mode(struct clk *clk, int enabled)
223{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700224 unsigned long flags;
225 u32 mask;
226
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200227 spin_lock_irqsave(&pm_lock, flags);
228 mask = pm_readl(HSB_MASK);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700229 if (enabled)
230 mask |= 1 << clk->index;
231 else
232 mask &= ~(1 << clk->index);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200233 pm_writel(HSB_MASK, mask);
234 spin_unlock_irqrestore(&pm_lock, flags);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700235}
236
237static unsigned long hsb_clk_get_rate(struct clk *clk)
238{
239 unsigned long cksel, shift = 0;
240
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200241 cksel = pm_readl(CKSEL);
242 if (cksel & PM_BIT(HSBDIV))
243 shift = PM_BFEXT(HSBSEL, cksel) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700244
245 return bus_clk_get_rate(clk, shift);
246}
247
248static void pba_clk_mode(struct clk *clk, int enabled)
249{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700250 unsigned long flags;
251 u32 mask;
252
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200253 spin_lock_irqsave(&pm_lock, flags);
254 mask = pm_readl(PBA_MASK);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700255 if (enabled)
256 mask |= 1 << clk->index;
257 else
258 mask &= ~(1 << clk->index);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200259 pm_writel(PBA_MASK, mask);
260 spin_unlock_irqrestore(&pm_lock, flags);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700261}
262
263static unsigned long pba_clk_get_rate(struct clk *clk)
264{
265 unsigned long cksel, shift = 0;
266
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200267 cksel = pm_readl(CKSEL);
268 if (cksel & PM_BIT(PBADIV))
269 shift = PM_BFEXT(PBASEL, cksel) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700270
271 return bus_clk_get_rate(clk, shift);
272}
273
274static void pbb_clk_mode(struct clk *clk, int enabled)
275{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700276 unsigned long flags;
277 u32 mask;
278
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200279 spin_lock_irqsave(&pm_lock, flags);
280 mask = pm_readl(PBB_MASK);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700281 if (enabled)
282 mask |= 1 << clk->index;
283 else
284 mask &= ~(1 << clk->index);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200285 pm_writel(PBB_MASK, mask);
286 spin_unlock_irqrestore(&pm_lock, flags);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700287}
288
289static unsigned long pbb_clk_get_rate(struct clk *clk)
290{
291 unsigned long cksel, shift = 0;
292
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200293 cksel = pm_readl(CKSEL);
294 if (cksel & PM_BIT(PBBDIV))
295 shift = PM_BFEXT(PBBSEL, cksel) + 1;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700296
297 return bus_clk_get_rate(clk, shift);
298}
299
300static struct clk cpu_clk = {
301 .name = "cpu",
302 .get_rate = cpu_clk_get_rate,
303 .users = 1,
304};
305static struct clk hsb_clk = {
306 .name = "hsb",
307 .parent = &cpu_clk,
308 .get_rate = hsb_clk_get_rate,
309};
310static struct clk pba_clk = {
311 .name = "pba",
312 .parent = &hsb_clk,
313 .mode = hsb_clk_mode,
314 .get_rate = pba_clk_get_rate,
315 .index = 1,
316};
317static struct clk pbb_clk = {
318 .name = "pbb",
319 .parent = &hsb_clk,
320 .mode = hsb_clk_mode,
321 .get_rate = pbb_clk_get_rate,
322 .users = 1,
323 .index = 2,
324};
325
326/* --------------------------------------------------------------------
327 * Generic Clock operations
328 * -------------------------------------------------------------------- */
329
330static void genclk_mode(struct clk *clk, int enabled)
331{
332 u32 control;
333
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200334 control = pm_readl(GCCTRL(clk->index));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700335 if (enabled)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200336 control |= PM_BIT(CEN);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700337 else
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200338 control &= ~PM_BIT(CEN);
339 pm_writel(GCCTRL(clk->index), control);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700340}
341
342static unsigned long genclk_get_rate(struct clk *clk)
343{
344 u32 control;
345 unsigned long div = 1;
346
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200347 control = pm_readl(GCCTRL(clk->index));
348 if (control & PM_BIT(DIVEN))
349 div = 2 * (PM_BFEXT(DIV, control) + 1);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700350
351 return clk->parent->get_rate(clk->parent) / div;
352}
353
354static long genclk_set_rate(struct clk *clk, unsigned long rate, int apply)
355{
356 u32 control;
357 unsigned long parent_rate, actual_rate, div;
358
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700359 parent_rate = clk->parent->get_rate(clk->parent);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200360 control = pm_readl(GCCTRL(clk->index));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700361
362 if (rate > 3 * parent_rate / 4) {
363 actual_rate = parent_rate;
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200364 control &= ~PM_BIT(DIVEN);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700365 } else {
366 div = (parent_rate + rate) / (2 * rate) - 1;
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200367 control = PM_BFINS(DIV, div, control) | PM_BIT(DIVEN);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700368 actual_rate = parent_rate / (2 * (div + 1));
369 }
370
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200371 dev_dbg(clk->dev, "clk %s: new rate %lu (actual rate %lu)\n",
372 clk->name, rate, actual_rate);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700373
374 if (apply)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200375 pm_writel(GCCTRL(clk->index), control);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700376
377 return actual_rate;
378}
379
380int genclk_set_parent(struct clk *clk, struct clk *parent)
381{
382 u32 control;
383
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200384 dev_dbg(clk->dev, "clk %s: new parent %s (was %s)\n",
385 clk->name, parent->name, clk->parent->name);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700386
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200387 control = pm_readl(GCCTRL(clk->index));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700388
389 if (parent == &osc1 || parent == &pll1)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200390 control |= PM_BIT(OSCSEL);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700391 else if (parent == &osc0 || parent == &pll0)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200392 control &= ~PM_BIT(OSCSEL);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700393 else
394 return -EINVAL;
395
396 if (parent == &pll0 || parent == &pll1)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200397 control |= PM_BIT(PLLSEL);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700398 else
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200399 control &= ~PM_BIT(PLLSEL);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700400
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200401 pm_writel(GCCTRL(clk->index), control);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700402 clk->parent = parent;
403
404 return 0;
405}
406
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +0100407static void __init genclk_init_parent(struct clk *clk)
408{
409 u32 control;
410 struct clk *parent;
411
412 BUG_ON(clk->index > 7);
413
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200414 control = pm_readl(GCCTRL(clk->index));
415 if (control & PM_BIT(OSCSEL))
416 parent = (control & PM_BIT(PLLSEL)) ? &pll1 : &osc1;
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +0100417 else
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200418 parent = (control & PM_BIT(PLLSEL)) ? &pll0 : &osc0;
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +0100419
420 clk->parent = parent;
421}
422
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700423/* --------------------------------------------------------------------
424 * System peripherals
425 * -------------------------------------------------------------------- */
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200426static struct resource at32_pm0_resource[] = {
427 {
428 .start = 0xfff00000,
429 .end = 0xfff0007f,
430 .flags = IORESOURCE_MEM,
431 },
432 IRQ(20),
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700433};
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200434
435static struct resource at32ap700x_rtc0_resource[] = {
436 {
437 .start = 0xfff00080,
438 .end = 0xfff000af,
439 .flags = IORESOURCE_MEM,
440 },
441 IRQ(21),
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700442};
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200443
444static struct resource at32_wdt0_resource[] = {
445 {
446 .start = 0xfff000b0,
447 .end = 0xfff000bf,
448 .flags = IORESOURCE_MEM,
449 },
450};
451
452static struct resource at32_eic0_resource[] = {
453 {
454 .start = 0xfff00100,
455 .end = 0xfff0013f,
456 .flags = IORESOURCE_MEM,
457 },
458 IRQ(19),
459};
460
461DEFINE_DEV(at32_pm, 0);
462DEFINE_DEV(at32ap700x_rtc, 0);
463DEFINE_DEV(at32_wdt, 0);
464DEFINE_DEV(at32_eic, 0);
465
466/*
467 * Peripheral clock for PM, RTC, WDT and EIC. PM will ensure that this
468 * is always running.
469 */
470static struct clk at32_pm_pclk = {
Haavard Skinnemoen188ff652007-03-14 13:23:44 +0100471 .name = "pclk",
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200472 .dev = &at32_pm0_device.dev,
Haavard Skinnemoen188ff652007-03-14 13:23:44 +0100473 .parent = &pbb_clk,
474 .mode = pbb_clk_mode,
475 .get_rate = pbb_clk_get_rate,
476 .users = 1,
477 .index = 0,
478};
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700479
480static struct resource intc0_resource[] = {
481 PBMEM(0xfff00400),
482};
483struct platform_device at32_intc0_device = {
484 .name = "intc",
485 .id = 0,
486 .resource = intc0_resource,
487 .num_resources = ARRAY_SIZE(intc0_resource),
488};
489DEV_CLK(pclk, at32_intc0, pbb, 1);
490
491static struct clk ebi_clk = {
492 .name = "ebi",
493 .parent = &hsb_clk,
494 .mode = hsb_clk_mode,
495 .get_rate = hsb_clk_get_rate,
496 .users = 1,
497};
498static struct clk hramc_clk = {
499 .name = "hramc",
500 .parent = &hsb_clk,
501 .mode = hsb_clk_mode,
502 .get_rate = hsb_clk_get_rate,
503 .users = 1,
Haavard Skinnemoen188ff652007-03-14 13:23:44 +0100504 .index = 3,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700505};
506
Haavard Skinnemoenbc157b72006-09-25 23:32:16 -0700507static struct resource smc0_resource[] = {
508 PBMEM(0xfff03400),
509};
510DEFINE_DEV(smc, 0);
511DEV_CLK(pclk, smc0, pbb, 13);
512DEV_CLK(mck, smc0, hsb, 0);
513
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700514static struct platform_device pdc_device = {
515 .name = "pdc",
516 .id = 0,
517};
518DEV_CLK(hclk, pdc, hsb, 4);
519DEV_CLK(pclk, pdc, pba, 16);
520
521static struct clk pico_clk = {
522 .name = "pico",
523 .parent = &cpu_clk,
524 .mode = cpu_clk_mode,
525 .get_rate = cpu_clk_get_rate,
526 .users = 1,
527};
528
529/* --------------------------------------------------------------------
Haavard Skinnemoen9c8f8e72007-02-01 16:34:10 +0100530 * HMATRIX
531 * -------------------------------------------------------------------- */
532
533static struct clk hmatrix_clk = {
534 .name = "hmatrix_clk",
535 .parent = &pbb_clk,
536 .mode = pbb_clk_mode,
537 .get_rate = pbb_clk_get_rate,
538 .index = 2,
539 .users = 1,
540};
541#define HMATRIX_BASE ((void __iomem *)0xfff00800)
542
543#define hmatrix_readl(reg) \
544 __raw_readl((HMATRIX_BASE) + HMATRIX_##reg)
545#define hmatrix_writel(reg,value) \
546 __raw_writel((value), (HMATRIX_BASE) + HMATRIX_##reg)
547
548/*
549 * Set bits in the HMATRIX Special Function Register (SFR) used by the
550 * External Bus Interface (EBI). This can be used to enable special
551 * features like CompactFlash support, NAND Flash support, etc. on
552 * certain chipselects.
553 */
554static inline void set_ebi_sfr_bits(u32 mask)
555{
556 u32 sfr;
557
558 clk_enable(&hmatrix_clk);
559 sfr = hmatrix_readl(SFR4);
560 sfr |= mask;
561 hmatrix_writel(SFR4, sfr);
562 clk_disable(&hmatrix_clk);
563}
564
565/* --------------------------------------------------------------------
Hans-Christian Egtvedt77609892007-03-12 18:15:16 +0100566 * System Timer/Counter (TC)
567 * -------------------------------------------------------------------- */
568static struct resource at32_systc0_resource[] = {
569 PBMEM(0xfff00c00),
570 IRQ(22),
571};
572struct platform_device at32_systc0_device = {
573 .name = "systc",
574 .id = 0,
575 .resource = at32_systc0_resource,
576 .num_resources = ARRAY_SIZE(at32_systc0_resource),
577};
578DEV_CLK(pclk, at32_systc0, pbb, 3);
579
580/* --------------------------------------------------------------------
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700581 * PIO
582 * -------------------------------------------------------------------- */
583
584static struct resource pio0_resource[] = {
585 PBMEM(0xffe02800),
586 IRQ(13),
587};
588DEFINE_DEV(pio, 0);
589DEV_CLK(mck, pio0, pba, 10);
590
591static struct resource pio1_resource[] = {
592 PBMEM(0xffe02c00),
593 IRQ(14),
594};
595DEFINE_DEV(pio, 1);
596DEV_CLK(mck, pio1, pba, 11);
597
598static struct resource pio2_resource[] = {
599 PBMEM(0xffe03000),
600 IRQ(15),
601};
602DEFINE_DEV(pio, 2);
603DEV_CLK(mck, pio2, pba, 12);
604
605static struct resource pio3_resource[] = {
606 PBMEM(0xffe03400),
607 IRQ(16),
608};
609DEFINE_DEV(pio, 3);
610DEV_CLK(mck, pio3, pba, 13);
611
Haavard Skinnemoen7f9f4672007-01-30 11:16:16 +0100612static struct resource pio4_resource[] = {
613 PBMEM(0xffe03800),
614 IRQ(17),
615};
616DEFINE_DEV(pio, 4);
617DEV_CLK(mck, pio4, pba, 14);
618
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700619void __init at32_add_system_devices(void)
620{
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200621 platform_device_register(&at32_pm0_device);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700622 platform_device_register(&at32_intc0_device);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200623 platform_device_register(&at32ap700x_rtc0_device);
624 platform_device_register(&at32_wdt0_device);
625 platform_device_register(&at32_eic0_device);
Haavard Skinnemoenbc157b72006-09-25 23:32:16 -0700626 platform_device_register(&smc0_device);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700627 platform_device_register(&pdc_device);
628
Hans-Christian Egtvedt77609892007-03-12 18:15:16 +0100629 platform_device_register(&at32_systc0_device);
630
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700631 platform_device_register(&pio0_device);
632 platform_device_register(&pio1_device);
633 platform_device_register(&pio2_device);
634 platform_device_register(&pio3_device);
Haavard Skinnemoen7f9f4672007-01-30 11:16:16 +0100635 platform_device_register(&pio4_device);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700636}
637
638/* --------------------------------------------------------------------
639 * USART
640 * -------------------------------------------------------------------- */
641
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200642static struct atmel_uart_data atmel_usart0_data = {
643 .use_dma_tx = 1,
644 .use_dma_rx = 1,
645};
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200646static struct resource atmel_usart0_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700647 PBMEM(0xffe00c00),
David Brownella3d912c2007-01-23 20:14:02 -0800648 IRQ(6),
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700649};
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200650DEFINE_DEV_DATA(atmel_usart, 0);
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200651DEV_CLK(usart, atmel_usart0, pba, 4);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700652
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200653static struct atmel_uart_data atmel_usart1_data = {
654 .use_dma_tx = 1,
655 .use_dma_rx = 1,
656};
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200657static struct resource atmel_usart1_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700658 PBMEM(0xffe01000),
659 IRQ(7),
660};
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200661DEFINE_DEV_DATA(atmel_usart, 1);
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200662DEV_CLK(usart, atmel_usart1, pba, 4);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700663
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200664static struct atmel_uart_data atmel_usart2_data = {
665 .use_dma_tx = 1,
666 .use_dma_rx = 1,
667};
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200668static struct resource atmel_usart2_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700669 PBMEM(0xffe01400),
670 IRQ(8),
671};
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200672DEFINE_DEV_DATA(atmel_usart, 2);
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200673DEV_CLK(usart, atmel_usart2, pba, 5);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700674
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200675static struct atmel_uart_data atmel_usart3_data = {
676 .use_dma_tx = 1,
677 .use_dma_rx = 1,
678};
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200679static struct resource atmel_usart3_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700680 PBMEM(0xffe01800),
681 IRQ(9),
682};
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200683DEFINE_DEV_DATA(atmel_usart, 3);
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200684DEV_CLK(usart, atmel_usart3, pba, 6);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700685
686static inline void configure_usart0_pins(void)
687{
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100688 select_peripheral(PA(8), PERIPH_B, 0); /* RXD */
689 select_peripheral(PA(9), PERIPH_B, 0); /* TXD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700690}
691
692static inline void configure_usart1_pins(void)
693{
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100694 select_peripheral(PA(17), PERIPH_A, 0); /* RXD */
695 select_peripheral(PA(18), PERIPH_A, 0); /* TXD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700696}
697
698static inline void configure_usart2_pins(void)
699{
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100700 select_peripheral(PB(26), PERIPH_B, 0); /* RXD */
701 select_peripheral(PB(27), PERIPH_B, 0); /* TXD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700702}
703
704static inline void configure_usart3_pins(void)
705{
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100706 select_peripheral(PB(18), PERIPH_B, 0); /* RXD */
707 select_peripheral(PB(17), PERIPH_B, 0); /* TXD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700708}
709
David Brownella3d912c2007-01-23 20:14:02 -0800710static struct platform_device *__initdata at32_usarts[4];
Haavard Skinnemoenc1945882006-10-04 16:02:10 +0200711
712void __init at32_map_usart(unsigned int hw_id, unsigned int line)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700713{
714 struct platform_device *pdev;
715
Haavard Skinnemoenc1945882006-10-04 16:02:10 +0200716 switch (hw_id) {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700717 case 0:
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200718 pdev = &atmel_usart0_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700719 configure_usart0_pins();
720 break;
721 case 1:
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200722 pdev = &atmel_usart1_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700723 configure_usart1_pins();
724 break;
725 case 2:
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200726 pdev = &atmel_usart2_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700727 configure_usart2_pins();
728 break;
729 case 3:
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +0200730 pdev = &atmel_usart3_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700731 configure_usart3_pins();
732 break;
733 default:
Haavard Skinnemoenc1945882006-10-04 16:02:10 +0200734 return;
Haavard Skinnemoen75d35212006-10-04 16:02:08 +0200735 }
736
737 if (PXSEG(pdev->resource[0].start) == P4SEG) {
738 /* Addresses in the P4 segment are permanently mapped 1:1 */
739 struct atmel_uart_data *data = pdev->dev.platform_data;
740 data->regs = (void __iomem *)pdev->resource[0].start;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700741 }
742
Haavard Skinnemoenc1945882006-10-04 16:02:10 +0200743 pdev->id = line;
744 at32_usarts[line] = pdev;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700745}
746
747struct platform_device *__init at32_add_device_usart(unsigned int id)
748{
Haavard Skinnemoenc1945882006-10-04 16:02:10 +0200749 platform_device_register(at32_usarts[id]);
750 return at32_usarts[id];
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700751}
752
Haavard Skinnemoen73e27982006-10-04 16:02:04 +0200753struct platform_device *atmel_default_console_device;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700754
755void __init at32_setup_serial_console(unsigned int usart_id)
756{
Haavard Skinnemoenc1945882006-10-04 16:02:10 +0200757 atmel_default_console_device = at32_usarts[usart_id];
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700758}
759
760/* --------------------------------------------------------------------
761 * Ethernet
762 * -------------------------------------------------------------------- */
763
764static struct eth_platform_data macb0_data;
765static struct resource macb0_resource[] = {
766 PBMEM(0xfff01800),
767 IRQ(25),
768};
769DEFINE_DEV_DATA(macb, 0);
770DEV_CLK(hclk, macb0, hsb, 8);
771DEV_CLK(pclk, macb0, pbb, 6);
772
Haavard Skinnemoencfcb3a82006-10-30 09:23:12 +0100773static struct eth_platform_data macb1_data;
774static struct resource macb1_resource[] = {
775 PBMEM(0xfff01c00),
776 IRQ(26),
777};
778DEFINE_DEV_DATA(macb, 1);
779DEV_CLK(hclk, macb1, hsb, 9);
780DEV_CLK(pclk, macb1, pbb, 7);
781
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700782struct platform_device *__init
783at32_add_device_eth(unsigned int id, struct eth_platform_data *data)
784{
785 struct platform_device *pdev;
786
787 switch (id) {
788 case 0:
789 pdev = &macb0_device;
790
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100791 select_peripheral(PC(3), PERIPH_A, 0); /* TXD0 */
792 select_peripheral(PC(4), PERIPH_A, 0); /* TXD1 */
793 select_peripheral(PC(7), PERIPH_A, 0); /* TXEN */
794 select_peripheral(PC(8), PERIPH_A, 0); /* TXCK */
795 select_peripheral(PC(9), PERIPH_A, 0); /* RXD0 */
796 select_peripheral(PC(10), PERIPH_A, 0); /* RXD1 */
797 select_peripheral(PC(13), PERIPH_A, 0); /* RXER */
798 select_peripheral(PC(15), PERIPH_A, 0); /* RXDV */
799 select_peripheral(PC(16), PERIPH_A, 0); /* MDC */
800 select_peripheral(PC(17), PERIPH_A, 0); /* MDIO */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700801
802 if (!data->is_rmii) {
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100803 select_peripheral(PC(0), PERIPH_A, 0); /* COL */
804 select_peripheral(PC(1), PERIPH_A, 0); /* CRS */
805 select_peripheral(PC(2), PERIPH_A, 0); /* TXER */
806 select_peripheral(PC(5), PERIPH_A, 0); /* TXD2 */
807 select_peripheral(PC(6), PERIPH_A, 0); /* TXD3 */
808 select_peripheral(PC(11), PERIPH_A, 0); /* RXD2 */
809 select_peripheral(PC(12), PERIPH_A, 0); /* RXD3 */
810 select_peripheral(PC(14), PERIPH_A, 0); /* RXCK */
811 select_peripheral(PC(18), PERIPH_A, 0); /* SPD */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700812 }
813 break;
814
Haavard Skinnemoencfcb3a82006-10-30 09:23:12 +0100815 case 1:
816 pdev = &macb1_device;
817
818 select_peripheral(PD(13), PERIPH_B, 0); /* TXD0 */
819 select_peripheral(PD(14), PERIPH_B, 0); /* TXD1 */
820 select_peripheral(PD(11), PERIPH_B, 0); /* TXEN */
821 select_peripheral(PD(12), PERIPH_B, 0); /* TXCK */
822 select_peripheral(PD(10), PERIPH_B, 0); /* RXD0 */
823 select_peripheral(PD(6), PERIPH_B, 0); /* RXD1 */
824 select_peripheral(PD(5), PERIPH_B, 0); /* RXER */
825 select_peripheral(PD(4), PERIPH_B, 0); /* RXDV */
826 select_peripheral(PD(3), PERIPH_B, 0); /* MDC */
827 select_peripheral(PD(2), PERIPH_B, 0); /* MDIO */
828
829 if (!data->is_rmii) {
830 select_peripheral(PC(19), PERIPH_B, 0); /* COL */
831 select_peripheral(PC(23), PERIPH_B, 0); /* CRS */
832 select_peripheral(PC(26), PERIPH_B, 0); /* TXER */
833 select_peripheral(PC(27), PERIPH_B, 0); /* TXD2 */
834 select_peripheral(PC(28), PERIPH_B, 0); /* TXD3 */
835 select_peripheral(PC(29), PERIPH_B, 0); /* RXD2 */
836 select_peripheral(PC(30), PERIPH_B, 0); /* RXD3 */
837 select_peripheral(PC(24), PERIPH_B, 0); /* RXCK */
838 select_peripheral(PD(15), PERIPH_B, 0); /* SPD */
839 }
840 break;
841
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700842 default:
843 return NULL;
844 }
845
846 memcpy(pdev->dev.platform_data, data, sizeof(struct eth_platform_data));
847 platform_device_register(pdev);
848
849 return pdev;
850}
851
852/* --------------------------------------------------------------------
853 * SPI
854 * -------------------------------------------------------------------- */
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +0100855static struct resource atmel_spi0_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700856 PBMEM(0xffe00000),
857 IRQ(3),
858};
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +0100859DEFINE_DEV(atmel_spi, 0);
860DEV_CLK(spi_clk, atmel_spi0, pba, 0);
861
862static struct resource atmel_spi1_resource[] = {
863 PBMEM(0xffe00400),
864 IRQ(4),
865};
866DEFINE_DEV(atmel_spi, 1);
867DEV_CLK(spi_clk, atmel_spi1, pba, 1);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700868
Haavard Skinnemoen9a596a62007-02-19 10:38:04 +0100869static void __init
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +0100870at32_spi_setup_slaves(unsigned int bus_num, struct spi_board_info *b,
871 unsigned int n, const u8 *pins)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700872{
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +0100873 unsigned int pin, mode;
874
875 for (; n; n--, b++) {
876 b->bus_num = bus_num;
877 if (b->chip_select >= 4)
878 continue;
879 pin = (unsigned)b->controller_data;
880 if (!pin) {
881 pin = pins[b->chip_select];
882 b->controller_data = (void *)pin;
883 }
884 mode = AT32_GPIOF_OUTPUT;
885 if (!(b->mode & SPI_CS_HIGH))
886 mode |= AT32_GPIOF_HIGH;
887 at32_select_gpio(pin, mode);
888 }
889}
890
891struct platform_device *__init
892at32_add_device_spi(unsigned int id, struct spi_board_info *b, unsigned int n)
893{
894 /*
895 * Manage the chipselects as GPIOs, normally using the same pins
896 * the SPI controller expects; but boards can use other pins.
897 */
898 static u8 __initdata spi0_pins[] =
899 { GPIO_PIN_PA(3), GPIO_PIN_PA(4),
900 GPIO_PIN_PA(5), GPIO_PIN_PA(20), };
901 static u8 __initdata spi1_pins[] =
902 { GPIO_PIN_PB(2), GPIO_PIN_PB(3),
903 GPIO_PIN_PB(4), GPIO_PIN_PA(27), };
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700904 struct platform_device *pdev;
905
906 switch (id) {
907 case 0:
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +0100908 pdev = &atmel_spi0_device;
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100909 select_peripheral(PA(0), PERIPH_A, 0); /* MISO */
910 select_peripheral(PA(1), PERIPH_A, 0); /* MOSI */
911 select_peripheral(PA(2), PERIPH_A, 0); /* SCK */
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +0100912 at32_spi_setup_slaves(0, b, n, spi0_pins);
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +0100913 break;
914
915 case 1:
916 pdev = &atmel_spi1_device;
917 select_peripheral(PB(0), PERIPH_B, 0); /* MISO */
918 select_peripheral(PB(1), PERIPH_B, 0); /* MOSI */
919 select_peripheral(PB(5), PERIPH_B, 0); /* SCK */
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +0100920 at32_spi_setup_slaves(1, b, n, spi1_pins);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700921 break;
922
923 default:
924 return NULL;
925 }
926
Haavard Skinnemoen41d8ca42007-02-16 13:56:11 +0100927 spi_register_board_info(b, n);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700928 platform_device_register(pdev);
929 return pdev;
930}
931
932/* --------------------------------------------------------------------
933 * LCDC
934 * -------------------------------------------------------------------- */
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +0100935static struct atmel_lcdfb_info atmel_lcdfb0_data;
936static struct resource atmel_lcdfb0_resource[] = {
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700937 {
938 .start = 0xff000000,
939 .end = 0xff000fff,
940 .flags = IORESOURCE_MEM,
941 },
942 IRQ(1),
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +0100943 {
944 /* Placeholder for pre-allocated fb memory */
945 .start = 0x00000000,
946 .end = 0x00000000,
947 .flags = 0,
948 },
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700949};
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +0100950DEFINE_DEV_DATA(atmel_lcdfb, 0);
951DEV_CLK(hck1, atmel_lcdfb0, hsb, 7);
952static struct clk atmel_lcdfb0_pixclk = {
953 .name = "lcdc_clk",
954 .dev = &atmel_lcdfb0_device.dev,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700955 .mode = genclk_mode,
956 .get_rate = genclk_get_rate,
957 .set_rate = genclk_set_rate,
958 .set_parent = genclk_set_parent,
959 .index = 7,
960};
961
962struct platform_device *__init
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +0100963at32_add_device_lcdc(unsigned int id, struct atmel_lcdfb_info *data,
964 unsigned long fbmem_start, unsigned long fbmem_len)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700965{
966 struct platform_device *pdev;
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +0100967 struct atmel_lcdfb_info *info;
968 struct fb_monspecs *monspecs;
969 struct fb_videomode *modedb;
970 unsigned int modedb_size;
971
972 /*
973 * Do a deep copy of the fb data, monspecs and modedb. Make
974 * sure all allocations are done before setting up the
975 * portmux.
976 */
977 monspecs = kmemdup(data->default_monspecs,
978 sizeof(struct fb_monspecs), GFP_KERNEL);
979 if (!monspecs)
980 return NULL;
981
982 modedb_size = sizeof(struct fb_videomode) * monspecs->modedb_len;
983 modedb = kmemdup(monspecs->modedb, modedb_size, GFP_KERNEL);
984 if (!modedb)
985 goto err_dup_modedb;
986 monspecs->modedb = modedb;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700987
988 switch (id) {
989 case 0:
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +0100990 pdev = &atmel_lcdfb0_device;
Haavard Skinnemoenc3e2a792006-12-04 13:46:52 +0100991 select_peripheral(PC(19), PERIPH_A, 0); /* CC */
992 select_peripheral(PC(20), PERIPH_A, 0); /* HSYNC */
993 select_peripheral(PC(21), PERIPH_A, 0); /* PCLK */
994 select_peripheral(PC(22), PERIPH_A, 0); /* VSYNC */
995 select_peripheral(PC(23), PERIPH_A, 0); /* DVAL */
996 select_peripheral(PC(24), PERIPH_A, 0); /* MODE */
997 select_peripheral(PC(25), PERIPH_A, 0); /* PWR */
998 select_peripheral(PC(26), PERIPH_A, 0); /* DATA0 */
999 select_peripheral(PC(27), PERIPH_A, 0); /* DATA1 */
1000 select_peripheral(PC(28), PERIPH_A, 0); /* DATA2 */
1001 select_peripheral(PC(29), PERIPH_A, 0); /* DATA3 */
1002 select_peripheral(PC(30), PERIPH_A, 0); /* DATA4 */
1003 select_peripheral(PC(31), PERIPH_A, 0); /* DATA5 */
1004 select_peripheral(PD(0), PERIPH_A, 0); /* DATA6 */
1005 select_peripheral(PD(1), PERIPH_A, 0); /* DATA7 */
1006 select_peripheral(PD(2), PERIPH_A, 0); /* DATA8 */
1007 select_peripheral(PD(3), PERIPH_A, 0); /* DATA9 */
1008 select_peripheral(PD(4), PERIPH_A, 0); /* DATA10 */
1009 select_peripheral(PD(5), PERIPH_A, 0); /* DATA11 */
1010 select_peripheral(PD(6), PERIPH_A, 0); /* DATA12 */
1011 select_peripheral(PD(7), PERIPH_A, 0); /* DATA13 */
1012 select_peripheral(PD(8), PERIPH_A, 0); /* DATA14 */
1013 select_peripheral(PD(9), PERIPH_A, 0); /* DATA15 */
1014 select_peripheral(PD(10), PERIPH_A, 0); /* DATA16 */
1015 select_peripheral(PD(11), PERIPH_A, 0); /* DATA17 */
1016 select_peripheral(PD(12), PERIPH_A, 0); /* DATA18 */
1017 select_peripheral(PD(13), PERIPH_A, 0); /* DATA19 */
1018 select_peripheral(PD(14), PERIPH_A, 0); /* DATA20 */
1019 select_peripheral(PD(15), PERIPH_A, 0); /* DATA21 */
1020 select_peripheral(PD(16), PERIPH_A, 0); /* DATA22 */
1021 select_peripheral(PD(17), PERIPH_A, 0); /* DATA23 */
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001022
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001023 clk_set_parent(&atmel_lcdfb0_pixclk, &pll0);
1024 clk_set_rate(&atmel_lcdfb0_pixclk, clk_get_rate(&pll0));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001025 break;
1026
1027 default:
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001028 goto err_invalid_id;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001029 }
1030
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001031 if (fbmem_len) {
1032 pdev->resource[2].start = fbmem_start;
1033 pdev->resource[2].end = fbmem_start + fbmem_len - 1;
1034 pdev->resource[2].flags = IORESOURCE_MEM;
1035 }
1036
1037 info = pdev->dev.platform_data;
1038 memcpy(info, data, sizeof(struct atmel_lcdfb_info));
1039 info->default_monspecs = monspecs;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001040
1041 platform_device_register(pdev);
1042 return pdev;
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001043
1044err_invalid_id:
1045 kfree(modedb);
1046err_dup_modedb:
1047 kfree(monspecs);
1048 return NULL;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001049}
1050
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +01001051/* --------------------------------------------------------------------
1052 * GCLK
1053 * -------------------------------------------------------------------- */
1054static struct clk gclk0 = {
1055 .name = "gclk0",
1056 .mode = genclk_mode,
1057 .get_rate = genclk_get_rate,
1058 .set_rate = genclk_set_rate,
1059 .set_parent = genclk_set_parent,
1060 .index = 0,
1061};
1062static struct clk gclk1 = {
1063 .name = "gclk1",
1064 .mode = genclk_mode,
1065 .get_rate = genclk_get_rate,
1066 .set_rate = genclk_set_rate,
1067 .set_parent = genclk_set_parent,
1068 .index = 1,
1069};
1070static struct clk gclk2 = {
1071 .name = "gclk2",
1072 .mode = genclk_mode,
1073 .get_rate = genclk_get_rate,
1074 .set_rate = genclk_set_rate,
1075 .set_parent = genclk_set_parent,
1076 .index = 2,
1077};
1078static struct clk gclk3 = {
1079 .name = "gclk3",
1080 .mode = genclk_mode,
1081 .get_rate = genclk_get_rate,
1082 .set_rate = genclk_set_rate,
1083 .set_parent = genclk_set_parent,
1084 .index = 3,
1085};
1086static struct clk gclk4 = {
1087 .name = "gclk4",
1088 .mode = genclk_mode,
1089 .get_rate = genclk_get_rate,
1090 .set_rate = genclk_set_rate,
1091 .set_parent = genclk_set_parent,
1092 .index = 4,
1093};
1094
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001095struct clk *at32_clock_list[] = {
1096 &osc32k,
1097 &osc0,
1098 &osc1,
1099 &pll0,
1100 &pll1,
1101 &cpu_clk,
1102 &hsb_clk,
1103 &pba_clk,
1104 &pbb_clk,
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +02001105 &at32_pm_pclk,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001106 &at32_intc0_pclk,
Haavard Skinnemoen9c8f8e72007-02-01 16:34:10 +01001107 &hmatrix_clk,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001108 &ebi_clk,
1109 &hramc_clk,
Haavard Skinnemoenbc157b72006-09-25 23:32:16 -07001110 &smc0_pclk,
1111 &smc0_mck,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001112 &pdc_hclk,
1113 &pdc_pclk,
1114 &pico_clk,
1115 &pio0_mck,
1116 &pio1_mck,
1117 &pio2_mck,
1118 &pio3_mck,
Haavard Skinnemoen7f9f4672007-01-30 11:16:16 +01001119 &pio4_mck,
Hans-Christian Egtvedt77609892007-03-12 18:15:16 +01001120 &at32_systc0_pclk,
Haavard Skinnemoen1e8ea802006-10-04 16:02:03 +02001121 &atmel_usart0_usart,
1122 &atmel_usart1_usart,
1123 &atmel_usart2_usart,
1124 &atmel_usart3_usart,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001125 &macb0_hclk,
1126 &macb0_pclk,
Haavard Skinnemoencfcb3a82006-10-30 09:23:12 +01001127 &macb1_hclk,
1128 &macb1_pclk,
Haavard Skinnemoen3d60ee12007-01-10 20:20:02 +01001129 &atmel_spi0_spi_clk,
1130 &atmel_spi1_spi_clk,
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001131 &atmel_lcdfb0_hck1,
1132 &atmel_lcdfb0_pixclk,
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +01001133 &gclk0,
1134 &gclk1,
1135 &gclk2,
1136 &gclk3,
1137 &gclk4,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001138};
1139unsigned int at32_nr_clocks = ARRAY_SIZE(at32_clock_list);
1140
1141void __init at32_portmux_init(void)
1142{
1143 at32_init_pio(&pio0_device);
1144 at32_init_pio(&pio1_device);
1145 at32_init_pio(&pio2_device);
1146 at32_init_pio(&pio3_device);
Haavard Skinnemoen7f9f4672007-01-30 11:16:16 +01001147 at32_init_pio(&pio4_device);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001148}
1149
1150void __init at32_clock_init(void)
1151{
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001152 u32 cpu_mask = 0, hsb_mask = 0, pba_mask = 0, pbb_mask = 0;
1153 int i;
1154
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +02001155 if (pm_readl(MCCTRL) & PM_BIT(PLLSEL))
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001156 main_clock = &pll0;
1157 else
1158 main_clock = &osc0;
1159
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +02001160 if (pm_readl(PLL0) & PM_BIT(PLLOSC))
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001161 pll0.parent = &osc1;
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +02001162 if (pm_readl(PLL1) & PM_BIT(PLLOSC))
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001163 pll1.parent = &osc1;
1164
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +01001165 genclk_init_parent(&gclk0);
1166 genclk_init_parent(&gclk1);
1167 genclk_init_parent(&gclk2);
1168 genclk_init_parent(&gclk3);
1169 genclk_init_parent(&gclk4);
Haavard Skinnemoend0a2b7a2007-03-21 18:08:49 +01001170 genclk_init_parent(&atmel_lcdfb0_pixclk);
Haavard Skinnemoen7a5fe232007-02-16 13:14:33 +01001171
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001172 /*
1173 * Turn on all clocks that have at least one user already, and
1174 * turn off everything else. We only do this for module
1175 * clocks, and even though it isn't particularly pretty to
1176 * check the address of the mode function, it should do the
1177 * trick...
1178 */
1179 for (i = 0; i < ARRAY_SIZE(at32_clock_list); i++) {
1180 struct clk *clk = at32_clock_list[i];
1181
Haavard Skinnemoen188ff652007-03-14 13:23:44 +01001182 if (clk->users == 0)
1183 continue;
1184
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001185 if (clk->mode == &cpu_clk_mode)
1186 cpu_mask |= 1 << clk->index;
1187 else if (clk->mode == &hsb_clk_mode)
1188 hsb_mask |= 1 << clk->index;
1189 else if (clk->mode == &pba_clk_mode)
1190 pba_mask |= 1 << clk->index;
1191 else if (clk->mode == &pbb_clk_mode)
1192 pbb_mask |= 1 << clk->index;
1193 }
1194
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +02001195 pm_writel(CPU_MASK, cpu_mask);
1196 pm_writel(HSB_MASK, hsb_mask);
1197 pm_writel(PBA_MASK, pba_mask);
1198 pm_writel(PBB_MASK, pbb_mask);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001199}