blob: 8a9091968f316f449a5c7380e9ea7a738db3c76f [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
3 * Copyright(c) 2009-2010 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#ifndef __RTL_WIFI_H__
31#define __RTL_WIFI_H__
32
33#include <linux/sched.h>
34#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060035#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080036#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060037#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060038#include <net/mac80211.h>
39#include "debug.h"
40
41#define RF_CHANGE_BY_INIT 0
42#define RF_CHANGE_BY_IPS BIT(28)
43#define RF_CHANGE_BY_PS BIT(29)
44#define RF_CHANGE_BY_HW BIT(30)
45#define RF_CHANGE_BY_SW BIT(31)
46
47#define IQK_ADDA_REG_NUM 16
48#define IQK_MAC_REG_NUM 4
49
50#define MAX_KEY_LEN 61
51#define KEY_BUF_SIZE 5
52
53/* QoS related. */
54/*aci: 0x00 Best Effort*/
55/*aci: 0x01 Background*/
56/*aci: 0x10 Video*/
57/*aci: 0x11 Voice*/
58/*Max: define total number.*/
59#define AC0_BE 0
60#define AC1_BK 1
61#define AC2_VI 2
62#define AC3_VO 3
63#define AC_MAX 4
64#define QOS_QUEUE_NUM 4
65#define RTL_MAC80211_NUM_QUEUE 5
66
67#define QBSS_LOAD_SIZE 5
68#define MAX_WMMELE_LENGTH 64
69
Chaoming_Li3dad6182011-04-25 12:52:49 -050070#define TOTAL_CAM_ENTRY 32
71
Larry Finger0c817332010-12-08 11:12:31 -060072/*slot time for 11g. */
73#define RTL_SLOT_TIME_9 9
74#define RTL_SLOT_TIME_20 20
75
76/*related with tcp/ip. */
77/*if_ehther.h*/
78#define ETH_P_PAE 0x888E /*Port Access Entity (IEEE 802.1X) */
79#define ETH_P_IP 0x0800 /*Internet Protocol packet */
80#define ETH_P_ARP 0x0806 /*Address Resolution packet */
81#define SNAP_SIZE 6
82#define PROTOC_TYPE_SIZE 2
83
84/*related with 802.11 frame*/
85#define MAC80211_3ADDR_LEN 24
86#define MAC80211_4ADDR_LEN 30
87
Larry Fingere97b7752011-02-19 16:29:07 -060088#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
89#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
90#define MAX_PG_GROUP 13
91#define CHANNEL_GROUP_MAX_2G 3
92#define CHANNEL_GROUP_IDX_5GL 3
93#define CHANNEL_GROUP_IDX_5GM 6
94#define CHANNEL_GROUP_IDX_5GH 9
95#define CHANNEL_GROUP_MAX_5G 9
96#define CHANNEL_MAX_NUMBER_2G 14
97#define AVG_THERMAL_NUM 8
Chaoming_Li3dad6182011-04-25 12:52:49 -050098#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -060099
100/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500101#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600102#define EM_HDR_LEN 8
Larry Finger0c817332010-12-08 11:12:31 -0600103enum intf_type {
104 INTF_PCI = 0,
105 INTF_USB = 1,
106};
107
108enum radio_path {
109 RF90_PATH_A = 0,
110 RF90_PATH_B = 1,
111 RF90_PATH_C = 2,
112 RF90_PATH_D = 3,
113};
114
115enum rt_eeprom_type {
116 EEPROM_93C46,
117 EEPROM_93C56,
118 EEPROM_BOOT_EFUSE,
119};
120
121enum rtl_status {
122 RTL_STATUS_INTERFACE_START = 0,
123};
124
125enum hardware_type {
126 HARDWARE_TYPE_RTL8192E,
127 HARDWARE_TYPE_RTL8192U,
128 HARDWARE_TYPE_RTL8192SE,
129 HARDWARE_TYPE_RTL8192SU,
130 HARDWARE_TYPE_RTL8192CE,
131 HARDWARE_TYPE_RTL8192CU,
132 HARDWARE_TYPE_RTL8192DE,
133 HARDWARE_TYPE_RTL8192DU,
Larry Fingere97b7752011-02-19 16:29:07 -0600134 HARDWARE_TYPE_RTL8723E,
George18d30062011-02-19 16:29:02 -0600135 HARDWARE_TYPE_RTL8723U,
Larry Finger0c817332010-12-08 11:12:31 -0600136
Larry Fingere97b7752011-02-19 16:29:07 -0600137 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600138 HARDWARE_TYPE_NUM
139};
140
Larry Fingere97b7752011-02-19 16:29:07 -0600141#define IS_HARDWARE_TYPE_8192SU(rtlhal) \
142 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SU)
143#define IS_HARDWARE_TYPE_8192SE(rtlhal) \
144 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
Larry Finger62e63972011-02-11 14:27:46 -0600145#define IS_HARDWARE_TYPE_8192CE(rtlhal) \
146 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CE)
George18d30062011-02-19 16:29:02 -0600147#define IS_HARDWARE_TYPE_8192CU(rtlhal) \
148 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CU)
Larry Fingere97b7752011-02-19 16:29:07 -0600149#define IS_HARDWARE_TYPE_8192DE(rtlhal) \
150 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE)
151#define IS_HARDWARE_TYPE_8192DU(rtlhal) \
152 (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DU)
153#define IS_HARDWARE_TYPE_8723E(rtlhal) \
154 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723E)
George18d30062011-02-19 16:29:02 -0600155#define IS_HARDWARE_TYPE_8723U(rtlhal) \
156 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
Larry Fingere97b7752011-02-19 16:29:07 -0600157#define IS_HARDWARE_TYPE_8192S(rtlhal) \
158(IS_HARDWARE_TYPE_8192SE(rtlhal) || IS_HARDWARE_TYPE_8192SU(rtlhal))
159#define IS_HARDWARE_TYPE_8192C(rtlhal) \
160(IS_HARDWARE_TYPE_8192CE(rtlhal) || IS_HARDWARE_TYPE_8192CU(rtlhal))
161#define IS_HARDWARE_TYPE_8192D(rtlhal) \
162(IS_HARDWARE_TYPE_8192DE(rtlhal) || IS_HARDWARE_TYPE_8192DU(rtlhal))
163#define IS_HARDWARE_TYPE_8723(rtlhal) \
164(IS_HARDWARE_TYPE_8723E(rtlhal) || IS_HARDWARE_TYPE_8723U(rtlhal))
Chaoming_Li3dad6182011-04-25 12:52:49 -0500165#define IS_HARDWARE_TYPE_8723U(rtlhal) \
166 (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
Larry Finger62e63972011-02-11 14:27:46 -0600167
Larry Finger0c817332010-12-08 11:12:31 -0600168enum scan_operation_backup_opt {
169 SCAN_OPT_BACKUP = 0,
170 SCAN_OPT_RESTORE,
171 SCAN_OPT_MAX
172};
173
174/*RF state.*/
175enum rf_pwrstate {
176 ERFON,
177 ERFSLEEP,
178 ERFOFF
179};
180
181struct bb_reg_def {
182 u32 rfintfs;
183 u32 rfintfi;
184 u32 rfintfo;
185 u32 rfintfe;
186 u32 rf3wire_offset;
187 u32 rflssi_select;
188 u32 rftxgain_stage;
189 u32 rfhssi_para1;
190 u32 rfhssi_para2;
191 u32 rfswitch_control;
192 u32 rfagc_control1;
193 u32 rfagc_control2;
194 u32 rfrxiq_imbalance;
195 u32 rfrx_afe;
196 u32 rftxiq_imbalance;
197 u32 rftx_afe;
198 u32 rflssi_readback;
199 u32 rflssi_readbackpi;
200};
201
202enum io_type {
203 IO_CMD_PAUSE_DM_BY_SCAN = 0,
204 IO_CMD_RESUME_DM_BY_SCAN = 1,
205};
206
207enum hw_variables {
208 HW_VAR_ETHER_ADDR,
209 HW_VAR_MULTICAST_REG,
210 HW_VAR_BASIC_RATE,
211 HW_VAR_BSSID,
212 HW_VAR_MEDIA_STATUS,
213 HW_VAR_SECURITY_CONF,
214 HW_VAR_BEACON_INTERVAL,
215 HW_VAR_ATIM_WINDOW,
216 HW_VAR_LISTEN_INTERVAL,
217 HW_VAR_CS_COUNTER,
218 HW_VAR_DEFAULTKEY0,
219 HW_VAR_DEFAULTKEY1,
220 HW_VAR_DEFAULTKEY2,
221 HW_VAR_DEFAULTKEY3,
222 HW_VAR_SIFS,
223 HW_VAR_DIFS,
224 HW_VAR_EIFS,
225 HW_VAR_SLOT_TIME,
226 HW_VAR_ACK_PREAMBLE,
227 HW_VAR_CW_CONFIG,
228 HW_VAR_CW_VALUES,
229 HW_VAR_RATE_FALLBACK_CONTROL,
230 HW_VAR_CONTENTION_WINDOW,
231 HW_VAR_RETRY_COUNT,
232 HW_VAR_TR_SWITCH,
233 HW_VAR_COMMAND,
234 HW_VAR_WPA_CONFIG,
235 HW_VAR_AMPDU_MIN_SPACE,
236 HW_VAR_SHORTGI_DENSITY,
237 HW_VAR_AMPDU_FACTOR,
238 HW_VAR_MCS_RATE_AVAILABLE,
239 HW_VAR_AC_PARAM,
240 HW_VAR_ACM_CTRL,
241 HW_VAR_DIS_Req_Qsize,
242 HW_VAR_CCX_CHNL_LOAD,
243 HW_VAR_CCX_NOISE_HISTOGRAM,
244 HW_VAR_CCX_CLM_NHM,
245 HW_VAR_TxOPLimit,
246 HW_VAR_TURBO_MODE,
247 HW_VAR_RF_STATE,
248 HW_VAR_RF_OFF_BY_HW,
249 HW_VAR_BUS_SPEED,
250 HW_VAR_SET_DEV_POWER,
251
252 HW_VAR_RCR,
253 HW_VAR_RATR_0,
254 HW_VAR_RRSR,
255 HW_VAR_CPU_RST,
256 HW_VAR_CECHK_BSSID,
257 HW_VAR_LBK_MODE,
258 HW_VAR_AES_11N_FIX,
259 HW_VAR_USB_RX_AGGR,
260 HW_VAR_USER_CONTROL_TURBO_MODE,
261 HW_VAR_RETRY_LIMIT,
262 HW_VAR_INIT_TX_RATE,
263 HW_VAR_TX_RATE_REG,
264 HW_VAR_EFUSE_USAGE,
265 HW_VAR_EFUSE_BYTES,
266 HW_VAR_AUTOLOAD_STATUS,
267 HW_VAR_RF_2R_DISABLE,
268 HW_VAR_SET_RPWM,
269 HW_VAR_H2C_FW_PWRMODE,
270 HW_VAR_H2C_FW_JOINBSSRPT,
271 HW_VAR_FW_PSMODE_STATUS,
272 HW_VAR_1X1_RECV_COMBINE,
273 HW_VAR_STOP_SEND_BEACON,
274 HW_VAR_TSF_TIMER,
275 HW_VAR_IO_CMD,
276
277 HW_VAR_RF_RECOVERY,
278 HW_VAR_H2C_FW_UPDATE_GTK,
279 HW_VAR_WF_MASK,
280 HW_VAR_WF_CRC,
281 HW_VAR_WF_IS_MAC_ADDR,
282 HW_VAR_H2C_FW_OFFLOAD,
283 HW_VAR_RESET_WFCRC,
284
285 HW_VAR_HANDLE_FW_C2H,
286 HW_VAR_DL_FW_RSVD_PAGE,
287 HW_VAR_AID,
288 HW_VAR_HW_SEQ_ENABLE,
289 HW_VAR_CORRECT_TSF,
290 HW_VAR_BCN_VALID,
291 HW_VAR_FWLPS_RF_ON,
292 HW_VAR_DUAL_TSF_RST,
293 HW_VAR_SWITCH_EPHY_WoWLAN,
294 HW_VAR_INT_MIGRATION,
295 HW_VAR_INT_AC,
296 HW_VAR_RF_TIMING,
297
298 HW_VAR_MRC,
299
300 HW_VAR_MGT_FILTER,
301 HW_VAR_CTRL_FILTER,
302 HW_VAR_DATA_FILTER,
303};
304
305enum _RT_MEDIA_STATUS {
306 RT_MEDIA_DISCONNECT = 0,
307 RT_MEDIA_CONNECT = 1
308};
309
310enum rt_oem_id {
311 RT_CID_DEFAULT = 0,
312 RT_CID_8187_ALPHA0 = 1,
313 RT_CID_8187_SERCOMM_PS = 2,
314 RT_CID_8187_HW_LED = 3,
315 RT_CID_8187_NETGEAR = 4,
316 RT_CID_WHQL = 5,
317 RT_CID_819x_CAMEO = 6,
318 RT_CID_819x_RUNTOP = 7,
319 RT_CID_819x_Senao = 8,
320 RT_CID_TOSHIBA = 9,
321 RT_CID_819x_Netcore = 10,
322 RT_CID_Nettronix = 11,
323 RT_CID_DLINK = 12,
324 RT_CID_PRONET = 13,
325 RT_CID_COREGA = 14,
326 RT_CID_819x_ALPHA = 15,
327 RT_CID_819x_Sitecom = 16,
328 RT_CID_CCX = 17,
329 RT_CID_819x_Lenovo = 18,
330 RT_CID_819x_QMI = 19,
331 RT_CID_819x_Edimax_Belkin = 20,
332 RT_CID_819x_Sercomm_Belkin = 21,
333 RT_CID_819x_CAMEO1 = 22,
334 RT_CID_819x_MSI = 23,
335 RT_CID_819x_Acer = 24,
336 RT_CID_819x_HP = 27,
337 RT_CID_819x_CLEVO = 28,
338 RT_CID_819x_Arcadyan_Belkin = 29,
339 RT_CID_819x_SAMSUNG = 30,
340 RT_CID_819x_WNC_COREGA = 31,
341 RT_CID_819x_Foxcoon = 32,
342 RT_CID_819x_DELL = 33,
343};
344
345enum hw_descs {
346 HW_DESC_OWN,
347 HW_DESC_RXOWN,
348 HW_DESC_TX_NEXTDESC_ADDR,
349 HW_DESC_TXBUFF_ADDR,
350 HW_DESC_RXBUFF_ADDR,
351 HW_DESC_RXPKT_LEN,
352 HW_DESC_RXERO,
353};
354
355enum prime_sc {
356 PRIME_CHNL_OFFSET_DONT_CARE = 0,
357 PRIME_CHNL_OFFSET_LOWER = 1,
358 PRIME_CHNL_OFFSET_UPPER = 2,
359};
360
361enum rf_type {
362 RF_1T1R = 0,
363 RF_1T2R = 1,
364 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600365 RF_2T2R_GREEN = 3,
Larry Finger0c817332010-12-08 11:12:31 -0600366};
367
368enum ht_channel_width {
369 HT_CHANNEL_WIDTH_20 = 0,
370 HT_CHANNEL_WIDTH_20_40 = 1,
371};
372
373/* Ref: 802.11i sepc D10.0 7.3.2.25.1
374Cipher Suites Encryption Algorithms */
375enum rt_enc_alg {
376 NO_ENCRYPTION = 0,
377 WEP40_ENCRYPTION = 1,
378 TKIP_ENCRYPTION = 2,
379 RSERVED_ENCRYPTION = 3,
380 AESCCMP_ENCRYPTION = 4,
381 WEP104_ENCRYPTION = 5,
382};
383
384enum rtl_hal_state {
385 _HAL_STATE_STOP = 0,
386 _HAL_STATE_START = 1,
387};
388
Larry Finger7ad0ce32011-08-22 16:50:14 -0500389enum rtl_desc92_rate {
390 DESC92_RATE1M = 0x00,
391 DESC92_RATE2M = 0x01,
392 DESC92_RATE5_5M = 0x02,
393 DESC92_RATE11M = 0x03,
394
395 DESC92_RATE6M = 0x04,
396 DESC92_RATE9M = 0x05,
397 DESC92_RATE12M = 0x06,
398 DESC92_RATE18M = 0x07,
399 DESC92_RATE24M = 0x08,
400 DESC92_RATE36M = 0x09,
401 DESC92_RATE48M = 0x0a,
402 DESC92_RATE54M = 0x0b,
403
404 DESC92_RATEMCS0 = 0x0c,
405 DESC92_RATEMCS1 = 0x0d,
406 DESC92_RATEMCS2 = 0x0e,
407 DESC92_RATEMCS3 = 0x0f,
408 DESC92_RATEMCS4 = 0x10,
409 DESC92_RATEMCS5 = 0x11,
410 DESC92_RATEMCS6 = 0x12,
411 DESC92_RATEMCS7 = 0x13,
412 DESC92_RATEMCS8 = 0x14,
413 DESC92_RATEMCS9 = 0x15,
414 DESC92_RATEMCS10 = 0x16,
415 DESC92_RATEMCS11 = 0x17,
416 DESC92_RATEMCS12 = 0x18,
417 DESC92_RATEMCS13 = 0x19,
418 DESC92_RATEMCS14 = 0x1a,
419 DESC92_RATEMCS15 = 0x1b,
420 DESC92_RATEMCS15_SG = 0x1c,
421 DESC92_RATEMCS32 = 0x20,
422};
423
Larry Finger0c817332010-12-08 11:12:31 -0600424enum rtl_var_map {
425 /*reg map */
426 SYS_ISO_CTRL = 0,
427 SYS_FUNC_EN,
428 SYS_CLK,
429 MAC_RCR_AM,
430 MAC_RCR_AB,
431 MAC_RCR_ACRC32,
432 MAC_RCR_ACF,
433 MAC_RCR_AAP,
434
435 /*efuse map */
436 EFUSE_TEST,
437 EFUSE_CTRL,
438 EFUSE_CLK,
439 EFUSE_CLK_CTRL,
440 EFUSE_PWC_EV12V,
441 EFUSE_FEN_ELDR,
442 EFUSE_LOADER_CLK_EN,
443 EFUSE_ANA8M,
444 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600445 EFUSE_MAX_SECTION_MAP,
446 EFUSE_REAL_CONTENT_SIZE,
Larry Finger0c817332010-12-08 11:12:31 -0600447
448 /*CAM map */
449 RWCAM,
450 WCAMI,
451 RCAMO,
452 CAMDBG,
453 SECR,
454 SEC_CAM_NONE,
455 SEC_CAM_WEP40,
456 SEC_CAM_TKIP,
457 SEC_CAM_AES,
458 SEC_CAM_WEP104,
459
460 /*IMR map */
461 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
462 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
463 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
464 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
465 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
466 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
467 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
468 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
469 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
470 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
471 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
472 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
473 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
474 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
475 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
476 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
477 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
478 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
479 RTL_IMR_BcnInt, /*Beacon DMA Interrupt 0 */
480 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
481 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
482 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
483 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
484 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600485 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600486 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
487 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
488 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
489 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
490 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
491 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
492 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
493 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600494 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BcnInt | RTL_IMR_TBDOK |
495 * RTL_IMR_TBDER) */
Larry Finger0c817332010-12-08 11:12:31 -0600496
497 /*CCK Rates, TxHT = 0 */
498 RTL_RC_CCK_RATE1M,
499 RTL_RC_CCK_RATE2M,
500 RTL_RC_CCK_RATE5_5M,
501 RTL_RC_CCK_RATE11M,
502
503 /*OFDM Rates, TxHT = 0 */
504 RTL_RC_OFDM_RATE6M,
505 RTL_RC_OFDM_RATE9M,
506 RTL_RC_OFDM_RATE12M,
507 RTL_RC_OFDM_RATE18M,
508 RTL_RC_OFDM_RATE24M,
509 RTL_RC_OFDM_RATE36M,
510 RTL_RC_OFDM_RATE48M,
511 RTL_RC_OFDM_RATE54M,
512
513 RTL_RC_HT_RATEMCS7,
514 RTL_RC_HT_RATEMCS15,
515
516 /*keep it last */
517 RTL_VAR_MAP_MAX,
518};
519
520/*Firmware PS mode for control LPS.*/
521enum _fw_ps_mode {
522 FW_PS_ACTIVE_MODE = 0,
523 FW_PS_MIN_MODE = 1,
524 FW_PS_MAX_MODE = 2,
525 FW_PS_DTIM_MODE = 3,
526 FW_PS_VOIP_MODE = 4,
527 FW_PS_UAPSD_WMM_MODE = 5,
528 FW_PS_UAPSD_MODE = 6,
529 FW_PS_IBSS_MODE = 7,
530 FW_PS_WWLAN_MODE = 8,
531 FW_PS_PM_Radio_Off = 9,
532 FW_PS_PM_Card_Disable = 10,
533};
534
535enum rt_psmode {
536 EACTIVE, /*Active/Continuous access. */
537 EMAXPS, /*Max power save mode. */
538 EFASTPS, /*Fast power save mode. */
539 EAUTOPS, /*Auto power save mode. */
540};
541
542/*LED related.*/
543enum led_ctl_mode {
544 LED_CTL_POWER_ON = 1,
545 LED_CTL_LINK = 2,
546 LED_CTL_NO_LINK = 3,
547 LED_CTL_TX = 4,
548 LED_CTL_RX = 5,
549 LED_CTL_SITE_SURVEY = 6,
550 LED_CTL_POWER_OFF = 7,
551 LED_CTL_START_TO_LINK = 8,
552 LED_CTL_START_WPS = 9,
553 LED_CTL_STOP_WPS = 10,
554};
555
556enum rtl_led_pin {
557 LED_PIN_GPIO0,
558 LED_PIN_LED0,
559 LED_PIN_LED1,
560 LED_PIN_LED2
561};
562
563/*QoS related.*/
564/*acm implementation method.*/
565enum acm_method {
566 eAcmWay0_SwAndHw = 0,
567 eAcmWay1_HW = 1,
568 eAcmWay2_SW = 2,
569};
570
Larry Fingere97b7752011-02-19 16:29:07 -0600571enum macphy_mode {
572 SINGLEMAC_SINGLEPHY = 0,
573 DUALMAC_DUALPHY,
574 DUALMAC_SINGLEPHY,
575};
576
577enum band_type {
578 BAND_ON_2_4G = 0,
579 BAND_ON_5G,
580 BAND_ON_BOTH,
581 BANDMAX
582};
583
Larry Finger0c817332010-12-08 11:12:31 -0600584/*aci/aifsn Field.
585Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
586union aci_aifsn {
587 u8 char_data;
588
589 struct {
590 u8 aifsn:4;
591 u8 acm:1;
592 u8 aci:2;
593 u8 reserved:1;
594 } f; /* Field */
595};
596
597/*mlme related.*/
598enum wireless_mode {
599 WIRELESS_MODE_UNKNOWN = 0x00,
600 WIRELESS_MODE_A = 0x01,
601 WIRELESS_MODE_B = 0x02,
602 WIRELESS_MODE_G = 0x04,
603 WIRELESS_MODE_AUTO = 0x08,
604 WIRELESS_MODE_N_24G = 0x10,
605 WIRELESS_MODE_N_5G = 0x20
606};
607
George18d30062011-02-19 16:29:02 -0600608#define IS_WIRELESS_MODE_A(wirelessmode) \
609 (wirelessmode == WIRELESS_MODE_A)
610#define IS_WIRELESS_MODE_B(wirelessmode) \
611 (wirelessmode == WIRELESS_MODE_B)
612#define IS_WIRELESS_MODE_G(wirelessmode) \
613 (wirelessmode == WIRELESS_MODE_G)
614#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
615 (wirelessmode == WIRELESS_MODE_N_24G)
616#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
617 (wirelessmode == WIRELESS_MODE_N_5G)
618
Larry Finger0c817332010-12-08 11:12:31 -0600619enum ratr_table_mode {
620 RATR_INX_WIRELESS_NGB = 0,
621 RATR_INX_WIRELESS_NG = 1,
622 RATR_INX_WIRELESS_NB = 2,
623 RATR_INX_WIRELESS_N = 3,
624 RATR_INX_WIRELESS_GB = 4,
625 RATR_INX_WIRELESS_G = 5,
626 RATR_INX_WIRELESS_B = 6,
627 RATR_INX_WIRELESS_MC = 7,
628 RATR_INX_WIRELESS_A = 8,
629};
630
631enum rtl_link_state {
632 MAC80211_NOLINK = 0,
633 MAC80211_LINKING = 1,
634 MAC80211_LINKED = 2,
635 MAC80211_LINKED_SCANNING = 3,
636};
637
638enum act_category {
639 ACT_CAT_QOS = 1,
640 ACT_CAT_DLS = 2,
641 ACT_CAT_BA = 3,
642 ACT_CAT_HT = 7,
643 ACT_CAT_WMM = 17,
644};
645
646enum ba_action {
647 ACT_ADDBAREQ = 0,
648 ACT_ADDBARSP = 1,
649 ACT_DELBA = 2,
650};
651
652struct octet_string {
653 u8 *octet;
654 u16 length;
655};
656
657struct rtl_hdr_3addr {
658 __le16 frame_ctl;
659 __le16 duration_id;
660 u8 addr1[ETH_ALEN];
661 u8 addr2[ETH_ALEN];
662 u8 addr3[ETH_ALEN];
663 __le16 seq_ctl;
664 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500665} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600666
667struct rtl_info_element {
668 u8 id;
669 u8 len;
670 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500671} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600672
673struct rtl_probe_rsp {
674 struct rtl_hdr_3addr header;
675 u32 time_stamp[2];
676 __le16 beacon_interval;
677 __le16 capability;
678 /*SSID, supported rates, FH params, DS params,
679 CF params, IBSS params, TIM (if beacon), RSN */
680 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500681} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600682
683/*LED related.*/
684/*ledpin Identify how to implement this SW led.*/
685struct rtl_led {
686 void *hw;
687 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -0600688 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -0600689};
690
691struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -0600692 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -0600693 struct rtl_led sw_led0;
694 struct rtl_led sw_led1;
695};
696
697struct rtl_qos_parameters {
698 __le16 cw_min;
699 __le16 cw_max;
700 u8 aifs;
701 u8 flag;
702 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -0500703} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600704
705struct rt_smooth_data {
706 u32 elements[100]; /*array to store values */
707 u32 index; /*index to current array to store */
708 u32 total_num; /*num of valid elements */
709 u32 total_val; /*sum of valid elements */
710};
711
712struct false_alarm_statistics {
713 u32 cnt_parity_fail;
714 u32 cnt_rate_illegal;
715 u32 cnt_crc8_fail;
716 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -0600717 u32 cnt_fast_fsync_fail;
718 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -0600719 u32 cnt_ofdm_fail;
720 u32 cnt_cck_fail;
721 u32 cnt_all;
722};
723
724struct init_gain {
725 u8 xaagccore1;
726 u8 xbagccore1;
727 u8 xcagccore1;
728 u8 xdagccore1;
729 u8 cca;
730
731};
732
733struct wireless_stats {
734 unsigned long txbytesunicast;
735 unsigned long txbytesmulticast;
736 unsigned long txbytesbroadcast;
737 unsigned long rxbytesunicast;
738
739 long rx_snr_db[4];
740 /*Correct smoothed ss in Dbm, only used
741 in driver to report real power now. */
742 long recv_signal_power;
743 long signal_quality;
744 long last_sigstrength_inpercent;
745
746 u32 rssi_calculate_cnt;
747
748 /*Transformed, in dbm. Beautified signal
749 strength for UI, not correct. */
750 long signal_strength;
751
752 u8 rx_rssi_percentage[4];
753 u8 rx_evm_percentage[2];
754
755 struct rt_smooth_data ui_rssi;
756 struct rt_smooth_data ui_link_quality;
757};
758
759struct rate_adaptive {
760 u8 rate_adaptive_disabled;
761 u8 ratr_state;
762 u16 reserve;
763
764 u32 high_rssi_thresh_for_ra;
765 u32 high2low_rssi_thresh_for_ra;
766 u8 low2high_rssi_thresh_for_ra40m;
767 u32 low_rssi_thresh_for_ra40M;
768 u8 low2high_rssi_thresh_for_ra20m;
769 u32 low_rssi_thresh_for_ra20M;
770 u32 upper_rssi_threshold_ratr;
771 u32 middleupper_rssi_threshold_ratr;
772 u32 middle_rssi_threshold_ratr;
773 u32 middlelow_rssi_threshold_ratr;
774 u32 low_rssi_threshold_ratr;
775 u32 ultralow_rssi_threshold_ratr;
776 u32 low_rssi_threshold_ratr_40m;
777 u32 low_rssi_threshold_ratr_20m;
778 u8 ping_rssi_enable;
779 u32 ping_rssi_ratr;
780 u32 ping_rssi_thresh_for_ra;
781 u32 last_ratr;
782 u8 pre_ratr_state;
783};
784
785struct regd_pair_mapping {
786 u16 reg_dmnenum;
787 u16 reg_5ghz_ctl;
788 u16 reg_2ghz_ctl;
789};
790
791struct rtl_regulatory {
792 char alpha2[2];
793 u16 country_code;
794 u16 max_power_level;
795 u32 tp_scale;
796 u16 current_rd;
797 u16 current_rd_ext;
798 int16_t power_limit;
799 struct regd_pair_mapping *regpair;
800};
801
802struct rtl_rfkill {
803 bool rfkill_state; /*0 is off, 1 is on */
804};
805
Larry Fingere97b7752011-02-19 16:29:07 -0600806#define IQK_MATRIX_REG_NUM 8
807#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
808struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -0500809 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -0600810 long value[1][IQK_MATRIX_REG_NUM];
811};
812
George18d30062011-02-19 16:29:02 -0600813struct phy_parameters {
814 u16 length;
815 u32 *pdata;
816};
817
818enum hw_param_tab_index {
819 PHY_REG_2T,
820 PHY_REG_1T,
821 PHY_REG_PG,
822 RADIOA_2T,
823 RADIOB_2T,
824 RADIOA_1T,
825 RADIOB_1T,
826 MAC_REG,
827 AGCTAB_2T,
828 AGCTAB_1T,
829 MAX_TAB
830};
831
Larry Finger0c817332010-12-08 11:12:31 -0600832struct rtl_phy {
833 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
834 struct init_gain initgain_backup;
835 enum io_type current_io_type;
836
837 u8 rf_mode;
838 u8 rf_type;
839 u8 current_chan_bw;
840 u8 set_bwmode_inprogress;
841 u8 sw_chnl_inprogress;
842 u8 sw_chnl_stage;
843 u8 sw_chnl_step;
844 u8 current_channel;
845 u8 h2c_box_num;
846 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -0600847 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -0600848
Larry Fingere97b7752011-02-19 16:29:07 -0600849 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -0600850 s32 reg_e94;
851 s32 reg_e9c;
852 s32 reg_ea4;
853 s32 reg_eac;
854 s32 reg_eb4;
855 s32 reg_ebc;
856 s32 reg_ec4;
857 s32 reg_ecc;
858 u8 rfpienable;
859 u8 reserve_0;
860 u16 reserve_1;
861 u32 reg_c04, reg_c08, reg_874;
862 u32 adda_backup[16];
863 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
864 u32 iqk_bb_backup[10];
865
Larry Fingere97b7752011-02-19 16:29:07 -0600866 /* Dual mac */
867 bool need_iqk;
868 struct iqk_matrix_regs iqk_matrix_regsetting[IQK_MATRIX_SETTINGS_NUM];
869
Larry Finger7ea47242011-02-19 16:28:57 -0600870 bool rfpi_enable;
Larry Finger0c817332010-12-08 11:12:31 -0600871
872 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -0600873 u8 cck_high_power;
Larry Fingere97b7752011-02-19 16:29:07 -0600874 /* MAX_PG_GROUP groups of pwr diff by rates */
875 u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
Larry Finger0c817332010-12-08 11:12:31 -0600876 u8 default_initialgain[4];
877
Larry Fingere97b7752011-02-19 16:29:07 -0600878 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -0600879 u8 cur_cck_txpwridx;
880 u8 cur_ofdm24g_txpwridx;
881
882 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -0600883 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -0600884 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -0600885
Chaoming_Li3dad6182011-04-25 12:52:49 -0500886 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -0600887 u8 framesync;
888 u32 framesync_c34;
889
890 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -0600891 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -0600892 u16 rf_pathmap;
Larry Finger0c817332010-12-08 11:12:31 -0600893};
894
895#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -0500896#define RTL_AGG_STOP 0
897#define RTL_AGG_PROGRESS 1
898#define RTL_AGG_START 2
899#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -0600900#define RTL_AGG_OFF 0
901#define RTL_AGG_ON 1
902#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
903#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
904
905struct rtl_ht_agg {
906 u16 txq_id;
907 u16 wait_for_ba;
908 u16 start_idx;
909 u64 bitmap;
910 u32 rate_n_flags;
911 u8 agg_state;
912};
913
914struct rtl_tid_data {
915 u16 seq_number;
916 struct rtl_ht_agg agg;
917};
918
Chaoming_Li3dad6182011-04-25 12:52:49 -0500919struct rtl_sta_info {
920 u8 ratr_index;
921 u8 wireless_mode;
922 u8 mimo_ps;
923 struct rtl_tid_data tids[MAX_TID_COUNT];
924} __packed;
925
Larry Finger0c817332010-12-08 11:12:31 -0600926struct rtl_priv;
927struct rtl_io {
928 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -0600929 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -0600930
931 /*PCI MEM map */
932 unsigned long pci_mem_end; /*shared mem end */
933 unsigned long pci_mem_start; /*shared mem start */
934
935 /*PCI IO map */
936 unsigned long pci_base_addr; /*device I/O address */
937
938 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
939 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
940 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
Larry Finger62e63972011-02-11 14:27:46 -0600941 int (*writeN_async) (struct rtl_priv *rtlpriv, u32 addr, u16 len,
942 u8 *pdata);
Larry Finger0c817332010-12-08 11:12:31 -0600943
Larry Fingere97b7752011-02-19 16:29:07 -0600944 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
945 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
946 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Larry Finger62e63972011-02-11 14:27:46 -0600947 int (*readN_sync) (struct rtl_priv *rtlpriv, u32 addr, u16 len,
948 u8 *pdata);
Chaoming_Li3dad6182011-04-25 12:52:49 -0500949
Larry Finger0c817332010-12-08 11:12:31 -0600950};
951
952struct rtl_mac {
953 u8 mac_addr[ETH_ALEN];
954 u8 mac80211_registered;
955 u8 beacon_enabled;
956
957 u32 tx_ss_num;
958 u32 rx_ss_num;
959
960 struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS];
961 struct ieee80211_hw *hw;
962 struct ieee80211_vif *vif;
963 enum nl80211_iftype opmode;
964
965 /*Probe Beacon management */
966 struct rtl_tid_data tids[MAX_TID_COUNT];
967 enum rtl_link_state link_state;
968
969 int n_channels;
970 int n_bitrates;
971
Mike McCormack9c050442011-06-20 10:44:58 +0900972 bool offchan_delay;
Chaoming_Li3dad6182011-04-25 12:52:49 -0500973
Larry Finger0c817332010-12-08 11:12:31 -0600974 /*filters */
975 u32 rx_conf;
976 u16 rx_mgt_filter;
977 u16 rx_ctrl_filter;
978 u16 rx_data_filter;
979
980 bool act_scanning;
981 u8 cnt_after_linked;
982
Larry Fingere97b7752011-02-19 16:29:07 -0600983 /* early mode */
984 /* skb wait queue */
985 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
986 u8 earlymode_threshold;
Larry Finger0c817332010-12-08 11:12:31 -0600987
Larry Fingere97b7752011-02-19 16:29:07 -0600988 /*RDG*/
989 bool rdg_en;
990
991 /*AP*/
992 u8 bssid[6];
993 u32 vendor;
994 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
995 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -0600996 u8 ht_enable;
997 u8 sgi_40;
998 u8 sgi_20;
999 u8 bw_40;
Larry Fingere97b7752011-02-19 16:29:07 -06001000 u8 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001001 u8 slot_time;
1002 u8 short_preamble;
1003 u8 use_cts_protect;
1004 u8 cur_40_prime_sc;
1005 u8 cur_40_prime_sc_bk;
1006 u64 tsf;
1007 u8 retry_short;
1008 u8 retry_long;
1009 u16 assoc_id;
1010
Larry Fingere97b7752011-02-19 16:29:07 -06001011 /*IBSS*/
1012 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001013
Larry Fingere97b7752011-02-19 16:29:07 -06001014 /*AMPDU*/
1015 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001016 u8 max_mss_density;
1017 u8 current_ampdu_factor;
1018 u8 current_ampdu_density;
1019
1020 /*QOS & EDCA */
1021 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1022 struct rtl_qos_parameters ac[AC_MAX];
1023};
1024
1025struct rtl_hal {
1026 struct ieee80211_hw *hw;
1027
1028 enum intf_type interface;
1029 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001030 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001031 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001032 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001033 u8 state; /*stop 0, start 1 */
1034
1035 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001036 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001037 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001038 u16 fw_version;
1039 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001040 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001041 u8 last_hmeboxnum;
Larry Finger7ea47242011-02-19 16:28:57 -06001042 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001043 /*Reserve page start offset except beacon in TxQ. */
1044 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001045 u8 h2c_txcmd_seq;
1046
1047 /* FW Cmd IO related */
1048 u16 fwcmd_iomap;
1049 u32 fwcmd_ioparam;
1050 bool set_fwcmd_inprogress;
1051 u8 current_fwcmd_io;
1052
1053 /**/
1054 bool driver_going2unload;
1055
1056 /*AMPDU init min space*/
1057 u8 minspace_cfg; /*For Min spacing configurations */
1058
1059 /* Dual mac */
1060 enum macphy_mode macphymode;
1061 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1062 enum band_type current_bandtypebackup;
1063 enum band_type bandset;
1064 /* dual MAC 0--Mac0 1--Mac1 */
1065 u32 interfaceindex;
1066 /* just for DualMac S3S4 */
1067 u8 macphyctl_reg;
1068 bool earlymode_enable;
1069 /* Dual mac*/
1070 bool during_mac0init_radiob;
1071 bool during_mac1init_radioa;
1072 bool reloadtxpowerindex;
1073 /* True if IMR or IQK have done
1074 for 2.4G in scan progress */
1075 bool load_imrandiqk_setting_for2g;
1076
1077 bool disable_amsdu_8k;
Larry Finger0c817332010-12-08 11:12:31 -06001078};
1079
1080struct rtl_security {
1081 /*default 0 */
1082 bool use_sw_sec;
1083
1084 bool being_setkey;
1085 bool use_defaultkey;
1086 /*Encryption Algorithm for Unicast Packet */
1087 enum rt_enc_alg pairwise_enc_algorithm;
1088 /*Encryption Algorithm for Brocast/Multicast */
1089 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001090 /*Cam Entry Bitmap */
1091 u32 hwsec_cam_bitmap;
1092 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001093 /*local Key buffer, indx 0 is for
1094 pairwise key 1-4 is for agoup key. */
1095 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1096 u8 key_len[KEY_BUF_SIZE];
1097
1098 /*The pointer of Pairwise Key,
1099 it always points to KeyBuf[4] */
1100 u8 *pairwise_key;
1101};
1102
1103struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001104 /*PHY status for Dynamic Management */
Larry Finger0c817332010-12-08 11:12:31 -06001105 long entry_min_undecoratedsmoothed_pwdb;
1106 long undecorated_smoothed_pwdb; /*out dm */
1107 long entry_max_undecoratedsmoothed_pwdb;
Larry Finger7ea47242011-02-19 16:28:57 -06001108 bool dm_initialgain_enable;
1109 bool dynamic_txpower_enable;
1110 bool current_turbo_edca;
1111 bool is_any_nonbepkts; /*out dm */
1112 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001113 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001114 bool disable_framebursting;
1115 bool cck_inch14;
1116 bool txpower_tracking;
1117 bool useramask;
1118 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001119 bool inform_fw_driverctrldm;
1120 bool current_mrc_switch;
1121 u8 txpowercount;
Larry Finger0c817332010-12-08 11:12:31 -06001122
Larry Fingere97b7752011-02-19 16:29:07 -06001123 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001124 u8 thermalvalue_iqk;
1125 u8 thermalvalue_lck;
1126 u8 thermalvalue;
1127 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001128 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1129 u8 thermalvalue_avg_index;
1130 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001131 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001132 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Finger0c817332010-12-08 11:12:31 -06001133 u8 dm_type;
1134 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001135 bool interrupt_migration;
1136 bool disable_tx_int;
Larry Finger0c817332010-12-08 11:12:31 -06001137 char ofdm_index[2];
1138 char cck_index;
1139};
1140
Larry Fingere97b7752011-02-19 16:29:07 -06001141#define EFUSE_MAX_LOGICAL_SIZE 256
Larry Finger0c817332010-12-08 11:12:31 -06001142
1143struct rtl_efuse {
Larry Fingere97b7752011-02-19 16:29:07 -06001144 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001145 bool bootfromefuse;
1146 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001147
1148 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1149 u16 efuse_usedbytes;
1150 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001151#ifdef EFUSE_REPG_WORKAROUND
1152 bool efuse_re_pg_sec1flag;
1153 u8 efuse_re_pg_data[8];
1154#endif
Larry Finger0c817332010-12-08 11:12:31 -06001155
1156 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001157 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001158
1159 short epromtype;
1160 u16 eeprom_vid;
1161 u16 eeprom_did;
1162 u16 eeprom_svid;
1163 u16 eeprom_smid;
1164 u8 eeprom_oemid;
1165 u16 eeprom_channelplan;
1166 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001167 u8 board_type;
1168 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001169
1170 u8 dev_addr[6];
1171
Larry Finger7ea47242011-02-19 16:28:57 -06001172 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001173 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001174 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001175 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1176 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1177 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
1178 u8 eeprom_chnlarea_txpwr_cck[2][CHANNEL_GROUP_MAX_2G];
1179 u8 eeprom_chnlarea_txpwr_ht40_1s[2][CHANNEL_GROUP_MAX];
1180 u8 eeprom_chnlarea_txpwr_ht40_2sdiif[2][CHANNEL_GROUP_MAX];
1181 u8 txpwrlevel_cck[2][CHANNEL_MAX_NUMBER_2G];
1182 u8 txpwrlevel_ht40_1s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
1183 u8 txpwrlevel_ht40_2s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
1184
1185 u8 internal_pa_5g[2]; /* pathA / pathB */
1186 u8 eeprom_c9;
1187 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001188
1189 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001190 u8 eeprom_pwrgroup[2][3];
1191 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1192 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001193
Larry Fingere97b7752011-02-19 16:29:07 -06001194 char txpwr_ht20diff[2][CHANNEL_MAX_NUMBER]; /*HT 20<->40 Pwr diff */
1195 /*For HT<->legacy pwr diff*/
1196 u8 txpwr_legacyhtdiff[2][CHANNEL_MAX_NUMBER];
1197 u8 txpwr_safetyflag; /* Band edge enable flag */
1198 u16 eeprom_txpowerdiff;
1199 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1200 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001201
1202 u8 eeprom_regulatory;
1203 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001204 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1205 u16 tssi_13dbm;
1206 u8 crystalcap; /* CrystalCap. */
1207 u8 delta_iqk;
1208 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001209
1210 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001211 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001212
1213 bool b1x1_recvcombine;
1214 bool b1ss_support;
1215
1216 /*channel plan */
1217 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001218};
1219
1220struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001221 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001222 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001223 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001224 bool swrf_processing;
1225 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001226
Larry Finger0c817332010-12-08 11:12:31 -06001227 /*
1228 * just for PCIE ASPM
1229 * If it supports ASPM, Offset[560h] = 0x40,
1230 * otherwise Offset[560h] = 0x00.
1231 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001232 bool support_aspm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001233
Larry Finger7ea47242011-02-19 16:28:57 -06001234 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001235
1236 /*for LPS */
1237 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001238 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001239 bool leisure_ps;
1240 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001241 u8 fwctrl_psmode;
1242 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001243 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001244 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001245 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001246 u8 reg_max_lps_awakeintvl;
1247 bool report_linked;
1248
1249 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06001250 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06001251
1252 u32 rfoff_reason;
1253
1254 /*RF OFF Level */
1255 u32 cur_ps_level;
1256 u32 reg_rfps_level;
1257
1258 /*just for PCIE ASPM */
1259 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06001260 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06001261
Larry Finger0c817332010-12-08 11:12:31 -06001262 enum rf_pwrstate inactive_pwrstate;
1263 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06001264
1265 /* for SW LPS*/
1266 bool sw_ps_enabled;
1267 bool state;
1268 bool state_inap;
1269 bool multi_buffered;
1270 u16 nullfunc_seq;
1271 unsigned int dtim_counter;
1272 unsigned int sleep_ms;
1273 unsigned long last_sleep_jiffies;
1274 unsigned long last_awake_jiffies;
1275 unsigned long last_delaylps_stamp_jiffies;
1276 unsigned long last_dtim;
1277 unsigned long last_beacon;
1278 unsigned long last_action;
1279 unsigned long last_slept;
Larry Finger0c817332010-12-08 11:12:31 -06001280};
1281
1282struct rtl_stats {
1283 u32 mac_time[2];
1284 s8 rssi;
1285 u8 signal;
1286 u8 noise;
1287 u16 rate; /*in 100 kbps */
1288 u8 received_channel;
1289 u8 control;
1290 u8 mask;
1291 u8 freq;
1292 u16 len;
1293 u64 tsf;
1294 u32 beacon_time;
1295 u8 nic_type;
1296 u16 length;
1297 u8 signalquality; /*in 0-100 index. */
1298 /*
1299 * Real power in dBm for this packet,
1300 * no beautification and aggregation.
1301 * */
1302 s32 recvsignalpower;
1303 s8 rxpower; /*in dBm Translate from PWdB */
1304 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06001305 u16 hwerror:1;
1306 u16 crc:1;
1307 u16 icv:1;
1308 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06001309 u16 antenna:1;
1310 u16 decrypted:1;
1311 u16 wakeup:1;
1312 u32 timestamp_low;
1313 u32 timestamp_high;
1314
1315 u8 rx_drvinfo_size;
1316 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06001317 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06001318 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06001319 bool rx_is40Mhzpacket;
1320 u32 rx_pwdb_all;
1321 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
1322 s8 rx_mimo_signalquality[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001323 bool packet_matchbssid;
1324 bool is_cck;
1325 bool packet_toself;
1326 bool packet_beacon; /*for rssi */
Larry Finger0c817332010-12-08 11:12:31 -06001327 char cck_adc_pwdb[4]; /*for rx path selection */
1328};
1329
1330struct rt_link_detect {
1331 u32 num_tx_in4period[4];
1332 u32 num_rx_in4period[4];
1333
1334 u32 num_tx_inperiod;
1335 u32 num_rx_inperiod;
1336
Larry Finger7ea47242011-02-19 16:28:57 -06001337 bool busytraffic;
1338 bool higher_busytraffic;
1339 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001340
1341 u32 tidtx_in4period[MAX_TID_COUNT][4];
1342 u32 tidtx_inperiod[MAX_TID_COUNT];
1343 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001344};
1345
1346struct rtl_tcb_desc {
Larry Finger7ea47242011-02-19 16:28:57 -06001347 u8 packet_bw:1;
1348 u8 multicast:1;
1349 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06001350
Larry Finger7ea47242011-02-19 16:28:57 -06001351 u8 rts_stbc:1;
1352 u8 rts_enable:1;
1353 u8 cts_enable:1;
1354 u8 rts_use_shortpreamble:1;
1355 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06001356 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06001357 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06001358 u8 rts_rate;
1359
1360 u8 use_shortgi:1;
1361 u8 use_shortpreamble:1;
1362 u8 use_driver_rate:1;
1363 u8 disable_ratefallback:1;
1364
1365 u8 ratr_index;
1366 u8 mac_id;
1367 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001368
1369 u8 last_inipkt:1;
1370 u8 cmd_or_init:1;
1371 u8 queue_index;
1372
1373 /* early mode */
1374 u8 empkt_num;
1375 /* The max value by HW */
1376 u32 empkt_len[5];
Larry Finger0c817332010-12-08 11:12:31 -06001377};
1378
1379struct rtl_hal_ops {
1380 int (*init_sw_vars) (struct ieee80211_hw *hw);
1381 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06001382 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001383 void (*read_eeprom_info) (struct ieee80211_hw *hw);
1384 void (*interrupt_recognized) (struct ieee80211_hw *hw,
1385 u32 *p_inta, u32 *p_intb);
1386 int (*hw_init) (struct ieee80211_hw *hw);
1387 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06001388 void (*hw_suspend) (struct ieee80211_hw *hw);
1389 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001390 void (*enable_interrupt) (struct ieee80211_hw *hw);
1391 void (*disable_interrupt) (struct ieee80211_hw *hw);
1392 int (*set_network_type) (struct ieee80211_hw *hw,
1393 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06001394 void (*set_chk_bssid)(struct ieee80211_hw *hw,
1395 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06001396 void (*set_bw_mode) (struct ieee80211_hw *hw,
1397 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06001398 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001399 void (*set_qos) (struct ieee80211_hw *hw, int aci);
1400 void (*set_bcn_reg) (struct ieee80211_hw *hw);
1401 void (*set_bcn_intv) (struct ieee80211_hw *hw);
1402 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
1403 u32 add_msr, u32 rm_msr);
1404 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
1405 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001406 void (*update_rate_tbl) (struct ieee80211_hw *hw,
1407 struct ieee80211_sta *sta, u8 rssi_level);
Larry Finger0c817332010-12-08 11:12:31 -06001408 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
1409 void (*fill_tx_desc) (struct ieee80211_hw *hw,
1410 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
1411 struct ieee80211_tx_info *info,
Chaoming_Li3dad6182011-04-25 12:52:49 -05001412 struct sk_buff *skb, u8 hw_queue,
1413 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001414 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06001415 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06001416 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06001417 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06001418 struct sk_buff *skb);
Larry Finger62e63972011-02-11 14:27:46 -06001419 bool (*cmd_send_packet)(struct ieee80211_hw *hw, struct sk_buff *skb);
Larry Finger7ea47242011-02-19 16:28:57 -06001420 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06001421 struct rtl_stats *stats,
1422 struct ieee80211_rx_status *rx_status,
1423 u8 *pdesc, struct sk_buff *skb);
1424 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06001425 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06001426 void (*dm_watchdog) (struct ieee80211_hw *hw);
1427 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06001428 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06001429 enum rf_pwrstate rfpwr_state);
1430 void (*led_control) (struct ieee80211_hw *hw,
1431 enum led_ctl_mode ledaction);
1432 void (*set_desc) (u8 *pdesc, bool istx, u8 desc_name, u8 *val);
Larry Finger7ea47242011-02-19 16:28:57 -06001433 u32 (*get_desc) (u8 *pdesc, bool istx, u8 desc_name);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001434 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06001435 void (*enable_hw_sec) (struct ieee80211_hw *hw);
1436 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05001437 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06001438 bool is_wepkey, bool clear_all);
1439 void (*init_sw_leds) (struct ieee80211_hw *hw);
1440 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06001441 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06001442 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
1443 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06001444 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06001445 u32 regaddr, u32 bitmask);
1446 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
1447 u32 regaddr, u32 bitmask, u32 data);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001448 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06001449 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
1450 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
1451 u8 *powerlevel);
1452 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
1453 u8 *ppowerlevel, u8 channel);
1454 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
1455 u8 configtype);
1456 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
1457 u8 configtype);
1458 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
1459 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
1460 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06001461};
1462
1463struct rtl_intf_ops {
1464 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06001465 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06001466 int (*adapter_start) (struct ieee80211_hw *hw);
1467 void (*adapter_stop) (struct ieee80211_hw *hw);
1468
Chaoming_Li3dad6182011-04-25 12:52:49 -05001469 int (*adapter_tx) (struct ieee80211_hw *hw, struct sk_buff *skb,
1470 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001471 void (*flush)(struct ieee80211_hw *hw, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06001472 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06001473 bool (*waitq_insert) (struct ieee80211_hw *hw, struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06001474
1475 /*pci */
1476 void (*disable_aspm) (struct ieee80211_hw *hw);
1477 void (*enable_aspm) (struct ieee80211_hw *hw);
1478
1479 /*usb */
1480};
1481
1482struct rtl_mod_params {
1483 /* default: 0 = using hardware encryption */
1484 int sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001485
1486 /* default: 1 = using no linked power save */
1487 bool inactiveps;
1488
1489 /* default: 1 = using linked sw power save */
1490 bool swctrl_lps;
1491
1492 /* default: 1 = using linked fw power save */
1493 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001494};
1495
Larry Finger62e63972011-02-11 14:27:46 -06001496struct rtl_hal_usbint_cfg {
1497 /* data - rx */
1498 u32 in_ep_num;
1499 u32 rx_urb_num;
1500 u32 rx_max_size;
1501
1502 /* op - rx */
1503 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
1504 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
1505 struct sk_buff_head *);
1506
1507 /* tx */
1508 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
1509 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
1510 struct sk_buff *);
1511 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
1512 struct sk_buff_head *);
1513
1514 /* endpoint mapping */
1515 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06001516 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06001517};
1518
Larry Finger0c817332010-12-08 11:12:31 -06001519struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06001520 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001521 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06001522 char *name;
1523 char *fw_name;
1524 struct rtl_hal_ops *ops;
1525 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06001526 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Larry Finger0c817332010-12-08 11:12:31 -06001527
1528 /*this map used for some registers or vars
1529 defined int HAL but used in MAIN */
1530 u32 maps[RTL_VAR_MAP_MAX];
1531
1532};
1533
1534struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06001535 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06001536 struct mutex conf_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001537
1538 /*spin lock */
Larry Fingerd7043002010-12-17 19:36:25 -06001539 spinlock_t ips_lock;
Larry Finger0c817332010-12-08 11:12:31 -06001540 spinlock_t irq_th_lock;
1541 spinlock_t h2c_lock;
1542 spinlock_t rf_ps_lock;
1543 spinlock_t rf_lock;
1544 spinlock_t lps_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06001545 spinlock_t waitq_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06001546
1547 /*Dual mac*/
1548 spinlock_t cck_and_rw_pagea_lock;
Larry Finger0c817332010-12-08 11:12:31 -06001549};
1550
1551struct rtl_works {
1552 struct ieee80211_hw *hw;
1553
1554 /*timer */
1555 struct timer_list watchdog_timer;
1556
1557 /*task */
1558 struct tasklet_struct irq_tasklet;
1559 struct tasklet_struct irq_prepare_bcn_tasklet;
1560
1561 /*work queue */
1562 struct workqueue_struct *rtl_wq;
1563 struct delayed_work watchdog_wq;
1564 struct delayed_work ips_nic_off_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06001565
1566 /* For SW LPS */
1567 struct delayed_work ps_work;
1568 struct delayed_work ps_rfon_wq;
Mike McCormack67fc6052011-05-31 08:49:23 +09001569 struct tasklet_struct ips_leave_tasklet;
Larry Finger0c817332010-12-08 11:12:31 -06001570};
1571
1572struct rtl_debug {
1573 u32 dbgp_type[DBGP_TYPE_MAX];
1574 u32 global_debuglevel;
1575 u64 global_debugcomponents;
Larry Fingere97b7752011-02-19 16:29:07 -06001576
1577 /* add for proc debug */
1578 struct proc_dir_entry *proc_dir;
1579 char proc_name[20];
Larry Finger0c817332010-12-08 11:12:31 -06001580};
1581
1582struct rtl_priv {
1583 struct rtl_locks locks;
1584 struct rtl_works works;
1585 struct rtl_mac mac80211;
1586 struct rtl_hal rtlhal;
1587 struct rtl_regulatory regd;
1588 struct rtl_rfkill rfkill;
1589 struct rtl_io io;
1590 struct rtl_phy phy;
1591 struct rtl_dm dm;
1592 struct rtl_security sec;
1593 struct rtl_efuse efuse;
1594
1595 struct rtl_ps_ctl psc;
1596 struct rate_adaptive ra;
1597 struct wireless_stats stats;
1598 struct rt_link_detect link_info;
1599 struct false_alarm_statistics falsealm_cnt;
1600
1601 struct rtl_rate_priv *rate_priv;
1602
1603 struct rtl_debug dbg;
1604
1605 /*
1606 *hal_cfg : for diff cards
1607 *intf_ops : for diff interrface usb/pcie
1608 */
1609 struct rtl_hal_cfg *cfg;
1610 struct rtl_intf_ops *intf_ops;
1611
1612 /*this var will be set by set_bit,
1613 and was used to indicate status of
1614 interface or hardware */
1615 unsigned long status;
1616
1617 /*This must be the last item so
1618 that it points to the data allocated
1619 beyond this structure like:
1620 rtl_pci_priv or rtl_usb_priv */
1621 u8 priv[0];
1622};
1623
1624#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
1625#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
1626#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
1627#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
1628#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
1629
Larry Fingere97b7752011-02-19 16:29:07 -06001630
George18d30062011-02-19 16:29:02 -06001631/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001632 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06001633****************************************/
1634
1635enum bt_ant_num {
1636 ANT_X2 = 0,
1637 ANT_X1 = 1,
1638};
1639
1640enum bt_co_type {
1641 BT_2WIRE = 0,
1642 BT_ISSC_3WIRE = 1,
1643 BT_ACCEL = 2,
1644 BT_CSR_BC4 = 3,
1645 BT_CSR_BC8 = 4,
1646 BT_RTL8756 = 5,
1647};
1648
1649enum bt_cur_state {
1650 BT_OFF = 0,
1651 BT_ON = 1,
1652};
1653
1654enum bt_service_type {
1655 BT_SCO = 0,
1656 BT_A2DP = 1,
1657 BT_HID = 2,
1658 BT_HID_IDLE = 3,
1659 BT_SCAN = 4,
1660 BT_IDLE = 5,
1661 BT_OTHER_ACTION = 6,
1662 BT_BUSY = 7,
1663 BT_OTHERBUSY = 8,
1664 BT_PAN = 9,
1665};
1666
1667enum bt_radio_shared {
1668 BT_RADIO_SHARED = 0,
1669 BT_RADIO_INDIVIDUAL = 1,
1670};
1671
1672struct bt_coexist_info {
1673
1674 /* EEPROM BT info. */
1675 u8 eeprom_bt_coexist;
1676 u8 eeprom_bt_type;
1677 u8 eeprom_bt_ant_num;
1678 u8 eeprom_bt_ant_isolation;
1679 u8 eeprom_bt_radio_shared;
1680
1681 u8 bt_coexistence;
1682 u8 bt_ant_num;
1683 u8 bt_coexist_type;
1684 u8 bt_state;
1685 u8 bt_cur_state; /* 0:on, 1:off */
1686 u8 bt_ant_isolation; /* 0:good, 1:bad */
1687 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
1688 u8 bt_service;
1689 u8 bt_radio_shared_type;
1690 u8 bt_rfreg_origin_1e;
1691 u8 bt_rfreg_origin_1f;
1692 u8 bt_rssi_state;
1693 u32 ratio_tx;
1694 u32 ratio_pri;
1695 u32 bt_edca_ul;
1696 u32 bt_edca_dl;
1697
Larry Finger32473282011-03-27 16:19:57 -05001698 bool init_set;
1699 bool bt_busy_traffic;
1700 bool bt_traffic_mode_set;
1701 bool bt_non_traffic_mode_set;
George18d30062011-02-19 16:29:02 -06001702
Larry Finger32473282011-03-27 16:19:57 -05001703 bool fw_coexist_all_off;
1704 bool sw_coexist_all_off;
George18d30062011-02-19 16:29:02 -06001705 u32 current_state;
1706 u32 previous_state;
1707 u8 bt_pre_rssi_state;
1708
Larry Finger32473282011-03-27 16:19:57 -05001709 u8 reg_bt_iso;
1710 u8 reg_bt_sco;
George18d30062011-02-19 16:29:02 -06001711
1712};
1713
Larry Fingere97b7752011-02-19 16:29:07 -06001714
Larry Finger0c817332010-12-08 11:12:31 -06001715/****************************************
1716 mem access macro define start
1717 Call endian free function when
1718 1. Read/write packet content.
1719 2. Before write integer to IO.
1720 3. After read integer from IO.
1721****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06001722/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06001723#define EF1BYTE(_val) \
1724 ((u8)(_val))
1725#define EF2BYTE(_val) \
1726 (le16_to_cpu(_val))
1727#define EF4BYTE(_val) \
1728 (le32_to_cpu(_val))
1729
Chaoming_Li3dad6182011-04-25 12:52:49 -05001730/* Read data from memory */
1731#define READEF1BYTE(_ptr) \
1732 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06001733/* Read le16 data from memory and convert to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06001734#define READEF2BYTE(_ptr) \
1735 EF2BYTE(*((u16 *)(_ptr)))
Chaoming_Li3dad6182011-04-25 12:52:49 -05001736#define READEF4BYTE(_ptr) \
1737 EF4BYTE(*((u32 *)(_ptr)))
Larry Finger0c817332010-12-08 11:12:31 -06001738
Chaoming_Li3dad6182011-04-25 12:52:49 -05001739/* Write data to memory */
1740#define WRITEEF1BYTE(_ptr, _val) \
1741 (*((u8 *)(_ptr))) = EF1BYTE(_val)
Larry Finger9e0bc672011-02-19 16:30:02 -06001742/* Write le16 data to memory in host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06001743#define WRITEEF2BYTE(_ptr, _val) \
1744 (*((u16 *)(_ptr))) = EF2BYTE(_val)
Chaoming_Li3dad6182011-04-25 12:52:49 -05001745#define WRITEEF4BYTE(_ptr, _val) \
1746 (*((u16 *)(_ptr))) = EF2BYTE(_val)
Larry Finger0c817332010-12-08 11:12:31 -06001747
Larry Finger9e0bc672011-02-19 16:30:02 -06001748/* Create a bit mask
1749 * Examples:
1750 * BIT_LEN_MASK_32(0) => 0x00000000
1751 * BIT_LEN_MASK_32(1) => 0x00000001
1752 * BIT_LEN_MASK_32(2) => 0x00000003
1753 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
1754 */
Larry Finger0c817332010-12-08 11:12:31 -06001755#define BIT_LEN_MASK_32(__bitlen) \
1756 (0xFFFFFFFF >> (32 - (__bitlen)))
1757#define BIT_LEN_MASK_16(__bitlen) \
1758 (0xFFFF >> (16 - (__bitlen)))
1759#define BIT_LEN_MASK_8(__bitlen) \
1760 (0xFF >> (8 - (__bitlen)))
1761
Larry Finger9e0bc672011-02-19 16:30:02 -06001762/* Create an offset bit mask
1763 * Examples:
1764 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
1765 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
1766 */
Larry Finger0c817332010-12-08 11:12:31 -06001767#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
1768 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
1769#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
1770 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
1771#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
1772 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
1773
1774/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06001775 * Return 4-byte value in host byte ordering from
1776 * 4-byte pointer in little-endian system.
1777 */
Larry Finger0c817332010-12-08 11:12:31 -06001778#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
1779 (EF4BYTE(*((u32 *)(__pstart))))
1780#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
1781 (EF2BYTE(*((u16 *)(__pstart))))
1782#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
1783 (EF1BYTE(*((u8 *)(__pstart))))
1784
Chaoming_Li3dad6182011-04-25 12:52:49 -05001785/*Description:
1786Translate subfield (continuous bits in little-endian) of 4-byte
1787value to host byte ordering.*/
1788#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
1789 ( \
1790 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
1791 BIT_LEN_MASK_32(__bitlen) \
1792 )
1793#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
1794 ( \
1795 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
1796 BIT_LEN_MASK_16(__bitlen) \
1797 )
1798#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
1799 ( \
1800 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
1801 BIT_LEN_MASK_8(__bitlen) \
1802 )
1803
Larry Finger9e0bc672011-02-19 16:30:02 -06001804/* Description:
1805 * Mask subfield (continuous bits in little-endian) of 4-byte value
1806 * and return the result in 4-byte value in host byte ordering.
1807 */
Larry Finger0c817332010-12-08 11:12:31 -06001808#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
1809 ( \
1810 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
1811 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
1812 )
1813#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
1814 ( \
1815 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
1816 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
1817 )
1818#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
1819 ( \
1820 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
1821 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
1822 )
1823
Larry Finger9e0bc672011-02-19 16:30:02 -06001824/* Description:
1825 * Set subfield of little-endian 4-byte value to specified value.
1826 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05001827#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
1828 *((u32 *)(__pstart)) = EF4BYTE \
1829 ( \
1830 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
1831 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
1832 );
1833#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
1834 *((u16 *)(__pstart)) = EF2BYTE \
1835 ( \
1836 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
1837 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
1838 );
Larry Finger0c817332010-12-08 11:12:31 -06001839#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
1840 *((u8 *)(__pstart)) = EF1BYTE \
1841 ( \
1842 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
1843 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
1844 );
1845
Chaoming_Li3dad6182011-04-25 12:52:49 -05001846#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
1847 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
1848
Larry Finger0c817332010-12-08 11:12:31 -06001849/****************************************
1850 mem access macro define end
1851****************************************/
1852
Larry Fingere97b7752011-02-19 16:29:07 -06001853#define byte(x, n) ((x >> (8 * n)) & 0xff)
1854
Chaoming_Li3dad6182011-04-25 12:52:49 -05001855#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06001856#define RTL_WATCH_DOG_TIME 2000
1857#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06001858#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
1859#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
1860#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
1861#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Finger0c817332010-12-08 11:12:31 -06001862#define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4)
1863#define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ)
1864#define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4)
1865
1866#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
1867#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
1868#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
1869/*NIC halt, re-initialize hw parameters*/
1870#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
1871#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
1872#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
1873/*Always enable ASPM and Clock Req in initialization.*/
1874#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06001875/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
1876#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06001877/*When LPS is on, disable 2R if no packet is received or transmittd.*/
1878#define RT_RF_LPS_DISALBE_2R BIT(30)
1879#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
1880#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
1881 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
1882#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
1883 (ppsc->cur_ps_level &= (~(_ps_flg)))
1884#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
1885 (ppsc->cur_ps_level |= _ps_flg)
1886
1887#define container_of_dwork_rtl(x, y, z) \
1888 container_of(container_of(x, struct delayed_work, work), y, z)
1889
Chaoming_Li3dad6182011-04-25 12:52:49 -05001890#define FILL_OCTET_STRING(_os, _octet, _len) \
1891 (_os).octet = (u8 *)(_octet); \
1892 (_os).length = (_len);
1893
1894#define CP_MACADDR(des, src) \
1895 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
1896 (des)[2] = (src)[2], (des)[3] = (src)[3],\
1897 (des)[4] = (src)[4], (des)[5] = (src)[5])
1898
Larry Finger0c817332010-12-08 11:12:31 -06001899static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
1900{
1901 return rtlpriv->io.read8_sync(rtlpriv, addr);
1902}
1903
1904static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
1905{
1906 return rtlpriv->io.read16_sync(rtlpriv, addr);
1907}
1908
1909static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
1910{
1911 return rtlpriv->io.read32_sync(rtlpriv, addr);
1912}
1913
1914static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
1915{
1916 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001917
1918 if (rtlpriv->cfg->write_readback)
1919 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06001920}
1921
1922static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
1923{
1924 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001925
1926 if (rtlpriv->cfg->write_readback)
1927 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06001928}
1929
1930static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
1931 u32 addr, u32 val32)
1932{
1933 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001934
1935 if (rtlpriv->cfg->write_readback)
1936 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06001937}
1938
1939static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
1940 u32 regaddr, u32 bitmask)
1941{
1942 return ((struct rtl_priv *)(hw)->priv)->cfg->ops->get_bbreg(hw,
1943 regaddr,
1944 bitmask);
1945}
1946
1947static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
1948 u32 bitmask, u32 data)
1949{
1950 ((struct rtl_priv *)(hw)->priv)->cfg->ops->set_bbreg(hw,
1951 regaddr, bitmask,
1952 data);
1953
1954}
1955
1956static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
1957 enum radio_path rfpath, u32 regaddr,
1958 u32 bitmask)
1959{
1960 return ((struct rtl_priv *)(hw)->priv)->cfg->ops->get_rfreg(hw,
1961 rfpath,
1962 regaddr,
1963 bitmask);
1964}
1965
1966static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
1967 enum radio_path rfpath, u32 regaddr,
1968 u32 bitmask, u32 data)
1969{
1970 ((struct rtl_priv *)(hw)->priv)->cfg->ops->set_rfreg(hw,
1971 rfpath, regaddr,
1972 bitmask, data);
1973}
1974
1975static inline bool is_hal_stop(struct rtl_hal *rtlhal)
1976{
1977 return (_HAL_STATE_STOP == rtlhal->state);
1978}
1979
1980static inline void set_hal_start(struct rtl_hal *rtlhal)
1981{
1982 rtlhal->state = _HAL_STATE_START;
1983}
1984
1985static inline void set_hal_stop(struct rtl_hal *rtlhal)
1986{
1987 rtlhal->state = _HAL_STATE_STOP;
1988}
1989
1990static inline u8 get_rf_type(struct rtl_phy *rtlphy)
1991{
1992 return rtlphy->rf_type;
1993}
1994
Chaoming_Li3dad6182011-04-25 12:52:49 -05001995static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
1996{
1997 return (struct ieee80211_hdr *)(skb->data);
1998}
1999
Larry Fingerd3bb1422011-04-25 13:23:20 -05002000static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002001{
Larry Fingerd3bb1422011-04-25 13:23:20 -05002002 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002003}
2004
2005static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
2006{
2007 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
2008}
2009
2010static inline u16 rtl_get_tid(struct sk_buff *skb)
2011{
2012 return rtl_get_tid_h(rtl_get_hdr(skb));
2013}
2014
2015static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
2016 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05002017 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05002018{
2019 return ieee80211_find_sta(vif, bssid);
2020}
2021
Larry Finger0c817332010-12-08 11:12:31 -06002022#endif