blob: 1189bb09d0db4eeda6a1423e5df384c5e966e766 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
2 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#define pr_fmt(fmt) "%s: " fmt, __func__
15
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/spinlock.h>
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +053019#include <linux/interrupt.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <linux/platform_device.h>
21#include <linux/mfd/pm8xxx/core.h>
22#include <linux/mfd/pm8xxx/misc.h>
23
24/* PON CTRL 1 register */
25#define REG_PM8058_PON_CTRL_1 0x01C
26#define REG_PM8921_PON_CTRL_1 0x01C
Jay Chokshi86580f22011-10-17 12:27:52 -070027#define REG_PM8018_PON_CTRL_1 0x01C
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070028
29#define PON_CTRL_1_PULL_UP_MASK 0xE0
30#define PON_CTRL_1_USB_PWR_EN 0x10
31
32#define PON_CTRL_1_WD_EN_MASK 0x08
33#define PON_CTRL_1_WD_EN_RESET 0x08
34#define PON_CTRL_1_WD_EN_PWR_OFF 0x00
35
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +053036/* Regulator master enable addresses */
37#define REG_PM8058_VREG_EN_MSM 0x018
38#define REG_PM8058_VREG_EN_GRP_5_4 0x1C8
39
40/* Regulator control registers for shutdown/reset */
41#define REG_PM8058_S0_CTRL 0x004
42#define REG_PM8058_S1_CTRL 0x005
43#define REG_PM8058_S3_CTRL 0x111
44#define REG_PM8058_L21_CTRL 0x120
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045#define REG_PM8058_L22_CTRL 0x121
46
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +053047#define PM8058_REGULATOR_ENABLE_MASK 0x80
48#define PM8058_REGULATOR_ENABLE 0x80
49#define PM8058_REGULATOR_DISABLE 0x00
50#define PM8058_REGULATOR_PULL_DOWN_MASK 0x40
51#define PM8058_REGULATOR_PULL_DOWN_EN 0x40
52
53/* Buck CTRL register */
54#define PM8058_SMPS_LEGACY_VREF_SEL 0x20
55#define PM8058_SMPS_LEGACY_VPROG_MASK 0x1F
56#define PM8058_SMPS_ADVANCED_BAND_MASK 0xC0
57#define PM8058_SMPS_ADVANCED_BAND_SHIFT 6
58#define PM8058_SMPS_ADVANCED_VPROG_MASK 0x3F
59
60/* Buck TEST2 registers for shutdown/reset */
61#define REG_PM8058_S0_TEST2 0x084
62#define REG_PM8058_S1_TEST2 0x085
63#define REG_PM8058_S3_TEST2 0x11A
64
65#define PM8058_REGULATOR_BANK_WRITE 0x80
66#define PM8058_REGULATOR_BANK_MASK 0x70
67#define PM8058_REGULATOR_BANK_SHIFT 4
68#define PM8058_REGULATOR_BANK_SEL(n) ((n) << PM8058_REGULATOR_BANK_SHIFT)
69
70/* Buck TEST2 register bank 1 */
71#define PM8058_SMPS_LEGACY_VLOW_SEL 0x01
72
73/* Buck TEST2 register bank 7 */
74#define PM8058_SMPS_ADVANCED_MODE_MASK 0x02
75#define PM8058_SMPS_ADVANCED_MODE 0x02
76#define PM8058_SMPS_LEGACY_MODE 0x00
77
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078/* SLEEP CTRL register */
79#define REG_PM8058_SLEEP_CTRL 0x02B
80#define REG_PM8921_SLEEP_CTRL 0x10A
Jay Chokshi86580f22011-10-17 12:27:52 -070081#define REG_PM8018_SLEEP_CTRL 0x10A
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070082
83#define SLEEP_CTRL_SMPL_EN_MASK 0x04
84#define SLEEP_CTRL_SMPL_EN_RESET 0x04
85#define SLEEP_CTRL_SMPL_EN_PWR_OFF 0x00
86
87/* FTS regulator PMR registers */
88#define REG_PM8901_REGULATOR_S1_PMR 0xA7
89#define REG_PM8901_REGULATOR_S2_PMR 0xA8
90#define REG_PM8901_REGULATOR_S3_PMR 0xA9
91#define REG_PM8901_REGULATOR_S4_PMR 0xAA
92
93#define PM8901_REGULATOR_PMR_STATE_MASK 0x60
94#define PM8901_REGULATOR_PMR_STATE_OFF 0x20
95
Anirudh Ghayal7b382292011-11-01 14:08:34 +053096/* COINCELL CHG registers */
97#define REG_PM8058_COIN_CHG 0x02F
98#define REG_PM8921_COIN_CHG 0x09C
99#define REG_PM8018_COIN_CHG 0x09C
100
101#define COINCELL_RESISTOR_SHIFT 0x2
102
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530103/* GPIO UART MUX CTRL registers */
104#define REG_PM8XXX_GPIO_MUX_CTRL 0x1CC
105
106#define UART_PATH_SEL_MASK 0x60
107#define UART_PATH_SEL_SHIFT 0x5
108
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109struct pm8xxx_misc_chip {
110 struct list_head link;
111 struct pm8xxx_misc_platform_data pdata;
112 struct device *dev;
113 enum pm8xxx_version version;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530114 u64 osc_halt_count;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700115};
116
117static LIST_HEAD(pm8xxx_misc_chips);
118static DEFINE_SPINLOCK(pm8xxx_misc_chips_lock);
119
120static int pm8xxx_misc_masked_write(struct pm8xxx_misc_chip *chip, u16 addr,
121 u8 mask, u8 val)
122{
123 int rc;
124 u8 reg;
125
126 rc = pm8xxx_readb(chip->dev->parent, addr, &reg);
127 if (rc) {
128 pr_err("pm8xxx_readb(0x%03X) failed, rc=%d\n", addr, rc);
129 return rc;
130 }
131 reg &= ~mask;
132 reg |= val & mask;
133 rc = pm8xxx_writeb(chip->dev->parent, addr, reg);
134 if (rc)
135 pr_err("pm8xxx_writeb(0x%03X)=0x%02X failed, rc=%d\n", addr,
136 reg, rc);
137 return rc;
138}
139
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +0530140/*
141 * Set an SMPS regulator to be disabled in its CTRL register, but enabled
142 * in the master enable register. Also set it's pull down enable bit.
143 * Take care to make sure that the output voltage doesn't change if switching
144 * from advanced mode to legacy mode.
145 */
146static int
147__pm8058_disable_smps_locally_set_pull_down(struct pm8xxx_misc_chip *chip,
148 u16 ctrl_addr, u16 test2_addr, u16 master_enable_addr,
149 u8 master_enable_bit)
150{
151 int rc = 0;
152 u8 vref_sel, vlow_sel, band, vprog, bank, reg;
153
154 bank = PM8058_REGULATOR_BANK_SEL(7);
155 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
156 if (rc) {
157 pr_err("%s: pm8xxx_writeb(0x%03X) failed: rc=%d\n", __func__,
158 test2_addr, rc);
159 goto done;
160 }
161
162 rc = pm8xxx_readb(chip->dev->parent, test2_addr, &reg);
163 if (rc) {
164 pr_err("%s: FAIL pm8xxx_readb(0x%03X): rc=%d\n",
165 __func__, test2_addr, rc);
166 goto done;
167 }
168
169 /* Check if in advanced mode. */
170 if ((reg & PM8058_SMPS_ADVANCED_MODE_MASK) ==
171 PM8058_SMPS_ADVANCED_MODE) {
172 /* Determine current output voltage. */
173 rc = pm8xxx_readb(chip->dev->parent, ctrl_addr, &reg);
174 if (rc) {
175 pr_err("%s: FAIL pm8xxx_readb(0x%03X): rc=%d\n",
176 __func__, ctrl_addr, rc);
177 goto done;
178 }
179
180 band = (reg & PM8058_SMPS_ADVANCED_BAND_MASK)
181 >> PM8058_SMPS_ADVANCED_BAND_SHIFT;
182 switch (band) {
183 case 3:
184 vref_sel = 0;
185 vlow_sel = 0;
186 break;
187 case 2:
188 vref_sel = PM8058_SMPS_LEGACY_VREF_SEL;
189 vlow_sel = 0;
190 break;
191 case 1:
192 vref_sel = PM8058_SMPS_LEGACY_VREF_SEL;
193 vlow_sel = PM8058_SMPS_LEGACY_VLOW_SEL;
194 break;
195 default:
196 pr_err("%s: regulator already disabled\n", __func__);
197 return -EPERM;
198 }
199 vprog = (reg & PM8058_SMPS_ADVANCED_VPROG_MASK);
200 /* Round up if fine step is in use. */
201 vprog = (vprog + 1) >> 1;
202 if (vprog > PM8058_SMPS_LEGACY_VPROG_MASK)
203 vprog = PM8058_SMPS_LEGACY_VPROG_MASK;
204
205 /* Set VLOW_SEL bit. */
206 bank = PM8058_REGULATOR_BANK_SEL(1);
207 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
208 if (rc) {
209 pr_err("%s: FAIL pm8xxx_writeb(0x%03X): rc=%d\n",
210 __func__, test2_addr, rc);
211 goto done;
212 }
213
214 rc = pm8xxx_misc_masked_write(chip, test2_addr,
215 PM8058_REGULATOR_BANK_WRITE | PM8058_REGULATOR_BANK_MASK
216 | PM8058_SMPS_LEGACY_VLOW_SEL,
217 PM8058_REGULATOR_BANK_WRITE |
218 PM8058_REGULATOR_BANK_SEL(1) | vlow_sel);
219 if (rc)
220 goto done;
221
222 /* Switch to legacy mode */
223 bank = PM8058_REGULATOR_BANK_SEL(7);
224 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
225 if (rc) {
226 pr_err("%s: FAIL pm8xxx_writeb(0x%03X): rc=%d\n",
227 __func__, test2_addr, rc);
228 goto done;
229 }
230 rc = pm8xxx_misc_masked_write(chip, test2_addr,
231 PM8058_REGULATOR_BANK_WRITE |
232 PM8058_REGULATOR_BANK_MASK |
233 PM8058_SMPS_ADVANCED_MODE_MASK,
234 PM8058_REGULATOR_BANK_WRITE |
235 PM8058_REGULATOR_BANK_SEL(7) |
236 PM8058_SMPS_LEGACY_MODE);
237 if (rc)
238 goto done;
239
240 /* Enable locally, enable pull down, keep voltage the same. */
241 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
242 PM8058_REGULATOR_ENABLE_MASK |
243 PM8058_REGULATOR_PULL_DOWN_MASK |
244 PM8058_SMPS_LEGACY_VREF_SEL |
245 PM8058_SMPS_LEGACY_VPROG_MASK,
246 PM8058_REGULATOR_ENABLE | PM8058_REGULATOR_PULL_DOWN_EN
247 | vref_sel | vprog);
248 if (rc)
249 goto done;
250 }
251
252 /* Enable in master control register. */
253 rc = pm8xxx_misc_masked_write(chip, master_enable_addr,
254 master_enable_bit, master_enable_bit);
255 if (rc)
256 goto done;
257
258 /* Disable locally and enable pull down. */
259 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
260 PM8058_REGULATOR_ENABLE_MASK | PM8058_REGULATOR_PULL_DOWN_MASK,
261 PM8058_REGULATOR_DISABLE | PM8058_REGULATOR_PULL_DOWN_EN);
262
263done:
264 return rc;
265}
266
267static int
268__pm8058_disable_ldo_locally_set_pull_down(struct pm8xxx_misc_chip *chip,
269 u16 ctrl_addr, u16 master_enable_addr, u8 master_enable_bit)
270{
271 int rc;
272
273 /* Enable LDO in master control register. */
274 rc = pm8xxx_misc_masked_write(chip, master_enable_addr,
275 master_enable_bit, master_enable_bit);
276 if (rc)
277 goto done;
278
279 /* Disable LDO in CTRL register and set pull down */
280 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
281 PM8058_REGULATOR_ENABLE_MASK | PM8058_REGULATOR_PULL_DOWN_MASK,
282 PM8058_REGULATOR_DISABLE | PM8058_REGULATOR_PULL_DOWN_EN);
283
284done:
285 return rc;
286}
287
Jay Chokshi86580f22011-10-17 12:27:52 -0700288static int __pm8018_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
289{
290 int rc;
291
292 /* Enable SMPL if resetting is desired. */
293 rc = pm8xxx_misc_masked_write(chip, REG_PM8018_SLEEP_CTRL,
294 SLEEP_CTRL_SMPL_EN_MASK,
295 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
296 if (rc) {
297 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
298 return rc;
299 }
300
301 /*
302 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
303 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
304 * USB charging is enabled.
305 */
306 rc = pm8xxx_misc_masked_write(chip, REG_PM8018_PON_CTRL_1,
307 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
308 | PON_CTRL_1_WD_EN_MASK,
309 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
310 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
311 if (rc)
312 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
313
314 return rc;
315}
316
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700317static int __pm8058_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
318{
319 int rc;
320
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +0530321 /* When shutting down, enable active pulldowns on important rails. */
322 if (!reset) {
323 /* Disable SMPS's 0,1,3 locally and set pulldown enable bits. */
324 __pm8058_disable_smps_locally_set_pull_down(chip,
325 REG_PM8058_S0_CTRL, REG_PM8058_S0_TEST2,
326 REG_PM8058_VREG_EN_MSM, BIT(7));
327 __pm8058_disable_smps_locally_set_pull_down(chip,
328 REG_PM8058_S1_CTRL, REG_PM8058_S1_TEST2,
329 REG_PM8058_VREG_EN_MSM, BIT(6));
330 __pm8058_disable_smps_locally_set_pull_down(chip,
331 REG_PM8058_S3_CTRL, REG_PM8058_S3_TEST2,
332 REG_PM8058_VREG_EN_GRP_5_4, BIT(7) | BIT(4));
333 /* Disable LDO 21 locally and set pulldown enable bit. */
334 __pm8058_disable_ldo_locally_set_pull_down(chip,
335 REG_PM8058_L21_CTRL, REG_PM8058_VREG_EN_GRP_5_4,
336 BIT(1));
337 }
338
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700339 /*
340 * Fix-up: Set regulator LDO22 to 1.225 V in high power mode. Leave its
341 * pull-down state intact. This ensures a safe shutdown.
342 */
343 rc = pm8xxx_misc_masked_write(chip, REG_PM8058_L22_CTRL, 0xBF, 0x93);
344 if (rc) {
345 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
346 goto read_write_err;
347 }
348
349 /* Enable SMPL if resetting is desired. */
350 rc = pm8xxx_misc_masked_write(chip, REG_PM8058_SLEEP_CTRL,
351 SLEEP_CTRL_SMPL_EN_MASK,
352 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
353 if (rc) {
354 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
355 goto read_write_err;
356 }
357
358 /*
359 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
360 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
361 * USB charging is enabled.
362 */
363 rc = pm8xxx_misc_masked_write(chip, REG_PM8058_PON_CTRL_1,
364 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
365 | PON_CTRL_1_WD_EN_MASK,
366 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
367 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
368 if (rc) {
369 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
370 goto read_write_err;
371 }
372
373read_write_err:
374 return rc;
375}
376
377static int __pm8901_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
378{
379 int rc = 0, i;
380 u8 pmr_addr[4] = {
381 REG_PM8901_REGULATOR_S2_PMR,
382 REG_PM8901_REGULATOR_S3_PMR,
383 REG_PM8901_REGULATOR_S4_PMR,
384 REG_PM8901_REGULATOR_S1_PMR,
385 };
386
387 /* Fix-up: Turn off regulators S1, S2, S3, S4 when shutting down. */
388 if (!reset) {
389 for (i = 0; i < 4; i++) {
390 rc = pm8xxx_misc_masked_write(chip, pmr_addr[i],
391 PM8901_REGULATOR_PMR_STATE_MASK,
392 PM8901_REGULATOR_PMR_STATE_OFF);
393 if (rc) {
394 pr_err("pm8xxx_misc_masked_write failed, "
395 "rc=%d\n", rc);
396 goto read_write_err;
397 }
398 }
399 }
400
401read_write_err:
402 return rc;
403}
404
405static int __pm8921_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
406{
407 int rc;
408
409 /* Enable SMPL if resetting is desired. */
410 rc = pm8xxx_misc_masked_write(chip, REG_PM8921_SLEEP_CTRL,
411 SLEEP_CTRL_SMPL_EN_MASK,
412 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
413 if (rc) {
414 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
415 goto read_write_err;
416 }
417
418 /*
419 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
420 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
421 * USB charging is enabled.
422 */
423 rc = pm8xxx_misc_masked_write(chip, REG_PM8921_PON_CTRL_1,
424 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
425 | PON_CTRL_1_WD_EN_MASK,
426 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
427 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
428 if (rc) {
429 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
430 goto read_write_err;
431 }
432
433read_write_err:
434 return rc;
435}
436
437/**
438 * pm8xxx_reset_pwr_off - switch all PM8XXX PMIC chips attached to the system to
439 * either reset or shutdown when they are turned off
440 * @reset: 0 = shudown the PMICs, 1 = shutdown and then restart the PMICs
441 *
442 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
443 */
444int pm8xxx_reset_pwr_off(int reset)
445{
446 struct pm8xxx_misc_chip *chip;
447 unsigned long flags;
448 int rc = 0;
449
450 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
451
452 /* Loop over all attached PMICs and call specific functions for them. */
453 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
454 switch (chip->version) {
Jay Chokshi86580f22011-10-17 12:27:52 -0700455 case PM8XXX_VERSION_8018:
456 rc = __pm8018_reset_pwr_off(chip, reset);
457 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700458 case PM8XXX_VERSION_8058:
459 rc = __pm8058_reset_pwr_off(chip, reset);
460 break;
461 case PM8XXX_VERSION_8901:
462 rc = __pm8901_reset_pwr_off(chip, reset);
463 break;
464 case PM8XXX_VERSION_8921:
465 rc = __pm8921_reset_pwr_off(chip, reset);
466 break;
467 default:
468 /* PMIC doesn't have reset_pwr_off; do nothing. */
469 break;
470 }
471 if (rc) {
472 pr_err("reset_pwr_off failed, rc=%d\n", rc);
473 break;
474 }
475 }
476
477 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
478
479 return rc;
480}
481EXPORT_SYMBOL_GPL(pm8xxx_reset_pwr_off);
482
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530483/**
484 * pm8xxx_coincell_chg_config - Disables or enables the coincell charger, and
485 * configures its voltage and resistor settings.
486 * @chg_config: Holds both voltage and resistor values, and a
487 * switch to change the state of charger.
488 * If state is to disable the charger then
489 * both voltage and resistor are disregarded.
490 *
491 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
492 */
493int pm8xxx_coincell_chg_config(struct pm8xxx_coincell_chg *chg_config)
494{
495 struct pm8xxx_misc_chip *chip;
496 unsigned long flags;
497 u8 reg = 0, voltage, resistor;
498 int rc = 0;
499
500 if (chg_config == NULL) {
501 pr_err("chg_config is NULL\n");
502 return -EINVAL;
503 }
504
505 voltage = chg_config->voltage;
506 resistor = chg_config->resistor;
507
508 if (resistor < PM8XXX_COINCELL_RESISTOR_2100_OHMS ||
509 resistor > PM8XXX_COINCELL_RESISTOR_800_OHMS) {
510 pr_err("Invalid resistor value provided\n");
511 return -EINVAL;
512 }
513
514 if (voltage < PM8XXX_COINCELL_VOLTAGE_3p2V ||
515 (voltage > PM8XXX_COINCELL_VOLTAGE_3p0V &&
516 voltage != PM8XXX_COINCELL_VOLTAGE_2p5V)) {
517 pr_err("Invalid voltage value provided\n");
518 return -EINVAL;
519 }
520
521 if (chg_config->state == PM8XXX_COINCELL_CHG_DISABLE) {
522 reg = 0;
523 } else {
524 reg |= voltage;
525 reg |= (resistor << COINCELL_RESISTOR_SHIFT);
526 }
527
528 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
529
530 /* Loop over all attached PMICs and call specific functions for them. */
531 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
532 switch (chip->version) {
533 case PM8XXX_VERSION_8018:
534 rc = pm8xxx_writeb(chip->dev->parent,
535 REG_PM8018_COIN_CHG, reg);
536 break;
537 case PM8XXX_VERSION_8058:
538 rc = pm8xxx_writeb(chip->dev->parent,
539 REG_PM8058_COIN_CHG, reg);
540 break;
541 case PM8XXX_VERSION_8921:
542 rc = pm8xxx_writeb(chip->dev->parent,
543 REG_PM8921_COIN_CHG, reg);
544 break;
545 default:
546 /* PMIC doesn't have reset_pwr_off; do nothing. */
547 break;
548 }
549 if (rc) {
550 pr_err("coincell chg. config failed, rc=%d\n", rc);
551 break;
552 }
553 }
554
555 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
556
557 return rc;
558}
559EXPORT_SYMBOL(pm8xxx_coincell_chg_config);
560
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530561/* Handle the OSC_HALT interrupt: 32 kHz XTAL oscillator has stopped. */
562static irqreturn_t pm8xxx_osc_halt_isr(int irq, void *data)
563{
564 struct pm8xxx_misc_chip *chip = data;
565 u64 count = 0;
566
567 if (chip) {
568 chip->osc_halt_count++;
569 count = chip->osc_halt_count;
570 }
571
572 pr_crit("%s: OSC_HALT interrupt has triggered, 32 kHz XTAL oscillator"
573 " has halted (%llu)!\n", __func__, count);
574
575 return IRQ_HANDLED;
576}
577
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530578/**
579 * pm8xxx_uart_gpio_mux_ctrl - Mux configuration to select the UART
580 *
581 * @uart_path_sel: Input argument to select either UART1/2/3
582 *
583 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
584 */
585int pm8xxx_uart_gpio_mux_ctrl(enum pm8xxx_uart_path_sel uart_path_sel)
586{
587 struct pm8xxx_misc_chip *chip;
588 unsigned long flags;
589 int rc = 0;
590
591 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
592
593 /* Loop over all attached PMICs and call specific functions for them. */
594 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
595 switch (chip->version) {
596 case PM8XXX_VERSION_8018:
597 case PM8XXX_VERSION_8058:
598 case PM8XXX_VERSION_8921:
599 rc = pm8xxx_misc_masked_write(chip,
600 REG_PM8XXX_GPIO_MUX_CTRL, UART_PATH_SEL_MASK,
601 uart_path_sel << UART_PATH_SEL_SHIFT);
602 break;
603 default:
604 /* Functionality not supported */
605 break;
606 }
607 if (rc) {
608 pr_err("uart_gpio_mux_ctrl failed, rc=%d\n", rc);
609 break;
610 }
611 }
612
613 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
614
615 return rc;
616}
617EXPORT_SYMBOL(pm8xxx_uart_gpio_mux_ctrl);
618
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700619static int __devinit pm8xxx_misc_probe(struct platform_device *pdev)
620{
621 const struct pm8xxx_misc_platform_data *pdata = pdev->dev.platform_data;
622 struct pm8xxx_misc_chip *chip;
623 struct pm8xxx_misc_chip *sibling;
624 struct list_head *prev;
625 unsigned long flags;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530626 int rc = 0, irq;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700627
628 if (!pdata) {
629 pr_err("missing platform data\n");
630 return -EINVAL;
631 }
632
633 chip = kzalloc(sizeof(struct pm8xxx_misc_chip), GFP_KERNEL);
634 if (!chip) {
635 pr_err("Cannot allocate %d bytes\n",
636 sizeof(struct pm8xxx_misc_chip));
637 return -ENOMEM;
638 }
639
640 chip->dev = &pdev->dev;
641 chip->version = pm8xxx_get_version(chip->dev->parent);
642 memcpy(&(chip->pdata), pdata, sizeof(struct pm8xxx_misc_platform_data));
643
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530644 irq = platform_get_irq_byname(pdev, "pm8xxx_osc_halt_irq");
645 if (irq > 0) {
646 rc = request_any_context_irq(irq, pm8xxx_osc_halt_isr,
647 IRQF_TRIGGER_RISING | IRQF_DISABLED,
648 "pm8xxx_osc_halt_irq", chip);
649 if (rc < 0) {
650 pr_err("%s: request_any_context_irq(%d) FAIL: %d\n",
651 __func__, irq, rc);
652 goto fail_irq;
653 }
654 }
655
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700656 /* Insert PMICs in priority order (lowest value first). */
657 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
658 prev = &pm8xxx_misc_chips;
659 list_for_each_entry(sibling, &pm8xxx_misc_chips, link) {
660 if (chip->pdata.priority < sibling->pdata.priority)
661 break;
662 else
663 prev = &sibling->link;
664 }
665 list_add(&chip->link, prev);
666 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
667
668 platform_set_drvdata(pdev, chip);
669
670 return rc;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530671
672fail_irq:
673 platform_set_drvdata(pdev, NULL);
674 kfree(chip);
675 return rc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700676}
677
678static int __devexit pm8xxx_misc_remove(struct platform_device *pdev)
679{
680 struct pm8xxx_misc_chip *chip = platform_get_drvdata(pdev);
681 unsigned long flags;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530682 int irq = platform_get_irq_byname(pdev, "pm8xxx_osc_halt_irq");
683 if (irq > 0)
684 free_irq(irq, chip);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700685
686 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
687 list_del(&chip->link);
688 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
689
690 platform_set_drvdata(pdev, NULL);
691 kfree(chip);
692
693 return 0;
694}
695
696static struct platform_driver pm8xxx_misc_driver = {
697 .probe = pm8xxx_misc_probe,
698 .remove = __devexit_p(pm8xxx_misc_remove),
699 .driver = {
700 .name = PM8XXX_MISC_DEV_NAME,
701 .owner = THIS_MODULE,
702 },
703};
704
705static int __init pm8xxx_misc_init(void)
706{
707 return platform_driver_register(&pm8xxx_misc_driver);
708}
709postcore_initcall(pm8xxx_misc_init);
710
711static void __exit pm8xxx_misc_exit(void)
712{
713 platform_driver_unregister(&pm8xxx_misc_driver);
714}
715module_exit(pm8xxx_misc_exit);
716
717MODULE_LICENSE("GPL v2");
718MODULE_DESCRIPTION("PMIC 8XXX misc driver");
719MODULE_VERSION("1.0");
720MODULE_ALIAS("platform:" PM8XXX_MISC_DEV_NAME);