blob: 9be684e61dcb27452019348f1e48b4fbc4925a73 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
11
Thomas Gleixner950f9d92008-01-30 13:34:06 +010012#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/processor.h>
14#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080015#include <asm/sections.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010016#include <asm/uaccess.h>
17#include <asm/pgalloc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Thomas Gleixner72e458d2008-02-04 16:48:07 +010019struct cpa_data {
20 unsigned long vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010021 pgprot_t mask_set;
22 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010023 int numpages;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +010024 int flushtlb;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010025};
26
Thomas Gleixner65e074d2008-02-04 16:48:07 +010027enum {
28 CPA_NO_SPLIT = 0,
29 CPA_SPLIT,
30};
31
Arjan van de Vened724be2008-01-30 13:34:04 +010032static inline int
33within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +010034{
Arjan van de Vened724be2008-01-30 13:34:04 +010035 return addr >= start && addr < end;
36}
37
38/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010039 * Flushing functions
40 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010041
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010042/**
43 * clflush_cache_range - flush a cache range with clflush
44 * @addr: virtual start address
45 * @size: number of bytes to flush
46 *
47 * clflush is an unordered instruction which needs fencing with mfence
48 * to avoid ordering issues.
49 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +010050void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010051{
Ingo Molnar4c61afc2008-01-30 13:34:09 +010052 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010053
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010054 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +010055
56 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
57 clflush(vaddr);
58 /*
59 * Flush any possible final partial cacheline:
60 */
61 clflush(vend);
62
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010063 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010064}
65
Thomas Gleixneraf1e6842008-01-30 13:34:08 +010066static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010067{
Andi Kleen6bb83832008-02-04 16:48:06 +010068 unsigned long cache = (unsigned long)arg;
69
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010070 /*
71 * Flush all to work around Errata in early athlons regarding
72 * large page flushing.
73 */
74 __flush_tlb_all();
75
Andi Kleen6bb83832008-02-04 16:48:06 +010076 if (cache && boot_cpu_data.x86_model >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010077 wbinvd();
78}
79
Andi Kleen6bb83832008-02-04 16:48:06 +010080static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010081{
82 BUG_ON(irqs_disabled());
83
Andi Kleen6bb83832008-02-04 16:48:06 +010084 on_each_cpu(__cpa_flush_all, (void *) cache, 1, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010085}
86
Thomas Gleixner57a6a462008-01-30 13:34:08 +010087static void __cpa_flush_range(void *arg)
88{
Thomas Gleixner57a6a462008-01-30 13:34:08 +010089 /*
90 * We could optimize that further and do individual per page
91 * tlb invalidates for a low number of pages. Caveat: we must
92 * flush the high aliases on 64bit as well.
93 */
94 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +010095}
96
Andi Kleen6bb83832008-02-04 16:48:06 +010097static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +010098{
Ingo Molnar4c61afc2008-01-30 13:34:09 +010099 unsigned int i, level;
100 unsigned long addr;
101
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100102 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100103 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100104
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100105 on_each_cpu(__cpa_flush_range, NULL, 1, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100106
Andi Kleen6bb83832008-02-04 16:48:06 +0100107 if (!cache)
108 return;
109
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100110 /*
111 * We only need to flush on one CPU,
112 * clflush is a MESI-coherent instruction that
113 * will cause all other CPUs to flush the same
114 * cachelines:
115 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100116 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
117 pte_t *pte = lookup_address(addr, &level);
118
119 /*
120 * Only flush present addresses:
121 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100122 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100123 clflush_cache_range((void *) addr, PAGE_SIZE);
124 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100125}
126
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100127#define HIGH_MAP_START __START_KERNEL_map
128#define HIGH_MAP_END (__START_KERNEL_map + KERNEL_TEXT_SIZE)
129
130
131/*
132 * Converts a virtual address to a X86-64 highmap address
133 */
134static unsigned long virt_to_highmap(void *address)
135{
136#ifdef CONFIG_X86_64
137 return __pa((unsigned long)address) + HIGH_MAP_START - phys_base;
138#else
139 return (unsigned long)address;
140#endif
141}
142
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100143/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100144 * Certain areas of memory on x86 require very specific protection flags,
145 * for example the BIOS area or kernel text. Callers don't always get this
146 * right (again, ioremap() on BIOS memory is not uncommon) so this function
147 * checks and fixes these known static required protection bits.
148 */
149static inline pgprot_t static_protections(pgprot_t prot, unsigned long address)
150{
151 pgprot_t forbidden = __pgprot(0);
152
Ingo Molnar687c4822008-01-30 13:34:04 +0100153 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100154 * The BIOS area between 640k and 1Mb needs to be executable for
155 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100156 */
Arjan van de Vened724be2008-01-30 13:34:04 +0100157 if (within(__pa(address), BIOS_BEGIN, BIOS_END))
158 pgprot_val(forbidden) |= _PAGE_NX;
159
160 /*
161 * The kernel text needs to be executable for obvious reasons
162 * Does not cover __inittext since that is gone later on
163 */
164 if (within(address, (unsigned long)_text, (unsigned long)_etext))
165 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100166 /*
167 * Do the same for the x86-64 high kernel mapping
168 */
169 if (within(address, virt_to_highmap(_text), virt_to_highmap(_etext)))
170 pgprot_val(forbidden) |= _PAGE_NX;
171
Arjan van de Vened724be2008-01-30 13:34:04 +0100172
173#ifdef CONFIG_DEBUG_RODATA
174 /* The .rodata section needs to be read-only */
175 if (within(address, (unsigned long)__start_rodata,
176 (unsigned long)__end_rodata))
177 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100178 /*
179 * Do the same for the x86-64 high kernel mapping
180 */
181 if (within(address, virt_to_highmap(__start_rodata),
182 virt_to_highmap(__end_rodata)))
183 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100184#endif
185
186 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100187
188 return prot;
189}
190
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100191/*
192 * Lookup the page table entry for a virtual address. Return a pointer
193 * to the entry and the level of the mapping.
194 *
195 * Note: We return pud and pmd either when the entry is marked large
196 * or when the present bit is not set. Otherwise we would return a
197 * pointer to a nonexisting mapping.
198 */
Ingo Molnarf0646e42008-01-30 13:33:43 +0100199pte_t *lookup_address(unsigned long address, int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100200{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 pgd_t *pgd = pgd_offset_k(address);
202 pud_t *pud;
203 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100204
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100205 *level = PG_LEVEL_NONE;
206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 if (pgd_none(*pgd))
208 return NULL;
209 pud = pud_offset(pgd, address);
210 if (pud_none(*pud))
211 return NULL;
212 pmd = pmd_offset(pud, address);
213 if (pmd_none(*pmd))
214 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100215
216 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100217 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100220 *level = PG_LEVEL_4K;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100221 return pte_offset_kernel(pmd, address);
222}
223
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100224static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100225{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100226 /* change init_mm */
227 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100228#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100229 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100230 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100232 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100233 pgd_t *pgd;
234 pud_t *pud;
235 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100236
Ingo Molnar44af6c42008-01-30 13:34:03 +0100237 pgd = (pgd_t *)page_address(page) + pgd_index(address);
238 pud = pud_offset(pgd, address);
239 pmd = pmd_offset(pud, address);
240 set_pte_atomic((pte_t *)pmd, pte);
241 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100243#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244}
245
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100246static int try_preserve_large_page(pte_t *kpte, unsigned long address,
247 struct cpa_data *cpa)
248{
249 unsigned long nextpage_addr, numpages, pmask, psize, flags;
250 pte_t new_pte, old_pte, *tmp;
251 pgprot_t old_prot, new_prot;
252 int level, res = CPA_SPLIT;
253
Ingo Molnar34508f62008-02-04 16:48:07 +0100254 /*
255 * An Athlon 64 X2 showed hard hangs if we tried to preserve
256 * largepages and changed the PSE entry from RW to RO.
257 *
258 * As AMD CPUs have a long series of erratas in this area,
259 * (and none of the known ones seem to explain this hang),
260 * disable this code until the hang can be debugged:
261 */
262 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
263 return res;
264
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100265 spin_lock_irqsave(&pgd_lock, flags);
266 /*
267 * Check for races, another CPU might have split this page
268 * up already:
269 */
270 tmp = lookup_address(address, &level);
271 if (tmp != kpte)
272 goto out_unlock;
273
274 switch (level) {
275 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100276 psize = PMD_PAGE_SIZE;
277 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100278 break;
279 case PG_LEVEL_1G:
280 default:
281 res = -EINVAL;
282 goto out_unlock;
283 }
284
285 /*
286 * Calculate the number of pages, which fit into this large
287 * page starting at address:
288 */
289 nextpage_addr = (address + psize) & pmask;
290 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
291 if (numpages < cpa->numpages)
292 cpa->numpages = numpages;
293
294 /*
295 * We are safe now. Check whether the new pgprot is the same:
296 */
297 old_pte = *kpte;
298 old_prot = new_prot = pte_pgprot(old_pte);
299
300 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
301 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
302 new_prot = static_protections(new_prot, address);
303
304 /*
305 * If there are no changes, return. maxpages has been updated
306 * above:
307 */
308 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
309 res = CPA_NO_SPLIT;
310 goto out_unlock;
311 }
312
313 /*
314 * We need to change the attributes. Check, whether we can
315 * change the large page in one go. We request a split, when
316 * the address is not aligned and the number of pages is
317 * smaller than the number of pages in the large page. Note
318 * that we limited the number of possible pages already to
319 * the number of pages in the large page.
320 */
321 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
322 /*
323 * The address is aligned and the number of pages
324 * covers the full page.
325 */
326 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
327 __set_pmd_pte(kpte, address, new_pte);
328 cpa->flushtlb = 1;
329 res = CPA_NO_SPLIT;
330 }
331
332out_unlock:
333 spin_unlock_irqrestore(&pgd_lock, flags);
334 return res;
335}
336
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100337static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100338{
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100339 pgprot_t ref_prot;
Ingo Molnar12d6f212008-01-30 13:33:58 +0100340 gfp_t gfp_flags = GFP_KERNEL;
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100341 unsigned long flags, addr, pfn;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100342 pte_t *pbase, *tmp;
343 struct page *base;
Ingo Molnar86f03982008-01-30 13:34:09 +0100344 unsigned int i, level;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100345
Ingo Molnar12d6f212008-01-30 13:33:58 +0100346#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnar86f03982008-01-30 13:34:09 +0100347 gfp_flags = GFP_ATOMIC | __GFP_NOWARN;
Ingo Molnar12d6f212008-01-30 13:33:58 +0100348#endif
349 base = alloc_pages(gfp_flags, 0);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100350 if (!base)
351 return -ENOMEM;
352
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100353 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100354 /*
355 * Check for races, another CPU might have split this page
356 * up for us already:
357 */
358 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100359 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100360 goto out_unlock;
361
362 address = __pa(address);
Andi Kleen31422c52008-02-04 16:48:08 +0100363 addr = address & PMD_PAGE_MASK;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100364 pbase = (pte_t *)page_address(base);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100365#ifdef CONFIG_X86_32
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100366 paravirt_alloc_pt(&init_mm, page_to_pfn(base));
Ingo Molnar44af6c42008-01-30 13:34:03 +0100367#endif
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100368 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100369
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100370 /*
371 * Get the target pfn from the original entry:
372 */
373 pfn = pte_pfn(*kpte);
374 for (i = 0; i < PTRS_PER_PTE; i++, pfn++)
375 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100376
377 /*
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100378 * Install the new, split up pagetable. Important details here:
Huang, Ying4c881ca2008-01-30 13:34:04 +0100379 *
380 * On Intel the NX bit of all levels must be cleared to make a
381 * page executable. See section 4.13.2 of Intel 64 and IA-32
382 * Architectures Software Developer's Manual).
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100383 *
384 * Mark the entry present. The current mapping might be
385 * set to not present, which we preserved above.
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100386 */
Huang, Ying4c881ca2008-01-30 13:34:04 +0100387 ref_prot = pte_pgprot(pte_mkexec(pte_clrhuge(*kpte)));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100388 pgprot_val(ref_prot) |= _PAGE_PRESENT;
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100389 __set_pmd_pte(kpte, address, mk_pte(base, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100390 base = NULL;
391
392out_unlock:
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100393 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100394
395 if (base)
396 __free_pages(base, 0);
397
398 return 0;
399}
400
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100401static int __change_page_attr(unsigned long address, struct cpa_data *cpa)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100402{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 struct page *kpte_page;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100404 int level, res;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100405 pte_t *kpte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100407repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100408 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 if (!kpte)
410 return -EINVAL;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 kpte_page = virt_to_page(kpte);
Andi Kleen65d2f0b2007-07-21 17:09:51 +0200413 BUG_ON(PageLRU(kpte_page));
414 BUG_ON(PageCompound(kpte_page));
415
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100416 if (level == PG_LEVEL_4K) {
Ingo Molnar86f03982008-01-30 13:34:09 +0100417 pte_t new_pte, old_pte = *kpte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100418 pgprot_t new_prot = pte_pgprot(old_pte);
419
420 if(!pte_val(old_pte)) {
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100421 printk(KERN_WARNING "CPA: called for zero pte. "
422 "vaddr = %lx cpa->vaddr = %lx\n", address,
423 cpa->vaddr);
424 WARN_ON(1);
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100425 return -EINVAL;
426 }
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100427
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100428 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
429 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100430
431 new_prot = static_protections(new_prot, address);
432
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100433 /*
434 * We need to keep the pfn from the existing PTE,
435 * after all we're only going to change it's attributes
436 * not the memory it points to
437 */
438 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100439
440 /*
441 * Do we really change anything ?
442 */
443 if (pte_val(old_pte) != pte_val(new_pte)) {
444 set_pte_atomic(kpte, new_pte);
445 cpa->flushtlb = 1;
446 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100447 cpa->numpages = 1;
448 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100450
451 /*
452 * Check, whether we can keep the large page intact
453 * and just change the pte:
454 */
455 res = try_preserve_large_page(kpte, address, cpa);
456 if (res < 0)
457 return res;
458
459 /*
460 * When the range fits into the existing large page,
461 * return. cp->numpages and cpa->tlbflush have been updated in
462 * try_large_page:
463 */
464 if (res == CPA_NO_SPLIT)
465 return 0;
466
467 /*
468 * We have to split the large page:
469 */
470 res = split_large_page(kpte, address);
471 if (res)
472 return res;
473 cpa->flushtlb = 1;
474 goto repeat;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100475}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Ingo Molnar44af6c42008-01-30 13:34:03 +0100477/**
478 * change_page_attr_addr - Change page table attributes in linear mapping
479 * @address: Virtual address in linear mapping.
Ingo Molnar44af6c42008-01-30 13:34:03 +0100480 * @prot: New page table attribute (PAGE_*)
481 *
482 * Change page attributes of a page in the direct mapping. This is a variant
483 * of change_page_attr() that also works on memory holes that do not have
484 * mem_map entry (pfn_valid() is false).
485 *
486 * See change_page_attr() documentation for more details.
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100487 *
488 * Modules and drivers should use the set_memory_* APIs instead.
Ingo Molnar44af6c42008-01-30 13:34:03 +0100489 */
490
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100491static int change_page_attr_addr(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100492{
Thomas Gleixner08797502008-01-30 13:34:09 +0100493 int err;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100494 unsigned long address = cpa->vaddr;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100495
Arjan van de Ven488fd992008-01-30 13:34:07 +0100496#ifdef CONFIG_X86_64
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100497 unsigned long phys_addr = __pa(address);
498
Arjan van de Ven488fd992008-01-30 13:34:07 +0100499 /*
Thomas Gleixner08797502008-01-30 13:34:09 +0100500 * If we are inside the high mapped kernel range, then we
501 * fixup the low mapping first. __va() returns the virtual
502 * address in the linear mapping:
Arjan van de Ven488fd992008-01-30 13:34:07 +0100503 */
Thomas Gleixner08797502008-01-30 13:34:09 +0100504 if (within(address, HIGH_MAP_START, HIGH_MAP_END))
505 address = (unsigned long) __va(phys_addr);
Arjan van de Ven488fd992008-01-30 13:34:07 +0100506#endif
507
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100508 err = __change_page_attr(address, cpa);
Thomas Gleixner08797502008-01-30 13:34:09 +0100509 if (err)
510 return err;
511
512#ifdef CONFIG_X86_64
513 /*
514 * If the physical address is inside the kernel map, we need
515 * to touch the high mapped kernel as well:
516 */
517 if (within(phys_addr, 0, KERNEL_TEXT_SIZE)) {
518 /*
519 * Calc the high mapping address. See __phys_addr()
520 * for the non obvious details.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100521 *
522 * Note that NX and other required permissions are
523 * checked in static_protections().
Thomas Gleixner08797502008-01-30 13:34:09 +0100524 */
525 address = phys_addr + HIGH_MAP_START - phys_base;
Thomas Gleixner08797502008-01-30 13:34:09 +0100526
527 /*
528 * Our high aliases are imprecise, because we check
529 * everything between 0 and KERNEL_TEXT_SIZE, so do
530 * not propagate lookup failures back to users:
531 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100532 __change_page_attr(address, cpa);
Thomas Gleixner08797502008-01-30 13:34:09 +0100533 }
534#endif
Ingo Molnar44af6c42008-01-30 13:34:03 +0100535 return err;
536}
537
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100538static int __change_page_attr_set_clr(struct cpa_data *cpa)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100539{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100540 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100541
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100542 while (numpages) {
543 /*
544 * Store the remaining nr of pages for the large page
545 * preservation check.
546 */
547 cpa->numpages = numpages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100548 ret = change_page_attr_addr(cpa);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100549 if (ret)
550 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100551
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100552 /*
553 * Adjust the number of pages with the result of the
554 * CPA operation. Either a large page has been
555 * preserved or a single page update happened.
556 */
557 BUG_ON(cpa->numpages > numpages);
558 numpages -= cpa->numpages;
559 cpa->vaddr += cpa->numpages * PAGE_SIZE;
560 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100561 return 0;
562}
563
Andi Kleen6bb83832008-02-04 16:48:06 +0100564static inline int cache_attr(pgprot_t attr)
565{
566 return pgprot_val(attr) &
567 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
568}
569
Thomas Gleixnerff314522008-01-30 13:34:08 +0100570static int change_page_attr_set_clr(unsigned long addr, int numpages,
571 pgprot_t mask_set, pgprot_t mask_clr)
572{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100573 struct cpa_data cpa;
Andi Kleen6bb83832008-02-04 16:48:06 +0100574 int ret, cache;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100575
576 /*
577 * Check, if we are requested to change a not supported
578 * feature:
579 */
580 mask_set = canon_pgprot(mask_set);
581 mask_clr = canon_pgprot(mask_clr);
582 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr))
583 return 0;
584
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100585 cpa.vaddr = addr;
586 cpa.numpages = numpages;
587 cpa.mask_set = mask_set;
588 cpa.mask_clr = mask_clr;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100589 cpa.flushtlb = 0;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100590
591 ret = __change_page_attr_set_clr(&cpa);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100592
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100593 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100594 * Check whether we really changed something:
595 */
596 if (!cpa.flushtlb)
597 return ret;
598
599 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100600 * No need to flush, when we did not set any of the caching
601 * attributes:
602 */
603 cache = cache_attr(mask_set);
604
605 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100606 * On success we use clflush, when the CPU supports it to
607 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100608 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100609 * wbindv):
610 */
611 if (!ret && cpu_has_clflush)
Andi Kleen6bb83832008-02-04 16:48:06 +0100612 cpa_flush_range(addr, numpages, cache);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100613 else
Andi Kleen6bb83832008-02-04 16:48:06 +0100614 cpa_flush_all(cache);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100615
616 return ret;
617}
618
Thomas Gleixner56744542008-01-30 13:34:08 +0100619static inline int change_page_attr_set(unsigned long addr, int numpages,
620 pgprot_t mask)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100621{
Thomas Gleixner56744542008-01-30 13:34:08 +0100622 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100623}
624
Thomas Gleixner56744542008-01-30 13:34:08 +0100625static inline int change_page_attr_clear(unsigned long addr, int numpages,
626 pgprot_t mask)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100627{
Huang, Ying58270402008-01-31 22:05:43 +0100628 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100629}
630
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100631int set_memory_uc(unsigned long addr, int numpages)
632{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100633 return change_page_attr_set(addr, numpages,
634 __pgprot(_PAGE_PCD | _PAGE_PWT));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100635}
636EXPORT_SYMBOL(set_memory_uc);
637
638int set_memory_wb(unsigned long addr, int numpages)
639{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100640 return change_page_attr_clear(addr, numpages,
641 __pgprot(_PAGE_PCD | _PAGE_PWT));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100642}
643EXPORT_SYMBOL(set_memory_wb);
644
645int set_memory_x(unsigned long addr, int numpages)
646{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100647 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_NX));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100648}
649EXPORT_SYMBOL(set_memory_x);
650
651int set_memory_nx(unsigned long addr, int numpages)
652{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100653 return change_page_attr_set(addr, numpages, __pgprot(_PAGE_NX));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100654}
655EXPORT_SYMBOL(set_memory_nx);
656
657int set_memory_ro(unsigned long addr, int numpages)
658{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100659 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_RW));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100660}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100661
662int set_memory_rw(unsigned long addr, int numpages)
663{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100664 return change_page_attr_set(addr, numpages, __pgprot(_PAGE_RW));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100665}
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100666
667int set_memory_np(unsigned long addr, int numpages)
668{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100669 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_PRESENT));
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100670}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100671
672int set_pages_uc(struct page *page, int numpages)
673{
674 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100675
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100676 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100677}
678EXPORT_SYMBOL(set_pages_uc);
679
680int set_pages_wb(struct page *page, int numpages)
681{
682 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100683
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100684 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100685}
686EXPORT_SYMBOL(set_pages_wb);
687
688int set_pages_x(struct page *page, int numpages)
689{
690 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100691
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100692 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100693}
694EXPORT_SYMBOL(set_pages_x);
695
696int set_pages_nx(struct page *page, int numpages)
697{
698 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100699
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100700 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100701}
702EXPORT_SYMBOL(set_pages_nx);
703
704int set_pages_ro(struct page *page, int numpages)
705{
706 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100707
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100708 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100709}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100710
711int set_pages_rw(struct page *page, int numpages)
712{
713 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100714
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100715 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100716}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100719
720static int __set_pages_p(struct page *page, int numpages)
721{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100722 struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
723 .numpages = numpages,
724 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
725 .mask_clr = __pgprot(0)};
Thomas Gleixner72932c72008-01-30 13:34:08 +0100726
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100727 return __change_page_attr_set_clr(&cpa);
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100728}
729
730static int __set_pages_np(struct page *page, int numpages)
731{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100732 struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
733 .numpages = numpages,
734 .mask_set = __pgprot(0),
735 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW)};
Thomas Gleixner72932c72008-01-30 13:34:08 +0100736
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100737 return __change_page_attr_set_clr(&cpa);
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100738}
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740void kernel_map_pages(struct page *page, int numpages, int enable)
741{
742 if (PageHighMem(page))
743 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100744 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -0700745 debug_check_no_locks_freed(page_address(page),
746 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100747 }
Ingo Molnarde5097c2006-01-09 15:59:21 -0800748
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100749 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +0100750 * If page allocator is not up yet then do not call c_p_a():
751 */
752 if (!debug_pagealloc_enabled)
753 return;
754
755 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100756 * The return value is ignored - the calls cannot fail,
757 * large pages are disabled at boot time:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100759 if (enable)
760 __set_pages_p(page, numpages);
761 else
762 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100763
764 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100765 * We should perform an IPI and flush all tlbs,
766 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 */
768 __flush_tlb_all();
769}
770#endif
Arjan van de Vend1028a12008-01-30 13:34:07 +0100771
772/*
773 * The testcases use internal knowledge of the implementation that shouldn't
774 * be exposed to the rest of the kernel. Include these directly here.
775 */
776#ifdef CONFIG_CPA_DEBUG
777#include "pageattr-test.c"
778#endif