blob: 87fea3f4f292a10f97aa80a922d47c8a28706ad8 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/kernel.h>
14#include <linux/irq.h>
15#include <linux/gpio.h>
16#include <linux/platform_device.h>
17#include <linux/delay.h>
18#include <linux/io.h>
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +053019#include <linux/msm_ssbi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <linux/mfd/pmic8058.h>
21#include <linux/regulator/pmic8058-regulator.h>
22#include <linux/i2c.h>
23#include <linux/dma-mapping.h>
24#include <linux/dmapool.h>
25#include <linux/regulator/pm8058-xo.h>
26
27#include <asm/mach-types.h>
28#include <asm/mach/arch.h>
29#include <asm/setup.h>
30
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031#include <mach/board.h>
32#include <mach/memory.h>
33#include <mach/msm_iomap.h>
34#include <mach/dma.h>
35#include <mach/sirc.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include <mach/socinfo.h>
38#include "devices.h"
39#include "timer.h"
Matt Wagantall6d9ebee2011-08-26 12:15:24 -070040#include "acpuclock.h"
Matt Wagantall7cca4642012-02-01 16:43:24 -080041#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#include "spm.h"
43#include <linux/regulator/consumer.h>
44#include <linux/regulator/machine.h>
45#include <linux/msm_adc.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#include <linux/m_adcproc.h>
47#include <linux/platform_data/qcom_crypto_device.h>
48
49#define PMIC_GPIO_INT 144
50#define PMIC_VREG_WLAN_LEVEL 2900
51#define PMIC_GPIO_SD_DET 165
52
53#define GPIO_EPHY_RST_N 37
Rohit Vaswani73299b42011-12-16 13:38:02 -080054#define GPIO_MAC_TXD_3 119
55#define GPIO_MAC_TXD_2 120
56#define GPIO_MAC_TXD_1 121
57#define GPIO_MAC_TXD_0 122
58#define GPIO_MAC_TX_EN 123
59#define GPIO_MAC_MDIO 127
60#define GPIO_MAC_MDC 128
61#define GPIO_MAC_TX_CLK 133
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062#define GPIO_GRFC_FTR0_0 136 /* GRFC 20 */
63#define GPIO_GRFC_FTR0_1 137 /* GRFC 21 */
64#define GPIO_GRFC_FTR1_0 145 /* GRFC 22 */
65#define GPIO_GRFC_FTR1_1 93 /* GRFC 19 */
66#define GPIO_GRFC_2 110
67#define GPIO_GRFC_3 109
68#define GPIO_GRFC_4 108
69#define GPIO_GRFC_5 107
70#define GPIO_GRFC_6 106
71#define GPIO_GRFC_7 105
72#define GPIO_GRFC_8 104
73#define GPIO_GRFC_9 103
74#define GPIO_GRFC_10 102
75#define GPIO_GRFC_11 101
76#define GPIO_GRFC_13 99
77#define GPIO_GRFC_14 98
78#define GPIO_GRFC_15 97
79#define GPIO_GRFC_16 96
80#define GPIO_GRFC_17 95
81#define GPIO_GRFC_18 94
82#define GPIO_GRFC_24 150
83#define GPIO_GRFC_25 151
84#define GPIO_GRFC_26 152
85#define GPIO_GRFC_27 153
86#define GPIO_GRFC_28 154
87#define GPIO_GRFC_29 155
88
Rohit Vaswani26512de2011-07-11 16:01:13 -070089#define GPIO_USER_FIRST 58
90#define GPIO_USER_LAST 63
91
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070092#define FPGA_SDCC_STATUS 0x8E0001A8
93
94/* Macros assume PMIC GPIOs start at 0 */
Anirudh Ghayalc2019332011-11-12 06:29:10 +053095#define PM8058_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + NR_MSM_GPIOS)
96#define PM8058_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - NR_MSM_GPIOS)
97#define PM8058_MPP_BASE (NR_MSM_GPIOS + PM8058_GPIOS)
98#define PM8058_MPP_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_MPP_BASE)
99#define PM8058_MPP_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_MPP_BASE)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100
101#define PMIC_GPIO_5V_PA_PWR 21 /* PMIC GPIO Number 22 */
102#define PMIC_GPIO_4_2V_PA_PWR 22 /* PMIC GPIO Number 23 */
103#define PMIC_MPP_3 2 /* PMIC MPP Number 3 */
104#define PMIC_MPP_6 5 /* PMIC MPP Number 6 */
105#define PMIC_MPP_7 6 /* PMIC MPP Number 7 */
106#define PMIC_MPP_10 9 /* PMIC MPP Number 10 */
107
108/*
109 * PM8058
110 */
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530111struct pm8xxx_mpp_init_info {
112 unsigned mpp;
113 struct pm8xxx_mpp_config_data config;
114};
115
116#define PM8XXX_MPP_INIT(_mpp, _type, _level, _control) \
117{ \
118 .mpp = PM8058_MPP_PM_TO_SYS(_mpp), \
119 .config = { \
120 .type = PM8XXX_MPP_TYPE_##_type, \
121 .level = _level, \
122 .control = PM8XXX_MPP_##_control, \
123 } \
124}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125
126static int pm8058_gpios_init(void)
127{
128 int i;
129 int rc;
130 struct pm8058_gpio_cfg {
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530131 int gpio;
132 struct pm_gpio cfg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133 };
134
135 struct pm8058_gpio_cfg gpio_cfgs[] = {
136 { /* 5V PA Power */
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530137 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_5V_PA_PWR),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700138 {
139 .vin_sel = 0,
140 .direction = PM_GPIO_DIR_BOTH,
141 .output_value = 1,
142 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
143 .pull = PM_GPIO_PULL_DN,
144 .out_strength = PM_GPIO_STRENGTH_HIGH,
145 .function = PM_GPIO_FUNC_NORMAL,
146 .inv_int_pol = 0,
147 },
148 },
149 { /* 4.2V PA Power */
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530150 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_4_2V_PA_PWR),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700151 {
152 .vin_sel = 0,
153 .direction = PM_GPIO_DIR_BOTH,
154 .output_value = 1,
155 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
156 .pull = PM_GPIO_PULL_DN,
157 .out_strength = PM_GPIO_STRENGTH_HIGH,
158 .function = PM_GPIO_FUNC_NORMAL,
159 .inv_int_pol = 0,
160 },
161 },
162 };
163
164 for (i = 0; i < ARRAY_SIZE(gpio_cfgs); ++i) {
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530165 rc = pm8xxx_gpio_config(gpio_cfgs[i].gpio, &gpio_cfgs[i].cfg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700166 if (rc < 0) {
167 pr_err("%s pmic gpio config failed\n", __func__);
168 return rc;
169 }
170 }
171
172 return 0;
173}
174
175static int pm8058_mpps_init(void)
176{
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530177 int rc, i;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700178
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530179 struct pm8xxx_mpp_init_info pm8058_mpps[] = {
180 PM8XXX_MPP_INIT(PMIC_MPP_3, A_OUTPUT,
181 PM8XXX_MPP_AOUT_LVL_1V25_2, AOUT_CTRL_ENABLE),
182 PM8XXX_MPP_INIT(PMIC_MPP_6, A_OUTPUT,
183 PM8XXX_MPP_AOUT_LVL_1V25_2, AOUT_CTRL_ENABLE),
184 };
185
186 for (i = 0; i < ARRAY_SIZE(pm8058_mpps); i++) {
187 rc = pm8xxx_mpp_config(pm8058_mpps[i].mpp,
188 &pm8058_mpps[i].config);
189 if (rc) {
190 pr_err("%s: Config %d mpp pm 8058 failed\n",
191 __func__, pm8058_mpps[i].mpp);
192 return rc;
193 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700194 }
195
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700196 return 0;
197}
198
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700199static struct regulator_consumer_supply pm8058_vreg_supply[PM8058_VREG_MAX] = {
200 [PM8058_VREG_ID_L3] = REGULATOR_SUPPLY("8058_l3", NULL),
201 [PM8058_VREG_ID_L8] = REGULATOR_SUPPLY("8058_l8", NULL),
202 [PM8058_VREG_ID_L9] = REGULATOR_SUPPLY("8058_l9", NULL),
203 [PM8058_VREG_ID_L14] = REGULATOR_SUPPLY("8058_l14", NULL),
204 [PM8058_VREG_ID_L15] = REGULATOR_SUPPLY("8058_l15", NULL),
205 [PM8058_VREG_ID_L18] = REGULATOR_SUPPLY("8058_l18", NULL),
206 [PM8058_VREG_ID_S4] = REGULATOR_SUPPLY("8058_s4", NULL),
207
208 [PM8058_VREG_ID_LVS0] = REGULATOR_SUPPLY("8058_lvs0", NULL),
209};
210
211#define PM8058_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
212 _always_on, _pull_down) \
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530213 { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700214 .init_data = { \
215 .constraints = { \
216 .valid_modes_mask = _modes, \
217 .valid_ops_mask = _ops, \
218 .min_uV = _min_uV, \
219 .max_uV = _max_uV, \
220 .apply_uV = _apply_uV, \
221 .always_on = _always_on, \
222 }, \
223 .num_consumer_supplies = 1, \
224 .consumer_supplies = &pm8058_vreg_supply[_id], \
225 }, \
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530226 .id = _id, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700227 .pull_down_enable = _pull_down, \
228 .pin_ctrl = 0, \
229 .pin_fn = PM8058_VREG_PIN_FN_ENABLE, \
230 }
231
232#define PM8058_VREG_INIT_LDO(_id, _min_uV, _max_uV) \
233 PM8058_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_NORMAL | \
234 REGULATOR_MODE_IDLE | REGULATOR_MODE_STANDBY, \
235 REGULATOR_CHANGE_VOLTAGE | REGULATOR_CHANGE_STATUS | \
236 REGULATOR_CHANGE_MODE, 1, 1, 1)
237
238#define PM8058_VREG_INIT_SMPS(_id, _min_uV, _max_uV) \
239 PM8058_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_NORMAL | \
240 REGULATOR_MODE_IDLE | REGULATOR_MODE_STANDBY, \
241 REGULATOR_CHANGE_VOLTAGE | REGULATOR_CHANGE_STATUS | \
242 REGULATOR_CHANGE_MODE, 1, 1, 1)
243
244#define PM8058_VREG_INIT_LVS(_id, _min_uV, _max_uV) \
245 PM8058_VREG_INIT(_id, _min_uV, _min_uV, REGULATOR_MODE_NORMAL, \
246 REGULATOR_CHANGE_STATUS, 0, 0, 1)
247
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530248static struct pm8058_vreg_pdata pm8058_vreg_init[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700249 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L3, 1800000, 1800000),
250 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L8, 2200000, 2200000),
251 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L9, 2050000, 2050000),
252 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L14, 2850000, 2850000),
253 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L15, 2200000, 2200000),
254 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L18, 2200000, 2200000),
255 PM8058_VREG_INIT_LVS(PM8058_VREG_ID_LVS0, 1800000, 1800000),
256 PM8058_VREG_INIT_SMPS(PM8058_VREG_ID_S4, 1300000, 1300000),
257};
258
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700259#ifdef CONFIG_SENSORS_MSM_ADC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700260static struct adc_access_fn xoadc_fn = {
261 pm8058_xoadc_select_chan_and_start_conv,
262 pm8058_xoadc_read_adc_code,
263 pm8058_xoadc_get_properties,
264 pm8058_xoadc_slot_request,
265 pm8058_xoadc_restore_slot,
266 pm8058_xoadc_calibrate,
267};
268
269static struct msm_adc_channels msm_adc_channels_data[] = {
270 {"pmic_therm", CHANNEL_ADC_DIE_TEMP, 0, &xoadc_fn, CHAN_PATH_TYPE12,
271 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_pmic_therm},
272 {"ref_1250mv", CHANNEL_ADC_1250_REF, 0, &xoadc_fn, CHAN_PATH_TYPE13,
273 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
274 {"xo_therm", CHANNEL_ADC_XOTHERM, 0, &xoadc_fn, CHAN_PATH_TYPE_NONE,
275 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
276 {"fsm_therm", CHANNEL_ADC_FSM_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE6,
277 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
278 {"pa_therm", CHANNEL_ADC_PA_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE7,
279 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
280};
281
282static struct msm_adc_platform_data msm_adc_pdata = {
283 .channel = msm_adc_channels_data,
284 .num_chan_supported = ARRAY_SIZE(msm_adc_channels_data),
285 .target_hw = FSM_9xxx,
286};
287
288static struct platform_device msm_adc_device = {
289 .name = "msm_adc",
290 .id = -1,
291 .dev = {
292 .platform_data = &msm_adc_pdata,
293 },
294};
295
296static void pmic8058_xoadc_mpp_config(void)
297{
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530298 int rc, i;
299 struct pm8xxx_mpp_init_info xoadc_mpps[] = {
300 PM8XXX_MPP_INIT(PMIC_MPP_7, A_INPUT, PM8XXX_MPP_AIN_AMUX_CH5,
301 AOUT_CTRL_DISABLE),
302 PM8XXX_MPP_INIT(PMIC_MPP_10, A_INPUT, PM8XXX_MPP_AIN_AMUX_CH6,
303 AOUT_CTRL_DISABLE),
304 };
305 for (i = 0; i < ARRAY_SIZE(xoadc_mpps); i++) {
306 rc = pm8xxx_mpp_config(xoadc_mpps[i].mpp,
307 &xoadc_mpps[i].config);
308 if (rc) {
309 pr_err("%s: Config MPP %d of PM8058 failed\n",
310 __func__, xoadc_mpps[i].mpp);
311 }
312 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700313}
314
315static struct regulator *vreg_ldo18_adc;
316
317static int pmic8058_xoadc_vreg_config(int on)
318{
319 int rc;
320
321 if (on) {
322 rc = regulator_enable(vreg_ldo18_adc);
323 if (rc)
324 pr_err("%s: Enable of regulator ldo18_adc "
325 "failed\n", __func__);
326 } else {
327 rc = regulator_disable(vreg_ldo18_adc);
328 if (rc)
329 pr_err("%s: Disable of regulator ldo18_adc "
330 "failed\n", __func__);
331 }
332
333 return rc;
334}
335
336static int pmic8058_xoadc_vreg_setup(void)
337{
338 int rc;
339
340 vreg_ldo18_adc = regulator_get(NULL, "8058_l18");
341 if (IS_ERR(vreg_ldo18_adc)) {
342 pr_err("%s: vreg get failed (%ld)\n",
343 __func__, PTR_ERR(vreg_ldo18_adc));
344 rc = PTR_ERR(vreg_ldo18_adc);
345 goto fail;
346 }
347
348 rc = regulator_set_voltage(vreg_ldo18_adc, 2200000, 2200000);
349 if (rc) {
350 pr_err("%s: unable to set ldo18 voltage to 2.2V\n", __func__);
351 goto fail;
352 }
353
354 return rc;
355fail:
356 regulator_put(vreg_ldo18_adc);
357 return rc;
358}
359
360static void pmic8058_xoadc_vreg_shutdown(void)
361{
362 regulator_put(vreg_ldo18_adc);
363}
364
365/* usec. For this ADC,
366 * this time represents clk rate @ txco w/ 1024 decimation ratio.
367 * Each channel has different configuration, thus at the time of starting
368 * the conversion, xoadc will return actual conversion time
369 * */
370static struct adc_properties pm8058_xoadc_data = {
371 .adc_reference = 2200, /* milli-voltage for this adc */
372 .bitresolution = 15,
373 .bipolar = 0,
374 .conversiontime = 54,
375};
376
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530377static struct xoadc_platform_data pm8058_xoadc_pdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700378 .xoadc_prop = &pm8058_xoadc_data,
379 .xoadc_mpp_config = pmic8058_xoadc_mpp_config,
380 .xoadc_vreg_set = pmic8058_xoadc_vreg_config,
381 .xoadc_num = XOADC_PMIC_0,
382 .xoadc_vreg_setup = pmic8058_xoadc_vreg_setup,
383 .xoadc_vreg_shutdown = pmic8058_xoadc_vreg_shutdown,
384};
385#endif
386
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700387#define XO_CONSUMERS(_id) \
388 static struct regulator_consumer_supply xo_consumers_##_id[]
389
390/*
391 * Consumer specific regulator names:
392 * regulator name consumer dev_name
393 */
394XO_CONSUMERS(A0) = {
395 REGULATOR_SUPPLY("8058_xo_a0", NULL),
396 REGULATOR_SUPPLY("a0_clk_buffer", "fsm_xo_driver"),
397};
398XO_CONSUMERS(A1) = {
399 REGULATOR_SUPPLY("8058_xo_a1", NULL),
400 REGULATOR_SUPPLY("a1_clk_buffer", "fsm_xo_driver"),
401};
402
403#define PM8058_XO_INIT(_id, _modes, _ops, _always_on) \
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530404 { \
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700405 .init_data = { \
406 .constraints = { \
407 .valid_modes_mask = _modes, \
408 .valid_ops_mask = _ops, \
Rohit Vaswani7beff902011-08-15 13:42:31 -0700409 .boot_on = 1, \
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700410 .always_on = _always_on, \
411 }, \
412 .num_consumer_supplies = \
413 ARRAY_SIZE(xo_consumers_##_id),\
414 .consumer_supplies = xo_consumers_##_id, \
415 }, \
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530416 .id = PM8058_XO_ID_##_id, \
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700417 }
418
419#define PM8058_XO_INIT_AX(_id) \
420 PM8058_XO_INIT(_id, REGULATOR_MODE_NORMAL, REGULATOR_CHANGE_STATUS, 0)
421
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530422static struct pm8058_xo_pdata pm8058_xo_init_pdata[] = {
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700423 PM8058_XO_INIT_AX(A0),
424 PM8058_XO_INIT_AX(A1),
425};
426
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530427#define PM8058_GPIO_INT 47
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700428
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530429static struct pm8xxx_irq_platform_data pm8xxx_irq_pdata = {
430 .irq_base = PMIC8058_IRQ_BASE,
431 .devirq = MSM_GPIO_TO_INT(PM8058_GPIO_INT),
432 .irq_trigger_flag = IRQF_TRIGGER_LOW,
433};
434
435static struct pm8xxx_gpio_platform_data pm8xxx_gpio_pdata = {
436 .gpio_base = PM8058_GPIO_PM_TO_SYS(0),
437};
438
439static struct pm8xxx_mpp_platform_data pm8xxx_mpp_pdata = {
440 .mpp_base = PM8058_MPP_PM_TO_SYS(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700441};
442
443static struct pm8058_platform_data pm8058_fsm9xxx_data = {
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530444 .irq_pdata = &pm8xxx_irq_pdata,
445 .gpio_pdata = &pm8xxx_gpio_pdata,
446 .mpp_pdata = &pm8xxx_mpp_pdata,
447 .regulator_pdatas = pm8058_vreg_init,
448 .num_regulators = ARRAY_SIZE(pm8058_vreg_init),
449 .xo_buffer_pdata = pm8058_xo_init_pdata,
450 .num_xo_buffers = ARRAY_SIZE(pm8058_xo_init_pdata),
451#ifdef CONFIG_SENSORS_MSM_ADC
452 .xoadc_pdata = &pm8058_xoadc_pdata,
453#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700454};
455
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530456#ifdef CONFIG_MSM_SSBI
457static struct msm_ssbi_platform_data fsm9xxx_ssbi_pm8058_pdata = {
458 .controller_type = FSM_SBI_CTRL_SSBI,
459 .slave = {
460 .name = "pm8058-core",
461 .platform_data = &pm8058_fsm9xxx_data,
462 },
463};
464#endif
465
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700466static int __init buses_init(void)
467{
468 if (gpio_tlmm_config(GPIO_CFG(PMIC_GPIO_INT, 5, GPIO_CFG_INPUT,
469 GPIO_CFG_NO_PULL, GPIO_CFG_2MA), GPIO_CFG_ENABLE))
470 pr_err("%s: gpio_tlmm_config (gpio=%d) failed\n",
471 __func__, PMIC_GPIO_INT);
472
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700473 return 0;
474}
475
476/*
477 * EPHY
478 */
479
480static struct msm_gpio phy_config_data[] = {
481 { GPIO_CFG(GPIO_EPHY_RST_N, 0, GPIO_CFG_OUTPUT,
Rohit Vaswani73299b42011-12-16 13:38:02 -0800482 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_RST_N" },
483 { GPIO_CFG(GPIO_MAC_TXD_3, 0, GPIO_CFG_OUTPUT,
484 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TXD_3"},
485 { GPIO_CFG(GPIO_MAC_TXD_2, 0, GPIO_CFG_OUTPUT,
486 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TXD_2"},
487 { GPIO_CFG(GPIO_MAC_TXD_1, 0, GPIO_CFG_OUTPUT,
488 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TXD_1"},
489 { GPIO_CFG(GPIO_MAC_TXD_0, 0, GPIO_CFG_OUTPUT,
490 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TXD_0"},
491 { GPIO_CFG(GPIO_MAC_TX_EN, 0, GPIO_CFG_OUTPUT,
492 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TX_EN"},
493 { GPIO_CFG(GPIO_MAC_TX_CLK, 0, GPIO_CFG_OUTPUT,
494 GPIO_CFG_NO_PULL, GPIO_CFG_10MA), "MAC_TX_CLK"},
495 { GPIO_CFG(GPIO_MAC_MDIO, 0, GPIO_CFG_OUTPUT,
496 GPIO_CFG_NO_PULL, GPIO_CFG_6MA), "MDIO_MAC_MDIO"},
497 { GPIO_CFG(GPIO_MAC_MDC, 0, GPIO_CFG_OUTPUT,
498 GPIO_CFG_NO_PULL, GPIO_CFG_6MA), "MDC_MAC_MDC"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700499};
500
501static int __init phy_init(void)
502{
503 msm_gpios_request_enable(phy_config_data, ARRAY_SIZE(phy_config_data));
504 gpio_direction_output(GPIO_EPHY_RST_N, 0);
505 udelay(100);
506 gpio_set_value(GPIO_EPHY_RST_N, 1);
507
508 return 0;
509}
510
511/*
512 * RF
513 */
514
515static struct msm_gpio grfc_config_data[] = {
516 { GPIO_CFG(GPIO_GRFC_FTR0_0, 7, GPIO_CFG_OUTPUT,
517 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "HH_RFMODE1_0" },
518 { GPIO_CFG(GPIO_GRFC_FTR0_1, 7, GPIO_CFG_OUTPUT,
519 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "HH_RFMODE1_1" },
520 { GPIO_CFG(GPIO_GRFC_FTR1_0, 7, GPIO_CFG_OUTPUT,
521 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "HH_RFMODE2_0" },
522 { GPIO_CFG(GPIO_GRFC_FTR1_1, 7, GPIO_CFG_OUTPUT,
523 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "HH_RFMODE2_1" },
524 { GPIO_CFG(GPIO_GRFC_2, 7, GPIO_CFG_OUTPUT,
525 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_2" },
526 { GPIO_CFG(GPIO_GRFC_3, 7, GPIO_CFG_OUTPUT,
527 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_3" },
528 { GPIO_CFG(GPIO_GRFC_4, 7, GPIO_CFG_OUTPUT,
529 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_4" },
530 { GPIO_CFG(GPIO_GRFC_5, 7, GPIO_CFG_OUTPUT,
531 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_5" },
532 { GPIO_CFG(GPIO_GRFC_6, 7, GPIO_CFG_OUTPUT,
533 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_6" },
534 { GPIO_CFG(GPIO_GRFC_7, 7, GPIO_CFG_OUTPUT,
535 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_7" },
536 { GPIO_CFG(GPIO_GRFC_8, 7, GPIO_CFG_OUTPUT,
537 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_8" },
538 { GPIO_CFG(GPIO_GRFC_9, 7, GPIO_CFG_OUTPUT,
539 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_9" },
540 { GPIO_CFG(GPIO_GRFC_10, 7, GPIO_CFG_OUTPUT,
541 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_10" },
542 { GPIO_CFG(GPIO_GRFC_11, 7, GPIO_CFG_OUTPUT,
543 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_11" },
544 { GPIO_CFG(GPIO_GRFC_13, 7, GPIO_CFG_OUTPUT,
545 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_13" },
546 { GPIO_CFG(GPIO_GRFC_14, 7, GPIO_CFG_OUTPUT,
547 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_14" },
548 { GPIO_CFG(GPIO_GRFC_15, 7, GPIO_CFG_OUTPUT,
549 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_15" },
550 { GPIO_CFG(GPIO_GRFC_16, 7, GPIO_CFG_OUTPUT,
551 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_16" },
552 { GPIO_CFG(GPIO_GRFC_17, 7, GPIO_CFG_OUTPUT,
553 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_17" },
554 { GPIO_CFG(GPIO_GRFC_18, 7, GPIO_CFG_OUTPUT,
555 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_18" },
556 { GPIO_CFG(GPIO_GRFC_24, 7, GPIO_CFG_OUTPUT,
557 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_24" },
558 { GPIO_CFG(GPIO_GRFC_25, 7, GPIO_CFG_OUTPUT,
559 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_25" },
560 { GPIO_CFG(GPIO_GRFC_26, 7, GPIO_CFG_OUTPUT,
561 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_26" },
562 { GPIO_CFG(GPIO_GRFC_27, 7, GPIO_CFG_OUTPUT,
563 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_27" },
564 { GPIO_CFG(GPIO_GRFC_28, 7, GPIO_CFG_OUTPUT,
565 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_28" },
566 { GPIO_CFG(GPIO_GRFC_29, 7, GPIO_CFG_OUTPUT,
567 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_29" },
568 { GPIO_CFG(39, 1, GPIO_CFG_OUTPUT,
569 GPIO_CFG_NO_PULL, GPIO_CFG_2MA), "PP2S_EXT_SYNC" },
570};
571
572static int __init grfc_init(void)
573{
574 msm_gpios_request_enable(grfc_config_data,
575 ARRAY_SIZE(grfc_config_data));
576
577 return 0;
578}
579
580/*
581 * UART
582 */
583
584#ifdef CONFIG_SERIAL_MSM_CONSOLE
585static struct msm_gpio uart1_config_data[] = {
586 { GPIO_CFG(138, 1, GPIO_CFG_INPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA),
587 "UART1_Rx" },
588 { GPIO_CFG(139, 1, GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA),
589 "UART1_Tx" },
590};
591
592static void fsm9xxx_init_uart1(void)
593{
594 msm_gpios_request_enable(uart1_config_data,
595 ARRAY_SIZE(uart1_config_data));
596
597}
598#endif
599
600/*
601 * SSBI
602 */
603
604#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700605static struct msm_i2c_ssbi_platform_data msm_i2c_ssbi2_pdata = {
606 .controller_type = FSM_SBI_CTRL_SSBI,
607};
608
609static struct msm_i2c_ssbi_platform_data msm_i2c_ssbi3_pdata = {
610 .controller_type = FSM_SBI_CTRL_SSBI,
611};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530612#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700613
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530614#if defined(CONFIG_I2C_SSBI) || defined(CONFIG_MSM_SSBI)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700615/* Intialize GPIO configuration for SSBI */
616static struct msm_gpio ssbi_gpio_config_data[] = {
617 { GPIO_CFG(140, 1, GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA),
618 "SSBI_1" },
619 { GPIO_CFG(141, 1, GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA),
620 "SSBI_2" },
621 { GPIO_CFG(92, 2, GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA),
622 "SSBI_3" },
623};
624
625static void
626fsm9xxx_init_ssbi_gpio(void)
627{
628 msm_gpios_request_enable(ssbi_gpio_config_data,
629 ARRAY_SIZE(ssbi_gpio_config_data));
630
631}
632#endif
633
634/*
Rohit Vaswani26512de2011-07-11 16:01:13 -0700635 * User GPIOs
636 */
637
638static void user_gpios_init(void)
639{
640 unsigned int gpio;
641
642 for (gpio = GPIO_USER_FIRST; gpio <= GPIO_USER_LAST; ++gpio)
643 gpio_tlmm_config(GPIO_CFG(gpio, 0, GPIO_CFG_INPUT,
644 GPIO_CFG_NO_PULL, GPIO_CFG_2MA), GPIO_CFG_ENABLE);
645}
646
647/*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700648 * Crypto
649 */
650
651#define QCE_SIZE 0x10000
652
653#define QCE_0_BASE 0x80C00000
654#define QCE_1_BASE 0x80E00000
655#define QCE_2_BASE 0x81000000
656
657#define QCE_NO_HW_KEY_SUPPORT 0 /* No shared HW key with external */
658#define QCE_NO_SHARE_CE_RESOURCE 0 /* No CE resource shared with TZ */
659#define QCE_NO_CE_SHARED 0 /* CE not shared with TZ */
660#define QCE_NO_SHA_HMAC_SUPPORT 0 /* No SHA-HMAC by SHA operation */
661
662static struct resource qcrypto_resources[] = {
663 [0] = {
664 .start = QCE_0_BASE,
665 .end = QCE_0_BASE + QCE_SIZE - 1,
666 .flags = IORESOURCE_MEM,
667 },
668 [1] = {
669 .name = "crypto_channels",
670 .start = DMOV_CE1_IN_CHAN,
671 .end = DMOV_CE1_OUT_CHAN,
672 .flags = IORESOURCE_DMA,
673 },
674 [2] = {
675 .name = "crypto_crci_in",
676 .start = DMOV_CE1_IN_CRCI,
677 .end = DMOV_CE1_IN_CRCI,
678 .flags = IORESOURCE_DMA,
679 },
680 [3] = {
681 .name = "crypto_crci_out",
682 .start = DMOV_CE1_OUT_CRCI,
683 .end = DMOV_CE1_OUT_CRCI,
684 .flags = IORESOURCE_DMA,
685 },
686 [4] = {
687 .name = "crypto_crci_hash",
688 .start = DMOV_CE1_HASH_CRCI,
689 .end = DMOV_CE1_HASH_CRCI,
690 .flags = IORESOURCE_DMA,
691 },
692};
693
694static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
695 .ce_shared = QCE_NO_CE_SHARED,
696 .shared_ce_resource = QCE_NO_SHARE_CE_RESOURCE,
697 .hw_key_support = QCE_NO_HW_KEY_SUPPORT,
698 .sha_hmac = QCE_NO_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800699 .bus_scale_table = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700700};
701
702struct platform_device qcrypto_device = {
703 .name = "qcrypto",
704 .id = 0,
705 .num_resources = ARRAY_SIZE(qcrypto_resources),
706 .resource = qcrypto_resources,
707 .dev = {
708 .coherent_dma_mask = DMA_BIT_MASK(32),
709 .platform_data = &qcrypto_ce_hw_suppport,
710 },
711};
712
713static struct resource qcedev_resources[] = {
714 [0] = {
715 .start = QCE_0_BASE,
716 .end = QCE_0_BASE + QCE_SIZE - 1,
717 .flags = IORESOURCE_MEM,
718 },
719 [1] = {
720 .name = "crypto_channels",
721 .start = DMOV_CE1_IN_CHAN,
722 .end = DMOV_CE1_OUT_CHAN,
723 .flags = IORESOURCE_DMA,
724 },
725 [2] = {
726 .name = "crypto_crci_in",
727 .start = DMOV_CE1_IN_CRCI,
728 .end = DMOV_CE1_IN_CRCI,
729 .flags = IORESOURCE_DMA,
730 },
731 [3] = {
732 .name = "crypto_crci_out",
733 .start = DMOV_CE1_OUT_CRCI,
734 .end = DMOV_CE1_OUT_CRCI,
735 .flags = IORESOURCE_DMA,
736 },
737 [4] = {
738 .name = "crypto_crci_hash",
739 .start = DMOV_CE1_HASH_CRCI,
740 .end = DMOV_CE1_HASH_CRCI,
741 .flags = IORESOURCE_DMA,
742 },
743};
744
745static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
746 .ce_shared = QCE_NO_CE_SHARED,
747 .shared_ce_resource = QCE_NO_SHARE_CE_RESOURCE,
748 .hw_key_support = QCE_NO_HW_KEY_SUPPORT,
749 .sha_hmac = QCE_NO_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800750 .bus_scale_table = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700751};
752
753static struct platform_device qcedev_device = {
754 .name = "qce",
755 .id = 0,
756 .num_resources = ARRAY_SIZE(qcedev_resources),
757 .resource = qcedev_resources,
758 .dev = {
759 .coherent_dma_mask = DMA_BIT_MASK(32),
760 .platform_data = &qcedev_ce_hw_suppport,
761 },
762};
763
764static struct resource ota_qcrypto_resources[] = {
765 [0] = {
766 .start = QCE_1_BASE,
767 .end = QCE_1_BASE + QCE_SIZE - 1,
768 .flags = IORESOURCE_MEM,
769 },
770 [1] = {
771 .name = "crypto_channels",
772 .start = DMOV_CE2_IN_CHAN,
773 .end = DMOV_CE2_OUT_CHAN,
774 .flags = IORESOURCE_DMA,
775 },
776 [2] = {
777 .name = "crypto_crci_in",
778 .start = DMOV_CE2_IN_CRCI,
779 .end = DMOV_CE2_IN_CRCI,
780 .flags = IORESOURCE_DMA,
781 },
782 [3] = {
783 .name = "crypto_crci_out",
784 .start = DMOV_CE2_OUT_CRCI,
785 .end = DMOV_CE2_OUT_CRCI,
786 .flags = IORESOURCE_DMA,
787 },
788 [4] = {
789 .name = "crypto_crci_hash",
790 .start = DMOV_CE2_HASH_CRCI,
791 .end = DMOV_CE2_HASH_CRCI,
792 .flags = IORESOURCE_DMA,
793 },
794};
795
796struct platform_device ota_qcrypto_device = {
797 .name = "qcota",
798 .id = 0,
799 .num_resources = ARRAY_SIZE(ota_qcrypto_resources),
800 .resource = ota_qcrypto_resources,
801 .dev = {
802 .coherent_dma_mask = DMA_BIT_MASK(32),
803 },
804};
805
806/*
807 * Devices
808 */
809
810static struct platform_device *devices[] __initdata = {
811 &msm_device_smd,
812 &msm_device_dmov,
813 &msm_device_nand,
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530814#ifdef CONFIG_MSM_SSBI
815 &msm_device_ssbi_pmic1,
816#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700817#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700818 &msm_device_ssbi2,
819 &msm_device_ssbi3,
820#endif
821#ifdef CONFIG_SENSORS_MSM_ADC
822 &msm_adc_device,
823#endif
824#ifdef CONFIG_I2C_QUP
825 &msm_gsbi1_qup_i2c_device,
826#endif
827#if defined(CONFIG_SERIAL_MSM) || defined(CONFIG_MSM_SERIAL_DEBUGGER)
828 &msm_device_uart1,
829#endif
830#if defined(CONFIG_QFP_FUSE)
831 &fsm_qfp_fuse_device,
832#endif
833 &qfec_device,
834 &qcrypto_device,
835 &qcedev_device,
836 &ota_qcrypto_device,
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700837 &fsm_xo_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700838};
839
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700840static void __init fsm9xxx_init_irq(void)
841{
842 msm_init_irq();
843 msm_init_sirc();
844}
845
846#ifdef CONFIG_MSM_SPM
847static struct msm_spm_platform_data msm_spm_data __initdata = {
848 .reg_base_addr = MSM_SAW_BASE,
849
850 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x05,
851 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x18,
852 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x00006666,
853 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFF000666,
854
855 .reg_init_values[MSM_SPM_REG_SAW_SPM_PMIC_CTL] = 0xE0F272,
856 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
857 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x03,
858 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
859
860 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
861 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
862 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
863
864 .awake_vlevel = 0xF2,
865 .retention_vlevel = 0xE0,
866 .collapse_vlevel = 0x72,
867 .retention_mid_vlevel = 0xE0,
868 .collapse_mid_vlevel = 0xE0,
869};
870#endif
871
872static void __init fsm9xxx_init(void)
873{
Matt Wagantallec57f062011-08-16 23:54:46 -0700874 acpuclk_init(&acpuclk_9xxx_soc_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875
876 regulator_has_full_constraints();
877
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530878#if defined(CONFIG_I2C_SSBI) || defined(CONFIG_MSM_SSBI)
879 fsm9xxx_init_ssbi_gpio();
880#endif
881#ifdef CONFIG_MSM_SSBI
882 msm_device_ssbi_pmic1.dev.platform_data =
883 &fsm9xxx_ssbi_pm8058_pdata;
884#endif
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530885 buses_init();
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530886
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700887 platform_add_devices(devices, ARRAY_SIZE(devices));
888
889#ifdef CONFIG_MSM_SPM
890 msm_spm_init(&msm_spm_data, 1);
891#endif
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530892 pm8058_gpios_init();
893 pm8058_mpps_init();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 phy_init();
895 grfc_init();
Rohit Vaswani26512de2011-07-11 16:01:13 -0700896 user_gpios_init();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700897
898#ifdef CONFIG_SERIAL_MSM_CONSOLE
899 fsm9xxx_init_uart1();
900#endif
901#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700902 msm_device_ssbi2.dev.platform_data = &msm_i2c_ssbi2_pdata;
903 msm_device_ssbi3.dev.platform_data = &msm_i2c_ssbi3_pdata;
904#endif
905}
906
907static void __init fsm9xxx_map_io(void)
908{
909 msm_shared_ram_phys = 0x00100000;
910 msm_map_fsm9xxx_io();
Stephen Boydbb600ae2011-08-02 20:11:40 -0700911 msm_clock_init(&fsm9xxx_clock_init_data);
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -0700912 if (socinfo_init() < 0)
913 pr_err("%s: socinfo_init() failed!\n",
914 __func__);
915
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700916}
917
918MACHINE_START(FSM9XXX_SURF, "QCT FSM9XXX")
919 .boot_params = PHYS_OFFSET + 0x100,
920 .map_io = fsm9xxx_map_io,
921 .init_irq = fsm9xxx_init_irq,
Rohit Vaswani44747e52012-01-04 11:29:38 -0800922 .handle_irq = vic_handle_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700923 .init_machine = fsm9xxx_init,
924 .timer = &msm_timer,
925MACHINE_END