blob: 92b0e1881e09f860ec7885e8ffa8462dfbe4ddf6 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020032#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020033
34#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
35
Joerg Roedel136f78a2008-07-11 17:14:27 +020036#define EXIT_LOOP_COUNT 10000000
37
Joerg Roedelb6c02712008-06-26 21:27:53 +020038static DEFINE_RWLOCK(amd_iommu_devtable_lock);
39
Joerg Roedelbd60b732008-09-11 10:24:48 +020040/* A list of preallocated protection domains */
41static LIST_HEAD(iommu_pd_list);
42static DEFINE_SPINLOCK(iommu_pd_list_lock);
43
Joerg Roedel26961ef2008-12-03 17:00:17 +010044#ifdef CONFIG_IOMMU_API
45static struct iommu_ops amd_iommu_ops;
46#endif
47
Joerg Roedel431b2a22008-07-11 17:14:22 +020048/*
49 * general struct to manage commands send to an IOMMU
50 */
Joerg Roedeld6449532008-07-11 17:14:28 +020051struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020052 u32 data[4];
53};
54
Joerg Roedelbd0e5212008-06-26 21:27:56 +020055static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
56 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010057static struct dma_ops_domain *find_protection_domain(u16 devid);
58
Joerg Roedelbd0e5212008-06-26 21:27:56 +020059
Joerg Roedel7f265082008-12-12 13:50:21 +010060#ifdef CONFIG_AMD_IOMMU_STATS
61
62/*
63 * Initialization code for statistics collection
64 */
65
Joerg Roedelda49f6d2008-12-12 14:59:58 +010066DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010067DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010068DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +010069DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010070DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010071DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010072DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010073DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010074DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010075DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010076DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010077DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010078
Joerg Roedel7f265082008-12-12 13:50:21 +010079static struct dentry *stats_dir;
80static struct dentry *de_isolate;
81static struct dentry *de_fflush;
82
83static void amd_iommu_stats_add(struct __iommu_counter *cnt)
84{
85 if (stats_dir == NULL)
86 return;
87
88 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
89 &cnt->value);
90}
91
92static void amd_iommu_stats_init(void)
93{
94 stats_dir = debugfs_create_dir("amd-iommu", NULL);
95 if (stats_dir == NULL)
96 return;
97
98 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
99 (u32 *)&amd_iommu_isolate);
100
101 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
102 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100103
104 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100105 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100106 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +0100107 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100108 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100109 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100110 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100111 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100112 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100113 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100114 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100115 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100116}
117
118#endif
119
Joerg Roedel431b2a22008-07-11 17:14:22 +0200120/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200121static int iommu_has_npcache(struct amd_iommu *iommu)
122{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100123 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200124}
125
Joerg Roedel431b2a22008-07-11 17:14:22 +0200126/****************************************************************************
127 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200128 * Interrupt handling functions
129 *
130 ****************************************************************************/
131
Joerg Roedel90008ee2008-09-09 16:41:05 +0200132static void iommu_print_event(void *__evt)
133{
134 u32 *event = __evt;
135 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
136 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
137 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
138 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
139 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
140
141 printk(KERN_ERR "AMD IOMMU: Event logged [");
142
143 switch (type) {
144 case EVENT_TYPE_ILL_DEV:
145 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
146 "address=0x%016llx flags=0x%04x]\n",
147 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
148 address, flags);
149 break;
150 case EVENT_TYPE_IO_FAULT:
151 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
152 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
153 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
154 domid, address, flags);
155 break;
156 case EVENT_TYPE_DEV_TAB_ERR:
157 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
158 "address=0x%016llx flags=0x%04x]\n",
159 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
160 address, flags);
161 break;
162 case EVENT_TYPE_PAGE_TAB_ERR:
163 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
164 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
165 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
166 domid, address, flags);
167 break;
168 case EVENT_TYPE_ILL_CMD:
169 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
170 break;
171 case EVENT_TYPE_CMD_HARD_ERR:
172 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
173 "flags=0x%04x]\n", address, flags);
174 break;
175 case EVENT_TYPE_IOTLB_INV_TO:
176 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
177 "address=0x%016llx]\n",
178 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
179 address);
180 break;
181 case EVENT_TYPE_INV_DEV_REQ:
182 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
183 "address=0x%016llx flags=0x%04x]\n",
184 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
185 address, flags);
186 break;
187 default:
188 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
189 }
190}
191
192static void iommu_poll_events(struct amd_iommu *iommu)
193{
194 u32 head, tail;
195 unsigned long flags;
196
197 spin_lock_irqsave(&iommu->lock, flags);
198
199 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
200 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
201
202 while (head != tail) {
203 iommu_print_event(iommu->evt_buf + head);
204 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
205 }
206
207 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
208
209 spin_unlock_irqrestore(&iommu->lock, flags);
210}
211
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200212irqreturn_t amd_iommu_int_handler(int irq, void *data)
213{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200214 struct amd_iommu *iommu;
215
Joerg Roedel3bd22172009-05-04 15:06:20 +0200216 for_each_iommu(iommu)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200217 iommu_poll_events(iommu);
218
219 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200220}
221
222/****************************************************************************
223 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200224 * IOMMU command queuing functions
225 *
226 ****************************************************************************/
227
228/*
229 * Writes the command to the IOMMUs command buffer and informs the
230 * hardware about the new command. Must be called with iommu->lock held.
231 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200232static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200233{
234 u32 tail, head;
235 u8 *target;
236
237 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200238 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200239 memcpy_toio(target, cmd, sizeof(*cmd));
240 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
241 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
242 if (tail == head)
243 return -ENOMEM;
244 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
245
246 return 0;
247}
248
Joerg Roedel431b2a22008-07-11 17:14:22 +0200249/*
250 * General queuing function for commands. Takes iommu->lock and calls
251 * __iommu_queue_command().
252 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200253static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200254{
255 unsigned long flags;
256 int ret;
257
258 spin_lock_irqsave(&iommu->lock, flags);
259 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100260 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100261 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200262 spin_unlock_irqrestore(&iommu->lock, flags);
263
264 return ret;
265}
266
Joerg Roedel431b2a22008-07-11 17:14:22 +0200267/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100268 * This function waits until an IOMMU has completed a completion
269 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200270 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100271static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200272{
Joerg Roedel8d201962008-12-02 20:34:41 +0100273 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200274 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100275 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200276
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100277 INC_STATS_COUNTER(compl_wait);
278
Joerg Roedel136f78a2008-07-11 17:14:27 +0200279 while (!ready && (i < EXIT_LOOP_COUNT)) {
280 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200281 /* wait for the bit to become one */
282 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
283 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200284 }
285
Joerg Roedel519c31b2008-08-14 19:55:15 +0200286 /* set bit back to zero */
287 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
288 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
289
Joerg Roedel84df8172008-12-17 16:36:44 +0100290 if (unlikely(i == EXIT_LOOP_COUNT))
291 panic("AMD IOMMU: Completion wait loop failed\n");
Joerg Roedel8d201962008-12-02 20:34:41 +0100292}
293
294/*
295 * This function queues a completion wait command into the command
296 * buffer of an IOMMU
297 */
298static int __iommu_completion_wait(struct amd_iommu *iommu)
299{
300 struct iommu_cmd cmd;
301
302 memset(&cmd, 0, sizeof(cmd));
303 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
304 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
305
306 return __iommu_queue_command(iommu, &cmd);
307}
308
309/*
310 * This function is called whenever we need to ensure that the IOMMU has
311 * completed execution of all commands we sent. It sends a
312 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
313 * us about that by writing a value to a physical address we pass with
314 * the command.
315 */
316static int iommu_completion_wait(struct amd_iommu *iommu)
317{
318 int ret = 0;
319 unsigned long flags;
320
321 spin_lock_irqsave(&iommu->lock, flags);
322
323 if (!iommu->need_sync)
324 goto out;
325
326 ret = __iommu_completion_wait(iommu);
327
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100328 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100329
330 if (ret)
331 goto out;
332
333 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100334
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200335out:
336 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200337
338 return 0;
339}
340
Joerg Roedel431b2a22008-07-11 17:14:22 +0200341/*
342 * Command send function for invalidating a device table entry
343 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200344static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
345{
Joerg Roedeld6449532008-07-11 17:14:28 +0200346 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200347 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200348
349 BUG_ON(iommu == NULL);
350
351 memset(&cmd, 0, sizeof(cmd));
352 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
353 cmd.data[0] = devid;
354
Joerg Roedelee2fa742008-09-17 13:47:25 +0200355 ret = iommu_queue_command(iommu, &cmd);
356
Joerg Roedelee2fa742008-09-17 13:47:25 +0200357 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200358}
359
Joerg Roedel237b6f32008-12-02 20:54:37 +0100360static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
361 u16 domid, int pde, int s)
362{
363 memset(cmd, 0, sizeof(*cmd));
364 address &= PAGE_MASK;
365 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
366 cmd->data[1] |= domid;
367 cmd->data[2] = lower_32_bits(address);
368 cmd->data[3] = upper_32_bits(address);
369 if (s) /* size bit - we flush more than one 4kb page */
370 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
371 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
372 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
373}
374
Joerg Roedel431b2a22008-07-11 17:14:22 +0200375/*
376 * Generic command send function for invalidaing TLB entries
377 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200378static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
379 u64 address, u16 domid, int pde, int s)
380{
Joerg Roedeld6449532008-07-11 17:14:28 +0200381 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200382 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200383
Joerg Roedel237b6f32008-12-02 20:54:37 +0100384 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200385
Joerg Roedelee2fa742008-09-17 13:47:25 +0200386 ret = iommu_queue_command(iommu, &cmd);
387
Joerg Roedelee2fa742008-09-17 13:47:25 +0200388 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200389}
390
Joerg Roedel431b2a22008-07-11 17:14:22 +0200391/*
392 * TLB invalidation function which is called from the mapping functions.
393 * It invalidates a single PTE if the range to flush is within a single
394 * page. Otherwise it flushes the whole TLB of the IOMMU.
395 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200396static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
397 u64 address, size_t size)
398{
Joerg Roedel999ba412008-07-03 19:35:08 +0200399 int s = 0;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700400 unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200401
402 address &= PAGE_MASK;
403
Joerg Roedel999ba412008-07-03 19:35:08 +0200404 if (pages > 1) {
405 /*
406 * If we have to flush more than one page, flush all
407 * TLB entries for this domain
408 */
409 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
410 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200411 }
412
Joerg Roedel999ba412008-07-03 19:35:08 +0200413 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
414
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200415 return 0;
416}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200417
Joerg Roedel1c655772008-09-04 18:40:05 +0200418/* Flush the whole IO/TLB for a given protection domain */
419static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
420{
421 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
422
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100423 INC_STATS_COUNTER(domain_flush_single);
424
Joerg Roedel1c655772008-09-04 18:40:05 +0200425 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
426}
427
Joerg Roedel43f49602008-12-02 21:01:12 +0100428/*
429 * This function is used to flush the IO/TLB for a given protection domain
430 * on every IOMMU in the system
431 */
432static void iommu_flush_domain(u16 domid)
433{
434 unsigned long flags;
435 struct amd_iommu *iommu;
436 struct iommu_cmd cmd;
437
Joerg Roedel18811f52008-12-12 15:48:28 +0100438 INC_STATS_COUNTER(domain_flush_all);
439
Joerg Roedel43f49602008-12-02 21:01:12 +0100440 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
441 domid, 1, 1);
442
Joerg Roedel3bd22172009-05-04 15:06:20 +0200443 for_each_iommu(iommu) {
Joerg Roedel43f49602008-12-02 21:01:12 +0100444 spin_lock_irqsave(&iommu->lock, flags);
445 __iommu_queue_command(iommu, &cmd);
446 __iommu_completion_wait(iommu);
447 __iommu_wait_for_completion(iommu);
448 spin_unlock_irqrestore(&iommu->lock, flags);
449 }
450}
Joerg Roedel43f49602008-12-02 21:01:12 +0100451
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200452void amd_iommu_flush_all_domains(void)
453{
454 int i;
455
456 for (i = 1; i < MAX_DOMAIN_ID; ++i) {
457 if (!test_bit(i, amd_iommu_pd_alloc_bitmap))
458 continue;
459 iommu_flush_domain(i);
460 }
461}
462
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200463void amd_iommu_flush_all_devices(void)
464{
465 struct amd_iommu *iommu;
466 int i;
467
468 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
469 if (amd_iommu_pd_table[i] == NULL)
470 continue;
471
472 iommu = amd_iommu_rlookup_table[i];
473 if (!iommu)
474 continue;
475
476 iommu_queue_inv_dev_entry(iommu, i);
477 iommu_completion_wait(iommu);
478 }
479}
480
Joerg Roedel431b2a22008-07-11 17:14:22 +0200481/****************************************************************************
482 *
483 * The functions below are used the create the page table mappings for
484 * unity mapped regions.
485 *
486 ****************************************************************************/
487
488/*
489 * Generic mapping functions. It maps a physical address into a DMA
490 * address space. It allocates the page table pages if necessary.
491 * In the future it can be extended to a generic mapping function
492 * supporting all features of AMD IOMMU page tables like level skipping
493 * and full 64 bit address spaces.
494 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100495static int iommu_map_page(struct protection_domain *dom,
496 unsigned long bus_addr,
497 unsigned long phys_addr,
498 int prot)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200499{
500 u64 __pte, *pte, *page;
501
502 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100503 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200504
505 /* only support 512GB address spaces for now */
506 if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
507 return -EINVAL;
508
509 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
510
511 if (!IOMMU_PTE_PRESENT(*pte)) {
512 page = (u64 *)get_zeroed_page(GFP_KERNEL);
513 if (!page)
514 return -ENOMEM;
515 *pte = IOMMU_L2_PDE(virt_to_phys(page));
516 }
517
518 pte = IOMMU_PTE_PAGE(*pte);
519 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
520
521 if (!IOMMU_PTE_PRESENT(*pte)) {
522 page = (u64 *)get_zeroed_page(GFP_KERNEL);
523 if (!page)
524 return -ENOMEM;
525 *pte = IOMMU_L1_PDE(virt_to_phys(page));
526 }
527
528 pte = IOMMU_PTE_PAGE(*pte);
529 pte = &pte[IOMMU_PTE_L0_INDEX(bus_addr)];
530
531 if (IOMMU_PTE_PRESENT(*pte))
532 return -EBUSY;
533
534 __pte = phys_addr | IOMMU_PTE_P;
535 if (prot & IOMMU_PROT_IR)
536 __pte |= IOMMU_PTE_IR;
537 if (prot & IOMMU_PROT_IW)
538 __pte |= IOMMU_PTE_IW;
539
540 *pte = __pte;
541
542 return 0;
543}
544
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100545static void iommu_unmap_page(struct protection_domain *dom,
546 unsigned long bus_addr)
547{
548 u64 *pte;
549
550 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
551
552 if (!IOMMU_PTE_PRESENT(*pte))
553 return;
554
555 pte = IOMMU_PTE_PAGE(*pte);
556 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
557
558 if (!IOMMU_PTE_PRESENT(*pte))
559 return;
560
561 pte = IOMMU_PTE_PAGE(*pte);
562 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
563
564 *pte = 0;
565}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100566
Joerg Roedel431b2a22008-07-11 17:14:22 +0200567/*
568 * This function checks if a specific unity mapping entry is needed for
569 * this specific IOMMU.
570 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200571static int iommu_for_unity_map(struct amd_iommu *iommu,
572 struct unity_map_entry *entry)
573{
574 u16 bdf, i;
575
576 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
577 bdf = amd_iommu_alias_table[i];
578 if (amd_iommu_rlookup_table[bdf] == iommu)
579 return 1;
580 }
581
582 return 0;
583}
584
Joerg Roedel431b2a22008-07-11 17:14:22 +0200585/*
586 * Init the unity mappings for a specific IOMMU in the system
587 *
588 * Basically iterates over all unity mapping entries and applies them to
589 * the default domain DMA of that IOMMU if necessary.
590 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200591static int iommu_init_unity_mappings(struct amd_iommu *iommu)
592{
593 struct unity_map_entry *entry;
594 int ret;
595
596 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
597 if (!iommu_for_unity_map(iommu, entry))
598 continue;
599 ret = dma_ops_unity_map(iommu->default_dom, entry);
600 if (ret)
601 return ret;
602 }
603
604 return 0;
605}
606
Joerg Roedel431b2a22008-07-11 17:14:22 +0200607/*
608 * This function actually applies the mapping to the page table of the
609 * dma_ops domain.
610 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200611static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
612 struct unity_map_entry *e)
613{
614 u64 addr;
615 int ret;
616
617 for (addr = e->address_start; addr < e->address_end;
618 addr += PAGE_SIZE) {
Joerg Roedel38e817f2008-12-02 17:27:52 +0100619 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200620 if (ret)
621 return ret;
622 /*
623 * if unity mapping is in aperture range mark the page
624 * as allocated in the aperture
625 */
626 if (addr < dma_dom->aperture_size)
627 __set_bit(addr >> PAGE_SHIFT, dma_dom->bitmap);
628 }
629
630 return 0;
631}
632
Joerg Roedel431b2a22008-07-11 17:14:22 +0200633/*
634 * Inits the unity mappings required for a specific device
635 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200636static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
637 u16 devid)
638{
639 struct unity_map_entry *e;
640 int ret;
641
642 list_for_each_entry(e, &amd_iommu_unity_map, list) {
643 if (!(devid >= e->devid_start && devid <= e->devid_end))
644 continue;
645 ret = dma_ops_unity_map(dma_dom, e);
646 if (ret)
647 return ret;
648 }
649
650 return 0;
651}
652
Joerg Roedel431b2a22008-07-11 17:14:22 +0200653/****************************************************************************
654 *
655 * The next functions belong to the address allocator for the dma_ops
656 * interface functions. They work like the allocators in the other IOMMU
657 * drivers. Its basically a bitmap which marks the allocated pages in
658 * the aperture. Maybe it could be enhanced in the future to a more
659 * efficient allocator.
660 *
661 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200662
Joerg Roedel431b2a22008-07-11 17:14:22 +0200663/*
664 * The address allocator core function.
665 *
666 * called with domain->lock held
667 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200668static unsigned long dma_ops_alloc_addresses(struct device *dev,
669 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200670 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200671 unsigned long align_mask,
672 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200673{
FUJITA Tomonori40becd82008-09-29 00:06:36 +0900674 unsigned long limit;
Joerg Roedeld3086442008-06-26 21:27:57 +0200675 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200676 unsigned long boundary_size;
677
678 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
679 PAGE_SIZE) >> PAGE_SHIFT;
FUJITA Tomonori40becd82008-09-29 00:06:36 +0900680 limit = iommu_device_max_index(dom->aperture_size >> PAGE_SHIFT, 0,
681 dma_mask >> PAGE_SHIFT);
Joerg Roedeld3086442008-06-26 21:27:57 +0200682
Joerg Roedel1c655772008-09-04 18:40:05 +0200683 if (dom->next_bit >= limit) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200684 dom->next_bit = 0;
Joerg Roedel1c655772008-09-04 18:40:05 +0200685 dom->need_flush = true;
686 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200687
688 address = iommu_area_alloc(dom->bitmap, limit, dom->next_bit, pages,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200689 0 , boundary_size, align_mask);
Joerg Roedel1c655772008-09-04 18:40:05 +0200690 if (address == -1) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200691 address = iommu_area_alloc(dom->bitmap, limit, 0, pages,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200692 0, boundary_size, align_mask);
Joerg Roedel1c655772008-09-04 18:40:05 +0200693 dom->need_flush = true;
694 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200695
696 if (likely(address != -1)) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200697 dom->next_bit = address + pages;
698 address <<= PAGE_SHIFT;
699 } else
700 address = bad_dma_address;
701
702 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
703
704 return address;
705}
706
Joerg Roedel431b2a22008-07-11 17:14:22 +0200707/*
708 * The address free function.
709 *
710 * called with domain->lock held
711 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200712static void dma_ops_free_addresses(struct dma_ops_domain *dom,
713 unsigned long address,
714 unsigned int pages)
715{
716 address >>= PAGE_SHIFT;
717 iommu_area_free(dom->bitmap, address, pages);
Joerg Roedel80be3082008-11-06 14:59:05 +0100718
Joerg Roedel8501c452008-11-17 19:11:46 +0100719 if (address >= dom->next_bit)
Joerg Roedel80be3082008-11-06 14:59:05 +0100720 dom->need_flush = true;
Joerg Roedeld3086442008-06-26 21:27:57 +0200721}
722
Joerg Roedel431b2a22008-07-11 17:14:22 +0200723/****************************************************************************
724 *
725 * The next functions belong to the domain allocation. A domain is
726 * allocated for every IOMMU as the default domain. If device isolation
727 * is enabled, every device get its own domain. The most important thing
728 * about domains is the page table mapping the DMA address space they
729 * contain.
730 *
731 ****************************************************************************/
732
Joerg Roedelec487d12008-06-26 21:27:58 +0200733static u16 domain_id_alloc(void)
734{
735 unsigned long flags;
736 int id;
737
738 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
739 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
740 BUG_ON(id == 0);
741 if (id > 0 && id < MAX_DOMAIN_ID)
742 __set_bit(id, amd_iommu_pd_alloc_bitmap);
743 else
744 id = 0;
745 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
746
747 return id;
748}
749
Joerg Roedela2acfb72008-12-02 18:28:53 +0100750static void domain_id_free(int id)
751{
752 unsigned long flags;
753
754 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
755 if (id > 0 && id < MAX_DOMAIN_ID)
756 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
757 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
758}
Joerg Roedela2acfb72008-12-02 18:28:53 +0100759
Joerg Roedel431b2a22008-07-11 17:14:22 +0200760/*
761 * Used to reserve address ranges in the aperture (e.g. for exclusion
762 * ranges.
763 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200764static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
765 unsigned long start_page,
766 unsigned int pages)
767{
768 unsigned int last_page = dom->aperture_size >> PAGE_SHIFT;
769
770 if (start_page + pages > last_page)
771 pages = last_page - start_page;
772
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900773 iommu_area_reserve(dom->bitmap, start_page, pages);
Joerg Roedelec487d12008-06-26 21:27:58 +0200774}
775
Joerg Roedel86db2e52008-12-02 18:20:21 +0100776static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +0200777{
778 int i, j;
779 u64 *p1, *p2, *p3;
780
Joerg Roedel86db2e52008-12-02 18:20:21 +0100781 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +0200782
783 if (!p1)
784 return;
785
786 for (i = 0; i < 512; ++i) {
787 if (!IOMMU_PTE_PRESENT(p1[i]))
788 continue;
789
790 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +0100791 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +0200792 if (!IOMMU_PTE_PRESENT(p2[j]))
793 continue;
794 p3 = IOMMU_PTE_PAGE(p2[j]);
795 free_page((unsigned long)p3);
796 }
797
798 free_page((unsigned long)p2);
799 }
800
801 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +0100802
803 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +0200804}
805
Joerg Roedel431b2a22008-07-11 17:14:22 +0200806/*
807 * Free a domain, only used if something went wrong in the
808 * allocation path and we need to free an already allocated page table
809 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200810static void dma_ops_domain_free(struct dma_ops_domain *dom)
811{
812 if (!dom)
813 return;
814
Joerg Roedel86db2e52008-12-02 18:20:21 +0100815 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +0200816
817 kfree(dom->pte_pages);
818
819 kfree(dom->bitmap);
820
821 kfree(dom);
822}
823
Joerg Roedel431b2a22008-07-11 17:14:22 +0200824/*
825 * Allocates a new protection domain usable for the dma_ops functions.
826 * It also intializes the page table and the address allocator data
827 * structures required for the dma_ops interface
828 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200829static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu,
830 unsigned order)
831{
832 struct dma_ops_domain *dma_dom;
833 unsigned i, num_pte_pages;
834 u64 *l2_pde;
835 u64 address;
836
837 /*
838 * Currently the DMA aperture must be between 32 MB and 1GB in size
839 */
840 if ((order < 25) || (order > 30))
841 return NULL;
842
843 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
844 if (!dma_dom)
845 return NULL;
846
847 spin_lock_init(&dma_dom->domain.lock);
848
849 dma_dom->domain.id = domain_id_alloc();
850 if (dma_dom->domain.id == 0)
851 goto free_dma_dom;
852 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
853 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100854 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +0200855 dma_dom->domain.priv = dma_dom;
856 if (!dma_dom->domain.pt_root)
857 goto free_dma_dom;
858 dma_dom->aperture_size = (1ULL << order);
859 dma_dom->bitmap = kzalloc(dma_dom->aperture_size / (PAGE_SIZE * 8),
860 GFP_KERNEL);
861 if (!dma_dom->bitmap)
862 goto free_dma_dom;
863 /*
864 * mark the first page as allocated so we never return 0 as
865 * a valid dma-address. So we can use 0 as error value
866 */
867 dma_dom->bitmap[0] = 1;
868 dma_dom->next_bit = 0;
869
Joerg Roedel1c655772008-09-04 18:40:05 +0200870 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200871 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +0200872
Joerg Roedel431b2a22008-07-11 17:14:22 +0200873 /* Intialize the exclusion range if necessary */
Joerg Roedelec487d12008-06-26 21:27:58 +0200874 if (iommu->exclusion_start &&
875 iommu->exclusion_start < dma_dom->aperture_size) {
876 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700877 int pages = iommu_num_pages(iommu->exclusion_start,
878 iommu->exclusion_length,
879 PAGE_SIZE);
Joerg Roedelec487d12008-06-26 21:27:58 +0200880 dma_ops_reserve_addresses(dma_dom, startpage, pages);
881 }
882
Joerg Roedel431b2a22008-07-11 17:14:22 +0200883 /*
884 * At the last step, build the page tables so we don't need to
885 * allocate page table pages in the dma_ops mapping/unmapping
886 * path.
887 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200888 num_pte_pages = dma_dom->aperture_size / (PAGE_SIZE * 512);
889 dma_dom->pte_pages = kzalloc(num_pte_pages * sizeof(void *),
890 GFP_KERNEL);
891 if (!dma_dom->pte_pages)
892 goto free_dma_dom;
893
894 l2_pde = (u64 *)get_zeroed_page(GFP_KERNEL);
895 if (l2_pde == NULL)
896 goto free_dma_dom;
897
898 dma_dom->domain.pt_root[0] = IOMMU_L2_PDE(virt_to_phys(l2_pde));
899
900 for (i = 0; i < num_pte_pages; ++i) {
901 dma_dom->pte_pages[i] = (u64 *)get_zeroed_page(GFP_KERNEL);
902 if (!dma_dom->pte_pages[i])
903 goto free_dma_dom;
904 address = virt_to_phys(dma_dom->pte_pages[i]);
905 l2_pde[i] = IOMMU_L1_PDE(address);
906 }
907
908 return dma_dom;
909
910free_dma_dom:
911 dma_ops_domain_free(dma_dom);
912
913 return NULL;
914}
915
Joerg Roedel431b2a22008-07-11 17:14:22 +0200916/*
Joerg Roedel5b28df62008-12-02 17:49:42 +0100917 * little helper function to check whether a given protection domain is a
918 * dma_ops domain
919 */
920static bool dma_ops_domain(struct protection_domain *domain)
921{
922 return domain->flags & PD_DMA_OPS_MASK;
923}
924
925/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200926 * Find out the protection domain structure for a given PCI device. This
927 * will give us the pointer to the page table root for example.
928 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200929static struct protection_domain *domain_for_device(u16 devid)
930{
931 struct protection_domain *dom;
932 unsigned long flags;
933
934 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
935 dom = amd_iommu_pd_table[devid];
936 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
937
938 return dom;
939}
940
Joerg Roedel431b2a22008-07-11 17:14:22 +0200941/*
942 * If a device is not yet associated with a domain, this function does
943 * assigns it visible for the hardware
944 */
Joerg Roedelf1179dc2008-12-10 14:39:51 +0100945static void attach_device(struct amd_iommu *iommu,
946 struct protection_domain *domain,
947 u16 devid)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200948{
949 unsigned long flags;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200950 u64 pte_root = virt_to_phys(domain->pt_root);
951
Joerg Roedel863c74e2008-12-02 17:56:36 +0100952 domain->dev_cnt += 1;
953
Joerg Roedel38ddf412008-09-11 10:38:32 +0200954 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
955 << DEV_ENTRY_MODE_SHIFT;
956 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200957
958 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel38ddf412008-09-11 10:38:32 +0200959 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
960 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200961 amd_iommu_dev_table[devid].data[2] = domain->id;
962
963 amd_iommu_pd_table[devid] = domain;
964 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
965
966 iommu_queue_inv_dev_entry(iommu, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200967}
968
Joerg Roedel355bf552008-12-08 12:02:41 +0100969/*
970 * Removes a device from a protection domain (unlocked)
971 */
972static void __detach_device(struct protection_domain *domain, u16 devid)
973{
974
975 /* lock domain */
976 spin_lock(&domain->lock);
977
978 /* remove domain from the lookup table */
979 amd_iommu_pd_table[devid] = NULL;
980
981 /* remove entry from the device table seen by the hardware */
982 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
983 amd_iommu_dev_table[devid].data[1] = 0;
984 amd_iommu_dev_table[devid].data[2] = 0;
985
986 /* decrease reference counter */
987 domain->dev_cnt -= 1;
988
989 /* ready */
990 spin_unlock(&domain->lock);
991}
992
993/*
994 * Removes a device from a protection domain (with devtable_lock held)
995 */
996static void detach_device(struct protection_domain *domain, u16 devid)
997{
998 unsigned long flags;
999
1000 /* lock device table */
1001 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1002 __detach_device(domain, devid);
1003 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1004}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001005
1006static int device_change_notifier(struct notifier_block *nb,
1007 unsigned long action, void *data)
1008{
1009 struct device *dev = data;
1010 struct pci_dev *pdev = to_pci_dev(dev);
1011 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
1012 struct protection_domain *domain;
1013 struct dma_ops_domain *dma_domain;
1014 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001015 int order = amd_iommu_aperture_order;
1016 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001017
1018 if (devid > amd_iommu_last_bdf)
1019 goto out;
1020
1021 devid = amd_iommu_alias_table[devid];
1022
1023 iommu = amd_iommu_rlookup_table[devid];
1024 if (iommu == NULL)
1025 goto out;
1026
1027 domain = domain_for_device(devid);
1028
1029 if (domain && !dma_ops_domain(domain))
1030 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1031 "to a non-dma-ops domain\n", dev_name(dev));
1032
1033 switch (action) {
1034 case BUS_NOTIFY_BOUND_DRIVER:
1035 if (domain)
1036 goto out;
1037 dma_domain = find_protection_domain(devid);
1038 if (!dma_domain)
1039 dma_domain = iommu->default_dom;
1040 attach_device(iommu, &dma_domain->domain, devid);
1041 printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
1042 "device %s\n", dma_domain->domain.id, dev_name(dev));
1043 break;
1044 case BUS_NOTIFY_UNBIND_DRIVER:
1045 if (!domain)
1046 goto out;
1047 detach_device(domain, devid);
1048 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001049 case BUS_NOTIFY_ADD_DEVICE:
1050 /* allocate a protection domain if a device is added */
1051 dma_domain = find_protection_domain(devid);
1052 if (dma_domain)
1053 goto out;
1054 dma_domain = dma_ops_domain_alloc(iommu, order);
1055 if (!dma_domain)
1056 goto out;
1057 dma_domain->target_dev = devid;
1058
1059 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1060 list_add_tail(&dma_domain->list, &iommu_pd_list);
1061 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1062
1063 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001064 default:
1065 goto out;
1066 }
1067
1068 iommu_queue_inv_dev_entry(iommu, devid);
1069 iommu_completion_wait(iommu);
1070
1071out:
1072 return 0;
1073}
1074
1075struct notifier_block device_nb = {
1076 .notifier_call = device_change_notifier,
1077};
Joerg Roedel355bf552008-12-08 12:02:41 +01001078
Joerg Roedel431b2a22008-07-11 17:14:22 +02001079/*****************************************************************************
1080 *
1081 * The next functions belong to the dma_ops mapping/unmapping code.
1082 *
1083 *****************************************************************************/
1084
1085/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001086 * This function checks if the driver got a valid device from the caller to
1087 * avoid dereferencing invalid pointers.
1088 */
1089static bool check_device(struct device *dev)
1090{
1091 if (!dev || !dev->dma_mask)
1092 return false;
1093
1094 return true;
1095}
1096
1097/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001098 * In this function the list of preallocated protection domains is traversed to
1099 * find the domain for a specific device
1100 */
1101static struct dma_ops_domain *find_protection_domain(u16 devid)
1102{
1103 struct dma_ops_domain *entry, *ret = NULL;
1104 unsigned long flags;
1105
1106 if (list_empty(&iommu_pd_list))
1107 return NULL;
1108
1109 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1110
1111 list_for_each_entry(entry, &iommu_pd_list, list) {
1112 if (entry->target_dev == devid) {
1113 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001114 break;
1115 }
1116 }
1117
1118 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1119
1120 return ret;
1121}
1122
1123/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001124 * In the dma_ops path we only have the struct device. This function
1125 * finds the corresponding IOMMU, the protection domain and the
1126 * requestor id for a given device.
1127 * If the device is not yet associated with a domain this is also done
1128 * in this function.
1129 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001130static int get_device_resources(struct device *dev,
1131 struct amd_iommu **iommu,
1132 struct protection_domain **domain,
1133 u16 *bdf)
1134{
1135 struct dma_ops_domain *dma_dom;
1136 struct pci_dev *pcidev;
1137 u16 _bdf;
1138
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001139 *iommu = NULL;
1140 *domain = NULL;
1141 *bdf = 0xffff;
1142
1143 if (dev->bus != &pci_bus_type)
1144 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001145
1146 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001147 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001148
Joerg Roedel431b2a22008-07-11 17:14:22 +02001149 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001150 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001151 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001152
1153 *bdf = amd_iommu_alias_table[_bdf];
1154
1155 *iommu = amd_iommu_rlookup_table[*bdf];
1156 if (*iommu == NULL)
1157 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001158 *domain = domain_for_device(*bdf);
1159 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001160 dma_dom = find_protection_domain(*bdf);
1161 if (!dma_dom)
1162 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001163 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001164 attach_device(*iommu, *domain, *bdf);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001165 printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
Joerg Roedelab896722008-12-10 19:43:07 +01001166 "device %s\n", (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001167 }
1168
Joerg Roedelf91ba192008-11-25 12:56:12 +01001169 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001170 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001171
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001172 return 1;
1173}
1174
Joerg Roedel431b2a22008-07-11 17:14:22 +02001175/*
1176 * This is the generic map function. It maps one 4kb page at paddr to
1177 * the given address in the DMA address space for the domain.
1178 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001179static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1180 struct dma_ops_domain *dom,
1181 unsigned long address,
1182 phys_addr_t paddr,
1183 int direction)
1184{
1185 u64 *pte, __pte;
1186
1187 WARN_ON(address > dom->aperture_size);
1188
1189 paddr &= PAGE_MASK;
1190
1191 pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
1192 pte += IOMMU_PTE_L0_INDEX(address);
1193
1194 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1195
1196 if (direction == DMA_TO_DEVICE)
1197 __pte |= IOMMU_PTE_IR;
1198 else if (direction == DMA_FROM_DEVICE)
1199 __pte |= IOMMU_PTE_IW;
1200 else if (direction == DMA_BIDIRECTIONAL)
1201 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1202
1203 WARN_ON(*pte);
1204
1205 *pte = __pte;
1206
1207 return (dma_addr_t)address;
1208}
1209
Joerg Roedel431b2a22008-07-11 17:14:22 +02001210/*
1211 * The generic unmapping function for on page in the DMA address space.
1212 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001213static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1214 struct dma_ops_domain *dom,
1215 unsigned long address)
1216{
1217 u64 *pte;
1218
1219 if (address >= dom->aperture_size)
1220 return;
1221
Joerg Roedel8ad909c2008-12-08 14:37:20 +01001222 WARN_ON(address & ~PAGE_MASK || address >= dom->aperture_size);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001223
1224 pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
1225 pte += IOMMU_PTE_L0_INDEX(address);
1226
1227 WARN_ON(!*pte);
1228
1229 *pte = 0ULL;
1230}
1231
Joerg Roedel431b2a22008-07-11 17:14:22 +02001232/*
1233 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001234 * contiguous memory region into DMA address space. It is used by all
1235 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001236 * Must be called with the domain lock held.
1237 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001238static dma_addr_t __map_single(struct device *dev,
1239 struct amd_iommu *iommu,
1240 struct dma_ops_domain *dma_dom,
1241 phys_addr_t paddr,
1242 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001243 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001244 bool align,
1245 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001246{
1247 dma_addr_t offset = paddr & ~PAGE_MASK;
1248 dma_addr_t address, start;
1249 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001250 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001251 int i;
1252
Joerg Roedele3c449f2008-10-15 22:02:11 -07001253 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001254 paddr &= PAGE_MASK;
1255
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001256 INC_STATS_COUNTER(total_map_requests);
1257
Joerg Roedelc1858972008-12-12 15:42:39 +01001258 if (pages > 1)
1259 INC_STATS_COUNTER(cross_page);
1260
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001261 if (align)
1262 align_mask = (1UL << get_order(size)) - 1;
1263
Joerg Roedel832a90c2008-09-18 15:54:23 +02001264 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1265 dma_mask);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001266 if (unlikely(address == bad_dma_address))
1267 goto out;
1268
1269 start = address;
1270 for (i = 0; i < pages; ++i) {
1271 dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
1272 paddr += PAGE_SIZE;
1273 start += PAGE_SIZE;
1274 }
1275 address += offset;
1276
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001277 ADD_STATS_COUNTER(alloced_io_mem, size);
1278
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001279 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001280 iommu_flush_tlb(iommu, dma_dom->domain.id);
1281 dma_dom->need_flush = false;
1282 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel270cab242008-09-04 15:49:46 +02001283 iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
1284
Joerg Roedelcb76c322008-06-26 21:28:00 +02001285out:
1286 return address;
1287}
1288
Joerg Roedel431b2a22008-07-11 17:14:22 +02001289/*
1290 * Does the reverse of the __map_single function. Must be called with
1291 * the domain lock held too
1292 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001293static void __unmap_single(struct amd_iommu *iommu,
1294 struct dma_ops_domain *dma_dom,
1295 dma_addr_t dma_addr,
1296 size_t size,
1297 int dir)
1298{
1299 dma_addr_t i, start;
1300 unsigned int pages;
1301
Joerg Roedelb8d99052008-12-08 14:40:26 +01001302 if ((dma_addr == bad_dma_address) ||
1303 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001304 return;
1305
Joerg Roedele3c449f2008-10-15 22:02:11 -07001306 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001307 dma_addr &= PAGE_MASK;
1308 start = dma_addr;
1309
1310 for (i = 0; i < pages; ++i) {
1311 dma_ops_domain_unmap(iommu, dma_dom, start);
1312 start += PAGE_SIZE;
1313 }
1314
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001315 SUB_STATS_COUNTER(alloced_io_mem, size);
1316
Joerg Roedelcb76c322008-06-26 21:28:00 +02001317 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001318
Joerg Roedel80be3082008-11-06 14:59:05 +01001319 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001320 iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001321 dma_dom->need_flush = false;
1322 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001323}
1324
Joerg Roedel431b2a22008-07-11 17:14:22 +02001325/*
1326 * The exported map_single function for dma_ops.
1327 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001328static dma_addr_t map_page(struct device *dev, struct page *page,
1329 unsigned long offset, size_t size,
1330 enum dma_data_direction dir,
1331 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001332{
1333 unsigned long flags;
1334 struct amd_iommu *iommu;
1335 struct protection_domain *domain;
1336 u16 devid;
1337 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001338 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001339 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001340
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001341 INC_STATS_COUNTER(cnt_map_single);
1342
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001343 if (!check_device(dev))
1344 return bad_dma_address;
1345
Joerg Roedel832a90c2008-09-18 15:54:23 +02001346 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001347
1348 get_device_resources(dev, &iommu, &domain, &devid);
1349
1350 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001351 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001352 return (dma_addr_t)paddr;
1353
Joerg Roedel5b28df62008-12-02 17:49:42 +01001354 if (!dma_ops_domain(domain))
1355 return bad_dma_address;
1356
Joerg Roedel4da70b92008-06-26 21:28:01 +02001357 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001358 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1359 dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001360 if (addr == bad_dma_address)
1361 goto out;
1362
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001363 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001364
1365out:
1366 spin_unlock_irqrestore(&domain->lock, flags);
1367
1368 return addr;
1369}
1370
Joerg Roedel431b2a22008-07-11 17:14:22 +02001371/*
1372 * The exported unmap_single function for dma_ops.
1373 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001374static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1375 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001376{
1377 unsigned long flags;
1378 struct amd_iommu *iommu;
1379 struct protection_domain *domain;
1380 u16 devid;
1381
Joerg Roedel146a6912008-12-12 15:07:12 +01001382 INC_STATS_COUNTER(cnt_unmap_single);
1383
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001384 if (!check_device(dev) ||
1385 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001386 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001387 return;
1388
Joerg Roedel5b28df62008-12-02 17:49:42 +01001389 if (!dma_ops_domain(domain))
1390 return;
1391
Joerg Roedel4da70b92008-06-26 21:28:01 +02001392 spin_lock_irqsave(&domain->lock, flags);
1393
1394 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1395
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001396 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001397
1398 spin_unlock_irqrestore(&domain->lock, flags);
1399}
1400
Joerg Roedel431b2a22008-07-11 17:14:22 +02001401/*
1402 * This is a special map_sg function which is used if we should map a
1403 * device which is not handled by an AMD IOMMU in the system.
1404 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001405static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1406 int nelems, int dir)
1407{
1408 struct scatterlist *s;
1409 int i;
1410
1411 for_each_sg(sglist, s, nelems, i) {
1412 s->dma_address = (dma_addr_t)sg_phys(s);
1413 s->dma_length = s->length;
1414 }
1415
1416 return nelems;
1417}
1418
Joerg Roedel431b2a22008-07-11 17:14:22 +02001419/*
1420 * The exported map_sg function for dma_ops (handles scatter-gather
1421 * lists).
1422 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001423static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001424 int nelems, enum dma_data_direction dir,
1425 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001426{
1427 unsigned long flags;
1428 struct amd_iommu *iommu;
1429 struct protection_domain *domain;
1430 u16 devid;
1431 int i;
1432 struct scatterlist *s;
1433 phys_addr_t paddr;
1434 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001435 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001436
Joerg Roedeld03f0672008-12-12 15:09:48 +01001437 INC_STATS_COUNTER(cnt_map_sg);
1438
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001439 if (!check_device(dev))
1440 return 0;
1441
Joerg Roedel832a90c2008-09-18 15:54:23 +02001442 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001443
1444 get_device_resources(dev, &iommu, &domain, &devid);
1445
1446 if (!iommu || !domain)
1447 return map_sg_no_iommu(dev, sglist, nelems, dir);
1448
Joerg Roedel5b28df62008-12-02 17:49:42 +01001449 if (!dma_ops_domain(domain))
1450 return 0;
1451
Joerg Roedel65b050a2008-06-26 21:28:02 +02001452 spin_lock_irqsave(&domain->lock, flags);
1453
1454 for_each_sg(sglist, s, nelems, i) {
1455 paddr = sg_phys(s);
1456
1457 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001458 paddr, s->length, dir, false,
1459 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001460
1461 if (s->dma_address) {
1462 s->dma_length = s->length;
1463 mapped_elems++;
1464 } else
1465 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001466 }
1467
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001468 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001469
1470out:
1471 spin_unlock_irqrestore(&domain->lock, flags);
1472
1473 return mapped_elems;
1474unmap:
1475 for_each_sg(sglist, s, mapped_elems, i) {
1476 if (s->dma_address)
1477 __unmap_single(iommu, domain->priv, s->dma_address,
1478 s->dma_length, dir);
1479 s->dma_address = s->dma_length = 0;
1480 }
1481
1482 mapped_elems = 0;
1483
1484 goto out;
1485}
1486
Joerg Roedel431b2a22008-07-11 17:14:22 +02001487/*
1488 * The exported map_sg function for dma_ops (handles scatter-gather
1489 * lists).
1490 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001491static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001492 int nelems, enum dma_data_direction dir,
1493 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001494{
1495 unsigned long flags;
1496 struct amd_iommu *iommu;
1497 struct protection_domain *domain;
1498 struct scatterlist *s;
1499 u16 devid;
1500 int i;
1501
Joerg Roedel55877a62008-12-12 15:12:14 +01001502 INC_STATS_COUNTER(cnt_unmap_sg);
1503
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001504 if (!check_device(dev) ||
1505 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001506 return;
1507
Joerg Roedel5b28df62008-12-02 17:49:42 +01001508 if (!dma_ops_domain(domain))
1509 return;
1510
Joerg Roedel65b050a2008-06-26 21:28:02 +02001511 spin_lock_irqsave(&domain->lock, flags);
1512
1513 for_each_sg(sglist, s, nelems, i) {
1514 __unmap_single(iommu, domain->priv, s->dma_address,
1515 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001516 s->dma_address = s->dma_length = 0;
1517 }
1518
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001519 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001520
1521 spin_unlock_irqrestore(&domain->lock, flags);
1522}
1523
Joerg Roedel431b2a22008-07-11 17:14:22 +02001524/*
1525 * The exported alloc_coherent function for dma_ops.
1526 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001527static void *alloc_coherent(struct device *dev, size_t size,
1528 dma_addr_t *dma_addr, gfp_t flag)
1529{
1530 unsigned long flags;
1531 void *virt_addr;
1532 struct amd_iommu *iommu;
1533 struct protection_domain *domain;
1534 u16 devid;
1535 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001536 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001537
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001538 INC_STATS_COUNTER(cnt_alloc_coherent);
1539
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001540 if (!check_device(dev))
1541 return NULL;
1542
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001543 if (!get_device_resources(dev, &iommu, &domain, &devid))
1544 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1545
Joerg Roedelc97ac532008-09-11 10:59:15 +02001546 flag |= __GFP_ZERO;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001547 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1548 if (!virt_addr)
1549 return 0;
1550
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001551 paddr = virt_to_phys(virt_addr);
1552
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001553 if (!iommu || !domain) {
1554 *dma_addr = (dma_addr_t)paddr;
1555 return virt_addr;
1556 }
1557
Joerg Roedel5b28df62008-12-02 17:49:42 +01001558 if (!dma_ops_domain(domain))
1559 goto out_free;
1560
Joerg Roedel832a90c2008-09-18 15:54:23 +02001561 if (!dma_mask)
1562 dma_mask = *dev->dma_mask;
1563
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001564 spin_lock_irqsave(&domain->lock, flags);
1565
1566 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001567 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001568
Joerg Roedel5b28df62008-12-02 17:49:42 +01001569 if (*dma_addr == bad_dma_address)
1570 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001571
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001572 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001573
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001574 spin_unlock_irqrestore(&domain->lock, flags);
1575
1576 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001577
1578out_free:
1579
1580 free_pages((unsigned long)virt_addr, get_order(size));
1581
1582 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001583}
1584
Joerg Roedel431b2a22008-07-11 17:14:22 +02001585/*
1586 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001587 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001588static void free_coherent(struct device *dev, size_t size,
1589 void *virt_addr, dma_addr_t dma_addr)
1590{
1591 unsigned long flags;
1592 struct amd_iommu *iommu;
1593 struct protection_domain *domain;
1594 u16 devid;
1595
Joerg Roedel5d31ee72008-12-12 15:16:38 +01001596 INC_STATS_COUNTER(cnt_free_coherent);
1597
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001598 if (!check_device(dev))
1599 return;
1600
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001601 get_device_resources(dev, &iommu, &domain, &devid);
1602
1603 if (!iommu || !domain)
1604 goto free_mem;
1605
Joerg Roedel5b28df62008-12-02 17:49:42 +01001606 if (!dma_ops_domain(domain))
1607 goto free_mem;
1608
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001609 spin_lock_irqsave(&domain->lock, flags);
1610
1611 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001612
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001613 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001614
1615 spin_unlock_irqrestore(&domain->lock, flags);
1616
1617free_mem:
1618 free_pages((unsigned long)virt_addr, get_order(size));
1619}
1620
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001621/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001622 * This function is called by the DMA layer to find out if we can handle a
1623 * particular device. It is part of the dma_ops.
1624 */
1625static int amd_iommu_dma_supported(struct device *dev, u64 mask)
1626{
1627 u16 bdf;
1628 struct pci_dev *pcidev;
1629
1630 /* No device or no PCI device */
1631 if (!dev || dev->bus != &pci_bus_type)
1632 return 0;
1633
1634 pcidev = to_pci_dev(dev);
1635
1636 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
1637
1638 /* Out of our scope? */
1639 if (bdf > amd_iommu_last_bdf)
1640 return 0;
1641
1642 return 1;
1643}
1644
1645/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001646 * The function for pre-allocating protection domains.
1647 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001648 * If the driver core informs the DMA layer if a driver grabs a device
1649 * we don't need to preallocate the protection domains anymore.
1650 * For now we have to.
1651 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05301652static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001653{
1654 struct pci_dev *dev = NULL;
1655 struct dma_ops_domain *dma_dom;
1656 struct amd_iommu *iommu;
1657 int order = amd_iommu_aperture_order;
1658 u16 devid;
1659
1660 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedeledcb34d2008-12-10 20:01:45 +01001661 devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001662 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001663 continue;
1664 devid = amd_iommu_alias_table[devid];
1665 if (domain_for_device(devid))
1666 continue;
1667 iommu = amd_iommu_rlookup_table[devid];
1668 if (!iommu)
1669 continue;
1670 dma_dom = dma_ops_domain_alloc(iommu, order);
1671 if (!dma_dom)
1672 continue;
1673 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02001674 dma_dom->target_dev = devid;
1675
1676 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001677 }
1678}
1679
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001680static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02001681 .alloc_coherent = alloc_coherent,
1682 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09001683 .map_page = map_page,
1684 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001685 .map_sg = map_sg,
1686 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001687 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001688};
1689
Joerg Roedel431b2a22008-07-11 17:14:22 +02001690/*
1691 * The function which clues the AMD IOMMU driver into dma_ops.
1692 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001693int __init amd_iommu_init_dma_ops(void)
1694{
1695 struct amd_iommu *iommu;
1696 int order = amd_iommu_aperture_order;
1697 int ret;
1698
Joerg Roedel431b2a22008-07-11 17:14:22 +02001699 /*
1700 * first allocate a default protection domain for every IOMMU we
1701 * found in the system. Devices not assigned to any other
1702 * protection domain will be assigned to the default one.
1703 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02001704 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02001705 iommu->default_dom = dma_ops_domain_alloc(iommu, order);
1706 if (iommu->default_dom == NULL)
1707 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01001708 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02001709 ret = iommu_init_unity_mappings(iommu);
1710 if (ret)
1711 goto free_domains;
1712 }
1713
Joerg Roedel431b2a22008-07-11 17:14:22 +02001714 /*
1715 * If device isolation is enabled, pre-allocate the protection
1716 * domains for each device.
1717 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001718 if (amd_iommu_isolate)
1719 prealloc_protection_domains();
1720
1721 iommu_detected = 1;
1722 force_iommu = 1;
1723 bad_dma_address = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001724#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02001725 gart_iommu_aperture_disabled = 1;
1726 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001727#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02001728
Joerg Roedel431b2a22008-07-11 17:14:22 +02001729 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001730 dma_ops = &amd_iommu_dma_ops;
1731
Joerg Roedel26961ef2008-12-03 17:00:17 +01001732 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01001733
Joerg Roedele275a2a2008-12-10 18:27:25 +01001734 bus_register_notifier(&pci_bus_type, &device_nb);
1735
Joerg Roedel7f265082008-12-12 13:50:21 +01001736 amd_iommu_stats_init();
1737
Joerg Roedel6631ee92008-06-26 21:28:05 +02001738 return 0;
1739
1740free_domains:
1741
Joerg Roedel3bd22172009-05-04 15:06:20 +02001742 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02001743 if (iommu->default_dom)
1744 dma_ops_domain_free(iommu->default_dom);
1745 }
1746
1747 return ret;
1748}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01001749
1750/*****************************************************************************
1751 *
1752 * The following functions belong to the exported interface of AMD IOMMU
1753 *
1754 * This interface allows access to lower level functions of the IOMMU
1755 * like protection domain handling and assignement of devices to domains
1756 * which is not possible with the dma_ops interface.
1757 *
1758 *****************************************************************************/
1759
Joerg Roedel6d98cd82008-12-08 12:05:55 +01001760static void cleanup_domain(struct protection_domain *domain)
1761{
1762 unsigned long flags;
1763 u16 devid;
1764
1765 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1766
1767 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
1768 if (amd_iommu_pd_table[devid] == domain)
1769 __detach_device(domain, devid);
1770
1771 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1772}
1773
Joerg Roedelc156e342008-12-02 18:13:27 +01001774static int amd_iommu_domain_init(struct iommu_domain *dom)
1775{
1776 struct protection_domain *domain;
1777
1778 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
1779 if (!domain)
1780 return -ENOMEM;
1781
1782 spin_lock_init(&domain->lock);
1783 domain->mode = PAGE_MODE_3_LEVEL;
1784 domain->id = domain_id_alloc();
1785 if (!domain->id)
1786 goto out_free;
1787 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
1788 if (!domain->pt_root)
1789 goto out_free;
1790
1791 dom->priv = domain;
1792
1793 return 0;
1794
1795out_free:
1796 kfree(domain);
1797
1798 return -ENOMEM;
1799}
1800
Joerg Roedel98383fc2008-12-02 18:34:12 +01001801static void amd_iommu_domain_destroy(struct iommu_domain *dom)
1802{
1803 struct protection_domain *domain = dom->priv;
1804
1805 if (!domain)
1806 return;
1807
1808 if (domain->dev_cnt > 0)
1809 cleanup_domain(domain);
1810
1811 BUG_ON(domain->dev_cnt != 0);
1812
1813 free_pagetable(domain);
1814
1815 domain_id_free(domain->id);
1816
1817 kfree(domain);
1818
1819 dom->priv = NULL;
1820}
1821
Joerg Roedel684f2882008-12-08 12:07:44 +01001822static void amd_iommu_detach_device(struct iommu_domain *dom,
1823 struct device *dev)
1824{
1825 struct protection_domain *domain = dom->priv;
1826 struct amd_iommu *iommu;
1827 struct pci_dev *pdev;
1828 u16 devid;
1829
1830 if (dev->bus != &pci_bus_type)
1831 return;
1832
1833 pdev = to_pci_dev(dev);
1834
1835 devid = calc_devid(pdev->bus->number, pdev->devfn);
1836
1837 if (devid > 0)
1838 detach_device(domain, devid);
1839
1840 iommu = amd_iommu_rlookup_table[devid];
1841 if (!iommu)
1842 return;
1843
1844 iommu_queue_inv_dev_entry(iommu, devid);
1845 iommu_completion_wait(iommu);
1846}
1847
Joerg Roedel01106062008-12-02 19:34:11 +01001848static int amd_iommu_attach_device(struct iommu_domain *dom,
1849 struct device *dev)
1850{
1851 struct protection_domain *domain = dom->priv;
1852 struct protection_domain *old_domain;
1853 struct amd_iommu *iommu;
1854 struct pci_dev *pdev;
1855 u16 devid;
1856
1857 if (dev->bus != &pci_bus_type)
1858 return -EINVAL;
1859
1860 pdev = to_pci_dev(dev);
1861
1862 devid = calc_devid(pdev->bus->number, pdev->devfn);
1863
1864 if (devid >= amd_iommu_last_bdf ||
1865 devid != amd_iommu_alias_table[devid])
1866 return -EINVAL;
1867
1868 iommu = amd_iommu_rlookup_table[devid];
1869 if (!iommu)
1870 return -EINVAL;
1871
1872 old_domain = domain_for_device(devid);
1873 if (old_domain)
1874 return -EBUSY;
1875
1876 attach_device(iommu, domain, devid);
1877
1878 iommu_completion_wait(iommu);
1879
1880 return 0;
1881}
1882
Joerg Roedelc6229ca2008-12-02 19:48:43 +01001883static int amd_iommu_map_range(struct iommu_domain *dom,
1884 unsigned long iova, phys_addr_t paddr,
1885 size_t size, int iommu_prot)
1886{
1887 struct protection_domain *domain = dom->priv;
1888 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
1889 int prot = 0;
1890 int ret;
1891
1892 if (iommu_prot & IOMMU_READ)
1893 prot |= IOMMU_PROT_IR;
1894 if (iommu_prot & IOMMU_WRITE)
1895 prot |= IOMMU_PROT_IW;
1896
1897 iova &= PAGE_MASK;
1898 paddr &= PAGE_MASK;
1899
1900 for (i = 0; i < npages; ++i) {
1901 ret = iommu_map_page(domain, iova, paddr, prot);
1902 if (ret)
1903 return ret;
1904
1905 iova += PAGE_SIZE;
1906 paddr += PAGE_SIZE;
1907 }
1908
1909 return 0;
1910}
1911
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001912static void amd_iommu_unmap_range(struct iommu_domain *dom,
1913 unsigned long iova, size_t size)
1914{
1915
1916 struct protection_domain *domain = dom->priv;
1917 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
1918
1919 iova &= PAGE_MASK;
1920
1921 for (i = 0; i < npages; ++i) {
1922 iommu_unmap_page(domain, iova);
1923 iova += PAGE_SIZE;
1924 }
1925
1926 iommu_flush_domain(domain->id);
1927}
1928
Joerg Roedel645c4c82008-12-02 20:05:50 +01001929static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
1930 unsigned long iova)
1931{
1932 struct protection_domain *domain = dom->priv;
1933 unsigned long offset = iova & ~PAGE_MASK;
1934 phys_addr_t paddr;
1935 u64 *pte;
1936
1937 pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(iova)];
1938
1939 if (!IOMMU_PTE_PRESENT(*pte))
1940 return 0;
1941
1942 pte = IOMMU_PTE_PAGE(*pte);
1943 pte = &pte[IOMMU_PTE_L1_INDEX(iova)];
1944
1945 if (!IOMMU_PTE_PRESENT(*pte))
1946 return 0;
1947
1948 pte = IOMMU_PTE_PAGE(*pte);
1949 pte = &pte[IOMMU_PTE_L0_INDEX(iova)];
1950
1951 if (!IOMMU_PTE_PRESENT(*pte))
1952 return 0;
1953
1954 paddr = *pte & IOMMU_PAGE_MASK;
1955 paddr |= offset;
1956
1957 return paddr;
1958}
1959
Sheng Yangdbb9fd82009-03-18 15:33:06 +08001960static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
1961 unsigned long cap)
1962{
1963 return 0;
1964}
1965
Joerg Roedel26961ef2008-12-03 17:00:17 +01001966static struct iommu_ops amd_iommu_ops = {
1967 .domain_init = amd_iommu_domain_init,
1968 .domain_destroy = amd_iommu_domain_destroy,
1969 .attach_dev = amd_iommu_attach_device,
1970 .detach_dev = amd_iommu_detach_device,
1971 .map = amd_iommu_map_range,
1972 .unmap = amd_iommu_unmap_range,
1973 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08001974 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01001975};
1976