blob: df159520bbd220b3db0af639375f7bd2c79c61fd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995 Linus Torvalds
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
4
5/*
6 * This file handles the architecture-dependent parts of initialization
7 */
8
9#include <linux/errno.h>
10#include <linux/sched.h>
11#include <linux/kernel.h>
12#include <linux/mm.h>
13#include <linux/stddef.h>
14#include <linux/unistd.h>
15#include <linux/ptrace.h>
16#include <linux/slab.h>
17#include <linux/user.h>
18#include <linux/a.out.h>
Jon Smirl894673e2006-07-10 04:44:13 -070019#include <linux/screen_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/ioport.h>
21#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/initrd.h>
24#include <linux/highmem.h>
25#include <linux/bootmem.h>
26#include <linux/module.h>
27#include <asm/processor.h>
28#include <linux/console.h>
29#include <linux/seq_file.h>
Vivek Goyalaac04b32006-01-09 20:51:47 -080030#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/root_dev.h>
32#include <linux/pci.h>
Huang, Ying5b836832008-01-30 13:31:19 +010033#include <linux/efi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/acpi.h>
35#include <linux/kallsyms.h>
36#include <linux/edd.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070037#include <linux/mmzone.h>
Eric W. Biederman5f5609d2005-06-25 14:58:04 -070038#include <linux/kexec.h>
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -080039#include <linux/cpufreq.h>
Andi Kleene9928672006-01-11 22:43:33 +010040#include <linux/dmi.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010041#include <linux/dma-mapping.h>
Andi Kleen681558f2006-03-25 16:29:46 +010042#include <linux/ctype.h>
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +010043#include <linux/uaccess.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070044
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/mtrr.h>
46#include <asm/uaccess.h>
47#include <asm/system.h>
Ingo Molnare4026442008-01-30 13:32:39 +010048#include <asm/vsyscall.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/io.h>
50#include <asm/smp.h>
51#include <asm/msr.h>
52#include <asm/desc.h>
53#include <video/edid.h>
54#include <asm/e820.h>
55#include <asm/dma.h>
Yinghai Luaaf23042008-01-30 13:33:09 +010056#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/mpspec.h>
58#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <asm/proto.h>
60#include <asm/setup.h>
61#include <asm/mach_apic.h>
62#include <asm/numa.h>
Andi Kleen2bc04142005-11-05 17:25:53 +010063#include <asm/sections.h>
Andi Kleenf2d3efe2006-03-25 16:30:22 +010064#include <asm/dmi.h>
Bernhard Walle00bf4092007-10-21 16:42:01 -070065#include <asm/cacheflush.h>
Thomas Gleixneraf7a78e2008-01-30 13:30:17 +010066#include <asm/mce.h>
Markus Metzgereee3af42008-01-30 13:31:09 +010067#include <asm/ds.h>
travis@sgi.comdf3825c2008-01-30 13:33:11 +010068#include <asm/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +010070#ifdef CONFIG_PARAVIRT
71#include <asm/paravirt.h>
72#else
73#define ARCH_SETUP
74#endif
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076/*
77 * Machine setup..
78 */
79
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070080struct cpuinfo_x86 boot_cpu_data __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020081EXPORT_SYMBOL(boot_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Andi Kleen7d851c82008-01-30 13:33:20 +010083__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085unsigned long mmu_cr4_features;
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087/* Boot loader ID as an integer, for the benefit of proc_dointvec */
88int bootloader_type;
89
90unsigned long saved_video_mode;
91
Andi Kleenf039b752007-05-02 19:27:12 +020092int force_mwait __cpuinitdata;
93
Thomas Gleixner04e1ba82008-01-30 13:30:39 +010094/*
Andi Kleenf2d3efe2006-03-25 16:30:22 +010095 * Early DMI memory
96 */
97int dmi_alloc_index;
98char dmi_alloc_data[DMI_MAX_DATA];
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100/*
101 * Setup options
102 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103struct screen_info screen_info;
Andi Kleen2ee60e172006-06-26 13:59:44 +0200104EXPORT_SYMBOL(screen_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105struct sys_desc_table_struct {
106 unsigned short length;
107 unsigned char table[0];
108};
109
110struct edid_info edid_info;
Antonino A. Daplasba707102006-06-26 00:26:37 -0700111EXPORT_SYMBOL_GPL(edid_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113extern int root_mountflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Alon Bar-Levadf48852007-02-12 00:54:25 -0800115char __initdata command_line[COMMAND_LINE_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
117struct resource standard_io_resources[] = {
118 { .name = "dma1", .start = 0x00, .end = 0x1f,
119 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
120 { .name = "pic1", .start = 0x20, .end = 0x21,
121 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
122 { .name = "timer0", .start = 0x40, .end = 0x43,
123 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
124 { .name = "timer1", .start = 0x50, .end = 0x53,
125 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
126 { .name = "keyboard", .start = 0x60, .end = 0x6f,
127 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
128 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
129 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
130 { .name = "pic2", .start = 0xa0, .end = 0xa1,
131 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
132 { .name = "dma2", .start = 0xc0, .end = 0xdf,
133 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
134 { .name = "fpu", .start = 0xf0, .end = 0xff,
135 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
136};
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
139
Bernhard Wallec9cce832008-01-30 13:30:32 +0100140static struct resource data_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 .name = "Kernel data",
142 .start = 0,
143 .end = 0,
144 .flags = IORESOURCE_RAM,
145};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100146static struct resource code_resource = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 .name = "Kernel code",
148 .start = 0,
149 .end = 0,
150 .flags = IORESOURCE_RAM,
151};
Bernhard Wallec9cce832008-01-30 13:30:32 +0100152static struct resource bss_resource = {
Bernhard Walle00bf4092007-10-21 16:42:01 -0700153 .name = "Kernel bss",
154 .start = 0,
155 .end = 0,
156 .flags = IORESOURCE_RAM,
157};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100159static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
160
Vivek Goyalaac04b32006-01-09 20:51:47 -0800161#ifdef CONFIG_PROC_VMCORE
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200162/* elfcorehdr= specifies the location of elf core header
163 * stored by the crashed kernel. This option will be passed
164 * by kexec loader to the capture kernel.
165 */
166static int __init setup_elfcorehdr(char *arg)
167{
168 char *end;
169 if (!arg)
170 return -EINVAL;
171 elfcorehdr_addr = memparse(arg, &end);
172 return end > arg ? 0 : -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200174early_param("elfcorehdr", setup_elfcorehdr);
175#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Matt Tolentino2b976902005-06-23 00:08:06 -0700177#ifndef CONFIG_NUMA
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700178static void __init
179contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700181 unsigned long bootmap_size, bootmap;
182
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700183 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
184 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
185 if (bootmap == -1L)
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100186 panic("Cannot find bootmem map of size %ld\n", bootmap_size);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700187 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
Mel Gorman5cb248a2006-09-27 01:49:52 -0700188 e820_register_active_regions(0, start_pfn, end_pfn);
189 free_bootmem_with_active_regions(0, end_pfn);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700190 reserve_bootmem(bootmap, bootmap_size);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100191}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192#endif
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
195struct edd edd;
196#ifdef CONFIG_EDD_MODULE
197EXPORT_SYMBOL(edd);
198#endif
199/**
200 * copy_edd() - Copy the BIOS EDD information
201 * from boot_params into a safe place.
202 *
203 */
204static inline void copy_edd(void)
205{
H. Peter Anvin30c82642007-10-15 17:13:22 -0700206 memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
207 sizeof(edd.mbr_signature));
208 memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
209 edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
210 edd.edd_info_nr = boot_params.eddbuf_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212#else
213static inline void copy_edd(void)
214{
215}
216#endif
217
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700218#ifdef CONFIG_KEXEC
219static void __init reserve_crashkernel(void)
220{
221 unsigned long long free_mem;
222 unsigned long long crash_size, crash_base;
223 int ret;
224
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100225 free_mem =
226 ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700227
228 ret = parse_crashkernel(boot_command_line, free_mem,
229 &crash_size, &crash_base);
230 if (ret == 0 && crash_size) {
231 if (crash_base > 0) {
232 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
233 "for crashkernel (System RAM: %ldMB)\n",
234 (unsigned long)(crash_size >> 20),
235 (unsigned long)(crash_base >> 20),
236 (unsigned long)(free_mem >> 20));
237 crashk_res.start = crash_base;
238 crashk_res.end = crash_base + crash_size - 1;
239 reserve_bootmem(crash_base, crash_size);
240 } else
241 printk(KERN_INFO "crashkernel reservation failed - "
242 "you have to specify a base address\n");
243 }
244}
245#else
246static inline void __init reserve_crashkernel(void)
247{}
248#endif
249
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +0100250/* Overridden in paravirt.c if CONFIG_PARAVIRT */
Andi Kleene3cfac82008-01-30 13:32:49 +0100251void __attribute__((weak)) __init memory_setup(void)
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +0100252{
253 machine_specific_memory_setup();
254}
255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256void __init setup_arch(char **cmdline_p)
257{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100258 unsigned i;
259
Alon Bar-Levadf48852007-02-12 00:54:25 -0800260 printk(KERN_INFO "Command line: %s\n", boot_command_line);
Andi Kleen43c85c92006-09-26 10:52:32 +0200261
H. Peter Anvin30c82642007-10-15 17:13:22 -0700262 ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
263 screen_info = boot_params.screen_info;
264 edid_info = boot_params.edid_info;
265 saved_video_mode = boot_params.hdr.vid_mode;
266 bootloader_type = boot_params.hdr.type_of_loader;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268#ifdef CONFIG_BLK_DEV_RAM
H. Peter Anvin30c82642007-10-15 17:13:22 -0700269 rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
270 rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
271 rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272#endif
Huang, Ying5b836832008-01-30 13:31:19 +0100273#ifdef CONFIG_EFI
274 if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature,
275 "EL64", 4))
276 efi_enabled = 1;
277#endif
Glauber de Oliveira Costa746ef0c2008-01-30 13:31:11 +0100278
279 ARCH_SETUP
280
281 memory_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 copy_edd();
283
H. Peter Anvin30c82642007-10-15 17:13:22 -0700284 if (!boot_params.hdr.root_flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 root_mountflags &= ~MS_RDONLY;
286 init_mm.start_code = (unsigned long) &_text;
287 init_mm.end_code = (unsigned long) &_etext;
288 init_mm.end_data = (unsigned long) &_edata;
289 init_mm.brk = (unsigned long) &_end;
290
Linus Torvaldse3ebadd2007-05-07 08:44:24 -0700291 code_resource.start = virt_to_phys(&_text);
292 code_resource.end = virt_to_phys(&_etext)-1;
293 data_resource.start = virt_to_phys(&_etext);
294 data_resource.end = virt_to_phys(&_edata)-1;
Bernhard Walle00bf4092007-10-21 16:42:01 -0700295 bss_resource.start = virt_to_phys(&__bss_start);
296 bss_resource.end = virt_to_phys(&__bss_stop)-1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 early_identify_cpu(&boot_cpu_data);
299
Alon Bar-Levadf48852007-02-12 00:54:25 -0800300 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200301 *cmdline_p = command_line;
302
303 parse_early_param();
304
305 finish_e820_parsing();
Andi Kleen9ca33eb2006-09-26 10:52:32 +0200306
Yinghai Luaaf23042008-01-30 13:33:09 +0100307 early_gart_iommu_check();
308
Mel Gorman5cb248a2006-09-27 01:49:52 -0700309 e820_register_active_regions(0, 0, -1UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 /*
311 * partially used pages are not usable - thus
312 * we are rounding upwards:
313 */
314 end_pfn = e820_end_of_ram();
Jesse Barnes99fc8d42008-01-30 13:33:18 +0100315 /* update e820 for memory not covered by WB MTRRs */
316 mtrr_bp_init();
317 if (mtrr_trim_uncached_memory(end_pfn)) {
318 e820_register_active_regions(0, 0, -1UL);
319 end_pfn = e820_end_of_ram();
320 }
321
Jan Beulichcaff0712006-09-26 10:52:31 +0200322 num_physpages = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324 check_efer();
325
326 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
Huang, Ying5b836832008-01-30 13:31:19 +0100327 if (efi_enabled)
328 efi_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Andi Kleenf2d3efe2006-03-25 16:30:22 +0100330 dmi_scan_machine();
331
Rene Hermanb02aae92008-01-30 13:30:05 +0100332 io_delay_init();
333
Mike Travis71fff5e2007-10-19 20:35:03 +0200334#ifdef CONFIG_SMP
travis@sgi.comdf3825c2008-01-30 13:33:11 +0100335 /* setup to use the early static init tables during kernel startup */
travis@sgi.com3b419082008-01-30 13:33:11 +0100336 x86_cpu_to_apicid_early_ptr = (void *)&x86_cpu_to_apicid_init;
travis@sgi.come8c10ef2008-01-30 13:33:12 +0100337#ifdef CONFIG_NUMA
travis@sgi.comdf3825c2008-01-30 13:33:11 +0100338 x86_cpu_to_node_map_early_ptr = (void *)&x86_cpu_to_node_map_init;
Mike Travis71fff5e2007-10-19 20:35:03 +0200339#endif
travis@sgi.come8c10ef2008-01-30 13:33:12 +0100340 x86_bios_cpu_apicid_early_ptr = (void *)&x86_bios_cpu_apicid_init;
341#endif
Mike Travis71fff5e2007-10-19 20:35:03 +0200342
Len Brown888ba6c2005-08-24 12:07:20 -0400343#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 /*
345 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
346 * Call this early for SRAT node setup.
347 */
348 acpi_boot_table_init();
349#endif
350
Jan Beulichcaff0712006-09-26 10:52:31 +0200351 /* How many end-of-memory variables you have, grandma! */
352 max_low_pfn = end_pfn;
353 max_pfn = end_pfn;
354 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
355
Mel Gorman5cb248a2006-09-27 01:49:52 -0700356 /* Remove active ranges so rediscovery with NUMA-awareness happens */
357 remove_all_active_ranges();
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359#ifdef CONFIG_ACPI_NUMA
360 /*
361 * Parse SRAT to discover nodes.
362 */
363 acpi_numa_init();
364#endif
365
Matt Tolentino2b976902005-06-23 00:08:06 -0700366#ifdef CONFIG_NUMA
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100367 numa_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368#else
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700369 contig_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370#endif
371
Andi Kleen75175272008-01-30 13:33:17 +0100372 early_res_to_bootmem();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Len Brown673d5b42007-07-28 03:33:16 -0400374#ifdef CONFIG_ACPI_SLEEP
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100375 /*
376 * Reserve low memory region for sleep support.
377 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 acpi_reserve_bootmem();
379#endif
Huang, Ying5b836832008-01-30 13:31:19 +0100380
381 if (efi_enabled) {
382 efi_map_memmap();
383 efi_reserve_bootmem();
384 }
385
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100386 /*
387 * Find and reserve possible boot-time SMP configuration:
388 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 find_smp_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390#ifdef CONFIG_BLK_DEV_INITRD
H. Peter Anvin30c82642007-10-15 17:13:22 -0700391 if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
392 unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
393 unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
394 unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
395 unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
396
397 if (ramdisk_end <= end_of_mem) {
398 reserve_bootmem_generic(ramdisk_image, ramdisk_size);
399 initrd_start = ramdisk_image + PAGE_OFFSET;
400 initrd_end = initrd_start+ramdisk_size;
401 } else {
Andi Kleen75175272008-01-30 13:33:17 +0100402 /* Assumes everything on node 0 */
403 free_bootmem(ramdisk_image, ramdisk_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 printk(KERN_ERR "initrd extends beyond end of memory "
H. Peter Anvin30c82642007-10-15 17:13:22 -0700405 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
406 ramdisk_end, end_of_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 initrd_start = 0;
408 }
409 }
410#endif
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700411 reserve_crashkernel();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 paging_init();
Ingo Molnare4026442008-01-30 13:32:39 +0100413 map_vsyscall();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Andi Kleendfa46982006-09-26 10:52:30 +0200415 early_quirks();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Ashok Raj51f62e12006-03-25 16:29:28 +0100417 /*
418 * set this early, so we dont allocate cpu0
419 * if MADT list doesnt list BSP first
420 * mpparse.c/MP_processor_info() allocates logical cpu numbers.
421 */
422 cpu_set(0, cpu_present_map);
Len Brown888ba6c2005-08-24 12:07:20 -0400423#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 /*
425 * Read APIC and some other early information from ACPI tables.
426 */
427 acpi_boot_init();
428#endif
429
Ravikiran Thirumalai05b3cbd2006-01-11 22:45:36 +0100430 init_cpu_to_node();
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /*
433 * get boot-time SMP configuration:
434 */
435 if (smp_found_config)
436 get_smp_config();
437 init_apic_mappings();
Thomas Gleixner3e35a0e2008-01-30 13:30:19 +0100438 ioapic_init_mappings();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
440 /*
Andi Kleenfc986db2007-02-13 13:26:24 +0100441 * We trust e820 completely. No explicit ROM probing in memory.
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100442 */
Bernhard Wallec9cce832008-01-30 13:30:32 +0100443 e820_reserve_resources(&code_resource, &data_resource, &bss_resource);
Rafael J. Wysockie8eff5a2006-09-25 23:32:46 -0700444 e820_mark_nosave_regions();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 /* request I/O space for devices used on all i[345]86 PCs */
Andi Kleen9d0ef4f2006-09-30 01:47:55 +0200447 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 request_resource(&ioport_resource, &standard_io_resources[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Andi Kleena1e97782005-04-16 15:25:12 -0700450 e820_setup_gap();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452#ifdef CONFIG_VT
453#if defined(CONFIG_VGA_CONSOLE)
Huang, Ying5b836832008-01-30 13:31:19 +0100454 if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY))
455 conswitchp = &vga_con;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456#elif defined(CONFIG_DUMMY_CONSOLE)
457 conswitchp = &dummy_con;
458#endif
459#endif
460}
461
Ashok Raje6982c62005-06-25 14:54:58 -0700462static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463{
464 unsigned int *v;
465
Andi Kleenebfcaa92005-04-16 15:25:18 -0700466 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 return 0;
468
469 v = (unsigned int *) c->x86_model_id;
470 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
471 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
472 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
473 c->x86_model_id[48] = 0;
474 return 1;
475}
476
477
Ashok Raje6982c62005-06-25 14:54:58 -0700478static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
480 unsigned int n, dummy, eax, ebx, ecx, edx;
481
Andi Kleenebfcaa92005-04-16 15:25:18 -0700482 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 if (n >= 0x80000005) {
485 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100486 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
487 "D cache %dK (%d bytes/line)\n",
488 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
489 c->x86_cache_size = (ecx>>24) + (edx>>24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 /* On K8 L1 TLB is inclusive, so don't count it */
491 c->x86_tlbsize = 0;
492 }
493
494 if (n >= 0x80000006) {
495 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
496 ecx = cpuid_ecx(0x80000006);
497 c->x86_cache_size = ecx >> 16;
498 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
499
500 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
501 c->x86_cache_size, ecx & 0xFF);
502 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 if (n >= 0x80000008) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100504 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 c->x86_virt_bits = (eax >> 8) & 0xff;
506 c->x86_phys_bits = eax & 0xff;
507 }
508}
509
Andi Kleen3f098c22005-09-12 18:49:24 +0200510#ifdef CONFIG_NUMA
511static int nearby_node(int apicid)
512{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100513 int i, node;
514
Andi Kleen3f098c22005-09-12 18:49:24 +0200515 for (i = apicid - 1; i >= 0; i--) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100516 node = apicid_to_node[i];
Andi Kleen3f098c22005-09-12 18:49:24 +0200517 if (node != NUMA_NO_NODE && node_online(node))
518 return node;
519 }
520 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100521 node = apicid_to_node[i];
Andi Kleen3f098c22005-09-12 18:49:24 +0200522 if (node != NUMA_NO_NODE && node_online(node))
523 return node;
524 }
525 return first_node(node_online_map); /* Shouldn't happen */
526}
527#endif
528
Andi Kleen63518642005-04-16 15:25:16 -0700529/*
530 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
531 * Assumes number of cores is a power of two.
532 */
533static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
534{
535#ifdef CONFIG_SMP
Andi Kleenb41e2932005-05-20 14:27:55 -0700536 unsigned bits;
Andi Kleen3f098c22005-09-12 18:49:24 +0200537#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200538 int cpu = smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200539 int node = 0;
Ravikiran G Thirumalai60c1bc82006-03-25 16:30:04 +0100540 unsigned apicid = hard_smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200541#endif
Yinghai Lua860b632008-01-30 13:30:39 +0100542 bits = c->x86_coreid_bits;
Andi Kleenb41e2932005-05-20 14:27:55 -0700543
544 /* Low order bits define the core id (index of core in socket) */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200545 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
Andi Kleenb41e2932005-05-20 14:27:55 -0700546 /* Convert the APIC ID into the socket ID */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200547 c->phys_proc_id = phys_pkg_id(bits);
Andi Kleen63518642005-04-16 15:25:16 -0700548
549#ifdef CONFIG_NUMA
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100550 node = c->phys_proc_id;
551 if (apicid_to_node[apicid] != NUMA_NO_NODE)
552 node = apicid_to_node[apicid];
553 if (!node_online(node)) {
554 /* Two possibilities here:
555 - The CPU is missing memory and no node was created.
556 In that case try picking one from a nearby CPU
557 - The APIC IDs differ from the HyperTransport node IDs
558 which the K8 northbridge parsing fills in.
559 Assume they are all increased by a constant offset,
560 but in the same order as the HT nodeids.
561 If that doesn't result in a usable node fall back to the
562 path for the previous case. */
563
Mike Travis92cb7612007-10-19 20:35:04 +0200564 int ht_nodeid = apicid - (cpu_data(0).phys_proc_id << bits);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100565
566 if (ht_nodeid >= 0 &&
567 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
568 node = apicid_to_node[ht_nodeid];
569 /* Pick a nearby node */
570 if (!node_online(node))
571 node = nearby_node(apicid);
572 }
Andi Kleen69d81fc2005-11-05 17:25:53 +0100573 numa_set_node(cpu, node);
Andi Kleena1586082005-05-16 21:53:21 -0700574
Rohit Sethe42f9432006-06-26 13:59:14 +0200575 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleen3f098c22005-09-12 18:49:24 +0200576#endif
Andi Kleen63518642005-04-16 15:25:16 -0700577#endif
578}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Andi Kleen2b16a232008-01-30 13:32:40 +0100580static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
Yinghai Lua860b632008-01-30 13:30:39 +0100581{
582#ifdef CONFIG_SMP
583 unsigned bits, ecx;
584
585 /* Multi core CPU? */
586 if (c->extended_cpuid_level < 0x80000008)
587 return;
588
589 ecx = cpuid_ecx(0x80000008);
590
591 c->x86_max_cores = (ecx & 0xff) + 1;
592
593 /* CPU telling us the core id bits shift? */
594 bits = (ecx >> 12) & 0xF;
595
596 /* Otherwise recompute */
597 if (bits == 0) {
598 while ((1 << bits) < c->x86_max_cores)
599 bits++;
600 }
601
602 c->x86_coreid_bits = bits;
603
604#endif
605}
606
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200607#define ENABLE_C1E_MASK 0x18000000
608#define CPUID_PROCESSOR_SIGNATURE 1
609#define CPUID_XFAM 0x0ff00000
610#define CPUID_XFAM_K8 0x00000000
611#define CPUID_XFAM_10H 0x00100000
612#define CPUID_XFAM_11H 0x00200000
613#define CPUID_XMOD 0x000f0000
614#define CPUID_XMOD_REV_F 0x00040000
615
616/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
617static __cpuinit int amd_apic_timer_broken(void)
618{
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100619 u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
620
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200621 switch (eax & CPUID_XFAM) {
622 case CPUID_XFAM_K8:
623 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
624 break;
625 case CPUID_XFAM_10H:
626 case CPUID_XFAM_11H:
627 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
628 if (lo & ENABLE_C1E_MASK)
629 return 1;
630 break;
631 default:
632 /* err on the side of caution */
633 return 1;
634 }
635 return 0;
636}
637
Andi Kleen2b16a232008-01-30 13:32:40 +0100638static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
639{
640 early_init_amd_mc(c);
641
642 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
643 if (c->x86_power & (1<<8))
644 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
645}
646
Magnus Dammed775042006-09-26 10:52:36 +0200647static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648{
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100649 unsigned level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700651#ifdef CONFIG_SMP
652 unsigned long value;
653
Andi Kleen7d318d72005-09-29 22:05:55 +0200654 /*
655 * Disable TLB flush filter by setting HWCR.FFDIS on K8
656 * bit 6 of msr C001_0015
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100657 *
Andi Kleen7d318d72005-09-29 22:05:55 +0200658 * Errata 63 for SH-B3 steppings
659 * Errata 122 for all steppings (F+ have it disabled by default)
660 */
661 if (c->x86 == 15) {
662 rdmsrl(MSR_K8_HWCR, value);
663 value |= 1 << 6;
664 wrmsrl(MSR_K8_HWCR, value);
665 }
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700666#endif
667
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
669 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
Jeremy Fitzhardinge5548fec2008-01-30 13:30:55 +0100670 clear_bit(0*32+31, (unsigned long *)&c->x86_capability);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100671
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100672 /* On C+ stepping K8 rep microcode works well for copy/memset */
673 level = cpuid_eax(1);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100674 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
675 level >= 0x0f58))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100676 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Andi Kleen99741fa2007-10-17 18:04:41 +0200677 if (c->x86 == 0x10 || c->x86 == 0x11)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100678 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100679
Andi Kleen18bd0572006-04-20 02:36:45 +0200680 /* Enable workaround for FXSAVE leak */
681 if (c->x86 >= 6)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100682 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Andi Kleen18bd0572006-04-20 02:36:45 +0200683
Rohit Sethe42f9432006-06-26 13:59:14 +0200684 level = get_model_name(c);
685 if (!level) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100686 switch (c->x86) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 case 15:
688 /* Should distinguish Models here, but this is only
689 a fallback anyways. */
690 strcpy(c->x86_model_id, "Hammer");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100691 break;
692 }
693 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 display_cacheinfo(c);
695
Andi Kleenfaee9a52006-06-26 13:56:10 +0200696 /* Multi core CPU? */
697 if (c->extended_cpuid_level >= 0x80000008)
Andi Kleen63518642005-04-16 15:25:16 -0700698 amd_detect_cmp(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
Andi Kleen67cddd92007-07-21 17:10:03 +0200700 if (c->extended_cpuid_level >= 0x80000006 &&
701 (cpuid_edx(0x80000006) & 0xf000))
702 num_cache_leaves = 4;
703 else
704 num_cache_leaves = 3;
Andi Kleen20493362006-09-26 10:52:41 +0200705
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200706 if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100707 set_cpu_cap(c, X86_FEATURE_K8);
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200708
Andi Kleende421862008-01-30 13:32:37 +0100709 /* MFENCE stops RDTSC speculation */
710 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Andi Kleenf039b752007-05-02 19:27:12 +0200711
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200712 if (amd_apic_timer_broken())
713 disable_apic_timer = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714}
715
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100716void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717{
718#ifdef CONFIG_SMP
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100719 u32 eax, ebx, ecx, edx;
720 int index_msb, core_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100721
722 cpuid(1, &eax, &ebx, &ecx, &edx);
723
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100724
Rohit Sethe42f9432006-06-26 13:59:14 +0200725 if (!cpu_has(c, X86_FEATURE_HT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 return;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100727 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
Rohit Sethe42f9432006-06-26 13:59:14 +0200728 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 smp_num_siblings = (ebx & 0xff0000) >> 16;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 if (smp_num_siblings == 1) {
733 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100734 } else if (smp_num_siblings > 1) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 if (smp_num_siblings > NR_CPUS) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100737 printk(KERN_WARNING "CPU: Unsupported number of "
738 "siblings %d", smp_num_siblings);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 smp_num_siblings = 1;
740 return;
741 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100742
743 index_msb = get_count_order(smp_num_siblings);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200744 c->phys_proc_id = phys_pkg_id(index_msb);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700745
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100746 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700747
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100748 index_msb = get_count_order(smp_num_siblings);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700749
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100750 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700751
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200752 c->cpu_core_id = phys_pkg_id(index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100753 ((1 << core_bits) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 }
Rohit Sethe42f9432006-06-26 13:59:14 +0200755out:
756 if ((c->x86_max_cores * smp_num_siblings) > 1) {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100757 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
758 c->phys_proc_id);
759 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
760 c->cpu_core_id);
Rohit Sethe42f9432006-06-26 13:59:14 +0200761 }
762
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763#endif
764}
765
Andi Kleen3dd9d512005-04-16 15:25:15 -0700766/*
767 * find out the number of processor cores on the die
768 */
Ashok Raje6982c62005-06-25 14:54:58 -0700769static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700770{
Rohit Seth2bbc4192006-06-26 13:58:02 +0200771 unsigned int eax, t;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700772
773 if (c->cpuid_level < 4)
774 return 1;
775
Rohit Seth2bbc4192006-06-26 13:58:02 +0200776 cpuid_count(4, 0, &eax, &t, &t, &t);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700777
778 if (eax & 0x1f)
779 return ((eax >> 26) + 1);
780 else
781 return 1;
782}
783
Andi Kleendf0cc262005-09-12 18:49:24 +0200784static void srat_detect_node(void)
785{
786#ifdef CONFIG_NUMA
Ravikiran G Thirumalaiddea7be2005-10-03 10:36:28 -0700787 unsigned node;
Andi Kleendf0cc262005-09-12 18:49:24 +0200788 int cpu = smp_processor_id();
Rohit Sethe42f9432006-06-26 13:59:14 +0200789 int apicid = hard_smp_processor_id();
Andi Kleendf0cc262005-09-12 18:49:24 +0200790
791 /* Don't do the funky fallback heuristics the AMD version employs
792 for now. */
Rohit Sethe42f9432006-06-26 13:59:14 +0200793 node = apicid_to_node[apicid];
Andi Kleendf0cc262005-09-12 18:49:24 +0200794 if (node == NUMA_NO_NODE)
Daniel Yeisley0d015322006-05-30 22:47:57 +0200795 node = first_node(node_online_map);
Andi Kleen69d81fc2005-11-05 17:25:53 +0100796 numa_set_node(cpu, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200797
Andi Kleenc31fbb12006-09-26 10:52:33 +0200798 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200799#endif
800}
801
Andi Kleen2b16a232008-01-30 13:32:40 +0100802static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
803{
804 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
805 (c->x86 == 0x6 && c->x86_model >= 0x0e))
806 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
807}
808
Ashok Raje6982c62005-06-25 14:54:58 -0700809static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810{
811 /* Cache sizes */
812 unsigned n;
813
814 init_intel_cacheinfo(c);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100815 if (c->cpuid_level > 9) {
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200816 unsigned eax = cpuid_eax(10);
817 /* Check for version and the number of counters */
818 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100819 set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200820 }
821
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100822 if (cpu_has_ds) {
823 unsigned int l1, l2;
824 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
Stephane Eranianee58fad2006-12-07 02:14:11 +0100825 if (!(l1 & (1<<11)))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100826 set_cpu_cap(c, X86_FEATURE_BTS);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100827 if (!(l1 & (1<<12)))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100828 set_cpu_cap(c, X86_FEATURE_PEBS);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100829 }
830
Markus Metzgereee3af42008-01-30 13:31:09 +0100831
832 if (cpu_has_bts)
833 ds_init_intel(c);
834
Andi Kleenebfcaa92005-04-16 15:25:18 -0700835 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 if (n >= 0x80000008) {
837 unsigned eax = cpuid_eax(0x80000008);
838 c->x86_virt_bits = (eax >> 8) & 0xff;
839 c->x86_phys_bits = eax & 0xff;
Shaohua Liaf9c1422005-11-05 17:25:54 +0100840 /* CPUID workaround for Intel 0F34 CPU */
841 if (c->x86_vendor == X86_VENDOR_INTEL &&
842 c->x86 == 0xF && c->x86_model == 0x3 &&
843 c->x86_mask == 0x4)
844 c->x86_phys_bits = 36;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 }
846
847 if (c->x86 == 15)
848 c->x86_cache_alignment = c->x86_clflush_size * 2;
Andi Kleen39b3a792006-01-11 22:42:45 +0100849 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
850 (c->x86 == 0x6 && c->x86_model >= 0x0e))
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100851 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen27fbe5b2006-09-26 10:52:41 +0200852 if (c->x86 == 6)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100853 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Andi Kleen707fa8e2008-01-30 13:32:37 +0100854 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100855 c->x86_max_cores = intel_num_cpu_cores(c);
Andi Kleendf0cc262005-09-12 18:49:24 +0200856
857 srat_detect_node();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858}
859
Adrian Bunk672289e2005-09-10 00:27:21 -0700860static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861{
862 char *v = c->x86_vendor_id;
863
864 if (!strcmp(v, "AuthenticAMD"))
865 c->x86_vendor = X86_VENDOR_AMD;
866 else if (!strcmp(v, "GenuineIntel"))
867 c->x86_vendor = X86_VENDOR_INTEL;
868 else
869 c->x86_vendor = X86_VENDOR_UNKNOWN;
870}
871
872struct cpu_model_info {
873 int vendor;
874 int family;
875 char *model_names[16];
876};
877
878/* Do some early cpuid on the boot CPU to get some parameter that are
879 needed before check_bugs. Everything advanced is in identify_cpu
880 below. */
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100881static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882{
Yinghai Lua860b632008-01-30 13:30:39 +0100883 u32 tfms, xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
885 c->loops_per_jiffy = loops_per_jiffy;
886 c->x86_cache_size = -1;
887 c->x86_vendor = X86_VENDOR_UNKNOWN;
888 c->x86_model = c->x86_mask = 0; /* So far unknown... */
889 c->x86_vendor_id[0] = '\0'; /* Unset */
890 c->x86_model_id[0] = '\0'; /* Unset */
891 c->x86_clflush_size = 64;
892 c->x86_cache_alignment = c->x86_clflush_size;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100893 c->x86_max_cores = 1;
Yinghai Lua860b632008-01-30 13:30:39 +0100894 c->x86_coreid_bits = 0;
Andi Kleenebfcaa92005-04-16 15:25:18 -0700895 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 memset(&c->x86_capability, 0, sizeof c->x86_capability);
897
898 /* Get vendor name */
899 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
900 (unsigned int *)&c->x86_vendor_id[0],
901 (unsigned int *)&c->x86_vendor_id[8],
902 (unsigned int *)&c->x86_vendor_id[4]);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100903
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 get_cpu_vendor(c);
905
906 /* Initialize the standard set of capabilities */
907 /* Note that the vendor-specific code below might override */
908
909 /* Intel-defined flags: level 0x00000001 */
910 if (c->cpuid_level >= 0x00000001) {
911 __u32 misc;
912 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
913 &c->x86_capability[0]);
914 c->x86 = (tfms >> 8) & 0xf;
915 c->x86_model = (tfms >> 4) & 0xf;
916 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100917 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100919 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +0100921 if (c->x86_capability[0] & (1<<19))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 } else {
924 /* Have CPUID level 0 only - unheard of */
925 c->x86 = 4;
926 }
Andi Kleena1586082005-05-16 21:53:21 -0700927
928#ifdef CONFIG_SMP
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200929 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleena1586082005-05-16 21:53:21 -0700930#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 /* AMD-defined flags: level 0x80000001 */
932 xlvl = cpuid_eax(0x80000000);
Andi Kleenebfcaa92005-04-16 15:25:18 -0700933 c->extended_cpuid_level = xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 if ((xlvl & 0xffff0000) == 0x80000000) {
935 if (xlvl >= 0x80000001) {
936 c->x86_capability[1] = cpuid_edx(0x80000001);
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700937 c->x86_capability[6] = cpuid_ecx(0x80000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 }
939 if (xlvl >= 0x80000004)
940 get_model_name(c); /* Default name */
941 }
942
943 /* Transmeta-defined flags: level 0x80860001 */
944 xlvl = cpuid_eax(0x80860000);
945 if ((xlvl & 0xffff0000) == 0x80860000) {
946 /* Don't set x86_cpuid_level here for now to not confuse. */
947 if (xlvl >= 0x80860001)
948 c->x86_capability[2] = cpuid_edx(0x80860001);
949 }
950
Andreas Herrmann9566e912008-01-30 13:32:41 +0100951 c->extended_cpuid_level = cpuid_eax(0x80000000);
952 if (c->extended_cpuid_level >= 0x80000007)
953 c->x86_power = cpuid_edx(0x80000007);
954
Yinghai Lua860b632008-01-30 13:30:39 +0100955 switch (c->x86_vendor) {
956 case X86_VENDOR_AMD:
957 early_init_amd(c);
958 break;
Yinghai Lu71617bf2008-01-30 13:33:18 +0100959 case X86_VENDOR_INTEL:
960 early_init_intel(c);
961 break;
Yinghai Lua860b632008-01-30 13:30:39 +0100962 }
963
964}
965
966/*
967 * This does the hard work of actually picking apart the CPU stuff...
968 */
969void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
970{
971 int i;
972
973 early_identify_cpu(c);
974
Venki Pallipadi1d679532007-07-11 12:18:32 -0700975 init_scattered_cpuid_features(c);
976
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800977 c->apicid = phys_pkg_id(0);
978
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 /*
980 * Vendor-specific initialization. In this section we
981 * canonicalize the feature flags, meaning if there are
982 * features a certain CPU supports which CPUID doesn't
983 * tell us, CPUID claiming incorrect flags, or other bugs,
984 * we handle them here.
985 *
986 * At the end of this section, c->x86_capability better
987 * indicate the features this CPU genuinely supports!
988 */
989 switch (c->x86_vendor) {
990 case X86_VENDOR_AMD:
991 init_amd(c);
992 break;
993
994 case X86_VENDOR_INTEL:
995 init_intel(c);
996 break;
997
998 case X86_VENDOR_UNKNOWN:
999 default:
1000 display_cacheinfo(c);
1001 break;
1002 }
1003
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001004 detect_ht(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
1006 /*
1007 * On SMP, boot_cpu_data holds the common feature set between
1008 * all CPUs; so make sure that we indicate which features are
1009 * common between the CPUs. The first time this routine gets
1010 * executed, c == &boot_cpu_data.
1011 */
1012 if (c != &boot_cpu_data) {
1013 /* AND the already accumulated flags with these */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001014 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1016 }
1017
Andi Kleen7d851c82008-01-30 13:33:20 +01001018 /* Clear all flags overriden by options */
1019 for (i = 0; i < NCAPINTS; i++)
1020 c->x86_capability[i] ^= cleared_cpu_caps[i];
1021
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022#ifdef CONFIG_X86_MCE
1023 mcheck_init(c);
1024#endif
Hiroshi Shimamoto74ff3052008-01-30 13:33:18 +01001025 select_idle_routine(c);
1026
Andi Kleen8bd99482007-05-11 11:23:20 +02001027 if (c != &boot_cpu_data)
Shaohua Li3b520b22005-07-07 17:56:38 -07001028 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029#ifdef CONFIG_NUMA
Andi Kleen3019e8e2005-07-28 21:15:28 -07001030 numa_add_cpu(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031#endif
Andi Kleen2b16a232008-01-30 13:32:40 +01001032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Ashok Raje6982c62005-06-25 14:54:58 -07001035void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036{
1037 if (c->x86_model_id[0])
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001038 printk(KERN_INFO "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001040 if (c->x86_mask || c->cpuid_level >= 0)
1041 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 else
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001043 printk(KERN_CONT "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044}
1045
1046/*
1047 * Get CPU information for use by the procfs.
1048 */
1049
1050static int show_cpuinfo(struct seq_file *m, void *v)
1051{
1052 struct cpuinfo_x86 *c = v;
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001053 int cpu = 0, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001055 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 * These flag bits must match the definitions in <asm/cpufeature.h>.
1057 * NULL means this bit is undefined or reserved; either way it doesn't
1058 * have meaning as far as Linux is concerned. Note that it's important
1059 * to realize there is a difference between this table and CPUID -- if
1060 * applications want to get the raw CPUID data, they should access
1061 * /dev/cpu/<cpu_nr>/cpuid instead.
1062 */
Jan Beulich121d7bf2007-10-17 18:04:37 +02001063 static const char *const x86_cap_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 /* Intel-defined */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001065 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
1066 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
1067 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
1068 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
1070 /* AMD-defined */
Zwane Mwaikambo3c3b73b2005-05-01 08:58:51 -07001071 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
1073 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +01001074 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
1075 "3dnowext", "3dnow",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
1077 /* Transmeta-defined */
1078 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
1079 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1080 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1081 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1082
1083 /* Other (Linux-defined) */
H. Peter Anvinec481532007-07-11 12:18:29 -07001084 "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
1085 NULL, NULL, NULL, NULL,
1086 "constant_tsc", "up", NULL, "arch_perfmon",
1087 "pebs", "bts", NULL, "sync_rdtsc",
1088 "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1090
1091 /* Intel-defined (#2) */
Andi Kleen9d95dd82006-03-25 16:31:22 +01001092 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
Dave Jonesdcf10302006-09-26 10:52:42 +02001093 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
H. Peter Anvine1054b32007-10-26 14:09:09 -07001094 NULL, NULL, "dca", "sse4_1", "sse4_2", NULL, NULL, "popcnt",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1096
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001097 /* VIA/Cyrix/Centaur-defined */
1098 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
H. Peter Anvinec481532007-07-11 12:18:29 -07001099 "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001100 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1101 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1102
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 /* AMD-defined (#2) */
H. Peter Anvine1054b32007-10-26 14:09:09 -07001104 "lahf_lm", "cmp_legacy", "svm", "extapic",
1105 "cr8_legacy", "abm", "sse4a", "misalignsse",
1106 "3dnowprefetch", "osvw", "ibs", "sse5",
1107 "skinit", "wdt", NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001109 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Venki Pallipadi1d679532007-07-11 12:18:32 -07001110
1111 /* Auxiliary (Linux-defined) */
1112 "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1113 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1114 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1115 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 };
Jan Beulich121d7bf2007-10-17 18:04:37 +02001117 static const char *const x86_power_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 "ts", /* temperature sensor */
1119 "fid", /* frequency id control */
1120 "vid", /* voltage id control */
1121 "ttp", /* thermal trip */
1122 "tm",
Andi Kleen3f98bc42006-01-11 22:42:51 +01001123 "stc",
Andi Kleenf790cd32007-02-13 13:26:25 +01001124 "100mhzsteps",
1125 "hwpstate",
Joerg Roedeld8243952007-05-02 19:27:09 +02001126 "", /* tsc invariant mapped to constant_tsc */
1127 /* nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 };
1129
1130
1131#ifdef CONFIG_SMP
Mike Travis92cb7612007-10-19 20:35:04 +02001132 cpu = c->cpu_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133#endif
1134
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001135 seq_printf(m, "processor\t: %u\n"
1136 "vendor_id\t: %s\n"
1137 "cpu family\t: %d\n"
1138 "model\t\t: %d\n"
1139 "model name\t: %s\n",
1140 (unsigned)cpu,
1141 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1142 c->x86,
1143 (int)c->x86_model,
1144 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1145
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 if (c->x86_mask || c->cpuid_level >= 0)
1147 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1148 else
1149 seq_printf(m, "stepping\t: unknown\n");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001150
1151 if (cpu_has(c, X86_FEATURE_TSC)) {
Mike Travis92cb7612007-10-19 20:35:04 +02001152 unsigned int freq = cpufreq_quick_get((unsigned)cpu);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001153
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001154 if (!freq)
1155 freq = cpu_khz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001157 freq / 1000, (freq % 1000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 }
1159
1160 /* Cache size */
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001161 if (c->x86_cache_size >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001163
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001165 if (smp_num_siblings * c->x86_max_cores > 1) {
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001166 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
Mike Travis08357612007-10-16 01:24:04 -07001167 seq_printf(m, "siblings\t: %d\n",
1168 cpus_weight(per_cpu(cpu_core_map, cpu)));
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001169 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001170 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
Andi Kleendb468682005-04-16 15:24:51 -07001171 }
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001172#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
1174 seq_printf(m,
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001175 "fpu\t\t: yes\n"
1176 "fpu_exception\t: yes\n"
1177 "cpuid level\t: %d\n"
1178 "wp\t\t: yes\n"
1179 "flags\t\t:",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 c->cpuid_level);
1181
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001182 for (i = 0; i < 32*NCAPINTS; i++)
1183 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
1184 seq_printf(m, " %s", x86_cap_flags[i]);
1185
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1187 c->loops_per_jiffy/(500000/HZ),
1188 (c->loops_per_jiffy/(5000/HZ)) % 100);
1189
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001190 if (c->x86_tlbsize > 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1192 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1193 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1194
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001195 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 c->x86_phys_bits, c->x86_virt_bits);
1197
1198 seq_printf(m, "power management:");
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001199 for (i = 0; i < 32; i++) {
1200 if (c->x86_power & (1 << i)) {
1201 if (i < ARRAY_SIZE(x86_power_flags) &&
1202 x86_power_flags[i])
1203 seq_printf(m, "%s%s",
1204 x86_power_flags[i][0]?" ":"",
1205 x86_power_flags[i]);
1206 else
1207 seq_printf(m, " [%d]", i);
1208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 }
Andi Kleen3dd9d512005-04-16 15:25:15 -07001210
Siddha, Suresh Bd31ddaa2005-04-16 15:25:20 -07001211 seq_printf(m, "\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 return 0;
1214}
1215
1216static void *c_start(struct seq_file *m, loff_t *pos)
1217{
Mike Travis92cb7612007-10-19 20:35:04 +02001218 if (*pos == 0) /* just in case, cpu 0 is not the first */
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001219 *pos = first_cpu(cpu_online_map);
1220 if ((*pos) < NR_CPUS && cpu_online(*pos))
Mike Travis92cb7612007-10-19 20:35:04 +02001221 return &cpu_data(*pos);
1222 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223}
1224
1225static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1226{
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001227 *pos = next_cpu(*pos, cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 return c_start(m, pos);
1229}
1230
1231static void c_stop(struct seq_file *m, void *v)
1232{
1233}
1234
1235struct seq_operations cpuinfo_op = {
Thomas Gleixner04e1ba82008-01-30 13:30:39 +01001236 .start = c_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 .next = c_next,
1238 .stop = c_stop,
1239 .show = show_cpuinfo,
1240};