blob: 52e65ae37f06c1c1e30eead878b237e3718f629c [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
2 * x86_emulate.c
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
12 *
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
20 */
21
22#ifndef __KERNEL__
23#include <stdio.h>
24#include <stdint.h>
25#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040026#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#else
Avi Kivityedf88412007-12-16 11:02:48 +020028#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080029#define DPRINTF(x...) do {} while (0)
30#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#include <linux/module.h>
Avi Kivityedf88412007-12-16 11:02:48 +020032#include <asm/kvm_x86_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080033
34/*
35 * Opcode effective-address decode tables.
36 * Note that we only emulate instructions that have at least one memory
37 * operand (excluding implicit stack references). We assume that stack
38 * references and instruction fetches will never occur in special memory
39 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
40 * not be handled.
41 */
42
43/* Operand sizes: 8-bit operands or specified/overridden size. */
44#define ByteOp (1<<0) /* 8-bit operands. */
45/* Destination operand type. */
46#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
47#define DstReg (2<<1) /* Register operand. */
48#define DstMem (3<<1) /* Memory operand. */
49#define DstMask (3<<1)
50/* Source operand type. */
51#define SrcNone (0<<3) /* No source operand. */
52#define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
53#define SrcReg (1<<3) /* Register operand. */
54#define SrcMem (2<<3) /* Memory operand. */
55#define SrcMem16 (3<<3) /* Memory operand (16-bit). */
56#define SrcMem32 (4<<3) /* Memory operand (32-bit). */
57#define SrcImm (5<<3) /* Immediate operand. */
58#define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
59#define SrcMask (7<<3)
60/* Generic ModRM decode. */
61#define ModRM (1<<6)
62/* Destination is only written; never read. */
63#define Mov (1<<7)
Avi Kivity038e51d2007-01-22 20:40:40 -080064#define BitOp (1<<8)
Avi Kivityc7e75a32007-10-28 16:34:25 +020065#define MemAbs (1<<9) /* Memory operand is absolute displacement */
Avi Kivityb9fa9d62007-11-27 19:05:37 +020066#define String (1<<10) /* String instruction (rep capable) */
Avi Kivity6e3d5df2007-12-06 18:14:14 +020067#define Stack (1<<11) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020068#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
69#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
70#define GroupMask 0xff /* Group number stored in bits 0:7 */
Avi Kivity6aa8b732006-12-10 02:21:36 -080071
Avi Kivity43bb19c2008-01-18 12:46:50 +020072enum {
Avi Kivity7d858a12008-01-18 12:58:04 +020073 Group1A, Group3_Byte, Group3,
Avi Kivity43bb19c2008-01-18 12:46:50 +020074};
75
Avi Kivityc7e75a32007-10-28 16:34:25 +020076static u16 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080077 /* 0x00 - 0x07 */
78 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
79 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
80 0, 0, 0, 0,
81 /* 0x08 - 0x0F */
82 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
83 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
84 0, 0, 0, 0,
85 /* 0x10 - 0x17 */
86 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
87 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
88 0, 0, 0, 0,
89 /* 0x18 - 0x1F */
90 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
91 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
92 0, 0, 0, 0,
93 /* 0x20 - 0x27 */
94 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
95 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Nitin A Kamble19eb9382007-08-17 15:17:41 +030096 SrcImmByte, SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080097 /* 0x28 - 0x2F */
98 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
99 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
100 0, 0, 0, 0,
101 /* 0x30 - 0x37 */
102 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
103 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
104 0, 0, 0, 0,
105 /* 0x38 - 0x3F */
106 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
107 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
108 0, 0, 0, 0,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700109 /* 0x40 - 0x47 */
Avi Kivity33615aa2007-10-31 11:15:56 +0200110 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700111 /* 0x48 - 0x4F */
Avi Kivity33615aa2007-10-31 11:15:56 +0200112 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300113 /* 0x50 - 0x57 */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200114 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
115 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300116 /* 0x58 - 0x5F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200117 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
118 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700119 /* 0x60 - 0x67 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800120 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700121 0, 0, 0, 0,
122 /* 0x68 - 0x6F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200123 0, 0, ImplicitOps | Mov | Stack, 0,
Laurent Viviere70669a2007-08-05 10:36:40 +0300124 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
125 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300126 /* 0x70 - 0x77 */
127 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
128 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
129 /* 0x78 - 0x7F */
130 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
131 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800132 /* 0x80 - 0x87 */
133 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
134 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
135 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
136 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
137 /* 0x88 - 0x8F */
138 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
139 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200140 0, ModRM | DstReg, 0, Group | Group1A,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800141 /* 0x90 - 0x9F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200142 0, 0, 0, 0, 0, 0, 0, 0,
143 0, 0, 0, 0, ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800144 /* 0xA0 - 0xA7 */
Avi Kivityc7e75a32007-10-28 16:34:25 +0200145 ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
146 ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
Avi Kivityb9fa9d62007-11-27 19:05:37 +0200147 ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
148 ByteOp | ImplicitOps | String, ImplicitOps | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800149 /* 0xA8 - 0xAF */
Avi Kivityb9fa9d62007-11-27 19:05:37 +0200150 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
151 ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
152 ByteOp | ImplicitOps | String, ImplicitOps | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800153 /* 0xB0 - 0xBF */
154 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
155 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300156 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200157 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300158 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800159 /* 0xC8 - 0xCF */
160 0, 0, 0, 0, 0, 0, 0, 0,
161 /* 0xD0 - 0xD7 */
162 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
163 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
164 0, 0, 0, 0,
165 /* 0xD8 - 0xDF */
166 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300167 /* 0xE0 - 0xE7 */
168 0, 0, 0, 0, 0, 0, 0, 0,
169 /* 0xE8 - 0xEF */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200170 ImplicitOps | Stack, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps,
171 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800172 /* 0xF0 - 0xF7 */
173 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200174 ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800175 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700176 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800177 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
178};
179
Avi Kivity038e51d2007-01-22 20:40:40 -0800180static u16 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800181 /* 0x00 - 0x0F */
182 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
Avi Kivity651a3e22007-10-28 16:09:18 +0200183 ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800184 /* 0x10 - 0x1F */
185 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
186 /* 0x20 - 0x2F */
187 ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
188 0, 0, 0, 0, 0, 0, 0, 0,
189 /* 0x30 - 0x3F */
Avi Kivity35f3f282007-07-17 14:20:30 +0300190 ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800191 /* 0x40 - 0x47 */
192 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
193 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
194 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
195 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
196 /* 0x48 - 0x4F */
197 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
198 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
199 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
200 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
201 /* 0x50 - 0x5F */
202 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
203 /* 0x60 - 0x6F */
204 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
205 /* 0x70 - 0x7F */
206 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
207 /* 0x80 - 0x8F */
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300208 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
209 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
210 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
211 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800212 /* 0x90 - 0x9F */
213 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
214 /* 0xA0 - 0xA7 */
Avi Kivity038e51d2007-01-22 20:40:40 -0800215 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800216 /* 0xA8 - 0xAF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800217 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800218 /* 0xB0 - 0xB7 */
219 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
Avi Kivity038e51d2007-01-22 20:40:40 -0800220 DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800221 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
222 DstReg | SrcMem16 | ModRM | Mov,
223 /* 0xB8 - 0xBF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800224 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800225 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
226 DstReg | SrcMem16 | ModRM | Mov,
227 /* 0xC0 - 0xCF */
Sheng Yanga012e652007-10-15 14:24:20 +0800228 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
229 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800230 /* 0xD0 - 0xDF */
231 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
232 /* 0xE0 - 0xEF */
233 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
234 /* 0xF0 - 0xFF */
235 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
236};
237
Avi Kivitye09d0822008-01-18 12:38:59 +0200238static u16 group_table[] = {
Avi Kivity43bb19c2008-01-18 12:46:50 +0200239 [Group1A*8] =
240 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200241 [Group3_Byte*8] =
242 ByteOp | SrcImm | DstMem | ModRM, 0,
243 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
244 0, 0, 0, 0,
245 [Group3*8] =
246 DstMem | SrcImm | ModRM | SrcImm, 0,
247 DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
248 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200249};
250
251static u16 group2_table[] = {
252};
253
Avi Kivity6aa8b732006-12-10 02:21:36 -0800254/* EFLAGS bit definitions. */
255#define EFLG_OF (1<<11)
256#define EFLG_DF (1<<10)
257#define EFLG_SF (1<<7)
258#define EFLG_ZF (1<<6)
259#define EFLG_AF (1<<4)
260#define EFLG_PF (1<<2)
261#define EFLG_CF (1<<0)
262
263/*
264 * Instruction emulation:
265 * Most instructions are emulated directly via a fragment of inline assembly
266 * code. This allows us to save/restore EFLAGS and thus very easily pick up
267 * any modified flags.
268 */
269
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800270#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800271#define _LO32 "k" /* force 32-bit operand */
272#define _STK "%%rsp" /* stack pointer */
273#elif defined(__i386__)
274#define _LO32 "" /* force 32-bit operand */
275#define _STK "%%esp" /* stack pointer */
276#endif
277
278/*
279 * These EFLAGS bits are restored from saved value during emulation, and
280 * any changes are written back to the saved value after emulation.
281 */
282#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
283
284/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200285#define _PRE_EFLAGS(_sav, _msk, _tmp) \
286 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
287 "movl %"_sav",%"_LO32 _tmp"; " \
288 "push %"_tmp"; " \
289 "push %"_tmp"; " \
290 "movl %"_msk",%"_LO32 _tmp"; " \
291 "andl %"_LO32 _tmp",("_STK"); " \
292 "pushf; " \
293 "notl %"_LO32 _tmp"; " \
294 "andl %"_LO32 _tmp",("_STK"); " \
295 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
296 "pop %"_tmp"; " \
297 "orl %"_LO32 _tmp",("_STK"); " \
298 "popf; " \
299 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800300
301/* After executing instruction: write-back necessary bits in EFLAGS. */
302#define _POST_EFLAGS(_sav, _msk, _tmp) \
303 /* _sav |= EFLAGS & _msk; */ \
304 "pushf; " \
305 "pop %"_tmp"; " \
306 "andl %"_msk",%"_LO32 _tmp"; " \
307 "orl %"_LO32 _tmp",%"_sav"; "
308
309/* Raw emulation: instruction has two explicit operands. */
310#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
311 do { \
312 unsigned long _tmp; \
313 \
314 switch ((_dst).bytes) { \
315 case 2: \
316 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400317 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800318 _op"w %"_wx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400319 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800320 : "=m" (_eflags), "=m" ((_dst).val), \
321 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400322 : _wy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800323 break; \
324 case 4: \
325 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400326 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800327 _op"l %"_lx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400328 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800329 : "=m" (_eflags), "=m" ((_dst).val), \
330 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400331 : _ly ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800332 break; \
333 case 8: \
334 __emulate_2op_8byte(_op, _src, _dst, \
335 _eflags, _qx, _qy); \
336 break; \
337 } \
338 } while (0)
339
340#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
341 do { \
342 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400343 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800344 case 1: \
345 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400346 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800347 _op"b %"_bx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400348 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800349 : "=m" (_eflags), "=m" ((_dst).val), \
350 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400351 : _by ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800352 break; \
353 default: \
354 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
355 _wx, _wy, _lx, _ly, _qx, _qy); \
356 break; \
357 } \
358 } while (0)
359
360/* Source operand is byte-sized and may be restricted to just %cl. */
361#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
362 __emulate_2op(_op, _src, _dst, _eflags, \
363 "b", "c", "b", "c", "b", "c", "b", "c")
364
365/* Source operand is byte, word, long or quad sized. */
366#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
367 __emulate_2op(_op, _src, _dst, _eflags, \
368 "b", "q", "w", "r", _LO32, "r", "", "r")
369
370/* Source operand is word, long or quad sized. */
371#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
372 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
373 "w", "r", _LO32, "r", "", "r")
374
375/* Instruction has only one explicit operand (no source operand). */
376#define emulate_1op(_op, _dst, _eflags) \
377 do { \
378 unsigned long _tmp; \
379 \
Mike Dayd77c26f2007-10-08 09:02:08 -0400380 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800381 case 1: \
382 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400383 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800384 _op"b %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400385 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800386 : "=m" (_eflags), "=m" ((_dst).val), \
387 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400388 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800389 break; \
390 case 2: \
391 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400392 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800393 _op"w %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400394 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800395 : "=m" (_eflags), "=m" ((_dst).val), \
396 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400397 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398 break; \
399 case 4: \
400 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400401 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800402 _op"l %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400403 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800404 : "=m" (_eflags), "=m" ((_dst).val), \
405 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400406 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800407 break; \
408 case 8: \
409 __emulate_1op_8byte(_op, _dst, _eflags); \
410 break; \
411 } \
412 } while (0)
413
414/* Emulate an instruction with quadword operands (x86/64 only). */
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800415#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800416#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
417 do { \
418 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400419 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800420 _op"q %"_qx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400421 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800422 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400423 : _qy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800424 } while (0)
425
426#define __emulate_1op_8byte(_op, _dst, _eflags) \
427 do { \
428 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400429 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800430 _op"q %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400431 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800432 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400433 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800434 } while (0)
435
436#elif defined(__i386__)
437#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
438#define __emulate_1op_8byte(_op, _dst, _eflags)
439#endif /* __i386__ */
440
441/* Fetch next part of the instruction being emulated. */
442#define insn_fetch(_type, _size, _eip) \
443({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200444 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Mike Dayd77c26f2007-10-08 09:02:08 -0400445 if (rc != 0) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800446 goto done; \
447 (_eip) += (_size); \
448 (_type)_x; \
449})
450
451/* Access/update address held in a register, based on addressing mode. */
Laurent Viviere70669a2007-08-05 10:36:40 +0300452#define address_mask(reg) \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200453 ((c->ad_bytes == sizeof(unsigned long)) ? \
454 (reg) : ((reg) & ((1UL << (c->ad_bytes << 3)) - 1)))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800455#define register_address(base, reg) \
Laurent Viviere70669a2007-08-05 10:36:40 +0300456 ((base) + address_mask(reg))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800457#define register_address_increment(reg, inc) \
458 do { \
459 /* signed type ensures sign extension to long */ \
460 int _inc = (inc); \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200461 if (c->ad_bytes == sizeof(unsigned long)) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800462 (reg) += _inc; \
463 else \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200464 (reg) = ((reg) & \
465 ~((1UL << (c->ad_bytes << 3)) - 1)) | \
466 (((reg) + _inc) & \
467 ((1UL << (c->ad_bytes << 3)) - 1)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800468 } while (0)
469
Nitin A Kamble098c9372007-08-19 11:00:36 +0300470#define JMP_REL(rel) \
471 do { \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200472 register_address_increment(c->eip, rel); \
Nitin A Kamble098c9372007-08-19 11:00:36 +0300473 } while (0)
474
Avi Kivity62266862007-11-20 13:15:52 +0200475static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
476 struct x86_emulate_ops *ops,
477 unsigned long linear, u8 *dest)
478{
479 struct fetch_cache *fc = &ctxt->decode.fetch;
480 int rc;
481 int size;
482
483 if (linear < fc->start || linear >= fc->end) {
484 size = min(15UL, PAGE_SIZE - offset_in_page(linear));
485 rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
486 if (rc)
487 return rc;
488 fc->start = linear;
489 fc->end = linear + size;
490 }
491 *dest = fc->data[linear - fc->start];
492 return 0;
493}
494
495static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
496 struct x86_emulate_ops *ops,
497 unsigned long eip, void *dest, unsigned size)
498{
499 int rc = 0;
500
501 eip += ctxt->cs_base;
502 while (size--) {
503 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
504 if (rc)
505 return rc;
506 }
507 return 0;
508}
509
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000510/*
511 * Given the 'reg' portion of a ModRM byte, and a register block, return a
512 * pointer into the block that addresses the relevant register.
513 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
514 */
515static void *decode_register(u8 modrm_reg, unsigned long *regs,
516 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800517{
518 void *p;
519
520 p = &regs[modrm_reg];
521 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
522 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
523 return p;
524}
525
526static int read_descriptor(struct x86_emulate_ctxt *ctxt,
527 struct x86_emulate_ops *ops,
528 void *ptr,
529 u16 *size, unsigned long *address, int op_bytes)
530{
531 int rc;
532
533 if (op_bytes == 2)
534 op_bytes = 3;
535 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300536 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
537 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800538 if (rc)
539 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300540 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
541 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800542 return rc;
543}
544
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300545static int test_cc(unsigned int condition, unsigned int flags)
546{
547 int rc = 0;
548
549 switch ((condition & 15) >> 1) {
550 case 0: /* o */
551 rc |= (flags & EFLG_OF);
552 break;
553 case 1: /* b/c/nae */
554 rc |= (flags & EFLG_CF);
555 break;
556 case 2: /* z/e */
557 rc |= (flags & EFLG_ZF);
558 break;
559 case 3: /* be/na */
560 rc |= (flags & (EFLG_CF|EFLG_ZF));
561 break;
562 case 4: /* s */
563 rc |= (flags & EFLG_SF);
564 break;
565 case 5: /* p/pe */
566 rc |= (flags & EFLG_PF);
567 break;
568 case 7: /* le/ng */
569 rc |= (flags & EFLG_ZF);
570 /* fall through */
571 case 6: /* l/nge */
572 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
573 break;
574 }
575
576 /* Odd condition identifiers (lsb == 1) have inverted sense. */
577 return (!!rc ^ (condition & 1));
578}
579
Avi Kivity3c118e22007-10-31 10:27:04 +0200580static void decode_register_operand(struct operand *op,
581 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200582 int inhibit_bytereg)
583{
Avi Kivity33615aa2007-10-31 11:15:56 +0200584 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200585 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200586
587 if (!(c->d & ModRM))
588 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200589 op->type = OP_REG;
590 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200591 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200592 op->val = *(u8 *)op->ptr;
593 op->bytes = 1;
594 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200595 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200596 op->bytes = c->op_bytes;
597 switch (op->bytes) {
598 case 2:
599 op->val = *(u16 *)op->ptr;
600 break;
601 case 4:
602 op->val = *(u32 *)op->ptr;
603 break;
604 case 8:
605 op->val = *(u64 *) op->ptr;
606 break;
607 }
608 }
609 op->orig_val = op->val;
610}
611
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200612static int decode_modrm(struct x86_emulate_ctxt *ctxt,
613 struct x86_emulate_ops *ops)
614{
615 struct decode_cache *c = &ctxt->decode;
616 u8 sib;
617 int index_reg = 0, base_reg = 0, scale, rip_relative = 0;
618 int rc = 0;
619
620 if (c->rex_prefix) {
621 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
622 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
623 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
624 }
625
626 c->modrm = insn_fetch(u8, 1, c->eip);
627 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
628 c->modrm_reg |= (c->modrm & 0x38) >> 3;
629 c->modrm_rm |= (c->modrm & 0x07);
630 c->modrm_ea = 0;
631 c->use_modrm_ea = 1;
632
633 if (c->modrm_mod == 3) {
634 c->modrm_val = *(unsigned long *)
635 decode_register(c->modrm_rm, c->regs, c->d & ByteOp);
636 return rc;
637 }
638
639 if (c->ad_bytes == 2) {
640 unsigned bx = c->regs[VCPU_REGS_RBX];
641 unsigned bp = c->regs[VCPU_REGS_RBP];
642 unsigned si = c->regs[VCPU_REGS_RSI];
643 unsigned di = c->regs[VCPU_REGS_RDI];
644
645 /* 16-bit ModR/M decode. */
646 switch (c->modrm_mod) {
647 case 0:
648 if (c->modrm_rm == 6)
649 c->modrm_ea += insn_fetch(u16, 2, c->eip);
650 break;
651 case 1:
652 c->modrm_ea += insn_fetch(s8, 1, c->eip);
653 break;
654 case 2:
655 c->modrm_ea += insn_fetch(u16, 2, c->eip);
656 break;
657 }
658 switch (c->modrm_rm) {
659 case 0:
660 c->modrm_ea += bx + si;
661 break;
662 case 1:
663 c->modrm_ea += bx + di;
664 break;
665 case 2:
666 c->modrm_ea += bp + si;
667 break;
668 case 3:
669 c->modrm_ea += bp + di;
670 break;
671 case 4:
672 c->modrm_ea += si;
673 break;
674 case 5:
675 c->modrm_ea += di;
676 break;
677 case 6:
678 if (c->modrm_mod != 0)
679 c->modrm_ea += bp;
680 break;
681 case 7:
682 c->modrm_ea += bx;
683 break;
684 }
685 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
686 (c->modrm_rm == 6 && c->modrm_mod != 0))
687 if (!c->override_base)
688 c->override_base = &ctxt->ss_base;
689 c->modrm_ea = (u16)c->modrm_ea;
690 } else {
691 /* 32/64-bit ModR/M decode. */
692 switch (c->modrm_rm) {
693 case 4:
694 case 12:
695 sib = insn_fetch(u8, 1, c->eip);
696 index_reg |= (sib >> 3) & 7;
697 base_reg |= sib & 7;
698 scale = sib >> 6;
699
700 switch (base_reg) {
701 case 5:
702 if (c->modrm_mod != 0)
703 c->modrm_ea += c->regs[base_reg];
704 else
705 c->modrm_ea +=
706 insn_fetch(s32, 4, c->eip);
707 break;
708 default:
709 c->modrm_ea += c->regs[base_reg];
710 }
711 switch (index_reg) {
712 case 4:
713 break;
714 default:
715 c->modrm_ea += c->regs[index_reg] << scale;
716 }
717 break;
718 case 5:
719 if (c->modrm_mod != 0)
720 c->modrm_ea += c->regs[c->modrm_rm];
721 else if (ctxt->mode == X86EMUL_MODE_PROT64)
722 rip_relative = 1;
723 break;
724 default:
725 c->modrm_ea += c->regs[c->modrm_rm];
726 break;
727 }
728 switch (c->modrm_mod) {
729 case 0:
730 if (c->modrm_rm == 5)
731 c->modrm_ea += insn_fetch(s32, 4, c->eip);
732 break;
733 case 1:
734 c->modrm_ea += insn_fetch(s8, 1, c->eip);
735 break;
736 case 2:
737 c->modrm_ea += insn_fetch(s32, 4, c->eip);
738 break;
739 }
740 }
741 if (rip_relative) {
742 c->modrm_ea += c->eip;
743 switch (c->d & SrcMask) {
744 case SrcImmByte:
745 c->modrm_ea += 1;
746 break;
747 case SrcImm:
748 if (c->d & ByteOp)
749 c->modrm_ea += 1;
750 else
751 if (c->op_bytes == 8)
752 c->modrm_ea += 4;
753 else
754 c->modrm_ea += c->op_bytes;
755 }
756 }
757done:
758 return rc;
759}
760
761static int decode_abs(struct x86_emulate_ctxt *ctxt,
762 struct x86_emulate_ops *ops)
763{
764 struct decode_cache *c = &ctxt->decode;
765 int rc = 0;
766
767 switch (c->ad_bytes) {
768 case 2:
769 c->modrm_ea = insn_fetch(u16, 2, c->eip);
770 break;
771 case 4:
772 c->modrm_ea = insn_fetch(u32, 4, c->eip);
773 break;
774 case 8:
775 c->modrm_ea = insn_fetch(u64, 8, c->eip);
776 break;
777 }
778done:
779 return rc;
780}
781
Avi Kivity6aa8b732006-12-10 02:21:36 -0800782int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200783x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800784{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200785 struct decode_cache *c = &ctxt->decode;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800786 int rc = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800787 int mode = ctxt->mode;
Avi Kivitye09d0822008-01-18 12:38:59 +0200788 int def_op_bytes, def_ad_bytes, group;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800789
790 /* Shadow copy of register state. Committed on successful emulation. */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800791
Laurent Viviere4e03de2007-09-18 11:52:50 +0200792 memset(c, 0, sizeof(struct decode_cache));
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800793 c->eip = ctxt->vcpu->arch.rip;
794 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800795
796 switch (mode) {
797 case X86EMUL_MODE_REAL:
798 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200799 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800800 break;
801 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200802 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800803 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800804#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800805 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200806 def_op_bytes = 4;
807 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800808 break;
809#endif
810 default:
811 return -1;
812 }
813
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200814 c->op_bytes = def_op_bytes;
815 c->ad_bytes = def_ad_bytes;
816
Avi Kivity6aa8b732006-12-10 02:21:36 -0800817 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200818 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200819 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800820 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200821 /* switch between 2/4 bytes */
822 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800823 break;
824 case 0x67: /* address-size override */
825 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200826 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200827 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800828 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200829 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200830 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800831 break;
832 case 0x2e: /* CS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200833 c->override_base = &ctxt->cs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800834 break;
835 case 0x3e: /* DS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200836 c->override_base = &ctxt->ds_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800837 break;
838 case 0x26: /* ES override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200839 c->override_base = &ctxt->es_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800840 break;
841 case 0x64: /* FS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200842 c->override_base = &ctxt->fs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800843 break;
844 case 0x65: /* GS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200845 c->override_base = &ctxt->gs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800846 break;
847 case 0x36: /* SS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200848 c->override_base = &ctxt->ss_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800849 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200850 case 0x40 ... 0x4f: /* REX */
851 if (mode != X86EMUL_MODE_PROT64)
852 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +0200853 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200854 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800855 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200856 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800857 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +0200858 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100859 c->rep_prefix = REPNE_PREFIX;
860 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800861 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100862 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800863 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800864 default:
865 goto done_prefixes;
866 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200867
868 /* Any legacy prefix after a REX prefix nullifies its effect. */
869
Avi Kivity33615aa2007-10-31 11:15:56 +0200870 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800871 }
872
873done_prefixes:
874
875 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200876 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +0200877 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200878 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800879
880 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200881 c->d = opcode_table[c->b];
882 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800883 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200884 if (c->b == 0x0f) {
885 c->twobyte = 1;
886 c->b = insn_fetch(u8, 1, c->eip);
887 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800888 }
Avi Kivitye09d0822008-01-18 12:38:59 +0200889 }
Avi Kivity6aa8b732006-12-10 02:21:36 -0800890
Avi Kivitye09d0822008-01-18 12:38:59 +0200891 if (c->d & Group) {
892 group = c->d & GroupMask;
893 c->modrm = insn_fetch(u8, 1, c->eip);
894 --c->eip;
895
896 group = (group << 3) + ((c->modrm >> 3) & 7);
897 if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
898 c->d = group2_table[group];
899 else
900 c->d = group_table[group];
901 }
902
903 /* Unrecognised? */
904 if (c->d == 0) {
905 DPRINTF("Cannot emulate %02x\n", c->b);
906 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800907 }
908
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200909 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
910 c->op_bytes = 8;
911
Avi Kivity6aa8b732006-12-10 02:21:36 -0800912 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200913 if (c->d & ModRM)
914 rc = decode_modrm(ctxt, ops);
915 else if (c->d & MemAbs)
916 rc = decode_abs(ctxt, ops);
917 if (rc)
918 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800919
Avi Kivityc7e75a32007-10-28 16:34:25 +0200920 if (!c->override_base)
921 c->override_base = &ctxt->ds_base;
922 if (mode == X86EMUL_MODE_PROT64 &&
923 c->override_base != &ctxt->fs_base &&
924 c->override_base != &ctxt->gs_base)
925 c->override_base = NULL;
926
927 if (c->override_base)
928 c->modrm_ea += *c->override_base;
929
930 if (c->ad_bytes != 8)
931 c->modrm_ea = (u32)c->modrm_ea;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800932 /*
933 * Decode and fetch the source operand: register, memory
934 * or immediate.
935 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200936 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800937 case SrcNone:
938 break;
939 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200940 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800941 break;
942 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200943 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800944 goto srcmem_common;
945 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200946 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800947 goto srcmem_common;
948 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200949 c->src.bytes = (c->d & ByteOp) ? 1 :
950 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300951 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -0400952 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300953 break;
Mike Dayd77c26f2007-10-08 09:02:08 -0400954 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +0200955 /*
956 * For instructions with a ModR/M byte, switch to register
957 * access if Mod = 3.
958 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200959 if ((c->d & ModRM) && c->modrm_mod == 3) {
960 c->src.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +0200961 break;
962 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200963 c->src.type = OP_MEM;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964 break;
965 case SrcImm:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200966 c->src.type = OP_IMM;
967 c->src.ptr = (unsigned long *)c->eip;
968 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
969 if (c->src.bytes == 8)
970 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800971 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200972 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200974 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800975 break;
976 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200977 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800978 break;
979 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200980 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800981 break;
982 }
983 break;
984 case SrcImmByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200985 c->src.type = OP_IMM;
986 c->src.ptr = (unsigned long *)c->eip;
987 c->src.bytes = 1;
988 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989 break;
990 }
991
Avi Kivity038e51d2007-01-22 20:40:40 -0800992 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200993 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -0800994 case ImplicitOps:
995 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200996 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -0800997 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200998 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200999 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001000 break;
1001 case DstMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001002 if ((c->d & ModRM) && c->modrm_mod == 3) {
1003 c->dst.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001004 break;
1005 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001006 c->dst.type = OP_MEM;
1007 break;
1008 }
1009
1010done:
1011 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1012}
1013
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001014static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
1015{
1016 struct decode_cache *c = &ctxt->decode;
1017
1018 c->dst.type = OP_MEM;
1019 c->dst.bytes = c->op_bytes;
1020 c->dst.val = c->src.val;
1021 register_address_increment(c->regs[VCPU_REGS_RSP], -c->op_bytes);
1022 c->dst.ptr = (void *) register_address(ctxt->ss_base,
1023 c->regs[VCPU_REGS_RSP]);
1024}
1025
1026static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1027 struct x86_emulate_ops *ops)
1028{
1029 struct decode_cache *c = &ctxt->decode;
1030 int rc;
1031
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001032 rc = ops->read_std(register_address(ctxt->ss_base,
1033 c->regs[VCPU_REGS_RSP]),
1034 &c->dst.val, c->dst.bytes, ctxt->vcpu);
1035 if (rc != 0)
1036 return rc;
1037
1038 register_address_increment(c->regs[VCPU_REGS_RSP], c->dst.bytes);
1039
1040 return 0;
1041}
1042
Laurent Vivier05f086f2007-09-24 11:10:55 +02001043static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001044{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001045 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001046 switch (c->modrm_reg) {
1047 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001048 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001049 break;
1050 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001051 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001052 break;
1053 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001054 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001055 break;
1056 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001057 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001058 break;
1059 case 4: /* sal/shl */
1060 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001061 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001062 break;
1063 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001064 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001065 break;
1066 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001067 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001068 break;
1069 }
1070}
1071
1072static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001073 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001074{
1075 struct decode_cache *c = &ctxt->decode;
1076 int rc = 0;
1077
1078 switch (c->modrm_reg) {
1079 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001080 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001081 break;
1082 case 2: /* not */
1083 c->dst.val = ~c->dst.val;
1084 break;
1085 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001086 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001087 break;
1088 default:
1089 DPRINTF("Cannot emulate %02x\n", c->b);
1090 rc = X86EMUL_UNHANDLEABLE;
1091 break;
1092 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001093 return rc;
1094}
1095
1096static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001097 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001098{
1099 struct decode_cache *c = &ctxt->decode;
1100 int rc;
1101
1102 switch (c->modrm_reg) {
1103 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001104 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001105 break;
1106 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001107 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001108 break;
1109 case 4: /* jmp abs */
1110 if (c->b == 0xff)
1111 c->eip = c->dst.val;
1112 else {
1113 DPRINTF("Cannot emulate %02x\n", c->b);
1114 return X86EMUL_UNHANDLEABLE;
1115 }
1116 break;
1117 case 6: /* push */
1118
1119 /* 64-bit mode: PUSH always pushes a 64-bit operand. */
1120
1121 if (ctxt->mode == X86EMUL_MODE_PROT64) {
1122 c->dst.bytes = 8;
1123 rc = ops->read_std((unsigned long)c->dst.ptr,
1124 &c->dst.val, 8, ctxt->vcpu);
1125 if (rc != 0)
1126 return rc;
1127 }
1128 register_address_increment(c->regs[VCPU_REGS_RSP],
1129 -c->dst.bytes);
1130 rc = ops->write_emulated(register_address(ctxt->ss_base,
1131 c->regs[VCPU_REGS_RSP]), &c->dst.val,
1132 c->dst.bytes, ctxt->vcpu);
1133 if (rc != 0)
1134 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001135 c->dst.type = OP_NONE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001136 break;
1137 default:
1138 DPRINTF("Cannot emulate %02x\n", c->b);
1139 return X86EMUL_UNHANDLEABLE;
1140 }
1141 return 0;
1142}
1143
1144static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1145 struct x86_emulate_ops *ops,
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001146 unsigned long memop)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001147{
1148 struct decode_cache *c = &ctxt->decode;
1149 u64 old, new;
1150 int rc;
1151
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001152 rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001153 if (rc != 0)
1154 return rc;
1155
1156 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1157 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
1158
1159 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1160 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001161 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001162
1163 } else {
1164 new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1165 (u32) c->regs[VCPU_REGS_RBX];
1166
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001167 rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001168 if (rc != 0)
1169 return rc;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001170 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001171 }
1172 return 0;
1173}
1174
1175static inline int writeback(struct x86_emulate_ctxt *ctxt,
1176 struct x86_emulate_ops *ops)
1177{
1178 int rc;
1179 struct decode_cache *c = &ctxt->decode;
1180
1181 switch (c->dst.type) {
1182 case OP_REG:
1183 /* The 4-byte case *is* correct:
1184 * in 64-bit mode we zero-extend.
1185 */
1186 switch (c->dst.bytes) {
1187 case 1:
1188 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1189 break;
1190 case 2:
1191 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1192 break;
1193 case 4:
1194 *c->dst.ptr = (u32)c->dst.val;
1195 break; /* 64b: zero-ext */
1196 case 8:
1197 *c->dst.ptr = c->dst.val;
1198 break;
1199 }
1200 break;
1201 case OP_MEM:
1202 if (c->lock_prefix)
1203 rc = ops->cmpxchg_emulated(
1204 (unsigned long)c->dst.ptr,
1205 &c->dst.orig_val,
1206 &c->dst.val,
1207 c->dst.bytes,
1208 ctxt->vcpu);
1209 else
1210 rc = ops->write_emulated(
1211 (unsigned long)c->dst.ptr,
1212 &c->dst.val,
1213 c->dst.bytes,
1214 ctxt->vcpu);
1215 if (rc != 0)
1216 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001217 break;
1218 case OP_NONE:
1219 /* no writeback */
1220 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001221 default:
1222 break;
1223 }
1224 return 0;
1225}
1226
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001227int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001228x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001229{
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001230 unsigned long memop = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001231 u64 msr_data;
Laurent Vivier34273182007-09-18 11:27:37 +02001232 unsigned long saved_eip = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001233 struct decode_cache *c = &ctxt->decode;
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001234 int rc = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001235
Laurent Vivier34273182007-09-18 11:27:37 +02001236 /* Shadow copy of register state. Committed on successful emulation.
1237 * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
1238 * modify them.
1239 */
1240
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001241 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Laurent Vivier34273182007-09-18 11:27:37 +02001242 saved_eip = c->eip;
1243
Avi Kivityc7e75a32007-10-28 16:34:25 +02001244 if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001245 memop = c->modrm_ea;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001246
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001247 if (c->rep_prefix && (c->d & String)) {
1248 /* All REP prefixes have the same first termination condition */
1249 if (c->regs[VCPU_REGS_RCX] == 0) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001250 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001251 goto done;
1252 }
1253 /* The second termination condition only applies for REPE
1254 * and REPNE. Test if the repeat string operation prefix is
1255 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
1256 * corresponding termination condition according to:
1257 * - if REPE/REPZ and ZF = 0 then done
1258 * - if REPNE/REPNZ and ZF = 1 then done
1259 */
1260 if ((c->b == 0xa6) || (c->b == 0xa7) ||
1261 (c->b == 0xae) || (c->b == 0xaf)) {
1262 if ((c->rep_prefix == REPE_PREFIX) &&
1263 ((ctxt->eflags & EFLG_ZF) == 0)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001264 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001265 goto done;
1266 }
1267 if ((c->rep_prefix == REPNE_PREFIX) &&
1268 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001269 ctxt->vcpu->arch.rip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001270 goto done;
1271 }
1272 }
1273 c->regs[VCPU_REGS_RCX]--;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001274 c->eip = ctxt->vcpu->arch.rip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02001275 }
1276
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001277 if (c->src.type == OP_MEM) {
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001278 c->src.ptr = (unsigned long *)memop;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001279 c->src.val = 0;
Mike Dayd77c26f2007-10-08 09:02:08 -04001280 rc = ops->read_emulated((unsigned long)c->src.ptr,
1281 &c->src.val,
1282 c->src.bytes,
1283 ctxt->vcpu);
1284 if (rc != 0)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001285 goto done;
1286 c->src.orig_val = c->src.val;
1287 }
1288
1289 if ((c->d & DstMask) == ImplicitOps)
1290 goto special_insn;
1291
1292
1293 if (c->dst.type == OP_MEM) {
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001294 c->dst.ptr = (unsigned long *)memop;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001295 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1296 c->dst.val = 0;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001297 if (c->d & BitOp) {
1298 unsigned long mask = ~(c->dst.bytes * 8 - 1);
Avi Kivitydf513e22007-03-28 20:04:16 +02001299
Laurent Viviere4e03de2007-09-18 11:52:50 +02001300 c->dst.ptr = (void *)c->dst.ptr +
1301 (c->src.val & mask) / 8;
Avi Kivity038e51d2007-01-22 20:40:40 -08001302 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001303 if (!(c->d & Mov) &&
1304 /* optimisation - avoid slow emulated read */
1305 ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1306 &c->dst.val,
1307 c->dst.bytes, ctxt->vcpu)) != 0))
Avi Kivity038e51d2007-01-22 20:40:40 -08001308 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08001309 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001310 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08001311
Avi Kivity018a98d2007-11-27 19:30:56 +02001312special_insn:
1313
Laurent Viviere4e03de2007-09-18 11:52:50 +02001314 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001315 goto twobyte_insn;
1316
Laurent Viviere4e03de2007-09-18 11:52:50 +02001317 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001318 case 0x00 ... 0x05:
1319 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001320 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001321 break;
1322 case 0x08 ... 0x0d:
1323 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001324 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001325 break;
1326 case 0x10 ... 0x15:
1327 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001328 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001329 break;
1330 case 0x18 ... 0x1d:
1331 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001332 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001333 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001334 case 0x20 ... 0x23:
Avi Kivity6aa8b732006-12-10 02:21:36 -08001335 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001336 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001337 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001338 case 0x24: /* and al imm8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001339 c->dst.type = OP_REG;
1340 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1341 c->dst.val = *(u8 *)c->dst.ptr;
1342 c->dst.bytes = 1;
1343 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001344 goto and;
1345 case 0x25: /* and ax imm16, or eax imm32 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001346 c->dst.type = OP_REG;
1347 c->dst.bytes = c->op_bytes;
1348 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1349 if (c->op_bytes == 2)
1350 c->dst.val = *(u16 *)c->dst.ptr;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001351 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001352 c->dst.val = *(u32 *)c->dst.ptr;
1353 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001354 goto and;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001355 case 0x28 ... 0x2d:
1356 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001357 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001358 break;
1359 case 0x30 ... 0x35:
1360 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001361 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362 break;
1363 case 0x38 ... 0x3d:
1364 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001365 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001366 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02001367 case 0x40 ... 0x47: /* inc r16/r32 */
1368 emulate_1op("inc", c->dst, ctxt->eflags);
1369 break;
1370 case 0x48 ... 0x4f: /* dec r16/r32 */
1371 emulate_1op("dec", c->dst, ctxt->eflags);
1372 break;
1373 case 0x50 ... 0x57: /* push reg */
1374 c->dst.type = OP_MEM;
1375 c->dst.bytes = c->op_bytes;
1376 c->dst.val = c->src.val;
1377 register_address_increment(c->regs[VCPU_REGS_RSP],
1378 -c->op_bytes);
1379 c->dst.ptr = (void *) register_address(
1380 ctxt->ss_base, c->regs[VCPU_REGS_RSP]);
1381 break;
1382 case 0x58 ... 0x5f: /* pop reg */
1383 pop_instruction:
1384 if ((rc = ops->read_std(register_address(ctxt->ss_base,
1385 c->regs[VCPU_REGS_RSP]), c->dst.ptr,
1386 c->op_bytes, ctxt->vcpu)) != 0)
1387 goto done;
1388
1389 register_address_increment(c->regs[VCPU_REGS_RSP],
1390 c->op_bytes);
1391 c->dst.type = OP_NONE; /* Disable writeback. */
1392 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001393 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001394 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001395 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001396 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001397 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001398 case 0x6a: /* push imm8 */
1399 c->src.val = 0L;
1400 c->src.val = insn_fetch(s8, 1, c->eip);
1401 emulate_push(ctxt);
1402 break;
1403 case 0x6c: /* insb */
1404 case 0x6d: /* insw/insd */
1405 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
1406 1,
1407 (c->d & ByteOp) ? 1 : c->op_bytes,
1408 c->rep_prefix ?
1409 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
1410 (ctxt->eflags & EFLG_DF),
1411 register_address(ctxt->es_base,
1412 c->regs[VCPU_REGS_RDI]),
1413 c->rep_prefix,
1414 c->regs[VCPU_REGS_RDX]) == 0) {
1415 c->eip = saved_eip;
1416 return -1;
1417 }
1418 return 0;
1419 case 0x6e: /* outsb */
1420 case 0x6f: /* outsw/outsd */
1421 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
1422 0,
1423 (c->d & ByteOp) ? 1 : c->op_bytes,
1424 c->rep_prefix ?
1425 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
1426 (ctxt->eflags & EFLG_DF),
1427 register_address(c->override_base ?
1428 *c->override_base :
1429 ctxt->ds_base,
1430 c->regs[VCPU_REGS_RSI]),
1431 c->rep_prefix,
1432 c->regs[VCPU_REGS_RDX]) == 0) {
1433 c->eip = saved_eip;
1434 return -1;
1435 }
1436 return 0;
1437 case 0x70 ... 0x7f: /* jcc (short) */ {
1438 int rel = insn_fetch(s8, 1, c->eip);
1439
1440 if (test_cc(c->b, ctxt->eflags))
1441 JMP_REL(rel);
1442 break;
1443 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001444 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001445 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001446 case 0:
1447 goto add;
1448 case 1:
1449 goto or;
1450 case 2:
1451 goto adc;
1452 case 3:
1453 goto sbb;
1454 case 4:
1455 goto and;
1456 case 5:
1457 goto sub;
1458 case 6:
1459 goto xor;
1460 case 7:
1461 goto cmp;
1462 }
1463 break;
1464 case 0x84 ... 0x85:
Laurent Vivier05f086f2007-09-24 11:10:55 +02001465 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001466 break;
1467 case 0x86 ... 0x87: /* xchg */
1468 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001469 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001470 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001471 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001472 break;
1473 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001474 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001475 break;
1476 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001477 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001478 break; /* 64b reg: zero-extend */
1479 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001480 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001481 break;
1482 }
1483 /*
1484 * Write back the memory destination with implicit LOCK
1485 * prefix.
1486 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001487 c->dst.val = c->src.val;
1488 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001489 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001490 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03001491 goto mov;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001492 case 0x8d: /* lea r16/r32, m */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001493 c->dst.val = c->modrm_val;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001494 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001495 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001496 rc = emulate_grp1a(ctxt, ops);
1497 if (rc != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001498 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001499 break;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07001500 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001501 c->src.val = (unsigned long) ctxt->eflags;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001502 emulate_push(ctxt);
1503 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001504 case 0x9d: /* popf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001505 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001506 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02001507 case 0xa0 ... 0xa1: /* mov */
1508 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
1509 c->dst.val = c->src.val;
1510 break;
1511 case 0xa2 ... 0xa3: /* mov */
1512 c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
1513 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001514 case 0xa4 ... 0xa5: /* movs */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001515 c->dst.type = OP_MEM;
1516 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1517 c->dst.ptr = (unsigned long *)register_address(
1518 ctxt->es_base,
1519 c->regs[VCPU_REGS_RDI]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001520 if ((rc = ops->read_emulated(register_address(
Laurent Viviere4e03de2007-09-18 11:52:50 +02001521 c->override_base ? *c->override_base :
1522 ctxt->ds_base,
1523 c->regs[VCPU_REGS_RSI]),
1524 &c->dst.val,
1525 c->dst.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001526 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001527 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001528 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001529 : c->dst.bytes);
1530 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001531 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001532 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001533 break;
1534 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01001535 c->src.type = OP_NONE; /* Disable writeback. */
1536 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1537 c->src.ptr = (unsigned long *)register_address(
1538 c->override_base ? *c->override_base :
1539 ctxt->ds_base,
1540 c->regs[VCPU_REGS_RSI]);
1541 if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
1542 &c->src.val,
1543 c->src.bytes,
1544 ctxt->vcpu)) != 0)
1545 goto done;
1546
1547 c->dst.type = OP_NONE; /* Disable writeback. */
1548 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1549 c->dst.ptr = (unsigned long *)register_address(
1550 ctxt->es_base,
1551 c->regs[VCPU_REGS_RDI]);
1552 if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1553 &c->dst.val,
1554 c->dst.bytes,
1555 ctxt->vcpu)) != 0)
1556 goto done;
1557
1558 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
1559
1560 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1561
1562 register_address_increment(c->regs[VCPU_REGS_RSI],
1563 (ctxt->eflags & EFLG_DF) ? -c->src.bytes
1564 : c->src.bytes);
1565 register_address_increment(c->regs[VCPU_REGS_RDI],
1566 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
1567 : c->dst.bytes);
1568
1569 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001570 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001571 c->dst.type = OP_MEM;
1572 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Sheng Yanga7e6c882007-11-15 14:52:28 +08001573 c->dst.ptr = (unsigned long *)register_address(
1574 ctxt->es_base,
1575 c->regs[VCPU_REGS_RDI]);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001576 c->dst.val = c->regs[VCPU_REGS_RAX];
1577 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001578 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001579 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001580 break;
1581 case 0xac ... 0xad: /* lods */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001582 c->dst.type = OP_REG;
1583 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1584 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Sheng Yanga7e6c882007-11-15 14:52:28 +08001585 if ((rc = ops->read_emulated(register_address(
1586 c->override_base ? *c->override_base :
1587 ctxt->ds_base,
1588 c->regs[VCPU_REGS_RSI]),
1589 &c->dst.val,
1590 c->dst.bytes,
1591 ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001592 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001593 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001594 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001595 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001596 break;
1597 case 0xae ... 0xaf: /* scas */
1598 DPRINTF("Urk! I don't handle SCAS.\n");
1599 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02001600 case 0xc0 ... 0xc1:
1601 emulate_grp2(ctxt);
1602 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001603 case 0xc3: /* ret */
1604 c->dst.ptr = &c->eip;
1605 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02001606 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
1607 mov:
1608 c->dst.val = c->src.val;
1609 break;
1610 case 0xd0 ... 0xd1: /* Grp2 */
1611 c->src.val = 1;
1612 emulate_grp2(ctxt);
1613 break;
1614 case 0xd2 ... 0xd3: /* Grp2 */
1615 c->src.val = c->regs[VCPU_REGS_RCX];
1616 emulate_grp2(ctxt);
1617 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001618 case 0xe8: /* call (near) */ {
1619 long int rel;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001620 switch (c->op_bytes) {
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001621 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001622 rel = insn_fetch(s16, 2, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001623 break;
1624 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001625 rel = insn_fetch(s32, 4, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001626 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001627 default:
1628 DPRINTF("Call: Invalid op_bytes\n");
1629 goto cannot_emulate;
1630 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001631 c->src.val = (unsigned long) c->eip;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001632 JMP_REL(rel);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001633 c->op_bytes = c->ad_bytes;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001634 emulate_push(ctxt);
1635 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001636 }
1637 case 0xe9: /* jmp rel */
1638 case 0xeb: /* jmp rel short */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001639 JMP_REL(c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001640 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001641 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001642 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001643 ctxt->vcpu->arch.halt_request = 1;
Avi Kivity111de5d2007-11-27 19:14:21 +02001644 goto done;
1645 case 0xf5: /* cmc */
1646 /* complement carry flag from eflags reg */
1647 ctxt->eflags ^= EFLG_CF;
1648 c->dst.type = OP_NONE; /* Disable writeback. */
1649 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001650 case 0xf6 ... 0xf7: /* Grp3 */
1651 rc = emulate_grp3(ctxt, ops);
1652 if (rc != 0)
1653 goto done;
1654 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02001655 case 0xf8: /* clc */
1656 ctxt->eflags &= ~EFLG_CF;
1657 c->dst.type = OP_NONE; /* Disable writeback. */
1658 break;
1659 case 0xfa: /* cli */
1660 ctxt->eflags &= ~X86_EFLAGS_IF;
1661 c->dst.type = OP_NONE; /* Disable writeback. */
1662 break;
1663 case 0xfb: /* sti */
1664 ctxt->eflags |= X86_EFLAGS_IF;
1665 c->dst.type = OP_NONE; /* Disable writeback. */
1666 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001667 case 0xfe ... 0xff: /* Grp4/Grp5 */
1668 rc = emulate_grp45(ctxt, ops);
1669 if (rc != 0)
1670 goto done;
1671 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672 }
Avi Kivity018a98d2007-11-27 19:30:56 +02001673
1674writeback:
1675 rc = writeback(ctxt, ops);
1676 if (rc != 0)
1677 goto done;
1678
1679 /* Commit shadow register state. */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001680 memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
1681 ctxt->vcpu->arch.rip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001682
1683done:
1684 if (rc == X86EMUL_UNHANDLEABLE) {
1685 c->eip = saved_eip;
1686 return -1;
1687 }
1688 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001689
1690twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001691 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001692 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001693 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001694 u16 size;
1695 unsigned long address;
1696
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001697 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001698 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001699 goto cannot_emulate;
1700
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001701 rc = kvm_fix_hypercall(ctxt->vcpu);
1702 if (rc)
1703 goto done;
1704
1705 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001706 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001707 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001708 rc = read_descriptor(ctxt, ops, c->src.ptr,
1709 &size, &address, c->op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001710 if (rc)
1711 goto done;
1712 realmode_lgdt(ctxt->vcpu, size, address);
1713 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001714 case 3: /* lidt/vmmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001715 if (c->modrm_mod == 3 && c->modrm_rm == 1) {
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001716 rc = kvm_fix_hypercall(ctxt->vcpu);
1717 if (rc)
1718 goto done;
1719 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001720 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001721 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001722 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001723 c->op_bytes);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001724 if (rc)
1725 goto done;
1726 realmode_lidt(ctxt->vcpu, size, address);
1727 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001728 break;
1729 case 4: /* smsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001730 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001731 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001732 *(u16 *)&c->regs[c->modrm_rm]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001733 = realmode_get_cr(ctxt->vcpu, 0);
1734 break;
1735 case 6: /* lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001736 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001737 goto cannot_emulate;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001738 realmode_lmsw(ctxt->vcpu, (u16)c->modrm_val,
1739 &ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001740 break;
1741 case 7: /* invlpg*/
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001742 emulate_invlpg(ctxt->vcpu, memop);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001743 break;
1744 default:
1745 goto cannot_emulate;
1746 }
Laurent Viviera01af5e2007-09-24 11:10:56 +02001747 /* Disable writeback. */
1748 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001749 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001750 case 0x06:
1751 emulate_clts(ctxt->vcpu);
1752 c->dst.type = OP_NONE;
1753 break;
1754 case 0x08: /* invd */
1755 case 0x09: /* wbinvd */
1756 case 0x0d: /* GrpP (prefetch) */
1757 case 0x18: /* Grp16 (prefetch/nop) */
1758 c->dst.type = OP_NONE;
1759 break;
1760 case 0x20: /* mov cr, reg */
1761 if (c->modrm_mod != 3)
1762 goto cannot_emulate;
1763 c->regs[c->modrm_rm] =
1764 realmode_get_cr(ctxt->vcpu, c->modrm_reg);
1765 c->dst.type = OP_NONE; /* no writeback */
1766 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001767 case 0x21: /* mov from dr to reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001768 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001769 goto cannot_emulate;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001770 rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001771 if (rc)
1772 goto cannot_emulate;
1773 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001774 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001775 case 0x22: /* mov reg, cr */
1776 if (c->modrm_mod != 3)
1777 goto cannot_emulate;
1778 realmode_set_cr(ctxt->vcpu,
1779 c->modrm_reg, c->modrm_val, &ctxt->eflags);
1780 c->dst.type = OP_NONE;
1781 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001782 case 0x23: /* mov from reg to dr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001783 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001784 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001785 rc = emulator_set_dr(ctxt, c->modrm_reg,
1786 c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001787 if (rc)
1788 goto cannot_emulate;
1789 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001790 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001791 case 0x30:
1792 /* wrmsr */
1793 msr_data = (u32)c->regs[VCPU_REGS_RAX]
1794 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
1795 rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
1796 if (rc) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02001797 kvm_inject_gp(ctxt->vcpu, 0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001798 c->eip = ctxt->vcpu->arch.rip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001799 }
1800 rc = X86EMUL_CONTINUE;
1801 c->dst.type = OP_NONE;
1802 break;
1803 case 0x32:
1804 /* rdmsr */
1805 rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
1806 if (rc) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02001807 kvm_inject_gp(ctxt->vcpu, 0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001808 c->eip = ctxt->vcpu->arch.rip;
Avi Kivity018a98d2007-11-27 19:30:56 +02001809 } else {
1810 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
1811 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
1812 }
1813 rc = X86EMUL_CONTINUE;
1814 c->dst.type = OP_NONE;
1815 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001816 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001817 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001818 if (!test_cc(c->b, ctxt->eflags))
1819 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001820 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02001821 case 0x80 ... 0x8f: /* jnz rel, etc*/ {
1822 long int rel;
1823
1824 switch (c->op_bytes) {
1825 case 2:
1826 rel = insn_fetch(s16, 2, c->eip);
1827 break;
1828 case 4:
1829 rel = insn_fetch(s32, 4, c->eip);
1830 break;
1831 case 8:
1832 rel = insn_fetch(s64, 8, c->eip);
1833 break;
1834 default:
1835 DPRINTF("jnz: Invalid op_bytes\n");
1836 goto cannot_emulate;
1837 }
1838 if (test_cc(c->b, ctxt->eflags))
1839 JMP_REL(rel);
1840 c->dst.type = OP_NONE;
1841 break;
1842 }
Nitin A Kamble7de75242007-09-15 10:13:07 +03001843 case 0xa3:
1844 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08001845 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001846 /* only subword offset */
1847 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001848 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001849 break;
1850 case 0xab:
1851 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001852 /* only subword offset */
1853 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001854 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001855 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001856 case 0xb0 ... 0xb1: /* cmpxchg */
1857 /*
1858 * Save real source value, then compare EAX against
1859 * destination.
1860 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001861 c->src.orig_val = c->src.val;
1862 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02001863 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1864 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001865 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001866 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001867 } else {
1868 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001869 c->dst.type = OP_REG;
1870 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001871 }
1872 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001873 case 0xb3:
1874 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001875 /* only subword offset */
1876 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001877 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001878 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001879 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001880 c->dst.bytes = c->op_bytes;
1881 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
1882 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001883 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001884 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001885 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001886 case 0:
1887 goto bt;
1888 case 1:
1889 goto bts;
1890 case 2:
1891 goto btr;
1892 case 3:
1893 goto btc;
1894 }
1895 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001896 case 0xbb:
1897 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001898 /* only subword offset */
1899 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001900 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001901 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001902 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001903 c->dst.bytes = c->op_bytes;
1904 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
1905 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001906 break;
Sheng Yanga012e652007-10-15 14:24:20 +08001907 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001908 c->dst.bytes = c->op_bytes;
1909 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
1910 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08001911 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001912 case 0xc7: /* Grp9 (cmpxchg8b) */
Sheng Yange8d8d7f2007-11-16 16:29:15 +08001913 rc = emulate_grp9(ctxt, ops, memop);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001914 if (rc != 0)
1915 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02001916 c->dst.type = OP_NONE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001917 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001918 }
1919 goto writeback;
1920
1921cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001922 DPRINTF("Cannot emulate %02x\n", c->b);
Laurent Vivier34273182007-09-18 11:27:37 +02001923 c->eip = saved_eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001924 return -1;
1925}