blob: 8aa382e370f611e4a9ba97928ca9139a8d025f7d [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
Reinette Chatre1f447802010-01-15 13:43:41 -08003 * Copyright(c) 2007 - 2010 Intel Corporation. All rights reserved.
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040032#include <linux/sched.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070033#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <net/mac80211.h>
37#include <linux/etherdevice.h>
38#include <asm/unaligned.h>
39
40#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070041#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070042#include "iwl-core.h"
43#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080044#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070045#include "iwl-helpers.h"
Johannes Berga1175122010-01-21 06:21:10 -080046#include "iwl-agn.h"
Johannes Berge932a602009-10-02 13:44:03 -070047#include "iwl-agn-led.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070048#include "iwl-5000-hw.h"
Jay Sternbergc0bac762009-02-02 16:21:14 -080049#include "iwl-6000-hw.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070050
Reinette Chatrea0987a82008-12-02 12:14:06 -080051/* Highest firmware API version supported */
Jay Sternbergc9d2fbf2009-05-19 14:56:36 -070052#define IWL5000_UCODE_API_MAX 2
Jay Sternberg39e6d222009-02-27 16:21:19 -080053#define IWL5150_UCODE_API_MAX 2
Tomas Winkler5a6a2562008-04-24 11:55:23 -070054
Reinette Chatrea0987a82008-12-02 12:14:06 -080055/* Lowest firmware API version supported */
56#define IWL5000_UCODE_API_MIN 1
57#define IWL5150_UCODE_API_MIN 1
58
59#define IWL5000_FW_PRE "iwlwifi-5000-"
60#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
61#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
62
63#define IWL5150_FW_PRE "iwlwifi-5150-"
64#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
65#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
Jay Sternberg4e062f92008-10-14 12:32:41 -070066
Johannes Bergedc1a3a2010-02-24 01:57:19 -080067static const s8 iwl5000_default_queue_to_tx_fifo[] = {
68 IWL_TX_FIFO_VO,
69 IWL_TX_FIFO_VI,
70 IWL_TX_FIFO_BE,
71 IWL_TX_FIFO_BK,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080072 IWL50_CMD_FIFO_NUM,
Johannes Bergedc1a3a2010-02-24 01:57:19 -080073 IWL_TX_FIFO_UNUSED,
74 IWL_TX_FIFO_UNUSED,
75 IWL_TX_FIFO_UNUSED,
76 IWL_TX_FIFO_UNUSED,
77 IWL_TX_FIFO_UNUSED,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080078};
79
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -070080/* NIC configuration for 5000 series */
Wey-Yi Guy672639d2009-07-24 11:13:01 -070081void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -070082{
83 unsigned long flags;
84 u16 radio_cfg;
Tomas Winklere86fe9f2008-04-24 11:55:36 -070085
86 spin_lock_irqsave(&priv->lock, flags);
87
Tomas Winklere86fe9f2008-04-24 11:55:36 -070088 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
89
90 /* write radio config values to register */
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -070091 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
Tomas Winklere86fe9f2008-04-24 11:55:36 -070092 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
93 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
94 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
95 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
96
97 /* set CSR_HW_CONFIG_REG for uCode use */
98 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
99 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
100 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
101
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800102 /* W/A : NIC is stuck in a reset state after Early PCIe power off
103 * (PCIe power is lost before PERST# is asserted),
104 * causing ME FW to lose ownership and not being able to obtain it back.
105 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800106 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800107 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
108 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
109
Wey-Yi Guy02c06e42009-07-17 09:30:14 -0700110
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700111 spin_unlock_irqrestore(&priv->lock, flags);
112}
113
114
Tomas Winkler25ae3982008-04-24 11:55:27 -0700115/*
116 * EEPROM
117 */
118static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
119{
120 u16 offset = 0;
121
122 if ((address & INDIRECT_ADDRESS) == 0)
123 return address;
124
125 switch (address & INDIRECT_TYPE_MSK) {
126 case INDIRECT_HOST:
127 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
128 break;
129 case INDIRECT_GENERAL:
130 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
131 break;
132 case INDIRECT_REGULATORY:
133 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
134 break;
135 case INDIRECT_CALIBRATION:
136 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
137 break;
138 case INDIRECT_PROCESS_ADJST:
139 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
140 break;
141 case INDIRECT_OTHERS:
142 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
143 break;
144 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800145 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
Tomas Winkler25ae3982008-04-24 11:55:27 -0700146 address & INDIRECT_TYPE_MSK);
147 break;
148 }
149
150 /* translate the offset from words to byte */
151 return (address & ADDRESS_MSK) + (offset << 1);
152}
153
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700154u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700155{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700156 struct iwl_eeprom_calib_hdr {
157 u8 version;
158 u8 pa_type;
159 u16 voltage;
160 } *hdr;
161
Tomas Winklerf1f69412008-04-24 11:55:35 -0700162 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
163 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700164 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700165
166}
167
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700168static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
169 .min_nrg_cck = 95,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700170 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700171 .auto_corr_min_ofdm = 90,
172 .auto_corr_min_ofdm_mrc = 170,
173 .auto_corr_min_ofdm_x1 = 120,
174 .auto_corr_min_ofdm_mrc_x1 = 240,
175
176 .auto_corr_max_ofdm = 120,
177 .auto_corr_max_ofdm_mrc = 210,
Wey-Yi Guy9bead762010-01-20 12:22:53 -0800178 .auto_corr_max_ofdm_x1 = 120,
179 .auto_corr_max_ofdm_mrc_x1 = 240,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700180
181 .auto_corr_min_cck = 125,
182 .auto_corr_max_cck = 200,
183 .auto_corr_min_cck_mrc = 170,
184 .auto_corr_max_cck_mrc = 400,
185 .nrg_th_cck = 95,
186 .nrg_th_ofdm = 95,
Wey-Yi Guy55036d62009-10-09 13:20:24 -0700187
188 .barker_corr_th_min = 190,
189 .barker_corr_th_min_mrc = 390,
190 .nrg_th_cca = 62,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700191};
192
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700193static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
194 .min_nrg_cck = 95,
195 .max_nrg_cck = 0, /* not used, set to 0 */
196 .auto_corr_min_ofdm = 90,
197 .auto_corr_min_ofdm_mrc = 170,
198 .auto_corr_min_ofdm_x1 = 105,
199 .auto_corr_min_ofdm_mrc_x1 = 220,
200
201 .auto_corr_max_ofdm = 120,
202 .auto_corr_max_ofdm_mrc = 210,
203 /* max = min for performance bug in 5150 DSP */
204 .auto_corr_max_ofdm_x1 = 105,
205 .auto_corr_max_ofdm_mrc_x1 = 220,
206
207 .auto_corr_min_cck = 125,
208 .auto_corr_max_cck = 200,
209 .auto_corr_min_cck_mrc = 170,
210 .auto_corr_max_cck_mrc = 400,
211 .nrg_th_cck = 95,
212 .nrg_th_ofdm = 95,
Wey-Yi Guy55036d62009-10-09 13:20:24 -0700213
214 .barker_corr_th_min = 190,
215 .barker_corr_th_min_mrc = 390,
216 .nrg_th_cca = 62,
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700217};
218
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700219const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
Tomas Winkler25ae3982008-04-24 11:55:27 -0700220 size_t offset)
221{
222 u32 address = eeprom_indirect_address(priv, offset);
223 BUG_ON(address >= priv->cfg->eeprom_size);
224 return &priv->eeprom[address];
225}
226
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700227static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
Tomas Winkler339afc82008-12-01 16:32:20 -0800228{
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700229 const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700230 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700231 iwl_temp_calib_to_offset(priv);
232
233 priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
234}
235
236static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
237{
238 /* want Celsius */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700239 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
Tomas Winkler339afc82008-12-01 16:32:20 -0800240}
241
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800242/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800243 * Calibration
244 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800245static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800246{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800247 struct iwl_calib_xtal_freq_cmd cmd;
Johannes Bergb7bb1752009-12-14 14:12:09 -0800248 __le16 *xtal_calib =
249 (__le16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800250
Tomas Winkler0d950d82008-11-25 13:36:01 -0800251 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
252 cmd.hdr.first_group = 0;
253 cmd.hdr.groups_num = 1;
254 cmd.hdr.data_valid = 1;
Johannes Bergb7bb1752009-12-14 14:12:09 -0800255 cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]);
256 cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]);
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700257 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800258 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800259}
260
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800261static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
262{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700263 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800264 struct iwl_host_cmd cmd = {
265 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700266 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800267 .data = &calib_cfg_cmd,
268 };
269
270 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
271 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
272 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
273 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
274 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
275
276 return iwl_send_cmd(priv, &cmd);
277}
278
279static void iwl5000_rx_calib_result(struct iwl_priv *priv,
280 struct iwl_rx_mem_buffer *rxb)
281{
Zhu Yi2f301222009-10-09 17:19:45 +0800282 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700283 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Daniel C Halperin396887a2009-08-13 13:31:01 -0700284 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800285 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800286
287 /* reduce the size of the length field itself */
288 len -= 4;
289
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800290 /* Define the order in which the results will be sent to the runtime
291 * uCode. iwl_send_calib_results sends them in a row according to their
292 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800293 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800294 case IWL_PHY_CALIBRATE_DC_CMD:
295 index = IWL_CALIB_DC;
296 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700297 case IWL_PHY_CALIBRATE_LO_CMD:
298 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800299 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700300 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
301 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800302 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700303 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
304 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800305 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800306 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
307 index = IWL_CALIB_BASE_BAND;
308 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800309 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800310 IWL_ERR(priv, "Unknown calibration notification %d\n",
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800311 hdr->op_code);
312 return;
313 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800314 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800315}
316
317static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
318 struct iwl_rx_mem_buffer *rxb)
319{
Tomas Winklere1623442009-01-27 14:27:56 -0800320 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800321 queue_work(priv->workqueue, &priv->restart);
322}
323
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700324void iwl5000_init_alive_start(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800325{
326 int ret = 0;
327
328 /* Check alive response for "valid" sign from uCode */
329 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
330 /* We had an error bringing up the hardware, so take it
331 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800332 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800333 goto restart;
334 }
335
336 /* initialize uCode was loaded... verify inst image.
337 * This is a paranoid check, because we would not have gotten the
338 * "initialize" alive if code weren't properly loaded. */
339 if (iwl_verify_ucode(priv)) {
340 /* Runtime instruction load was bad;
341 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800342 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800343 goto restart;
344 }
345
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800346 ret = priv->cfg->ops->lib->alive_notify(priv);
347 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800348 IWL_WARN(priv,
349 "Could not complete ALIVE transition: %d\n", ret);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800350 goto restart;
351 }
352
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800353 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800354 return;
355
356restart:
357 /* real restart (first load init_ucode) */
358 queue_work(priv->workqueue, &priv->restart);
359}
360
361static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
362 int txq_id, u32 index)
363{
364 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
365 (index & 0xff) | (txq_id << 8));
366 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
367}
368
369static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
370 struct iwl_tx_queue *txq,
371 int tx_fifo_id, int scd_retry)
372{
373 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700374 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800375
376 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
377 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
378 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
379 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
380 IWL50_SCD_QUEUE_STTS_REG_MSK);
381
382 txq->sched_retry = scd_retry;
383
Johannes Berg949cd922010-01-22 04:06:41 -0800384 IWL_DEBUG_INFO(priv, "%s %s Queue %d on FIFO %d\n",
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800385 active ? "Activate" : "Deactivate",
Johannes Berg949cd922010-01-22 04:06:41 -0800386 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800387}
388
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700389int iwl5000_alive_notify(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800390{
391 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800392 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800393 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800394 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800395
396 spin_lock_irqsave(&priv->lock, flags);
397
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800398 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
399 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
400 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
401 a += 4)
402 iwl_write_targ_mem(priv, a, 0);
403 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
404 a += 4)
405 iwl_write_targ_mem(priv, a, 0);
Huaxu Wan39d5e0c2009-10-02 13:44:00 -0700406 for (; a < priv->scd_base_addr +
407 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800408 iwl_write_targ_mem(priv, a, 0);
409
410 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800411 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800412
413 /* Enable DMA channel */
414 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
415 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
416 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
417 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
418
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800419 /* Update FH chicken bits */
420 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
421 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
422 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
423
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800424 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800425 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800426 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
427
428 /* initiate the queues */
429 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
430 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
431 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
432 iwl_write_targ_mem(priv, priv->scd_base_addr +
433 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
434 iwl_write_targ_mem(priv, priv->scd_base_addr +
435 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
436 sizeof(u32),
437 ((SCD_WIN_SIZE <<
438 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
439 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
440 ((SCD_FRAME_LIMIT <<
441 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
442 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
443 }
444
445 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800446 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800447
Tomas Winklerda1bc452008-05-29 16:35:00 +0800448 /* Activate all Tx DMA/FIFO channels */
449 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800450
451 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700452
Wey-Yi Guya9e10fb2010-02-09 08:14:11 -0800453 /* make sure all queue are not stopped */
454 memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
455 for (i = 0; i < 4; i++)
456 atomic_set(&priv->queue_stop_count[i], 0);
457
Wey-Yi Guydff010a2010-02-02 16:58:34 -0800458 /* reset to 0 to enable all the queue first */
459 priv->txq_ctx_active_msk = 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800460 /* map qos queues to fifos one-to-one */
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800461 BUILD_BUG_ON(ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo) != 10);
462
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800463 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
464 int ac = iwl5000_default_queue_to_tx_fifo[i];
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800465
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800466 iwl_txq_ctx_activate(priv, i);
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800467
468 if (ac == IWL_TX_FIFO_UNUSED)
469 continue;
470
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800471 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
472 }
Johannes Berga221e6f2009-11-06 14:52:50 -0800473
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800474 spin_unlock_irqrestore(&priv->lock, flags);
475
Wey-Yi Guy1933ac42009-10-30 14:36:18 -0700476 iwl_send_wimax_coex(priv);
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800477
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800478 iwl5000_set_Xtal_calib(priv);
479 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800480
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800481 return 0;
482}
483
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700484int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700485{
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700486 if (priv->cfg->mod_params->num_of_queues >= IWL_MIN_NUM_QUEUES &&
487 priv->cfg->mod_params->num_of_queues <= IWL50_NUM_QUEUES)
488 priv->cfg->num_of_queues =
489 priv->cfg->mod_params->num_of_queues;
Tomas Winkler25ae3982008-04-24 11:55:27 -0700490
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700491 priv->hw_params.max_txq_num = priv->cfg->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800492 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800493 priv->hw_params.scd_bc_tbls_size =
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700494 priv->cfg->num_of_queues *
495 sizeof(struct iwl5000_scd_bc_tbl);
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800496 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700497 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
498 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800499
Wey-Yi Guyf3a2a422009-09-11 10:38:11 -0700500 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
501 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800502
Ron Rindjunskyda154e32008-06-30 17:23:20 +0800503 priv->hw_params.max_bsm_size = 0;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700504 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_2GHZ) |
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700505 BIT(IEEE80211_BAND_5GHZ);
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800506 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
507
Jay Sternbergc0bac762009-02-02 16:21:14 -0800508 priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
509 priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
510 priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
511 priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700512
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700513 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
514 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700515
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700516 /* Set initial sensitivity parameters */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800517 /* Set initial calibration set */
518 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800519 case CSR_HW_REV_TYPE_5150:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700520 priv->hw_params.sens = &iwl5150_sensitivity;
Tomas Winkler819500c2008-12-01 16:32:19 -0800521 priv->hw_params.calib_init_cfg =
Winkler, Tomas7470d7f2008-12-01 16:32:22 -0800522 BIT(IWL_CALIB_DC) |
523 BIT(IWL_CALIB_LO) |
524 BIT(IWL_CALIB_TX_IQ) |
525 BIT(IWL_CALIB_BASE_BAND);
Tomas Winkler819500c2008-12-01 16:32:19 -0800526
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800527 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800528 default:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700529 priv->hw_params.sens = &iwl5000_sensitivity;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800530 priv->hw_params.calib_init_cfg =
531 BIT(IWL_CALIB_XTAL) |
532 BIT(IWL_CALIB_LO) |
533 BIT(IWL_CALIB_TX_IQ) |
534 BIT(IWL_CALIB_TX_IQ_PERD) |
535 BIT(IWL_CALIB_BASE_BAND);
536 break;
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800537 }
538
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700539 return 0;
540}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700541
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700542/**
543 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
544 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700545void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800546 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700547 u16 byte_cnt)
548{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800549 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700550 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700551 int txq_id = txq->q.id;
552 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700553 u8 sta_id = 0;
554 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
555 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700556
Tomas Winkler127901a2008-10-23 23:48:55 -0700557 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700558
559 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700560 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800561 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700562
563 switch (sec_ctl & TX_CMD_SEC_MSK) {
564 case TX_CMD_SEC_CCM:
565 len += CCMP_MIC_LEN;
566 break;
567 case TX_CMD_SEC_TKIP:
568 len += TKIP_ICV_LEN;
569 break;
570 case TX_CMD_SEC_WEP:
571 len += WEP_IV_LEN + WEP_ICV_LEN;
572 break;
573 }
574 }
575
Tomas Winkler127901a2008-10-23 23:48:55 -0700576 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700577
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800578 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700579
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800580 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800581 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700582 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700583}
584
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700585void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
Tomas Winkler972cf442008-05-29 16:35:13 +0800586 struct iwl_tx_queue *txq)
587{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800588 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700589 int txq_id = txq->q.id;
590 int read_ptr = txq->q.read_ptr;
591 u8 sta_id = 0;
592 __le16 bc_ent;
593
594 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800595
596 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700597 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800598
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800599 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800600 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800601
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800602 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800603 scd_bc_tbl[txq_id].
Wey-Yi Guy8ce1ef42010-01-08 10:04:44 -0800604 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800605}
606
Tomas Winklere26e47d2008-06-12 09:46:56 +0800607static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
608 u16 txq_id)
609{
610 u32 tbl_dw_addr;
611 u32 tbl_dw;
612 u16 scd_q2ratid;
613
614 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
615
616 tbl_dw_addr = priv->scd_base_addr +
617 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
618
619 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
620
621 if (txq_id & 0x1)
622 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
623 else
624 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
625
626 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
627
628 return 0;
629}
630static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
631{
632 /* Simply stop the queue, but don't change any configuration;
633 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
634 iwl_write_prph(priv,
635 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
636 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
637 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
638}
639
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700640int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800641 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
642{
643 unsigned long flags;
Tomas Winklere26e47d2008-06-12 09:46:56 +0800644 u16 ra_tid;
645
Tomas Winkler9f17b312008-07-11 11:53:35 +0800646 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700647 (IWL50_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
648 <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800649 IWL_WARN(priv,
650 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800651 txq_id, IWL50_FIRST_AMPDU_QUEUE,
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700652 IWL50_FIRST_AMPDU_QUEUE +
653 priv->cfg->num_of_ampdu_queues - 1);
Tomas Winkler9f17b312008-07-11 11:53:35 +0800654 return -EINVAL;
655 }
Tomas Winklere26e47d2008-06-12 09:46:56 +0800656
657 ra_tid = BUILD_RAxTID(sta_id, tid);
658
659 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -0800660 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800661
662 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800663
664 /* Stop this Tx queue before configuring it */
665 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
666
667 /* Map receiver-address / traffic-ID to this queue */
668 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
669
670 /* Set this queue as a chain-building queue */
671 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
672
673 /* enable aggregations for the queue */
674 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
675
676 /* Place first TFD at index corresponding to start sequence number.
677 * Assumes that ssn_idx is valid (!= 0xFFF) */
678 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
679 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
680 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
681
682 /* Set up Tx window size and frame limit for this queue */
683 iwl_write_targ_mem(priv, priv->scd_base_addr +
684 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
685 sizeof(u32),
686 ((SCD_WIN_SIZE <<
687 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
688 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
689 ((SCD_FRAME_LIMIT <<
690 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
691 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
692
693 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
694
695 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
696 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
697
Tomas Winklere26e47d2008-06-12 09:46:56 +0800698 spin_unlock_irqrestore(&priv->lock, flags);
699
700 return 0;
701}
702
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700703int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800704 u16 ssn_idx, u8 tx_fifo)
705{
Tomas Winkler9f17b312008-07-11 11:53:35 +0800706 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700707 (IWL50_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
708 <= txq_id)) {
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -0700709 IWL_ERR(priv,
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800710 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800711 txq_id, IWL50_FIRST_AMPDU_QUEUE,
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700712 IWL50_FIRST_AMPDU_QUEUE +
713 priv->cfg->num_of_ampdu_queues - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800714 return -EINVAL;
715 }
716
Tomas Winklere26e47d2008-06-12 09:46:56 +0800717 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
718
719 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
720
721 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
722 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
723 /* supposes that ssn_idx is valid (!= 0xFFF) */
724 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
725
726 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
727 iwl_txq_ctx_deactivate(priv, txq_id);
728 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
729
Tomas Winklere26e47d2008-06-12 09:46:56 +0800730 return 0;
731}
732
Tomas Winklerda1bc452008-05-29 16:35:00 +0800733/*
Tomas Winklera96a27f2008-10-23 23:48:56 -0700734 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +0800735 * must be called under priv->lock and mac access
736 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700737void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800738{
Tomas Winklerda1bc452008-05-29 16:35:00 +0800739 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800740}
741
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800742
743static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
744{
Tomas Winkler3ac7f142008-07-21 02:40:14 +0300745 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +0800746 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800747}
748
749static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
750 struct iwl_ht_agg *agg,
751 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +0800752 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800753{
754 u16 status;
755 struct agg_tx_status *frame_status = &tx_resp->status;
756 struct ieee80211_tx_info *info = NULL;
757 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326a2008-06-12 09:47:11 +0800758 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +0800759 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800760 u16 seq;
761
762 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -0800763 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800764
765 agg->frame_count = tx_resp->frame_count;
766 agg->start_idx = start_idx;
Tomas Winklere7d326a2008-06-12 09:47:11 +0800767 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800768 agg->bitmap = 0;
769
770 /* # frames attempted by Tx command */
771 if (agg->frame_count == 1) {
772 /* Only one frame was attempted; no block-ack will arrive */
773 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +0800774 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800775
776 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -0800777 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800778 agg->frame_count, agg->start_idx, idx);
779
780 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +0200781 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800782 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Johannes Bergc397bf12009-11-13 11:56:35 -0800783 info->flags |= iwl_tx_status_to_mac80211(status);
Tomas Winklere7d326a2008-06-12 09:47:11 +0800784 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
785
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800786 /* FIXME: code repetition end */
787
Tomas Winklere1623442009-01-27 14:27:56 -0800788 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800789 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -0800790 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800791
792 agg->wait_for_ba = 0;
793 } else {
794 /* Two or more frames were attempted; expect block-ack */
795 u64 bitmap = 0;
796 int start = agg->start_idx;
797
798 /* Construct bit-map of pending frames within Tx window */
799 for (i = 0; i < agg->frame_count; i++) {
800 u16 sc;
801 status = le16_to_cpu(frame_status[i].status);
802 seq = le16_to_cpu(frame_status[i].sequence);
803 idx = SEQ_TO_INDEX(seq);
804 txq_id = SEQ_TO_QUEUE(seq);
805
806 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
807 AGG_TX_STATE_ABORT_MSK))
808 continue;
809
Tomas Winklere1623442009-01-27 14:27:56 -0800810 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800811 agg->frame_count, txq_id, idx);
812
813 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
Stanislaw Gruszka6c6a22e2009-09-23 10:51:34 +0200814 if (!hdr) {
815 IWL_ERR(priv,
816 "BUG_ON idx doesn't point to valid skb"
817 " idx=%d, txq_id=%d\n", idx, txq_id);
818 return -1;
819 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800820
821 sc = le16_to_cpu(hdr->seq_ctrl);
822 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800823 IWL_ERR(priv,
824 "BUG_ON idx doesn't match seq control"
825 " idx=%d, seq_idx=%d, seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800826 idx, SEQ_TO_SN(sc),
827 hdr->seq_ctrl);
828 return -1;
829 }
830
Tomas Winklere1623442009-01-27 14:27:56 -0800831 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800832 i, idx, SEQ_TO_SN(sc));
833
834 sh = idx - start;
835 if (sh > 64) {
836 sh = (start - idx) + 0xff;
837 bitmap = bitmap << sh;
838 sh = 0;
839 start = idx;
840 } else if (sh < -64)
841 sh = 0xff - (start - idx);
842 else if (sh < 0) {
843 sh = start - idx;
844 start = idx;
845 bitmap = bitmap << sh;
846 sh = 0;
847 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +0800848 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -0800849 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +0800850 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800851 }
852
853 agg->bitmap = bitmap;
854 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -0800855 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800856 agg->frame_count, agg->start_idx,
857 (unsigned long long)agg->bitmap);
858
859 if (bitmap)
860 agg->wait_for_ba = 1;
861 }
862 return 0;
863}
864
865static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
866 struct iwl_rx_mem_buffer *rxb)
867{
Zhu Yi2f301222009-10-09 17:19:45 +0800868 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800869 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
870 int txq_id = SEQ_TO_QUEUE(sequence);
871 int index = SEQ_TO_INDEX(sequence);
872 struct iwl_tx_queue *txq = &priv->txq[txq_id];
873 struct ieee80211_tx_info *info;
874 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
875 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700876 int tid;
877 int sta_id;
878 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800879
880 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800881 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800882 "is out of range [0-%d] %d %d\n", txq_id,
883 index, txq->q.n_bd, txq->q.write_ptr,
884 txq->q.read_ptr);
885 return;
886 }
887
888 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
889 memset(&info->status, 0, sizeof(info->status));
890
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700891 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
892 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800893
894 if (txq->sched_retry) {
895 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
896 struct iwl_ht_agg *agg = NULL;
897
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800898 agg = &priv->stations[sta_id].tid[tid].agg;
899
Tomas Winkler25a65722008-06-12 09:47:07 +0800900 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800901
Ron Rindjunsky32354272008-07-01 10:44:51 +0300902 /* check if BAR is needed */
903 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
904 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800905
906 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800907 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -0800908 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700909 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
910 scd_ssn , index, txq_id, txq->swq_id);
911
Tomas Winkler17b88922008-05-29 16:35:12 +0800912 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guya239a8b2010-02-19 15:47:32 -0800913 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800914
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700915 if (priv->mac80211_registered &&
916 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
917 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800918 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +0100919 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800920 else
Johannes Berge4e72fb2009-03-23 17:28:42 +0100921 iwl_wake_queue(priv, txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800922 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800923 }
924 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700925 BUG_ON(txq_id != txq->swq_id);
926
Johannes Berge6a98542008-10-21 12:40:02 +0200927 info->status.rates[0].count = tx_resp->failure_frame + 1;
Johannes Bergc397bf12009-11-13 11:56:35 -0800928 info->flags |= iwl_tx_status_to_mac80211(status);
Tomas Winklere7d326a2008-06-12 09:47:11 +0800929 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +0300930 le32_to_cpu(tx_resp->rate_n_flags),
931 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800932
Tomas Winklere1623442009-01-27 14:27:56 -0800933 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700934 "0x%x retries %d\n",
935 txq_id,
936 iwl_get_tx_fail_reason(status), status,
937 le32_to_cpu(tx_resp->rate_n_flags),
938 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800939
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700940 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Stanislaw Gruszkaa120e912010-02-19 15:47:33 -0800941 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700942
943 if (priv->mac80211_registered &&
944 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +0100945 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800946 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800947
Stanislaw Gruszkaa120e912010-02-19 15:47:33 -0800948 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700949
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800950 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +0800951 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800952}
953
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700954void iwl5000_setup_deferred_work(struct iwl_priv *priv)
Emmanuel Grumbach203566f2008-06-12 09:46:54 +0800955{
956 /* in 5000 the tx power calibration is done in uCode */
957 priv->disable_tx_power_cal = 1;
958}
959
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700960void iwl5000_rx_handler_setup(struct iwl_priv *priv)
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +0800961{
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800962 /* init calibration handlers */
963 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
964 iwl5000_rx_calib_result;
965 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
966 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +0800967 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +0800968}
969
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800970
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700971int iwl5000_hw_valid_rtc_data_addr(u32 addr)
Ron Rindjunsky87283cc2008-05-29 16:34:47 +0800972{
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800973 return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
Ron Rindjunsky87283cc2008-05-29 16:34:47 +0800974 (addr < IWL50_RTC_DATA_UPPER_BOUND);
975}
976
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700977int iwl5000_send_tx_power(struct iwl_priv *priv)
Tomas Winkler630fe9b2008-06-12 09:47:08 +0800978{
979 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
Jay Sternberg76a24072009-01-29 11:09:14 -0800980 u8 tx_ant_cfg_cmd;
Tomas Winkler630fe9b2008-06-12 09:47:08 +0800981
982 /* half dBm need to multiply */
983 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Wey-Yi Guyae16fc32009-11-13 11:56:30 -0800984
985 if (priv->tx_power_lmt_in_half_dbm &&
986 priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
987 /*
988 * For the newer devices which using enhanced/extend tx power
989 * table in EEPROM, the format is in half dBm. driver need to
990 * convert to dBm format before report to mac80211.
991 * By doing so, there is a possibility of 1/2 dBm resolution
992 * lost. driver will perform "round-up" operation before
993 * reporting, but it will cause 1/2 dBm tx power over the
994 * regulatory limit. Perform the checking here, if the
995 * "tx_power_user_lmt" is higher than EEPROM value (in
996 * half-dBm format), lower the tx power based on EEPROM
997 */
998 tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
999 }
Gregory Greenman853554a2008-06-30 17:23:01 +08001000 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001001 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
Jay Sternberg76a24072009-01-29 11:09:14 -08001002
1003 if (IWL_UCODE_API(priv->ucode_ver) == 1)
1004 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
1005 else
1006 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
1007
1008 return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001009 sizeof(tx_power_cmd), &tx_power_cmd,
1010 NULL);
1011}
1012
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001013void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001014{
1015 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001016 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Wey-Yi Guy39b73fb2009-07-24 11:13:02 -07001017 iwl_tt_handler(priv);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001018}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001019
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001020static void iwl5150_temperature(struct iwl_priv *priv)
1021{
1022 u32 vt = 0;
1023 s32 offset = iwl_temp_calib_to_offset(priv);
1024
1025 vt = le32_to_cpu(priv->statistics.general.temperature);
1026 vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
1027 /* now vt hold the temperature in Kelvin */
1028 priv->temperature = KELVIN_TO_CELSIUS(vt);
Wey-Yi Guy15993e02009-08-13 13:31:00 -07001029 iwl_tt_handler(priv);
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001030}
1031
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001032static int iwl5000_hw_channel_switch(struct iwl_priv *priv, u16 channel)
1033{
1034 struct iwl5000_channel_switch_cmd cmd;
1035 const struct iwl_channel_info *ch_info;
1036 struct iwl_host_cmd hcmd = {
1037 .id = REPLY_CHANNEL_SWITCH,
1038 .len = sizeof(cmd),
1039 .flags = CMD_SIZE_HUGE,
1040 .data = &cmd,
1041 };
1042
1043 IWL_DEBUG_11H(priv, "channel switch from %d to %d\n",
1044 priv->active_rxon.channel, channel);
1045 cmd.band = priv->band == IEEE80211_BAND_2GHZ;
1046 cmd.channel = cpu_to_le16(channel);
Wey-Yi Guy0924e512009-11-06 14:52:54 -08001047 cmd.rxon_flags = priv->staging_rxon.flags;
1048 cmd.rxon_filter_flags = priv->staging_rxon.filter_flags;
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001049 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1050 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1051 if (ch_info)
1052 cmd.expect_beacon = is_channel_radar(ch_info);
1053 else {
1054 IWL_ERR(priv, "invalid channel switch from %u to %u\n",
1055 priv->active_rxon.channel, channel);
1056 return -EFAULT;
1057 }
Wey-Yi Guy0924e512009-11-06 14:52:54 -08001058 priv->switch_rxon.channel = cpu_to_le16(channel);
1059 priv->switch_rxon.switch_in_progress = true;
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001060
1061 return iwl_send_cmd_sync(priv, &hcmd);
1062}
1063
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001064struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001065 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001066 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001067 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001068 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001069 .txq_agg_enable = iwl5000_txq_agg_enable,
1070 .txq_agg_disable = iwl5000_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001071 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1072 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e22009-01-23 13:45:14 -08001073 .txq_init = iwl_hw_tx_queue_init,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001074 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001075 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001076 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001077 .dump_nic_event_log = iwl_dump_nic_event_log,
1078 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy696bdee2009-12-10 14:37:25 -08001079 .dump_csr = iwl_dump_csr,
Wey-Yi Guy1b3eb822010-01-15 13:43:39 -08001080 .dump_fh = iwl_dump_fh,
Wey-Yi Guy81b81762010-03-16 10:23:30 -07001081 .load_ucode = iwlagn_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001082 .init_alive_start = iwl5000_init_alive_start,
1083 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001084 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001085 .update_chain_flags = iwl_update_chain_flags,
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001086 .set_channel_switch = iwl5000_hw_channel_switch,
Tomas Winkler30d59262008-04-24 11:55:25 -07001087 .apm_ops = {
Ben Cahillfadb3582009-10-23 13:42:21 -07001088 .init = iwl_apm_init,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001089 .stop = iwl_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001090 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001091 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001092 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001093 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001094 .regulatory_bands = {
1095 EEPROM_5000_REG_BAND_1_CHANNELS,
1096 EEPROM_5000_REG_BAND_2_CHANNELS,
1097 EEPROM_5000_REG_BAND_3_CHANNELS,
1098 EEPROM_5000_REG_BAND_4_CHANNELS,
1099 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001100 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1101 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Tomas Winkler25ae3982008-04-24 11:55:27 -07001102 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001103 .verify_signature = iwlcore_eeprom_verify_signature,
1104 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1105 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001106 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001107 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001108 },
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001109 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001110 .isr = iwl_isr_ict,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07001111 .config_ap = iwl_config_ap,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001112 .temp_ops = {
1113 .temperature = iwl5000_temperature,
1114 .set_ct_kill = iwl5000_set_ct_threshold,
1115 },
Reinette Chatre3459ab52010-01-22 14:22:49 -08001116 .add_bcast_station = iwl_add_bcast_station,
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08001117 .recover_from_tx_stall = iwl_bg_monitor_recover,
Wey-Yi Guyfa8f1302010-03-05 14:22:46 -08001118 .check_plcp_health = iwl_good_plcp_health,
1119 .check_ack_health = iwl_good_ack_health,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001120};
1121
1122static struct iwl_lib_ops iwl5150_lib = {
1123 .set_hw_params = iwl5000_hw_set_hw_params,
1124 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1125 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1126 .txq_set_sched = iwl5000_txq_set_sched,
1127 .txq_agg_enable = iwl5000_txq_agg_enable,
1128 .txq_agg_disable = iwl5000_txq_agg_disable,
1129 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1130 .txq_free_tfd = iwl_hw_txq_free_tfd,
1131 .txq_init = iwl_hw_tx_queue_init,
1132 .rx_handler_setup = iwl5000_rx_handler_setup,
1133 .setup_deferred_work = iwl5000_setup_deferred_work,
1134 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001135 .dump_nic_event_log = iwl_dump_nic_event_log,
1136 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy696bdee2009-12-10 14:37:25 -08001137 .dump_csr = iwl_dump_csr,
Wey-Yi Guy81b81762010-03-16 10:23:30 -07001138 .load_ucode = iwlagn_load_ucode,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001139 .init_alive_start = iwl5000_init_alive_start,
1140 .alive_notify = iwl5000_alive_notify,
1141 .send_tx_power = iwl5000_send_tx_power,
1142 .update_chain_flags = iwl_update_chain_flags,
Wey-Yi Guy4a56e962009-10-23 13:42:29 -07001143 .set_channel_switch = iwl5000_hw_channel_switch,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001144 .apm_ops = {
Ben Cahillfadb3582009-10-23 13:42:21 -07001145 .init = iwl_apm_init,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001146 .stop = iwl_apm_stop,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001147 .config = iwl5000_nic_config,
1148 .set_pwr_src = iwl_set_pwr_src,
1149 },
1150 .eeprom_ops = {
1151 .regulatory_bands = {
1152 EEPROM_5000_REG_BAND_1_CHANNELS,
1153 EEPROM_5000_REG_BAND_2_CHANNELS,
1154 EEPROM_5000_REG_BAND_3_CHANNELS,
1155 EEPROM_5000_REG_BAND_4_CHANNELS,
1156 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001157 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1158 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001159 },
1160 .verify_signature = iwlcore_eeprom_verify_signature,
1161 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1162 .release_semaphore = iwlcore_eeprom_release_semaphore,
1163 .calib_version = iwl5000_eeprom_calib_version,
1164 .query_addr = iwl5000_eeprom_query_addr,
1165 },
1166 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001167 .isr = iwl_isr_ict,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001168 .config_ap = iwl_config_ap,
1169 .temp_ops = {
1170 .temperature = iwl5150_temperature,
1171 .set_ct_kill = iwl5150_set_ct_threshold,
1172 },
Reinette Chatre3459ab52010-01-22 14:22:49 -08001173 .add_bcast_station = iwl_add_bcast_station,
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08001174 .recover_from_tx_stall = iwl_bg_monitor_recover,
Wey-Yi Guyfa8f1302010-03-05 14:22:46 -08001175 .check_plcp_health = iwl_good_plcp_health,
1176 .check_ack_health = iwl_good_ack_health,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001177};
1178
Emese Revfy45d5d802009-12-14 00:59:53 +01001179static const struct iwl_ops iwl5000_ops = {
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -07001180 .ucode = &iwlagn_ucode,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001181 .lib = &iwl5000_lib,
Wey-Yi Guy7dc77db2010-03-16 10:23:31 -07001182 .hcmd = &iwlagn_hcmd,
1183 .utils = &iwlagn_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001184 .led = &iwlagn_led_ops,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001185};
1186
Emese Revfy45d5d802009-12-14 00:59:53 +01001187static const struct iwl_ops iwl5150_ops = {
Wey-Yi Guy792bc3c2010-03-16 10:23:29 -07001188 .ucode = &iwlagn_ucode,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001189 .lib = &iwl5150_lib,
Wey-Yi Guy7dc77db2010-03-16 10:23:31 -07001190 .hcmd = &iwlagn_hcmd,
1191 .utils = &iwlagn_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001192 .led = &iwlagn_led_ops,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001193};
1194
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001195struct iwl_mod_params iwl50_mod_params = {
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001196 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001197 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001198 /* the rest are 0 by default */
1199};
1200
1201
1202struct iwl_cfg iwl5300_agn_cfg = {
Shanyu Zhaoc11362c2010-03-05 17:05:20 -08001203 .name = "Intel(R) Ultimate N WiFi Link 5300 AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001204 .fw_name_pre = IWL5000_FW_PRE,
1205 .ucode_api_max = IWL5000_UCODE_API_MAX,
1206 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001207 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001208 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001209 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001210 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1211 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001212 .num_of_queues = IWL50_NUM_QUEUES,
1213 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001214 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001215 .valid_tx_ant = ANT_ABC,
1216 .valid_rx_ant = ANT_ABC,
Ben Cahillfadb3582009-10-23 13:42:21 -07001217 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1218 .set_l0s = true,
1219 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001220 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001221 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001222 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001223 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001224 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001225 .chain_noise_scale = 1000,
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08001226 .monitor_recover_period = IWL_MONITORING_PERIOD,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001227};
1228
Wey-Yi Guyac592572009-11-20 12:05:03 -08001229struct iwl_cfg iwl5100_bgn_cfg = {
Shanyu Zhaoc11362c2010-03-05 17:05:20 -08001230 .name = "Intel(R) WiFi Link 5100 BGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001231 .fw_name_pre = IWL5000_FW_PRE,
1232 .ucode_api_max = IWL5000_UCODE_API_MAX,
1233 .ucode_api_min = IWL5000_UCODE_API_MIN,
Wey-Yi Guyac592572009-11-20 12:05:03 -08001234 .sku = IWL_SKU_G|IWL_SKU_N,
Esti Kummer47408632008-07-11 11:53:30 +08001235 .ops = &iwl5000_ops,
1236 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001237 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1238 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001239 .num_of_queues = IWL50_NUM_QUEUES,
1240 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Esti Kummer47408632008-07-11 11:53:30 +08001241 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001242 .valid_tx_ant = ANT_B,
1243 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001244 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1245 .set_l0s = true,
1246 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001247 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001248 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001249 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001250 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001251 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001252 .chain_noise_scale = 1000,
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08001253 .monitor_recover_period = IWL_MONITORING_PERIOD,
Esti Kummer47408632008-07-11 11:53:30 +08001254};
1255
1256struct iwl_cfg iwl5100_abg_cfg = {
Shanyu Zhaoc11362c2010-03-05 17:05:20 -08001257 .name = "Intel(R) WiFi Link 5100 ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001258 .fw_name_pre = IWL5000_FW_PRE,
1259 .ucode_api_max = IWL5000_UCODE_API_MAX,
1260 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001261 .sku = IWL_SKU_A|IWL_SKU_G,
1262 .ops = &iwl5000_ops,
1263 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001264 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1265 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001266 .num_of_queues = IWL50_NUM_QUEUES,
1267 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Esti Kummer47408632008-07-11 11:53:30 +08001268 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001269 .valid_tx_ant = ANT_B,
1270 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001271 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1272 .set_l0s = true,
1273 .use_bsm = false,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001274 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001275 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001276 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001277 .chain_noise_scale = 1000,
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08001278 .monitor_recover_period = IWL_MONITORING_PERIOD,
Esti Kummer47408632008-07-11 11:53:30 +08001279};
1280
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001281struct iwl_cfg iwl5100_agn_cfg = {
Shanyu Zhaoc11362c2010-03-05 17:05:20 -08001282 .name = "Intel(R) WiFi Link 5100 AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001283 .fw_name_pre = IWL5000_FW_PRE,
1284 .ucode_api_max = IWL5000_UCODE_API_MAX,
1285 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001286 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001287 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001288 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001289 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1290 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001291 .num_of_queues = IWL50_NUM_QUEUES,
1292 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001293 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001294 .valid_tx_ant = ANT_B,
1295 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001296 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1297 .set_l0s = true,
1298 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001299 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001300 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001301 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001302 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001303 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001304 .chain_noise_scale = 1000,
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08001305 .monitor_recover_period = IWL_MONITORING_PERIOD,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001306};
1307
1308struct iwl_cfg iwl5350_agn_cfg = {
Shanyu Zhaoc11362c2010-03-05 17:05:20 -08001309 .name = "Intel(R) WiMAX/WiFi Link 5350 AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001310 .fw_name_pre = IWL5000_FW_PRE,
1311 .ucode_api_max = IWL5000_UCODE_API_MAX,
1312 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001313 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001314 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001315 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001316 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1317 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001318 .num_of_queues = IWL50_NUM_QUEUES,
1319 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001320 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001321 .valid_tx_ant = ANT_ABC,
1322 .valid_rx_ant = ANT_ABC,
Ben Cahillfadb3582009-10-23 13:42:21 -07001323 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1324 .set_l0s = true,
1325 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001326 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001327 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001328 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001329 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001330 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001331 .chain_noise_scale = 1000,
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08001332 .monitor_recover_period = IWL_MONITORING_PERIOD,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001333};
1334
Tomas Winkler7100e922008-12-01 16:32:18 -08001335struct iwl_cfg iwl5150_agn_cfg = {
Shanyu Zhaoc11362c2010-03-05 17:05:20 -08001336 .name = "Intel(R) WiMAX/WiFi Link 5150 AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001337 .fw_name_pre = IWL5150_FW_PRE,
1338 .ucode_api_max = IWL5150_UCODE_API_MAX,
1339 .ucode_api_min = IWL5150_UCODE_API_MIN,
Tomas Winkler7100e922008-12-01 16:32:18 -08001340 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001341 .ops = &iwl5150_ops,
Tomas Winkler7100e922008-12-01 16:32:18 -08001342 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winklerfd63edb2008-12-01 16:32:21 -08001343 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1344 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001345 .num_of_queues = IWL50_NUM_QUEUES,
1346 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler7100e922008-12-01 16:32:18 -08001347 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001348 .valid_tx_ant = ANT_A,
1349 .valid_rx_ant = ANT_AB,
Ben Cahillfadb3582009-10-23 13:42:21 -07001350 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1351 .set_l0s = true,
1352 .use_bsm = false,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001353 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001354 .led_compensation = 51,
Wey-Yi Guy1152dcc2010-01-15 13:42:58 -08001355 .use_rts_for_ht = true, /* use rts/cts protection */
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001356 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001357 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001358 .chain_noise_scale = 1000,
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08001359 .monitor_recover_period = IWL_MONITORING_PERIOD,
Tomas Winkler7100e922008-12-01 16:32:18 -08001360};
1361
Wey-Yi Guyac592572009-11-20 12:05:03 -08001362struct iwl_cfg iwl5150_abg_cfg = {
Shanyu Zhaoc11362c2010-03-05 17:05:20 -08001363 .name = "Intel(R) WiMAX/WiFi Link 5150 ABG",
Wey-Yi Guyac592572009-11-20 12:05:03 -08001364 .fw_name_pre = IWL5150_FW_PRE,
1365 .ucode_api_max = IWL5150_UCODE_API_MAX,
1366 .ucode_api_min = IWL5150_UCODE_API_MIN,
1367 .sku = IWL_SKU_A|IWL_SKU_G,
1368 .ops = &iwl5150_ops,
1369 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1370 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1371 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
1372 .num_of_queues = IWL50_NUM_QUEUES,
1373 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
1374 .mod_params = &iwl50_mod_params,
1375 .valid_tx_ant = ANT_A,
1376 .valid_rx_ant = ANT_AB,
1377 .pll_cfg_val = CSR50_ANA_PLL_CFG_VAL,
1378 .set_l0s = true,
1379 .use_bsm = false,
1380 .led_compensation = 51,
1381 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Trieu 'Andrew' Nguyen3e4fb5f2010-01-22 14:22:46 -08001382 .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
Ben Cahilld4fe5ac2010-02-05 11:33:46 -08001383 .chain_noise_scale = 1000,
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08001384 .monitor_recover_period = IWL_MONITORING_PERIOD,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001385};
1386
Reinette Chatrea0987a82008-12-02 12:14:06 -08001387MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1388MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001389
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001390module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001391MODULE_PARM_DESC(swcrypto50,
1392 "using software crypto engine (default 0 [hardware])\n");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001393module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001394MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001395module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
Ron Rindjunsky49779292008-06-30 17:23:21 +08001396MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001397module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
1398 int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001399MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001400module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
Ester Kummer3a1081e2008-05-06 11:05:14 +08001401MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");