blob: 279e7ed23fb624599a0e8699065318e80692589a [file] [log] [blame]
Jordan Crousef7597bf2012-01-03 08:43:34 -07001/* Copyright (c) 2008-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#ifndef __ADRENO_H
14#define __ADRENO_H
15
16#include "kgsl_device.h"
17#include "adreno_drawctxt.h"
18#include "adreno_ringbuffer.h"
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -060019#include "kgsl_iommu.h"
liu zhong7dfa2a32012-04-27 19:11:01 -070020#include <mach/ocmem.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021
22#define DEVICE_3D_NAME "kgsl-3d"
23#define DEVICE_3D0_NAME "kgsl-3d0"
24
25#define ADRENO_DEVICE(device) \
26 KGSL_CONTAINER_OF(device, struct adreno_device, dev)
27
Jordan Crouse4815e9f2012-07-09 15:36:37 -060028#define ADRENO_CHIPID_CORE(_id) (((_id) >> 24) & 0xFF)
29#define ADRENO_CHIPID_MAJOR(_id) (((_id) >> 16) & 0xFF)
30#define ADRENO_CHIPID_MINOR(_id) (((_id) >> 8) & 0xFF)
31#define ADRENO_CHIPID_PATCH(_id) ((_id) & 0xFF)
32
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033/* Flags to control command packet settings */
Jordan Crousee0ea7622012-01-24 09:32:04 -070034#define KGSL_CMD_FLAGS_NONE 0x00000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035#define KGSL_CMD_FLAGS_PMODE 0x00000001
Carter Cooper7ffaba62012-05-24 13:59:53 -060036#define KGSL_CMD_FLAGS_DUMMY_INTR_CMD 0x00000002
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38/* Command identifiers */
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -060039#define KGSL_CONTEXT_TO_MEM_IDENTIFIER 0x2EADBEEF
40#define KGSL_CMD_IDENTIFIER 0x2EEDFACE
41#define KGSL_START_OF_IB_IDENTIFIER 0x2EADEABE
42#define KGSL_END_OF_IB_IDENTIFIER 0x2ABEDEAD
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043
44#ifdef CONFIG_MSM_SCM
45#define ADRENO_DEFAULT_PWRSCALE_POLICY (&kgsl_pwrscale_policy_tz)
Lynus Vaz31754cb2012-02-22 18:07:02 +053046#elif defined CONFIG_MSM_SLEEP_STATS_DEVICE
47#define ADRENO_DEFAULT_PWRSCALE_POLICY (&kgsl_pwrscale_policy_idlestats)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#else
49#define ADRENO_DEFAULT_PWRSCALE_POLICY NULL
50#endif
51
Jordan Crousec6b3a992012-02-04 10:23:51 -070052#define ADRENO_ISTORE_START 0x5000 /* Istore offset */
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070053
Shubhraprakash Das4624b552012-06-01 14:08:03 -060054#define ADRENO_NUM_CTX_SWITCH_ALLOWED_BEFORE_DRAW 50
55
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056enum adreno_gpurev {
57 ADRENO_REV_UNKNOWN = 0,
58 ADRENO_REV_A200 = 200,
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +053059 ADRENO_REV_A203 = 203,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060 ADRENO_REV_A205 = 205,
61 ADRENO_REV_A220 = 220,
62 ADRENO_REV_A225 = 225,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +053063 ADRENO_REV_A305 = 305,
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070064 ADRENO_REV_A320 = 320,
liu zhongfd42e622012-05-01 19:18:30 -070065 ADRENO_REV_A330 = 330,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066};
67
Jordan Crousea78c9172011-07-11 13:14:09 -060068struct adreno_gpudev;
69
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070struct adreno_device {
71 struct kgsl_device dev; /* Must be first field in this struct */
72 unsigned int chip_id;
73 enum adreno_gpurev gpurev;
Jordan Crouse7501d452012-04-19 08:58:44 -060074 unsigned long gmem_base;
75 unsigned int gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070076 struct adreno_context *drawctxt_active;
Jordan Crouse505df9c2011-07-28 08:37:59 -060077 const char *pfp_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078 unsigned int *pfp_fw;
79 size_t pfp_fw_size;
Jordan Crouse505df9c2011-07-28 08:37:59 -060080 const char *pm4_fwfile;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081 unsigned int *pm4_fw;
82 size_t pm4_fw_size;
83 struct adreno_ringbuffer ringbuffer;
84 unsigned int mharb;
Jordan Crousea78c9172011-07-11 13:14:09 -060085 struct adreno_gpudev *gpudev;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +053086 unsigned int wait_timeout;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -070087 unsigned int istore_size;
88 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -070089 unsigned int instruction_size;
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -060090 unsigned int ib_check_level;
Tarun Karra3335f142012-06-19 14:11:48 -070091 unsigned int fast_hang_detect;
liu zhong7dfa2a32012-04-27 19:11:01 -070092 struct ocmem_buf *ocmem_hdl;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093};
94
Jordan Crousea78c9172011-07-11 13:14:09 -060095struct adreno_gpudev {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070096 /*
97 * These registers are in a different location on A3XX, so define
98 * them in the structure and use them as variables.
99 */
100 unsigned int reg_rbbm_status;
101 unsigned int reg_cp_pfp_ucode_data;
102 unsigned int reg_cp_pfp_ucode_addr;
Shubhraprakash Das4624b552012-06-01 14:08:03 -0600103 /* keeps track of when we need to execute the draw workaround code */
104 int ctx_switches_since_last_draw;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700105
106 /* GPU specific function hooks */
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700107 int (*ctxt_create)(struct adreno_device *, struct adreno_context *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600108 void (*ctxt_save)(struct adreno_device *, struct adreno_context *);
109 void (*ctxt_restore)(struct adreno_device *, struct adreno_context *);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600110 void (*ctxt_draw_workaround)(struct adreno_device *,
111 struct adreno_context *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600112 irqreturn_t (*irq_handler)(struct adreno_device *);
113 void (*irq_control)(struct adreno_device *, int);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700114 void * (*snapshot)(struct adreno_device *, void *, int *, int);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700115 void (*rb_init)(struct adreno_device *, struct adreno_ringbuffer *);
116 void (*start)(struct adreno_device *);
117 unsigned int (*busy_cycles)(struct adreno_device *);
Jordan Crousea78c9172011-07-11 13:14:09 -0600118};
119
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600120/*
121 * struct adreno_recovery_data - Structure that contains all information to
122 * perform gpu recovery from hangs
123 * @ib1 - IB1 that the GPU was executing when hang happened
124 * @context_id - Context which caused the hang
125 * @global_eop - eoptimestamp at time of hang
126 * @rb_buffer - Buffer that holds the commands from good contexts
127 * @rb_size - Number of valid dwords in rb_buffer
128 * @bad_rb_buffer - Buffer that holds commands from the hanging context
129 * bad_rb_size - Number of valid dwords in bad_rb_buffer
130 * @last_valid_ctx_id - The last context from which commands were placed in
131 * ringbuffer before the GPU hung
132 */
133struct adreno_recovery_data {
134 unsigned int ib1;
135 unsigned int context_id;
136 unsigned int global_eop;
137 unsigned int *rb_buffer;
138 unsigned int rb_size;
139 unsigned int *bad_rb_buffer;
140 unsigned int bad_rb_size;
141 unsigned int last_valid_ctx_id;
142};
143
Jordan Crousea78c9172011-07-11 13:14:09 -0600144extern struct adreno_gpudev adreno_a2xx_gpudev;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700145extern struct adreno_gpudev adreno_a3xx_gpudev;
Jordan Crousea78c9172011-07-11 13:14:09 -0600146
Jordan Crousef7597bf2012-01-03 08:43:34 -0700147/* A2XX register sets defined in adreno_a2xx.c */
148extern const unsigned int a200_registers[];
149extern const unsigned int a220_registers[];
Jeremy Gebben6be78d12012-03-07 16:02:47 -0700150extern const unsigned int a225_registers[];
Jordan Crousef7597bf2012-01-03 08:43:34 -0700151extern const unsigned int a200_registers_count;
152extern const unsigned int a220_registers_count;
Jeremy Gebben6be78d12012-03-07 16:02:47 -0700153extern const unsigned int a225_registers_count;
Jordan Crousef7597bf2012-01-03 08:43:34 -0700154
Jordan Crouse0c2761a2012-02-01 22:11:12 -0700155/* A3XX register set defined in adreno_a3xx.c */
156extern const unsigned int a3xx_registers[];
157extern const unsigned int a3xx_registers_count;
158
Tarun Karra3335f142012-06-19 14:11:48 -0700159extern unsigned int hang_detect_regs[];
160extern const unsigned int hang_detect_regs_count;
161
162
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700163int adreno_idle(struct kgsl_device *device, unsigned int timeout);
164void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
165 unsigned int *value);
166void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
167 unsigned int value);
168
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -0600169struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -0700170 unsigned int pt_base,
171 unsigned int gpuaddr,
172 unsigned int size);
173
174uint8_t *adreno_convertaddr(struct kgsl_device *device,
175 unsigned int pt_base, unsigned int gpuaddr, unsigned int size);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700176
Jordan Crouse233b2092012-04-18 09:31:09 -0600177struct kgsl_memdesc *adreno_find_ctxtmem(struct kgsl_device *device,
178 unsigned int pt_base, unsigned int gpuaddr, unsigned int size);
179
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700180void *adreno_snapshot(struct kgsl_device *device, void *snapshot, int *remain,
181 int hang);
182
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600183int adreno_dump_and_recover(struct kgsl_device *device);
184
Tarun Karra3335f142012-06-19 14:11:48 -0700185unsigned int adreno_hang_detect(struct kgsl_device *device,
186 unsigned int *prev_reg_val);
187
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700188static inline int adreno_is_a200(struct adreno_device *adreno_dev)
189{
190 return (adreno_dev->gpurev == ADRENO_REV_A200);
191}
192
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530193static inline int adreno_is_a203(struct adreno_device *adreno_dev)
194{
195 return (adreno_dev->gpurev == ADRENO_REV_A203);
196}
197
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198static inline int adreno_is_a205(struct adreno_device *adreno_dev)
199{
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530200 return (adreno_dev->gpurev == ADRENO_REV_A205);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201}
202
203static inline int adreno_is_a20x(struct adreno_device *adreno_dev)
204{
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530205 return (adreno_dev->gpurev <= 209);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700206}
207
208static inline int adreno_is_a220(struct adreno_device *adreno_dev)
209{
210 return (adreno_dev->gpurev == ADRENO_REV_A220);
211}
212
213static inline int adreno_is_a225(struct adreno_device *adreno_dev)
214{
215 return (adreno_dev->gpurev == ADRENO_REV_A225);
216}
217
218static inline int adreno_is_a22x(struct adreno_device *adreno_dev)
219{
220 return (adreno_dev->gpurev == ADRENO_REV_A220 ||
221 adreno_dev->gpurev == ADRENO_REV_A225);
222}
223
Jordan Crouse196c45b2011-07-28 08:37:57 -0600224static inline int adreno_is_a2xx(struct adreno_device *adreno_dev)
225{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700226 return (adreno_dev->gpurev <= 299);
227}
228
229static inline int adreno_is_a3xx(struct adreno_device *adreno_dev)
230{
231 return (adreno_dev->gpurev >= 300);
Jordan Crouse196c45b2011-07-28 08:37:57 -0600232}
233
Kevin Matlage48d0e2e2012-04-26 10:52:36 -0600234static inline int adreno_is_a305(struct adreno_device *adreno_dev)
235{
236 return (adreno_dev->gpurev == ADRENO_REV_A305);
237}
238
239static inline int adreno_is_a320(struct adreno_device *adreno_dev)
240{
241 return (adreno_dev->gpurev == ADRENO_REV_A320);
242}
243
Jordan Crousee6b77622012-04-05 16:55:54 -0600244static inline int adreno_rb_ctxtswitch(unsigned int *cmd)
245{
246 return (cmd[0] == cp_nop_packet(1) &&
247 cmd[1] == KGSL_CONTEXT_TO_MEM_IDENTIFIER);
248}
249
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700250/**
251 * adreno_encode_istore_size - encode istore size in CP format
252 * @adreno_dev - The 3D device.
253 *
254 * Encode the istore size into the format expected that the
255 * CP_SET_SHADER_BASES and CP_ME_INIT commands:
256 * bits 31:29 - istore size as encoded by this function
257 * bits 27:16 - vertex shader start offset in instructions
258 * bits 11:0 - pixel shader start offset in instructions.
259 */
260static inline int adreno_encode_istore_size(struct adreno_device *adreno_dev)
261{
262 unsigned int size;
263 /* in a225 the CP microcode multiplies the encoded
264 * value by 3 while decoding.
265 */
266 if (adreno_is_a225(adreno_dev))
267 size = adreno_dev->istore_size/3;
268 else
269 size = adreno_dev->istore_size;
270
271 return (ilog2(size) - 5) << 29;
272}
Jordan Crouse196c45b2011-07-28 08:37:57 -0600273
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600274static inline int __adreno_add_idle_indirect_cmds(unsigned int *cmds,
275 unsigned int nop_gpuaddr)
276{
277 /* Adding an indirect buffer ensures that the prefetch stalls until
278 * the commands in indirect buffer have completed. We need to stall
279 * prefetch with a nop indirect buffer when updating pagetables
280 * because it provides stabler synchronization */
281 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
282 *cmds++ = nop_gpuaddr;
283 *cmds++ = 2;
284 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
285 *cmds++ = 0x00000000;
286 return 5;
287}
288
289static inline int adreno_add_change_mh_phys_limit_cmds(unsigned int *cmds,
290 unsigned int new_phys_limit,
291 unsigned int nop_gpuaddr)
292{
293 unsigned int *start = cmds;
294
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600295 *cmds++ = cp_type0_packet(MH_MMU_MPU_END, 1);
296 *cmds++ = new_phys_limit;
297 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
298 return cmds - start;
299}
300
301static inline int adreno_add_bank_change_cmds(unsigned int *cmds,
302 int cur_ctx_bank,
303 unsigned int nop_gpuaddr)
304{
305 unsigned int *start = cmds;
306
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600307 *cmds++ = cp_type0_packet(REG_CP_STATE_DEBUG_INDEX, 1);
308 *cmds++ = (cur_ctx_bank ? 0 : 0x20);
309 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
310 return cmds - start;
311}
312
313/*
314 * adreno_read_cmds - Add pm4 packets to perform read
315 * @device - Pointer to device structure
316 * @cmds - Pointer to memory where read commands need to be added
317 * @addr - gpu address of the read
318 * @val - The GPU will wait until the data at address addr becomes
319 * equal to value
320 */
321static inline int adreno_add_read_cmds(struct kgsl_device *device,
322 unsigned int *cmds, unsigned int addr,
323 unsigned int val, unsigned int nop_gpuaddr)
324{
325 unsigned int *start = cmds;
326
327 *cmds++ = cp_type3_packet(CP_WAIT_REG_MEM, 5);
328 /* MEM SPACE = memory, FUNCTION = equals */
329 *cmds++ = 0x13;
330 *cmds++ = addr;
331 *cmds++ = val;
332 *cmds++ = 0xFFFFFFFF;
333 *cmds++ = 0xFFFFFFFF;
334 cmds += __adreno_add_idle_indirect_cmds(cmds, nop_gpuaddr);
335 return cmds - start;
336}
337
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700338#endif /*__ADRENO_H */