blob: d9488ecd81d631d205f52bad60782efcc327d1b9 [file] [log] [blame]
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001/* linux/arch/arm/mach-msm/timer.c
2 *
3 * Copyright (C) 2007 Google, Inc.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004 * Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#include <linux/init.h>
18#include <linux/time.h>
19#include <linux/interrupt.h>
20#include <linux/irq.h>
21#include <linux/clk.h>
22#include <linux/clockchips.h>
23#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <linux/percpu.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080026
27#include <asm/mach/time.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070028#include <asm/hardware/gic.h>
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -070029#include <asm/sched_clock.h>
Taniya Das36057be2011-10-28 13:02:17 +053030#include <asm/smp_plat.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/msm_iomap.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032#include <mach/irqs.h>
33#include <mach/socinfo.h>
34
35#if defined(CONFIG_MSM_SMD)
36#include "smd_private.h"
37#endif
38#include "timer.h"
39
40enum {
41 MSM_TIMER_DEBUG_SYNC = 1U << 0,
42};
43static int msm_timer_debug_mask;
44module_param_named(debug_mask, msm_timer_debug_mask, int, S_IRUGO | S_IWUSR | S_IWGRP);
45
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#ifdef CONFIG_MSM7X00A_USE_GP_TIMER
47 #define DG_TIMER_RATING 100
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#else
49 #define DG_TIMER_RATING 300
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#endif
51
Jeff Ohlstein7e538f02011-11-01 17:36:22 -070052#ifndef MSM_TMR0_BASE
53#define MSM_TMR0_BASE MSM_TMR_BASE
54#endif
55
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#define MSM_DGT_SHIFT (5)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080057
58#define TIMER_MATCH_VAL 0x0000
59#define TIMER_COUNT_VAL 0x0004
60#define TIMER_ENABLE 0x0008
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080061#define TIMER_CLEAR 0x000C
Jeff Ohlstein672039f2010-10-05 15:23:57 -070062#define DGT_CLK_CTL 0x0034
63enum {
64 DGT_CLK_CTL_DIV_1 = 0,
65 DGT_CLK_CTL_DIV_2 = 1,
66 DGT_CLK_CTL_DIV_3 = 2,
67 DGT_CLK_CTL_DIV_4 = 3,
68};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069#define TIMER_ENABLE_EN 1
70#define TIMER_ENABLE_CLR_ON_MATCH_EN 2
71
72#define LOCAL_TIMER 0
73#define GLOBAL_TIMER 1
74
75/*
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -070076 * global_timer_offset is added to the regbase of a timer to force the memory
77 * access to come from the CPU0 region.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070078 */
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -070079static int global_timer_offset;
Jeff Ohlstein7a018322011-09-28 12:44:06 -070080static int msm_global_timer;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081
82#define NR_TIMERS ARRAY_SIZE(msm_clocks)
83
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -070084unsigned int gpt_hz = 32768;
85unsigned int sclk_hz = 32768;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080086
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070087static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070088static irqreturn_t msm_timer_interrupt(int irq, void *dev_id);
89static cycle_t msm_gpt_read(struct clocksource *cs);
90static cycle_t msm_dgt_read(struct clocksource *cs);
91static void msm_timer_set_mode(enum clock_event_mode mode,
92 struct clock_event_device *evt);
93static int msm_timer_set_next_event(unsigned long cycles,
94 struct clock_event_device *evt);
95
96enum {
97 MSM_CLOCK_FLAGS_UNSTABLE_COUNT = 1U << 0,
98 MSM_CLOCK_FLAGS_ODD_MATCH_WRITE = 1U << 1,
99 MSM_CLOCK_FLAGS_DELAYED_WRITE_POST = 1U << 2,
100};
101
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800102struct msm_clock {
103 struct clock_event_device clockevent;
104 struct clocksource clocksource;
105 struct irqaction irq;
Brian Swetlandbcc0f6a2008-09-10 14:00:53 -0700106 void __iomem *regbase;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800107 uint32_t freq;
108 uint32_t shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109 uint32_t flags;
110 uint32_t write_delay;
111 uint32_t rollover_offset;
112 uint32_t index;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800113};
114
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800115enum {
116 MSM_CLOCK_GPT,
117 MSM_CLOCK_DGT,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800118};
119
120
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121struct msm_clock_percpu_data {
122 uint32_t last_set;
123 uint32_t sleep_offset;
124 uint32_t alarm_vtime;
125 uint32_t alarm;
126 uint32_t non_sleep_offset;
127 uint32_t in_sync;
128 cycle_t stopped_tick;
129 int stopped;
130 uint32_t last_sync_gpt;
131 u64 last_sync_jiffies;
132};
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800133
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134struct msm_timer_sync_data_t {
135 struct msm_clock *clock;
136 uint32_t timeout;
137 int exit_sleep;
138};
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800139
140static struct msm_clock msm_clocks[] = {
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800141 [MSM_CLOCK_GPT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800142 .clockevent = {
143 .name = "gp_timer",
144 .features = CLOCK_EVT_FEAT_ONESHOT,
145 .shift = 32,
146 .rating = 200,
147 .set_next_event = msm_timer_set_next_event,
148 .set_mode = msm_timer_set_mode,
149 },
150 .clocksource = {
151 .name = "gp_timer",
152 .rating = 200,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153 .read = msm_gpt_read,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800154 .mask = CLOCKSOURCE_MASK(32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700155 .shift = 17,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800156 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
157 },
158 .irq = {
159 .name = "gp_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700160 .flags = IRQF_DISABLED | IRQF_TIMER |
161 IRQF_TRIGGER_RISING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800162 .handler = msm_timer_interrupt,
163 .dev_id = &msm_clocks[0].clockevent,
164 .irq = INT_GP_TIMER_EXP
165 },
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700166 .regbase = MSM_TMR_BASE + 0x4,
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700167 .freq = 32768,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168 .index = MSM_CLOCK_GPT,
169 .flags =
Rohit Vaswani2a473b22011-08-16 15:35:34 -0700170#if defined(CONFIG_CPU_V6) || defined(CONFIG_ARCH_MSM7X27A)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700171 MSM_CLOCK_FLAGS_UNSTABLE_COUNT |
172 MSM_CLOCK_FLAGS_ODD_MATCH_WRITE |
173 MSM_CLOCK_FLAGS_DELAYED_WRITE_POST |
174#endif
175 0,
176 .write_delay = 9,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800177 },
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800178 [MSM_CLOCK_DGT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800179 .clockevent = {
180 .name = "dg_timer",
181 .features = CLOCK_EVT_FEAT_ONESHOT,
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700182 .shift = 32,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700183 .rating = DG_TIMER_RATING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800184 .set_next_event = msm_timer_set_next_event,
185 .set_mode = msm_timer_set_mode,
186 },
187 .clocksource = {
188 .name = "dg_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700189 .rating = DG_TIMER_RATING,
190 .read = msm_dgt_read,
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700191 .mask = CLOCKSOURCE_MASK(32),
192 .shift = 24,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800193 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
194 },
195 .irq = {
196 .name = "dg_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700197 .flags = IRQF_DISABLED | IRQF_TIMER |
198 IRQF_TRIGGER_RISING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800199 .handler = msm_timer_interrupt,
200 .dev_id = &msm_clocks[1].clockevent,
201 .irq = INT_DEBUG_TIMER_EXP
202 },
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700203 .regbase = MSM_TMR_BASE + 0x24,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204 .index = MSM_CLOCK_DGT,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700205 .write_delay = 9,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800206 }
207};
208
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700209static DEFINE_PER_CPU(struct clock_event_device*, local_clock_event);
210
211static DEFINE_PER_CPU(struct msm_clock_percpu_data[NR_TIMERS],
212 msm_clocks_percpu);
213
214static DEFINE_PER_CPU(struct msm_clock *, msm_active_clock);
215
216static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
217{
218 struct clock_event_device *evt = dev_id;
219 if (smp_processor_id() != 0)
220 evt = __get_cpu_var(local_clock_event);
221 if (evt->event_handler == NULL)
222 return IRQ_HANDLED;
223 evt->event_handler(evt);
224 return IRQ_HANDLED;
225}
226
227static uint32_t msm_read_timer_count(struct msm_clock *clock, int global)
228{
229 uint32_t t1, t2;
230 int loop_count = 0;
231
232 if (global)
233 t1 = __raw_readl(clock->regbase + TIMER_COUNT_VAL +
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -0700234 global_timer_offset);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700235 else
236 t1 = __raw_readl(clock->regbase + TIMER_COUNT_VAL);
237
238 if (!(clock->flags & MSM_CLOCK_FLAGS_UNSTABLE_COUNT))
239 return t1;
240 while (1) {
241 if (global)
242 t2 = __raw_readl(clock->regbase + TIMER_COUNT_VAL +
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -0700243 global_timer_offset);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700244 else
245 t2 = __raw_readl(clock->regbase + TIMER_COUNT_VAL);
246 if (t1 == t2)
247 return t1;
248 if (loop_count++ > 10) {
249 printk(KERN_ERR "msm_read_timer_count timer %s did not"
250 "stabilize %u != %u\n", clock->clockevent.name,
251 t2, t1);
252 return t2;
253 }
254 t1 = t2;
255 }
256}
257
258static cycle_t msm_gpt_read(struct clocksource *cs)
259{
260 struct msm_clock *clock = &msm_clocks[MSM_CLOCK_GPT];
261 struct msm_clock_percpu_data *clock_state =
262 &per_cpu(msm_clocks_percpu, 0)[MSM_CLOCK_GPT];
263
264 if (clock_state->stopped)
265 return clock_state->stopped_tick;
266
267 return msm_read_timer_count(clock, GLOBAL_TIMER) +
268 clock_state->sleep_offset;
269}
270
271static cycle_t msm_dgt_read(struct clocksource *cs)
272{
273 struct msm_clock *clock = &msm_clocks[MSM_CLOCK_DGT];
274 struct msm_clock_percpu_data *clock_state =
275 &per_cpu(msm_clocks_percpu, 0)[MSM_CLOCK_DGT];
276
277 if (clock_state->stopped)
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700278 return clock_state->stopped_tick >> clock->shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700279
280 return (msm_read_timer_count(clock, GLOBAL_TIMER) +
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700281 clock_state->sleep_offset) >> clock->shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700282}
283
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700284static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt)
285{
286 int i;
Taniya Das36057be2011-10-28 13:02:17 +0530287
288 if (!is_smp())
289 return container_of(evt, struct msm_clock, clockevent);
290
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700291 for (i = 0; i < NR_TIMERS; i++)
292 if (evt == &(msm_clocks[i].clockevent))
293 return &msm_clocks[i];
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700294 return &msm_clocks[msm_global_timer];
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700295}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700296
297static int msm_timer_set_next_event(unsigned long cycles,
298 struct clock_event_device *evt)
299{
300 int i;
301 struct msm_clock *clock;
302 struct msm_clock_percpu_data *clock_state;
303 uint32_t now;
304 uint32_t alarm;
305 int late;
306
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700307 clock = clockevent_to_clock(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700308 clock_state = &__get_cpu_var(msm_clocks_percpu)[clock->index];
309 if (clock_state->stopped)
310 return 0;
311 now = msm_read_timer_count(clock, LOCAL_TIMER);
312 alarm = now + (cycles << clock->shift);
313 if (clock->flags & MSM_CLOCK_FLAGS_ODD_MATCH_WRITE)
314 while (now == clock_state->last_set)
315 now = msm_read_timer_count(clock, LOCAL_TIMER);
316
317 clock_state->alarm = alarm;
318 __raw_writel(alarm, clock->regbase + TIMER_MATCH_VAL);
319
320 if (clock->flags & MSM_CLOCK_FLAGS_DELAYED_WRITE_POST) {
321 /* read the counter four extra times to make sure write posts
322 before reading the time */
323 for (i = 0; i < 4; i++)
324 __raw_readl(clock->regbase + TIMER_COUNT_VAL);
325 }
326 now = msm_read_timer_count(clock, LOCAL_TIMER);
327 clock_state->last_set = now;
328 clock_state->alarm_vtime = alarm + clock_state->sleep_offset;
329 late = now - alarm;
330 if (late >= (int)(-clock->write_delay << clock->shift) &&
331 late < clock->freq*5)
332 return -ETIME;
333
334 return 0;
335}
336
337static void msm_timer_set_mode(enum clock_event_mode mode,
338 struct clock_event_device *evt)
339{
340 struct msm_clock *clock;
341 struct msm_clock_percpu_data *clock_state, *gpt_state;
342 unsigned long irq_flags;
Jin Hongeecb1e02011-10-21 14:36:32 -0700343 struct irq_chip *chip;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700344
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700345 clock = clockevent_to_clock(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700346 clock_state = &__get_cpu_var(msm_clocks_percpu)[clock->index];
347 gpt_state = &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
348
349 local_irq_save(irq_flags);
350
351 switch (mode) {
352 case CLOCK_EVT_MODE_RESUME:
353 case CLOCK_EVT_MODE_PERIODIC:
354 break;
355 case CLOCK_EVT_MODE_ONESHOT:
356 clock_state->stopped = 0;
357 clock_state->sleep_offset =
358 -msm_read_timer_count(clock, LOCAL_TIMER) +
359 clock_state->stopped_tick;
360 get_cpu_var(msm_active_clock) = clock;
361 put_cpu_var(msm_active_clock);
362 __raw_writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
Jin Hongeecb1e02011-10-21 14:36:32 -0700363 chip = irq_get_chip(clock->irq.irq);
364 if (chip && chip->irq_unmask)
365 chip->irq_unmask(irq_get_irq_data(clock->irq.irq));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700366 if (clock != &msm_clocks[MSM_CLOCK_GPT])
367 __raw_writel(TIMER_ENABLE_EN,
368 msm_clocks[MSM_CLOCK_GPT].regbase +
369 TIMER_ENABLE);
370 break;
371 case CLOCK_EVT_MODE_UNUSED:
372 case CLOCK_EVT_MODE_SHUTDOWN:
373 get_cpu_var(msm_active_clock) = NULL;
374 put_cpu_var(msm_active_clock);
375 clock_state->in_sync = 0;
376 clock_state->stopped = 1;
377 clock_state->stopped_tick =
378 msm_read_timer_count(clock, LOCAL_TIMER) +
379 clock_state->sleep_offset;
380 __raw_writel(0, clock->regbase + TIMER_MATCH_VAL);
Jin Hongeecb1e02011-10-21 14:36:32 -0700381 chip = irq_get_chip(clock->irq.irq);
382 if (chip && chip->irq_mask)
383 chip->irq_mask(irq_get_irq_data(clock->irq.irq));
Taniya Das36057be2011-10-28 13:02:17 +0530384
385 if (!is_smp() || clock != &msm_clocks[MSM_CLOCK_DGT]
386 || smp_processor_id())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700387 __raw_writel(0, clock->regbase + TIMER_ENABLE);
Taniya Das36057be2011-10-28 13:02:17 +0530388
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700389 if (clock != &msm_clocks[MSM_CLOCK_GPT]) {
390 gpt_state->in_sync = 0;
391 __raw_writel(0, msm_clocks[MSM_CLOCK_GPT].regbase +
392 TIMER_ENABLE);
393 }
394 break;
395 }
396 wmb();
397 local_irq_restore(irq_flags);
398}
399
Jeff Ohlstein973871d2011-09-28 11:46:26 -0700400void __iomem *msm_timer_get_timer0_base(void)
401{
402 return MSM_TMR_BASE + global_timer_offset;
403}
404
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700405#define MPM_SCLK_COUNT_VAL 0x0024
406
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700407#ifdef CONFIG_PM
408/*
409 * Retrieve the cycle count from sclk and optionally synchronize local clock
410 * with the sclk value.
411 *
412 * time_start and time_expired are callbacks that must be specified. The
413 * protocol uses them to detect timeout. The update callback is optional.
414 * If not NULL, update will be called so that it can update local clock.
415 *
416 * The function does not use the argument data directly; it passes data to
417 * the callbacks.
418 *
419 * Return value:
420 * 0: the operation failed
421 * >0: the slow clock value after time-sync
422 */
423static void (*msm_timer_sync_timeout)(void);
424#if defined(CONFIG_MSM_DIRECT_SCLK_ACCESS)
425static uint32_t msm_timer_do_sync_to_sclk(
426 void (*time_start)(struct msm_timer_sync_data_t *data),
427 bool (*time_expired)(struct msm_timer_sync_data_t *data),
428 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
429 struct msm_timer_sync_data_t *data)
430{
431 uint32_t t1, t2;
432 int loop_count = 10;
433 int loop_zero_count = 3;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700434 int tmp = USEC_PER_SEC;
435 do_div(tmp, sclk_hz);
436 tmp /= (loop_zero_count-1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700437
438 while (loop_zero_count--) {
439 t1 = __raw_readl(MSM_RPM_MPM_BASE + MPM_SCLK_COUNT_VAL);
440 do {
441 udelay(1);
442 t2 = t1;
443 t1 = __raw_readl(MSM_RPM_MPM_BASE + MPM_SCLK_COUNT_VAL);
444 } while ((t2 != t1) && --loop_count);
445
446 if (!loop_count) {
447 printk(KERN_EMERG "SCLK did not stabilize\n");
448 return 0;
449 }
450
451 if (t1)
452 break;
453
454 udelay(tmp);
455 }
456
457 if (!loop_zero_count) {
458 printk(KERN_EMERG "SCLK reads zero\n");
459 return 0;
460 }
461
462 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700463 update(data, t1, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700464 return t1;
465}
466#elif defined(CONFIG_MSM_N_WAY_SMSM)
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700467
468/* Time Master State Bits */
469#define MASTER_BITS_PER_CPU 1
470#define MASTER_TIME_PENDING \
471 (0x01UL << (MASTER_BITS_PER_CPU * SMSM_APPS_STATE))
472
473/* Time Slave State Bits */
474#define SLAVE_TIME_REQUEST 0x0400
475#define SLAVE_TIME_POLL 0x0800
476#define SLAVE_TIME_INIT 0x1000
477
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700478static uint32_t msm_timer_do_sync_to_sclk(
479 void (*time_start)(struct msm_timer_sync_data_t *data),
480 bool (*time_expired)(struct msm_timer_sync_data_t *data),
481 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
482 struct msm_timer_sync_data_t *data)
483{
484 uint32_t *smem_clock;
485 uint32_t smem_clock_val;
486 uint32_t state;
487
488 smem_clock = smem_alloc(SMEM_SMEM_SLOW_CLOCK_VALUE, sizeof(uint32_t));
489 if (smem_clock == NULL) {
490 printk(KERN_ERR "no smem clock\n");
491 return 0;
492 }
493
494 state = smsm_get_state(SMSM_MODEM_STATE);
495 if ((state & SMSM_INIT) == 0) {
496 printk(KERN_ERR "smsm not initialized\n");
497 return 0;
498 }
499
500 time_start(data);
501 while ((state = smsm_get_state(SMSM_TIME_MASTER_DEM)) &
502 MASTER_TIME_PENDING) {
503 if (time_expired(data)) {
504 printk(KERN_EMERG "get_smem_clock: timeout 1 still "
505 "invalid state %x\n", state);
506 msm_timer_sync_timeout();
507 }
508 }
509
510 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_POLL | SLAVE_TIME_INIT,
511 SLAVE_TIME_REQUEST);
512
513 time_start(data);
514 while (!((state = smsm_get_state(SMSM_TIME_MASTER_DEM)) &
515 MASTER_TIME_PENDING)) {
516 if (time_expired(data)) {
517 printk(KERN_EMERG "get_smem_clock: timeout 2 still "
518 "invalid state %x\n", state);
519 msm_timer_sync_timeout();
520 }
521 }
522
523 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_REQUEST, SLAVE_TIME_POLL);
524
525 time_start(data);
526 do {
527 smem_clock_val = *smem_clock;
528 } while (smem_clock_val == 0 && !time_expired(data));
529
530 state = smsm_get_state(SMSM_TIME_MASTER_DEM);
531
532 if (smem_clock_val) {
533 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700534 update(data, smem_clock_val, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535
536 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
537 printk(KERN_INFO
538 "get_smem_clock: state %x clock %u\n",
539 state, smem_clock_val);
540 } else {
541 printk(KERN_EMERG
542 "get_smem_clock: timeout state %x clock %u\n",
543 state, smem_clock_val);
544 msm_timer_sync_timeout();
545 }
546
547 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_REQUEST | SLAVE_TIME_POLL,
548 SLAVE_TIME_INIT);
549 return smem_clock_val;
550}
551#else /* CONFIG_MSM_N_WAY_SMSM */
552static uint32_t msm_timer_do_sync_to_sclk(
553 void (*time_start)(struct msm_timer_sync_data_t *data),
554 bool (*time_expired)(struct msm_timer_sync_data_t *data),
555 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
556 struct msm_timer_sync_data_t *data)
557{
558 uint32_t *smem_clock;
559 uint32_t smem_clock_val;
560 uint32_t last_state;
561 uint32_t state;
562
563 smem_clock = smem_alloc(SMEM_SMEM_SLOW_CLOCK_VALUE,
564 sizeof(uint32_t));
565
566 if (smem_clock == NULL) {
567 printk(KERN_ERR "no smem clock\n");
568 return 0;
569 }
570
571 last_state = state = smsm_get_state(SMSM_MODEM_STATE);
572 smem_clock_val = *smem_clock;
573 if (smem_clock_val) {
574 printk(KERN_INFO "get_smem_clock: invalid start state %x "
575 "clock %u\n", state, smem_clock_val);
576 smsm_change_state(SMSM_APPS_STATE,
577 SMSM_TIMEWAIT, SMSM_TIMEINIT);
578
579 time_start(data);
580 while (*smem_clock != 0 && !time_expired(data))
581 ;
582
583 smem_clock_val = *smem_clock;
584 if (smem_clock_val) {
585 printk(KERN_EMERG "get_smem_clock: timeout still "
586 "invalid state %x clock %u\n",
587 state, smem_clock_val);
588 msm_timer_sync_timeout();
589 }
590 }
591
592 time_start(data);
593 smsm_change_state(SMSM_APPS_STATE, SMSM_TIMEINIT, SMSM_TIMEWAIT);
594 do {
595 smem_clock_val = *smem_clock;
596 state = smsm_get_state(SMSM_MODEM_STATE);
597 if (state != last_state) {
598 last_state = state;
599 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
600 printk(KERN_INFO
601 "get_smem_clock: state %x clock %u\n",
602 state, smem_clock_val);
603 }
604 } while (smem_clock_val == 0 && !time_expired(data));
605
606 if (smem_clock_val) {
607 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700608 update(data, smem_clock_val, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700609 } else {
610 printk(KERN_EMERG
611 "get_smem_clock: timeout state %x clock %u\n",
612 state, smem_clock_val);
613 msm_timer_sync_timeout();
614 }
615
616 smsm_change_state(SMSM_APPS_STATE, SMSM_TIMEWAIT, SMSM_TIMEINIT);
617 return smem_clock_val;
618}
619#endif /* CONFIG_MSM_N_WAY_SMSM */
620
621/*
622 * Callback function that initializes the timeout value.
623 */
624static void msm_timer_sync_to_sclk_time_start(
625 struct msm_timer_sync_data_t *data)
626{
627 /* approx 2 seconds */
628 uint32_t delta = data->clock->freq << data->clock->shift << 1;
629 data->timeout = msm_read_timer_count(data->clock, LOCAL_TIMER) + delta;
630}
631
632/*
633 * Callback function that checks the timeout.
634 */
635static bool msm_timer_sync_to_sclk_time_expired(
636 struct msm_timer_sync_data_t *data)
637{
638 uint32_t delta = msm_read_timer_count(data->clock, LOCAL_TIMER) -
639 data->timeout;
640 return ((int32_t) delta) > 0;
641}
642
643/*
644 * Callback function that updates local clock from the specified source clock
645 * value and frequency.
646 */
647static void msm_timer_sync_update(struct msm_timer_sync_data_t *data,
648 uint32_t src_clk_val, uint32_t src_clk_freq)
649{
650 struct msm_clock *dst_clk = data->clock;
651 struct msm_clock_percpu_data *dst_clk_state =
652 &__get_cpu_var(msm_clocks_percpu)[dst_clk->index];
653 uint32_t dst_clk_val = msm_read_timer_count(dst_clk, LOCAL_TIMER);
654 uint32_t new_offset;
655
656 if ((dst_clk->freq << dst_clk->shift) == src_clk_freq) {
657 new_offset = src_clk_val - dst_clk_val;
658 } else {
659 uint64_t temp;
660
661 /* separate multiplication and division steps to reduce
662 rounding error */
663 temp = src_clk_val;
664 temp *= dst_clk->freq << dst_clk->shift;
665 do_div(temp, src_clk_freq);
666
667 new_offset = (uint32_t)(temp) - dst_clk_val;
668 }
669
670 if (dst_clk_state->sleep_offset + dst_clk_state->non_sleep_offset !=
671 new_offset) {
672 if (data->exit_sleep)
673 dst_clk_state->sleep_offset =
674 new_offset - dst_clk_state->non_sleep_offset;
675 else
676 dst_clk_state->non_sleep_offset =
677 new_offset - dst_clk_state->sleep_offset;
678
679 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
680 printk(KERN_INFO "sync clock %s: "
681 "src %u, new offset %u + %u\n",
682 dst_clk->clocksource.name, src_clk_val,
683 dst_clk_state->sleep_offset,
684 dst_clk_state->non_sleep_offset);
685 }
686}
687
688/*
689 * Synchronize GPT clock with sclk.
690 */
691static void msm_timer_sync_gpt_to_sclk(int exit_sleep)
692{
693 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
694 struct msm_clock_percpu_data *gpt_clk_state =
695 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
696 struct msm_timer_sync_data_t data;
697 uint32_t ret;
698
699 if (gpt_clk_state->in_sync)
700 return;
701
702 data.clock = gpt_clk;
703 data.timeout = 0;
704 data.exit_sleep = exit_sleep;
705
706 ret = msm_timer_do_sync_to_sclk(
707 msm_timer_sync_to_sclk_time_start,
708 msm_timer_sync_to_sclk_time_expired,
709 msm_timer_sync_update,
710 &data);
711
712 if (ret)
713 gpt_clk_state->in_sync = 1;
714}
715
716/*
717 * Synchronize clock with GPT clock.
718 */
719static void msm_timer_sync_to_gpt(struct msm_clock *clock, int exit_sleep)
720{
721 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
722 struct msm_clock_percpu_data *gpt_clk_state =
723 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
724 struct msm_clock_percpu_data *clock_state =
725 &__get_cpu_var(msm_clocks_percpu)[clock->index];
726 struct msm_timer_sync_data_t data;
727 uint32_t gpt_clk_val;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700728 u64 gpt_period = (1ULL << 32) * HZ;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700729 u64 now = get_jiffies_64();
730
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700731 do_div(gpt_period, gpt_hz);
732
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700733 BUG_ON(clock == gpt_clk);
734
735 if (clock_state->in_sync &&
736 (now - clock_state->last_sync_jiffies < (gpt_period >> 1)))
737 return;
738
739 gpt_clk_val = msm_read_timer_count(gpt_clk, LOCAL_TIMER)
740 + gpt_clk_state->sleep_offset + gpt_clk_state->non_sleep_offset;
741
742 if (exit_sleep && gpt_clk_val < clock_state->last_sync_gpt)
743 clock_state->non_sleep_offset -= clock->rollover_offset;
744
745 data.clock = clock;
746 data.timeout = 0;
747 data.exit_sleep = exit_sleep;
748
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700749 msm_timer_sync_update(&data, gpt_clk_val, gpt_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700750
751 clock_state->in_sync = 1;
752 clock_state->last_sync_gpt = gpt_clk_val;
753 clock_state->last_sync_jiffies = now;
754}
755
756static void msm_timer_reactivate_alarm(struct msm_clock *clock)
757{
758 struct msm_clock_percpu_data *clock_state =
759 &__get_cpu_var(msm_clocks_percpu)[clock->index];
760 long alarm_delta = clock_state->alarm_vtime -
761 clock_state->sleep_offset -
762 msm_read_timer_count(clock, LOCAL_TIMER);
763 alarm_delta >>= clock->shift;
764 if (alarm_delta < (long)clock->write_delay + 4)
765 alarm_delta = clock->write_delay + 4;
766 while (msm_timer_set_next_event(alarm_delta, &clock->clockevent))
767 ;
768}
769
770int64_t msm_timer_enter_idle(void)
771{
772 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
773 struct msm_clock *clock = __get_cpu_var(msm_active_clock);
774 struct msm_clock_percpu_data *clock_state =
775 &__get_cpu_var(msm_clocks_percpu)[clock->index];
776 uint32_t alarm;
777 uint32_t count;
778 int32_t delta;
779
780 BUG_ON(clock != &msm_clocks[MSM_CLOCK_GPT] &&
781 clock != &msm_clocks[MSM_CLOCK_DGT]);
782
783 msm_timer_sync_gpt_to_sclk(0);
784 if (clock != gpt_clk)
785 msm_timer_sync_to_gpt(clock, 0);
786
787 count = msm_read_timer_count(clock, LOCAL_TIMER);
788 if (clock_state->stopped++ == 0)
789 clock_state->stopped_tick = count + clock_state->sleep_offset;
790 alarm = clock_state->alarm;
791 delta = alarm - count;
792 if (delta <= -(int32_t)((clock->freq << clock->shift) >> 10)) {
793 /* timer should have triggered 1ms ago */
794 printk(KERN_ERR "msm_timer_enter_idle: timer late %d, "
795 "reprogram it\n", delta);
796 msm_timer_reactivate_alarm(clock);
797 }
798 if (delta <= 0)
799 return 0;
800 return clocksource_cyc2ns((alarm - count) >> clock->shift,
801 clock->clocksource.mult,
802 clock->clocksource.shift);
803}
804
805void msm_timer_exit_idle(int low_power)
806{
807 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
808 struct msm_clock *clock = __get_cpu_var(msm_active_clock);
809 struct msm_clock_percpu_data *gpt_clk_state =
810 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
811 struct msm_clock_percpu_data *clock_state =
812 &__get_cpu_var(msm_clocks_percpu)[clock->index];
813 uint32_t enabled;
814
815 BUG_ON(clock != &msm_clocks[MSM_CLOCK_GPT] &&
816 clock != &msm_clocks[MSM_CLOCK_DGT]);
817
818 if (!low_power)
819 goto exit_idle_exit;
820
821 enabled = __raw_readl(gpt_clk->regbase + TIMER_ENABLE) &
822 TIMER_ENABLE_EN;
823 if (!enabled)
824 __raw_writel(TIMER_ENABLE_EN, gpt_clk->regbase + TIMER_ENABLE);
825
826#if defined(CONFIG_ARCH_MSM_SCORPION) || defined(CONFIG_ARCH_MSM_KRAIT)
827 gpt_clk_state->in_sync = 0;
828#else
829 gpt_clk_state->in_sync = gpt_clk_state->in_sync && enabled;
830#endif
831 /* Make sure timer is actually enabled before we sync it */
832 wmb();
833 msm_timer_sync_gpt_to_sclk(1);
834
835 if (clock == gpt_clk)
836 goto exit_idle_alarm;
837
838 enabled = __raw_readl(clock->regbase + TIMER_ENABLE) & TIMER_ENABLE_EN;
839 if (!enabled)
840 __raw_writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
841
842#if defined(CONFIG_ARCH_MSM_SCORPION) || defined(CONFIG_ARCH_MSM_KRAIT)
843 clock_state->in_sync = 0;
844#else
845 clock_state->in_sync = clock_state->in_sync && enabled;
846#endif
847 /* Make sure timer is actually enabled before we sync it */
848 wmb();
849 msm_timer_sync_to_gpt(clock, 1);
850
851exit_idle_alarm:
852 msm_timer_reactivate_alarm(clock);
853
854exit_idle_exit:
855 clock_state->stopped--;
856}
857
858/*
859 * Callback function that initializes the timeout value.
860 */
861static void msm_timer_get_sclk_time_start(
862 struct msm_timer_sync_data_t *data)
863{
864 data->timeout = 200000;
865}
866
867/*
868 * Callback function that checks the timeout.
869 */
870static bool msm_timer_get_sclk_time_expired(
871 struct msm_timer_sync_data_t *data)
872{
873 udelay(10);
874 return --data->timeout <= 0;
875}
876
877/*
878 * Retrieve the cycle count from the sclk and convert it into
879 * nanoseconds.
880 *
881 * On exit, if period is not NULL, it contains the period of the
882 * sclk in nanoseconds, i.e. how long the cycle count wraps around.
883 *
884 * Return value:
885 * 0: the operation failed; period is not set either
886 * >0: time in nanoseconds
887 */
888int64_t msm_timer_get_sclk_time(int64_t *period)
889{
890 struct msm_timer_sync_data_t data;
891 uint32_t clock_value;
892 int64_t tmp;
893
894 memset(&data, 0, sizeof(data));
895 clock_value = msm_timer_do_sync_to_sclk(
896 msm_timer_get_sclk_time_start,
897 msm_timer_get_sclk_time_expired,
898 NULL,
899 &data);
900
901 if (!clock_value)
902 return 0;
903
904 if (period) {
905 tmp = 1LL << 32;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700906 tmp *= NSEC_PER_SEC;
907 do_div(tmp, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700908 *period = tmp;
909 }
910
911 tmp = (int64_t)clock_value;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700912 tmp *= NSEC_PER_SEC;
913 do_div(tmp, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700914 return tmp;
915}
916
917int __init msm_timer_init_time_sync(void (*timeout)(void))
918{
919#if defined(CONFIG_MSM_N_WAY_SMSM) && !defined(CONFIG_MSM_DIRECT_SCLK_ACCESS)
920 int ret = smsm_change_intr_mask(SMSM_TIME_MASTER_DEM, 0xFFFFFFFF, 0);
921
922 if (ret) {
923 printk(KERN_ERR "%s: failed to clear interrupt mask, %d\n",
924 __func__, ret);
925 return ret;
926 }
927
928 smsm_change_state(SMSM_APPS_DEM,
929 SLAVE_TIME_REQUEST | SLAVE_TIME_POLL, SLAVE_TIME_INIT);
930#endif
931
932 BUG_ON(timeout == NULL);
933 msm_timer_sync_timeout = timeout;
934
935 return 0;
936}
937
938#endif
939
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700940static DEFINE_CLOCK_DATA(cd);
941
942unsigned long long notrace sched_clock(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700943{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700944 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700945 struct clocksource *cs = &clock->clocksource;
946 u32 cyc = cs->read(cs);
947 return cyc_to_sched_clock(&cd, cyc, ((u32)~0 >> clock->shift));
948}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700949
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700950static void notrace msm_update_sched_clock(void)
951{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700952 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700953 struct clocksource *cs = &clock->clocksource;
954 u32 cyc = cs->read(cs);
955 update_sched_clock(&cd, cyc, ((u32)~0) >> clock->shift);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700956}
957
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700958int read_current_timer(unsigned long *timer_val)
959{
960 struct msm_clock *dgt = &msm_clocks[MSM_CLOCK_DGT];
961 *timer_val = msm_read_timer_count(dgt, GLOBAL_TIMER);
962 return 0;
963}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700964
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700965static void __init msm_sched_clock_init(void)
966{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700967 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700968
969 init_sched_clock(&cd, msm_update_sched_clock, 32 - clock->shift,
970 clock->freq);
971}
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800972static void __init msm_timer_init(void)
973{
974 int i;
975 int res;
Jin Hongeecb1e02011-10-21 14:36:32 -0700976 struct irq_chip *chip;
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700977 struct msm_clock *dgt = &msm_clocks[MSM_CLOCK_DGT];
978 struct msm_clock *gpt = &msm_clocks[MSM_CLOCK_GPT];
David Brown8c27e6f2011-01-07 10:20:49 -0800979
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700980 if (cpu_is_msm7x01() || cpu_is_msm7x25() || cpu_is_msm7x27() ||
981 cpu_is_msm7x25a() || cpu_is_msm7x27a() || cpu_is_msm7x25aa() ||
982 cpu_is_msm7x27aa()) {
983 dgt->shift = MSM_DGT_SHIFT;
984 dgt->freq = 19200000 >> MSM_DGT_SHIFT;
985 dgt->clockevent.shift = 32 + MSM_DGT_SHIFT;
986 dgt->clocksource.mask = CLOCKSOURCE_MASK(32 - MSM_DGT_SHIFT);
987 dgt->clocksource.shift = 24 - MSM_DGT_SHIFT;
988 gpt->regbase = MSM_TMR_BASE;
989 dgt->regbase = MSM_TMR_BASE + 0x10;
990 } else if (cpu_is_qsd8x50()) {
991 dgt->freq = 4800000;
992 gpt->regbase = MSM_TMR_BASE;
993 dgt->regbase = MSM_TMR_BASE + 0x10;
994 } else if (cpu_is_fsm9xxx())
995 dgt->freq = 4800000;
996 else if (cpu_is_msm7x30() || cpu_is_msm8x55())
997 dgt->freq = 6144000;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700998 else if (cpu_is_msm8x60()) {
Jeff Ohlstein7e538f02011-11-01 17:36:22 -0700999 global_timer_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001000 dgt->freq = 6750000;
1001 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
Jeff Ohlstein7e538f02011-11-01 17:36:22 -07001002 } else if (cpu_is_msm9615()) {
1003 dgt->freq = 6750000;
1004 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
1005 gpt->freq = 32765;
1006 gpt_hz = 32765;
1007 sclk_hz = 32765;
1008 } else if (cpu_is_msm8960() || cpu_is_apq8064() || cpu_is_msm8930()) {
1009 global_timer_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001010 dgt->freq = 6750000;
1011 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
1012 gpt->freq = 32765;
1013 gpt_hz = 32765;
1014 sclk_hz = 32765;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001015 } else {
1016 WARN_ON("Timer running on unknown hardware. Configure this! "
1017 "Assuming default configuration.\n");
1018 dgt->freq = 6750000;
1019 }
1020
1021 if (msm_clocks[MSM_CLOCK_GPT].clocksource.rating > DG_TIMER_RATING)
1022 msm_global_timer = MSM_CLOCK_GPT;
1023 else
1024 msm_global_timer = MSM_CLOCK_DGT;
Jeff Ohlstein672039f2010-10-05 15:23:57 -07001025
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001026 for (i = 0; i < ARRAY_SIZE(msm_clocks); i++) {
1027 struct msm_clock *clock = &msm_clocks[i];
1028 struct clock_event_device *ce = &clock->clockevent;
1029 struct clocksource *cs = &clock->clocksource;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001030 __raw_writel(0, clock->regbase + TIMER_ENABLE);
1031 __raw_writel(1, clock->regbase + TIMER_CLEAR);
1032 __raw_writel(0, clock->regbase + TIMER_COUNT_VAL);
1033 __raw_writel(~0, clock->regbase + TIMER_MATCH_VAL);
David Brown8c27e6f2011-01-07 10:20:49 -08001034
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001035 if ((clock->freq << clock->shift) == gpt_hz) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001036 clock->rollover_offset = 0;
1037 } else {
1038 uint64_t temp;
David Brown8c27e6f2011-01-07 10:20:49 -08001039
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001040 temp = clock->freq << clock->shift;
1041 temp <<= 32;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001042 do_div(temp, gpt_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001043
1044 clock->rollover_offset = (uint32_t) temp;
1045 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001046
1047 ce->mult = div_sc(clock->freq, NSEC_PER_SEC, ce->shift);
1048 /* allow at least 10 seconds to notice that the timer wrapped */
1049 ce->max_delta_ns =
1050 clockevent_delta2ns(0xf0000000 >> clock->shift, ce);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001051 /* ticks gets rounded down by one */
1052 ce->min_delta_ns =
1053 clockevent_delta2ns(clock->write_delay + 4, ce);
Rusty Russell320ab2b2008-12-13 21:20:26 +10301054 ce->cpumask = cpumask_of(0);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001055
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001056 cs->mult = clocksource_hz2mult(clock->freq, cs->shift);
1057 res = clocksource_register(cs);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001058 if (res)
1059 printk(KERN_ERR "msm_timer_init: clocksource_register "
1060 "failed for %s\n", cs->name);
1061
1062 res = setup_irq(clock->irq.irq, &clock->irq);
1063 if (res)
1064 printk(KERN_ERR "msm_timer_init: setup_irq "
1065 "failed for %s\n", cs->name);
1066
Jin Hongeecb1e02011-10-21 14:36:32 -07001067 chip = irq_get_chip(clock->irq.irq);
1068 if (chip && chip->irq_mask)
1069 chip->irq_mask(irq_get_irq_data(clock->irq.irq));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001070
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001071 clockevents_register_device(ce);
1072 }
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -07001073 msm_sched_clock_init();
Taniya Das36057be2011-10-28 13:02:17 +05301074
1075 if (is_smp()) {
1076 __raw_writel(1,
1077 msm_clocks[MSM_CLOCK_DGT].regbase + TIMER_ENABLE);
1078 set_delay_fn(read_current_timer_delay_loop);
1079 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001080}
1081
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001082#ifdef CONFIG_SMP
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001083
Santosh Shilimkaraf90f102011-02-23 18:53:15 +01001084int __cpuinit local_timer_setup(struct clock_event_device *evt)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001085{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001086 unsigned long flags;
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001087 static DEFINE_PER_CPU(bool, first_boot) = true;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001088 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001089
1090 /* Use existing clock_event for cpu 0 */
1091 if (!smp_processor_id())
David Brown893b66c2011-03-30 11:26:57 -07001092 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001093
Taniya Das36057be2011-10-28 13:02:17 +05301094 if (cpu_is_msm8x60() || cpu_is_msm8960() || cpu_is_apq8064()
1095 || cpu_is_msm8930())
1096 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001097
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001098 if (__get_cpu_var(first_boot)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001099 __raw_writel(0, clock->regbase + TIMER_ENABLE);
1100 __raw_writel(0, clock->regbase + TIMER_CLEAR);
1101 __raw_writel(~0, clock->regbase + TIMER_MATCH_VAL);
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001102 __get_cpu_var(first_boot) = false;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001103 }
1104 evt->irq = clock->irq.irq;
1105 evt->name = "local_timer";
1106 evt->features = CLOCK_EVT_FEAT_ONESHOT;
1107 evt->rating = clock->clockevent.rating;
1108 evt->set_mode = msm_timer_set_mode;
1109 evt->set_next_event = msm_timer_set_next_event;
1110 evt->shift = clock->clockevent.shift;
1111 evt->mult = div_sc(clock->freq, NSEC_PER_SEC, evt->shift);
1112 evt->max_delta_ns =
1113 clockevent_delta2ns(0xf0000000 >> clock->shift, evt);
1114 evt->min_delta_ns = clockevent_delta2ns(4, evt);
1115
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001116 __get_cpu_var(local_clock_event) = evt;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001117
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001118 local_irq_save(flags);
1119 gic_clear_spi_pending(clock->irq.irq);
1120 local_irq_restore(flags);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001121 gic_enable_ppi(clock->irq.irq);
1122
1123 clockevents_register_device(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001124
Santosh Shilimkaraf90f102011-02-23 18:53:15 +01001125 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001126}
1127
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001128int local_timer_ack(void)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001129{
1130 return 1;
1131}
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001132#endif
1133
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001134struct sys_timer msm_timer = {
1135 .init = msm_timer_init
1136};