blob: 825b2b4ca721a1c931abb2114afd0483c6c3a1ae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 *
7 * Much of the core SMP work is based on previous work by Thomas Radke, to
8 * whom a great many thanks are extended.
9 *
10 * Thanks to Intel for making available several different Pentium,
11 * Pentium Pro and Pentium-II/Xeon MP machines.
12 * Original development of Linux SMP code supported by Caldera.
13 *
14 * This code is released under the GNU General Public License version 2 or
15 * later.
16 *
17 * Fixes
18 * Felix Koop : NR_CPUS used properly
19 * Jose Renau : Handle single CPU case.
20 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
21 * Greg Wright : Fix for kernel stacks panic.
22 * Erich Boleyn : MP v1.4 and additional changes.
23 * Matthias Sattler : Changes for 2.1 kernel map.
24 * Michel Lespinasse : Changes for 2.1 kernel map.
25 * Michael Chastain : Change trampoline.S to gnu as.
26 * Alan Cox : Dumb bug: 'B' step PPro's are fine
27 * Ingo Molnar : Added APIC timers, based on code
28 * from Jose Renau
29 * Ingo Molnar : various cleanups and rewrites
30 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
31 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
32 * Martin J. Bligh : Added support for multi-quad systems
33 * Dave Jones : Report invalid combinations of Athlon CPUs.
34* Rusty Russell : Hacked into shape for new "hotplug" boot process. */
35
36#include <linux/module.h>
37#include <linux/config.h>
38#include <linux/init.h>
39#include <linux/kernel.h>
40
41#include <linux/mm.h>
42#include <linux/sched.h>
43#include <linux/kernel_stat.h>
44#include <linux/smp_lock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <linux/bootmem.h>
Zwane Mwaikambof3705132005-06-25 14:54:50 -070046#include <linux/notifier.h>
47#include <linux/cpu.h>
48#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#include <linux/delay.h>
51#include <linux/mc146818rtc.h>
52#include <asm/tlbflush.h>
53#include <asm/desc.h>
54#include <asm/arch_hooks.h>
55
56#include <mach_apic.h>
57#include <mach_wakecpu.h>
58#include <smpboot_hooks.h>
59
60/* Set if we find a B stepping CPU */
Li Shaohua0bb31842005-06-25 14:54:55 -070061static int __devinitdata smp_b_stepping;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63/* Number of siblings per CPU package */
64int smp_num_siblings = 1;
Alexey Dobriyan129f6942005-06-23 00:08:33 -070065#ifdef CONFIG_X86_HT
66EXPORT_SYMBOL(smp_num_siblings);
67#endif
Li Shaohuad7208032005-06-25 14:54:54 -070068
69/* Package ID of each logical CPU */
Christoph Lameter6c036522005-07-07 17:56:59 -070070int phys_proc_id[NR_CPUS] __read_mostly = {[0 ... NR_CPUS-1] = BAD_APICID};
Li Shaohuad7208032005-06-25 14:54:54 -070071
72/* Core ID of each logical CPU */
Christoph Lameter6c036522005-07-07 17:56:59 -070073int cpu_core_id[NR_CPUS] __read_mostly = {[0 ... NR_CPUS-1] = BAD_APICID};
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -080075/* Last level cache ID of each logical CPU */
76int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
77
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010078/* representing HT siblings of each logical CPU */
Christoph Lameter6c036522005-07-07 17:56:59 -070079cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
Li Shaohuad7208032005-06-25 14:54:54 -070080EXPORT_SYMBOL(cpu_sibling_map);
81
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010082/* representing HT and core siblings of each logical CPU */
Christoph Lameter6c036522005-07-07 17:56:59 -070083cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
Li Shaohuad7208032005-06-25 14:54:54 -070084EXPORT_SYMBOL(cpu_core_map);
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086/* bitmap of online cpus */
Christoph Lameter6c036522005-07-07 17:56:59 -070087cpumask_t cpu_online_map __read_mostly;
Alexey Dobriyan129f6942005-06-23 00:08:33 -070088EXPORT_SYMBOL(cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90cpumask_t cpu_callin_map;
91cpumask_t cpu_callout_map;
Alexey Dobriyan129f6942005-06-23 00:08:33 -070092EXPORT_SYMBOL(cpu_callout_map);
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -070093cpumask_t cpu_possible_map;
94EXPORT_SYMBOL(cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095static cpumask_t smp_commenced_mask;
96
Li Shaohuae1367da2005-06-25 14:54:56 -070097/* TSC's upper 32 bits can't be written in eariler CPU (before prescott), there
98 * is no way to resync one AP against BP. TBD: for prescott and above, we
99 * should use IA64's algorithm
100 */
101static int __devinitdata tsc_sync_disabled;
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103/* Per CPU bogomips and other parameters */
104struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
Alexey Dobriyan129f6942005-06-23 00:08:33 -0700105EXPORT_SYMBOL(cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
Christoph Lameter6c036522005-07-07 17:56:59 -0700107u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 { [0 ... NR_CPUS-1] = 0xff };
109EXPORT_SYMBOL(x86_cpu_to_apicid);
110
111/*
112 * Trampoline 80x86 program as an array.
113 */
114
115extern unsigned char trampoline_data [];
116extern unsigned char trampoline_end [];
117static unsigned char *trampoline_base;
118static int trampoline_exec;
119
120static void map_cpu_to_logical_apicid(void);
121
Zwane Mwaikambof3705132005-06-25 14:54:50 -0700122/* State of each CPU. */
123DEFINE_PER_CPU(int, cpu_state) = { 0 };
124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125/*
126 * Currently trivial. Write the real->protected mode
127 * bootstrap into the page concerned. The caller
128 * has made sure it's suitably aligned.
129 */
130
Li Shaohua0bb31842005-06-25 14:54:55 -0700131static unsigned long __devinit setup_trampoline(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132{
133 memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
134 return virt_to_phys(trampoline_base);
135}
136
137/*
138 * We are called very early to get the low memory for the
139 * SMP bootup trampoline page.
140 */
141void __init smp_alloc_memory(void)
142{
143 trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
144 /*
145 * Has to be in very low memory so we can execute
146 * real-mode AP code.
147 */
148 if (__pa(trampoline_base) >= 0x9F000)
149 BUG();
150 /*
151 * Make the SMP trampoline executable:
152 */
153 trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
154}
155
156/*
157 * The bootstrap kernel entry code has set these up. Save them for
158 * a given CPU
159 */
160
Li Shaohua0bb31842005-06-25 14:54:55 -0700161static void __devinit smp_store_cpu_info(int id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
163 struct cpuinfo_x86 *c = cpu_data + id;
164
165 *c = boot_cpu_data;
166 if (id!=0)
167 identify_cpu(c);
168 /*
169 * Mask B, Pentium, but not Pentium MMX
170 */
171 if (c->x86_vendor == X86_VENDOR_INTEL &&
172 c->x86 == 5 &&
173 c->x86_mask >= 1 && c->x86_mask <= 4 &&
174 c->x86_model <= 3)
175 /*
176 * Remember we have B step Pentia with bugs
177 */
178 smp_b_stepping = 1;
179
180 /*
181 * Certain Athlons might work (for various values of 'work') in SMP
182 * but they are not certified as MP capable.
183 */
184 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
185
186 /* Athlon 660/661 is valid. */
187 if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
188 goto valid_k7;
189
190 /* Duron 670 is valid */
191 if ((c->x86_model==7) && (c->x86_mask==0))
192 goto valid_k7;
193
194 /*
195 * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
196 * It's worth noting that the A5 stepping (662) of some Athlon XP's
197 * have the MP bit set.
198 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
199 */
200 if (((c->x86_model==6) && (c->x86_mask>=2)) ||
201 ((c->x86_model==7) && (c->x86_mask>=1)) ||
202 (c->x86_model> 7))
203 if (cpu_has_mp)
204 goto valid_k7;
205
206 /* If we get here, it's not a certified SMP capable AMD system. */
Randy Dunlap9f158332005-09-13 01:25:16 -0700207 add_taint(TAINT_UNSAFE_SMP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
210valid_k7:
211 ;
212}
213
214/*
215 * TSC synchronization.
216 *
217 * We first check whether all CPUs have their TSC's synchronized,
218 * then we print a warning if not, and always resync.
219 */
220
221static atomic_t tsc_start_flag = ATOMIC_INIT(0);
222static atomic_t tsc_count_start = ATOMIC_INIT(0);
223static atomic_t tsc_count_stop = ATOMIC_INIT(0);
224static unsigned long long tsc_values[NR_CPUS];
225
226#define NR_LOOPS 5
227
228static void __init synchronize_tsc_bp (void)
229{
230 int i;
231 unsigned long long t0;
232 unsigned long long sum, avg;
233 long long delta;
Andrew Mortona3a255e2005-06-23 00:08:34 -0700234 unsigned int one_usec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 int buggy = 0;
236
237 printk(KERN_INFO "checking TSC synchronization across %u CPUs: ", num_booting_cpus());
238
239 /* convert from kcyc/sec to cyc/usec */
240 one_usec = cpu_khz / 1000;
241
242 atomic_set(&tsc_start_flag, 1);
243 wmb();
244
245 /*
246 * We loop a few times to get a primed instruction cache,
247 * then the last pass is more or less synchronized and
248 * the BP and APs set their cycle counters to zero all at
249 * once. This reduces the chance of having random offsets
250 * between the processors, and guarantees that the maximum
251 * delay between the cycle counters is never bigger than
252 * the latency of information-passing (cachelines) between
253 * two CPUs.
254 */
255 for (i = 0; i < NR_LOOPS; i++) {
256 /*
257 * all APs synchronize but they loop on '== num_cpus'
258 */
259 while (atomic_read(&tsc_count_start) != num_booting_cpus()-1)
260 mb();
261 atomic_set(&tsc_count_stop, 0);
262 wmb();
263 /*
264 * this lets the APs save their current TSC:
265 */
266 atomic_inc(&tsc_count_start);
267
268 rdtscll(tsc_values[smp_processor_id()]);
269 /*
270 * We clear the TSC in the last loop:
271 */
272 if (i == NR_LOOPS-1)
273 write_tsc(0, 0);
274
275 /*
276 * Wait for all APs to leave the synchronization point:
277 */
278 while (atomic_read(&tsc_count_stop) != num_booting_cpus()-1)
279 mb();
280 atomic_set(&tsc_count_start, 0);
281 wmb();
282 atomic_inc(&tsc_count_stop);
283 }
284
285 sum = 0;
286 for (i = 0; i < NR_CPUS; i++) {
287 if (cpu_isset(i, cpu_callout_map)) {
288 t0 = tsc_values[i];
289 sum += t0;
290 }
291 }
292 avg = sum;
293 do_div(avg, num_booting_cpus());
294
295 sum = 0;
296 for (i = 0; i < NR_CPUS; i++) {
297 if (!cpu_isset(i, cpu_callout_map))
298 continue;
299 delta = tsc_values[i] - avg;
300 if (delta < 0)
301 delta = -delta;
302 /*
303 * We report bigger than 2 microseconds clock differences.
304 */
305 if (delta > 2*one_usec) {
306 long realdelta;
307 if (!buggy) {
308 buggy = 1;
309 printk("\n");
310 }
311 realdelta = delta;
312 do_div(realdelta, one_usec);
313 if (tsc_values[i] < avg)
314 realdelta = -realdelta;
315
Dave Jones7f5910e2006-04-27 18:39:24 -0700316 if (realdelta > 0)
317 printk(KERN_INFO "CPU#%d had %ld usecs TSC "
318 "skew, fixed it up.\n", i, realdelta);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 }
320
321 sum += delta;
322 }
323 if (!buggy)
324 printk("passed.\n");
325}
326
327static void __init synchronize_tsc_ap (void)
328{
329 int i;
330
331 /*
332 * Not every cpu is online at the time
333 * this gets called, so we first wait for the BP to
334 * finish SMP initialization:
335 */
336 while (!atomic_read(&tsc_start_flag)) mb();
337
338 for (i = 0; i < NR_LOOPS; i++) {
339 atomic_inc(&tsc_count_start);
340 while (atomic_read(&tsc_count_start) != num_booting_cpus())
341 mb();
342
343 rdtscll(tsc_values[smp_processor_id()]);
344 if (i == NR_LOOPS-1)
345 write_tsc(0, 0);
346
347 atomic_inc(&tsc_count_stop);
348 while (atomic_read(&tsc_count_stop) != num_booting_cpus()) mb();
349 }
350}
351#undef NR_LOOPS
352
353extern void calibrate_delay(void);
354
355static atomic_t init_deasserted;
356
Li Shaohua0bb31842005-06-25 14:54:55 -0700357static void __devinit smp_callin(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358{
359 int cpuid, phys_id;
360 unsigned long timeout;
361
362 /*
363 * If waken up by an INIT in an 82489DX configuration
364 * we may get here before an INIT-deassert IPI reaches
365 * our local APIC. We have to wait for the IPI or we'll
366 * lock up on an APIC access.
367 */
368 wait_for_init_deassert(&init_deasserted);
369
370 /*
371 * (This works even if the APIC is not enabled.)
372 */
373 phys_id = GET_APIC_ID(apic_read(APIC_ID));
374 cpuid = smp_processor_id();
375 if (cpu_isset(cpuid, cpu_callin_map)) {
376 printk("huh, phys CPU#%d, CPU#%d already present??\n",
377 phys_id, cpuid);
378 BUG();
379 }
380 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
381
382 /*
383 * STARTUP IPIs are fragile beasts as they might sometimes
384 * trigger some glue motherboard logic. Complete APIC bus
385 * silence for 1 second, this overestimates the time the
386 * boot CPU is spending to send the up to 2 STARTUP IPIs
387 * by a factor of two. This should be enough.
388 */
389
390 /*
391 * Waiting 2s total for startup (udelay is not yet working)
392 */
393 timeout = jiffies + 2*HZ;
394 while (time_before(jiffies, timeout)) {
395 /*
396 * Has the boot CPU finished it's STARTUP sequence?
397 */
398 if (cpu_isset(cpuid, cpu_callout_map))
399 break;
400 rep_nop();
401 }
402
403 if (!time_before(jiffies, timeout)) {
404 printk("BUG: CPU%d started up but did not get a callout!\n",
405 cpuid);
406 BUG();
407 }
408
409 /*
410 * the boot CPU has finished the init stage and is spinning
411 * on callin_map until we finish. We are free to set up this
412 * CPU, first the APIC. (this is probably redundant on most
413 * boards)
414 */
415
416 Dprintk("CALLIN, before setup_local_APIC().\n");
417 smp_callin_clear_local_apic();
418 setup_local_APIC();
419 map_cpu_to_logical_apicid();
420
421 /*
422 * Get our bogomips.
423 */
424 calibrate_delay();
425 Dprintk("Stack at about %p\n",&cpuid);
426
427 /*
428 * Save our processor parameters
429 */
430 smp_store_cpu_info(cpuid);
431
432 disable_APIC_timer();
433
434 /*
435 * Allow the master to continue.
436 */
437 cpu_set(cpuid, cpu_callin_map);
438
439 /*
440 * Synchronize the TSC with the BP
441 */
Li Shaohuae1367da2005-06-25 14:54:56 -0700442 if (cpu_has_tsc && cpu_khz && !tsc_sync_disabled)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 synchronize_tsc_ap();
444}
445
446static int cpucount;
447
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800448/* maps the cpu to the sched domain representing multi-core */
449cpumask_t cpu_coregroup_map(int cpu)
450{
451 struct cpuinfo_x86 *c = cpu_data + cpu;
452 /*
453 * For perf, we return last level cache shared map.
454 * TBD: when power saving sched policy is added, we will return
455 * cpu_core_map when power saving policy is enabled
456 */
457 return c->llc_shared_map;
458}
459
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100460/* representing cpus for which sibling maps can be computed */
461static cpumask_t cpu_sibling_setup_map;
462
Li Shaohuad7208032005-06-25 14:54:54 -0700463static inline void
464set_cpu_sibling_map(int cpu)
465{
466 int i;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100467 struct cpuinfo_x86 *c = cpu_data;
468
469 cpu_set(cpu, cpu_sibling_setup_map);
Li Shaohuad7208032005-06-25 14:54:54 -0700470
471 if (smp_num_siblings > 1) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100472 for_each_cpu_mask(i, cpu_sibling_setup_map) {
473 if (phys_proc_id[cpu] == phys_proc_id[i] &&
474 cpu_core_id[cpu] == cpu_core_id[i]) {
Li Shaohuad7208032005-06-25 14:54:54 -0700475 cpu_set(i, cpu_sibling_map[cpu]);
476 cpu_set(cpu, cpu_sibling_map[i]);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100477 cpu_set(i, cpu_core_map[cpu]);
478 cpu_set(cpu, cpu_core_map[i]);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800479 cpu_set(i, c[cpu].llc_shared_map);
480 cpu_set(cpu, c[i].llc_shared_map);
Li Shaohuad7208032005-06-25 14:54:54 -0700481 }
482 }
483 } else {
484 cpu_set(cpu, cpu_sibling_map[cpu]);
485 }
486
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800487 cpu_set(cpu, c[cpu].llc_shared_map);
488
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100489 if (current_cpu_data.x86_max_cores == 1) {
Li Shaohuad7208032005-06-25 14:54:54 -0700490 cpu_core_map[cpu] = cpu_sibling_map[cpu];
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100491 c[cpu].booted_cores = 1;
492 return;
493 }
494
495 for_each_cpu_mask(i, cpu_sibling_setup_map) {
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800496 if (cpu_llc_id[cpu] != BAD_APICID &&
497 cpu_llc_id[cpu] == cpu_llc_id[i]) {
498 cpu_set(i, c[cpu].llc_shared_map);
499 cpu_set(cpu, c[i].llc_shared_map);
500 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100501 if (phys_proc_id[cpu] == phys_proc_id[i]) {
502 cpu_set(i, cpu_core_map[cpu]);
503 cpu_set(cpu, cpu_core_map[i]);
504 /*
505 * Does this new cpu bringup a new core?
506 */
507 if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
508 /*
509 * for each core in package, increment
510 * the booted_cores for this new cpu
511 */
512 if (first_cpu(cpu_sibling_map[i]) == i)
513 c[cpu].booted_cores++;
514 /*
515 * increment the core count for all
516 * the other cpus in this package
517 */
518 if (i != cpu)
519 c[i].booted_cores++;
520 } else if (i != cpu && !c[cpu].booted_cores)
521 c[cpu].booted_cores = c[i].booted_cores;
522 }
Li Shaohuad7208032005-06-25 14:54:54 -0700523 }
524}
525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526/*
527 * Activate a secondary processor.
528 */
Li Shaohua0bb31842005-06-25 14:54:55 -0700529static void __devinit start_secondary(void *unused)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
531 /*
532 * Dont put anything before smp_callin(), SMP
533 * booting is too fragile that we want to limit the
534 * things done here to the most necessary things.
535 */
536 cpu_init();
Nick Piggin5bfb5d62005-11-08 21:39:01 -0800537 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 smp_callin();
539 while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
540 rep_nop();
541 setup_secondary_APIC_clock();
542 if (nmi_watchdog == NMI_IO_APIC) {
543 disable_8259A_irq(0);
544 enable_NMI_through_LVT0(NULL);
545 enable_8259A_irq(0);
546 }
547 enable_APIC_timer();
548 /*
549 * low-memory mappings have been cleared, flush them from
550 * the local TLBs too.
551 */
552 local_flush_tlb();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700553
Li Shaohuad7208032005-06-25 14:54:54 -0700554 /* This must be done before setting cpu_online_map */
555 set_cpu_sibling_map(raw_smp_processor_id());
556 wmb();
557
Li Shaohua6fe940d2005-06-25 14:54:53 -0700558 /*
559 * We need to hold call_lock, so there is no inconsistency
560 * between the time smp_call_function() determines number of
561 * IPI receipients, and the time when the determination is made
562 * for which cpus receive the IPI. Holding this
563 * lock helps us to not include this cpu in a currently in progress
564 * smp_call_function().
565 */
566 lock_ipi_call_lock();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 cpu_set(smp_processor_id(), cpu_online_map);
Li Shaohua6fe940d2005-06-25 14:54:53 -0700568 unlock_ipi_call_lock();
Li Shaohuae1367da2005-06-25 14:54:56 -0700569 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
571 /* We can take interrupts now: we're officially "up". */
572 local_irq_enable();
573
574 wmb();
575 cpu_idle();
576}
577
578/*
579 * Everything has been set up for the secondary
580 * CPUs - they just need to reload everything
581 * from the task structure
582 * This function must not return.
583 */
Li Shaohua0bb31842005-06-25 14:54:55 -0700584void __devinit initialize_secondary(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585{
586 /*
587 * We don't actually need to load the full TSS,
588 * basically just the stack pointer and the eip.
589 */
590
591 asm volatile(
592 "movl %0,%%esp\n\t"
593 "jmp *%1"
594 :
595 :"r" (current->thread.esp),"r" (current->thread.eip));
596}
597
598extern struct {
599 void * esp;
600 unsigned short ss;
601} stack_start;
602
603#ifdef CONFIG_NUMA
604
605/* which logical CPUs are on which nodes */
Christoph Lameter6c036522005-07-07 17:56:59 -0700606cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
608/* which node each logical CPU is on */
Christoph Lameter6c036522005-07-07 17:56:59 -0700609int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610EXPORT_SYMBOL(cpu_2_node);
611
612/* set up a mapping between cpu and node. */
613static inline void map_cpu_to_node(int cpu, int node)
614{
615 printk("Mapping cpu %d to node %d\n", cpu, node);
616 cpu_set(cpu, node_2_cpu_mask[node]);
617 cpu_2_node[cpu] = node;
618}
619
620/* undo a mapping between cpu and node. */
621static inline void unmap_cpu_to_node(int cpu)
622{
623 int node;
624
625 printk("Unmapping cpu %d from all nodes\n", cpu);
626 for (node = 0; node < MAX_NUMNODES; node ++)
627 cpu_clear(cpu, node_2_cpu_mask[node]);
628 cpu_2_node[cpu] = 0;
629}
630#else /* !CONFIG_NUMA */
631
632#define map_cpu_to_node(cpu, node) ({})
633#define unmap_cpu_to_node(cpu) ({})
634
635#endif /* CONFIG_NUMA */
636
Christoph Lameter6c036522005-07-07 17:56:59 -0700637u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
639static void map_cpu_to_logical_apicid(void)
640{
641 int cpu = smp_processor_id();
642 int apicid = logical_smp_processor_id();
643
644 cpu_2_logical_apicid[cpu] = apicid;
645 map_cpu_to_node(cpu, apicid_to_node(apicid));
646}
647
648static void unmap_cpu_to_logical_apicid(int cpu)
649{
650 cpu_2_logical_apicid[cpu] = BAD_APICID;
651 unmap_cpu_to_node(cpu);
652}
653
654#if APIC_DEBUG
655static inline void __inquire_remote_apic(int apicid)
656{
657 int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
658 char *names[] = { "ID", "VERSION", "SPIV" };
659 int timeout, status;
660
661 printk("Inquiring remote APIC #%d...\n", apicid);
662
Tobias Klauser38e548e2005-11-07 00:58:31 -0800663 for (i = 0; i < ARRAY_SIZE(regs); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 printk("... APIC #%d %s: ", apicid, names[i]);
665
666 /*
667 * Wait for idle.
668 */
669 apic_wait_icr_idle();
670
671 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
672 apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
673
674 timeout = 0;
675 do {
676 udelay(100);
677 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
678 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
679
680 switch (status) {
681 case APIC_ICR_RR_VALID:
682 status = apic_read(APIC_RRR);
683 printk("%08x\n", status);
684 break;
685 default:
686 printk("failed\n");
687 }
688 }
689}
690#endif
691
692#ifdef WAKE_SECONDARY_VIA_NMI
693/*
694 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
695 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
696 * won't ... remember to clear down the APIC, etc later.
697 */
Li Shaohua0bb31842005-06-25 14:54:55 -0700698static int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
700{
701 unsigned long send_status = 0, accept_status = 0;
702 int timeout, maxlvt;
703
704 /* Target chip */
705 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
706
707 /* Boot on the stack */
708 /* Kick the second */
709 apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
710
711 Dprintk("Waiting for send to finish...\n");
712 timeout = 0;
713 do {
714 Dprintk("+");
715 udelay(100);
716 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
717 } while (send_status && (timeout++ < 1000));
718
719 /*
720 * Give the other CPU some time to accept the IPI.
721 */
722 udelay(200);
723 /*
724 * Due to the Pentium erratum 3AP.
725 */
726 maxlvt = get_maxlvt();
727 if (maxlvt > 3) {
728 apic_read_around(APIC_SPIV);
729 apic_write(APIC_ESR, 0);
730 }
731 accept_status = (apic_read(APIC_ESR) & 0xEF);
732 Dprintk("NMI sent.\n");
733
734 if (send_status)
735 printk("APIC never delivered???\n");
736 if (accept_status)
737 printk("APIC delivery error (%lx).\n", accept_status);
738
739 return (send_status | accept_status);
740}
741#endif /* WAKE_SECONDARY_VIA_NMI */
742
743#ifdef WAKE_SECONDARY_VIA_INIT
Li Shaohua0bb31842005-06-25 14:54:55 -0700744static int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
746{
747 unsigned long send_status = 0, accept_status = 0;
748 int maxlvt, timeout, num_starts, j;
749
750 /*
751 * Be paranoid about clearing APIC errors.
752 */
753 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
754 apic_read_around(APIC_SPIV);
755 apic_write(APIC_ESR, 0);
756 apic_read(APIC_ESR);
757 }
758
759 Dprintk("Asserting INIT.\n");
760
761 /*
762 * Turn INIT on target chip
763 */
764 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
765
766 /*
767 * Send IPI
768 */
769 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
770 | APIC_DM_INIT);
771
772 Dprintk("Waiting for send to finish...\n");
773 timeout = 0;
774 do {
775 Dprintk("+");
776 udelay(100);
777 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
778 } while (send_status && (timeout++ < 1000));
779
780 mdelay(10);
781
782 Dprintk("Deasserting INIT.\n");
783
784 /* Target chip */
785 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
786
787 /* Send IPI */
788 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
789
790 Dprintk("Waiting for send to finish...\n");
791 timeout = 0;
792 do {
793 Dprintk("+");
794 udelay(100);
795 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
796 } while (send_status && (timeout++ < 1000));
797
798 atomic_set(&init_deasserted, 1);
799
800 /*
801 * Should we send STARTUP IPIs ?
802 *
803 * Determine this based on the APIC version.
804 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
805 */
806 if (APIC_INTEGRATED(apic_version[phys_apicid]))
807 num_starts = 2;
808 else
809 num_starts = 0;
810
811 /*
812 * Run STARTUP IPI loop.
813 */
814 Dprintk("#startup loops: %d.\n", num_starts);
815
816 maxlvt = get_maxlvt();
817
818 for (j = 1; j <= num_starts; j++) {
819 Dprintk("Sending STARTUP #%d.\n",j);
820 apic_read_around(APIC_SPIV);
821 apic_write(APIC_ESR, 0);
822 apic_read(APIC_ESR);
823 Dprintk("After apic_write.\n");
824
825 /*
826 * STARTUP IPI
827 */
828
829 /* Target chip */
830 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
831
832 /* Boot on the stack */
833 /* Kick the second */
834 apic_write_around(APIC_ICR, APIC_DM_STARTUP
835 | (start_eip >> 12));
836
837 /*
838 * Give the other CPU some time to accept the IPI.
839 */
840 udelay(300);
841
842 Dprintk("Startup point 1.\n");
843
844 Dprintk("Waiting for send to finish...\n");
845 timeout = 0;
846 do {
847 Dprintk("+");
848 udelay(100);
849 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
850 } while (send_status && (timeout++ < 1000));
851
852 /*
853 * Give the other CPU some time to accept the IPI.
854 */
855 udelay(200);
856 /*
857 * Due to the Pentium erratum 3AP.
858 */
859 if (maxlvt > 3) {
860 apic_read_around(APIC_SPIV);
861 apic_write(APIC_ESR, 0);
862 }
863 accept_status = (apic_read(APIC_ESR) & 0xEF);
864 if (send_status || accept_status)
865 break;
866 }
867 Dprintk("After Startup.\n");
868
869 if (send_status)
870 printk("APIC never delivered???\n");
871 if (accept_status)
872 printk("APIC delivery error (%lx).\n", accept_status);
873
874 return (send_status | accept_status);
875}
876#endif /* WAKE_SECONDARY_VIA_INIT */
877
878extern cpumask_t cpu_initialized;
Li Shaohuae1367da2005-06-25 14:54:56 -0700879static inline int alloc_cpu_id(void)
880{
881 cpumask_t tmp_map;
882 int cpu;
883 cpus_complement(tmp_map, cpu_present_map);
884 cpu = first_cpu(tmp_map);
885 if (cpu >= NR_CPUS)
886 return -ENODEV;
887 return cpu;
888}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889
Li Shaohuae1367da2005-06-25 14:54:56 -0700890#ifdef CONFIG_HOTPLUG_CPU
891static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
892static inline struct task_struct * alloc_idle_task(int cpu)
893{
894 struct task_struct *idle;
895
896 if ((idle = cpu_idle_tasks[cpu]) != NULL) {
897 /* initialize thread_struct. we really want to avoid destroy
898 * idle tread
899 */
akpm@osdl.org07b047f2006-01-12 01:05:41 -0800900 idle->thread.esp = (unsigned long)task_pt_regs(idle);
Li Shaohuae1367da2005-06-25 14:54:56 -0700901 init_idle(idle, cpu);
902 return idle;
903 }
904 idle = fork_idle(cpu);
905
906 if (!IS_ERR(idle))
907 cpu_idle_tasks[cpu] = idle;
908 return idle;
909}
910#else
911#define alloc_idle_task(cpu) fork_idle(cpu)
912#endif
913
914static int __devinit do_boot_cpu(int apicid, int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915/*
916 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
917 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
918 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
919 */
920{
921 struct task_struct *idle;
922 unsigned long boot_error;
Li Shaohuae1367da2005-06-25 14:54:56 -0700923 int timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 unsigned long start_eip;
925 unsigned short nmi_high = 0, nmi_low = 0;
926
Li Shaohuae1367da2005-06-25 14:54:56 -0700927 ++cpucount;
Gerd Hoffmann9a0b5812006-03-23 02:59:32 -0800928 alternatives_smp_switch(1);
Li Shaohuae1367da2005-06-25 14:54:56 -0700929
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 /*
931 * We can't use kernel_thread since we must avoid to
932 * reschedule the child.
933 */
Li Shaohuae1367da2005-06-25 14:54:56 -0700934 idle = alloc_idle_task(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 if (IS_ERR(idle))
936 panic("failed fork for CPU %d", cpu);
937 idle->thread.eip = (unsigned long) start_secondary;
938 /* start_eip had better be page-aligned! */
939 start_eip = setup_trampoline();
940
941 /* So we see what's up */
942 printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
943 /* Stack for startup_32 can be just as for start_secondary onwards */
944 stack_start.esp = (void *) idle->thread.esp;
945
946 irq_ctx_init(cpu);
947
948 /*
949 * This grunge runs the startup process for
950 * the targeted processor.
951 */
952
953 atomic_set(&init_deasserted, 0);
954
955 Dprintk("Setting warm reset code and vector.\n");
956
957 store_NMI_vector(&nmi_high, &nmi_low);
958
959 smpboot_setup_warm_reset_vector(start_eip);
960
961 /*
962 * Starting actual IPI sequence...
963 */
964 boot_error = wakeup_secondary_cpu(apicid, start_eip);
965
966 if (!boot_error) {
967 /*
968 * allow APs to start initializing.
969 */
970 Dprintk("Before Callout %d.\n", cpu);
971 cpu_set(cpu, cpu_callout_map);
972 Dprintk("After Callout %d.\n", cpu);
973
974 /*
975 * Wait 5s total for a response
976 */
977 for (timeout = 0; timeout < 50000; timeout++) {
978 if (cpu_isset(cpu, cpu_callin_map))
979 break; /* It has booted */
980 udelay(100);
981 }
982
983 if (cpu_isset(cpu, cpu_callin_map)) {
984 /* number CPUs logically, starting from 1 (BSP is 0) */
985 Dprintk("OK.\n");
986 printk("CPU%d: ", cpu);
987 print_cpu_info(&cpu_data[cpu]);
988 Dprintk("CPU has booted.\n");
989 } else {
990 boot_error= 1;
991 if (*((volatile unsigned char *)trampoline_base)
992 == 0xA5)
993 /* trampoline started but...? */
994 printk("Stuck ??\n");
995 else
996 /* trampoline code not run */
997 printk("Not responding.\n");
998 inquire_remote_apic(apicid);
999 }
1000 }
Li Shaohuae1367da2005-06-25 14:54:56 -07001001
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 if (boot_error) {
1003 /* Try to put things back the way they were before ... */
1004 unmap_cpu_to_logical_apicid(cpu);
1005 cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
1006 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
1007 cpucount--;
Li Shaohuae1367da2005-06-25 14:54:56 -07001008 } else {
1009 x86_cpu_to_apicid[cpu] = apicid;
1010 cpu_set(cpu, cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 }
1012
1013 /* mark "stuck" area as not stuck */
1014 *((volatile unsigned long *)trampoline_base) = 0;
1015
1016 return boot_error;
1017}
1018
Li Shaohuae1367da2005-06-25 14:54:56 -07001019#ifdef CONFIG_HOTPLUG_CPU
1020void cpu_exit_clear(void)
1021{
1022 int cpu = raw_smp_processor_id();
1023
1024 idle_task_exit();
1025
1026 cpucount --;
1027 cpu_uninit();
1028 irq_ctx_exit(cpu);
1029
1030 cpu_clear(cpu, cpu_callout_map);
1031 cpu_clear(cpu, cpu_callin_map);
Li Shaohuae1367da2005-06-25 14:54:56 -07001032
1033 cpu_clear(cpu, smp_commenced_mask);
1034 unmap_cpu_to_logical_apicid(cpu);
1035}
1036
1037struct warm_boot_cpu_info {
1038 struct completion *complete;
1039 int apicid;
1040 int cpu;
1041};
1042
Ashok Raj34f361a2006-03-25 03:08:18 -08001043static void __cpuinit do_warm_boot_cpu(void *p)
Li Shaohuae1367da2005-06-25 14:54:56 -07001044{
1045 struct warm_boot_cpu_info *info = p;
1046 do_boot_cpu(info->apicid, info->cpu);
1047 complete(info->complete);
1048}
1049
Ashok Raj34f361a2006-03-25 03:08:18 -08001050static int __cpuinit __smp_prepare_cpu(int cpu)
Li Shaohuae1367da2005-06-25 14:54:56 -07001051{
1052 DECLARE_COMPLETION(done);
1053 struct warm_boot_cpu_info info;
1054 struct work_struct task;
1055 int apicid, ret;
1056
Li Shaohuae1367da2005-06-25 14:54:56 -07001057 apicid = x86_cpu_to_apicid[cpu];
1058 if (apicid == BAD_APICID) {
1059 ret = -ENODEV;
1060 goto exit;
1061 }
1062
1063 info.complete = &done;
1064 info.apicid = apicid;
1065 info.cpu = cpu;
1066 INIT_WORK(&task, do_warm_boot_cpu, &info);
1067
1068 tsc_sync_disabled = 1;
1069
1070 /* init low mem mapping */
Zachary Amsdend7271b12005-09-03 15:56:50 -07001071 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
1072 KERNEL_PGD_PTRS);
Li Shaohuae1367da2005-06-25 14:54:56 -07001073 flush_tlb_all();
1074 schedule_work(&task);
1075 wait_for_completion(&done);
1076
1077 tsc_sync_disabled = 0;
1078 zap_low_mappings();
1079 ret = 0;
1080exit:
Li Shaohuae1367da2005-06-25 14:54:56 -07001081 return ret;
1082}
1083#endif
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085static void smp_tune_scheduling (void)
1086{
1087 unsigned long cachesize; /* kB */
1088 unsigned long bandwidth = 350; /* MB/s */
1089 /*
1090 * Rough estimation for SMP scheduling, this is the number of
1091 * cycles it takes for a fully memory-limited process to flush
1092 * the SMP-local cache.
1093 *
1094 * (For a P5 this pretty much means we will choose another idle
1095 * CPU almost always at wakeup time (this is due to the small
1096 * L1 cache), on PIIs it's around 50-100 usecs, depending on
1097 * the cache size)
1098 */
1099
1100 if (!cpu_khz) {
1101 /*
1102 * this basically disables processor-affinity
1103 * scheduling on SMP without a TSC.
1104 */
1105 return;
1106 } else {
1107 cachesize = boot_cpu_data.x86_cache_size;
1108 if (cachesize == -1) {
1109 cachesize = 16; /* Pentiums, 2x8kB cache */
1110 bandwidth = 100;
1111 }
akpm@osdl.org198e2f12006-01-12 01:05:30 -08001112 max_cache_size = cachesize * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 }
1114}
1115
1116/*
1117 * Cycle through the processors sending APIC IPIs to boot each.
1118 */
1119
1120static int boot_cpu_logical_apicid;
1121/* Where the IO area was mapped on multiquad, always 0 otherwise */
1122void *xquad_portio;
Alexey Dobriyan129f6942005-06-23 00:08:33 -07001123#ifdef CONFIG_X86_NUMAQ
1124EXPORT_SYMBOL(xquad_portio);
1125#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127static void __init smp_boot_cpus(unsigned int max_cpus)
1128{
1129 int apicid, cpu, bit, kicked;
1130 unsigned long bogosum = 0;
1131
1132 /*
1133 * Setup boot CPU information
1134 */
1135 smp_store_cpu_info(0); /* Final full version of the data */
1136 printk("CPU%d: ", 0);
1137 print_cpu_info(&cpu_data[0]);
1138
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001139 boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 boot_cpu_logical_apicid = logical_smp_processor_id();
1141 x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
1142
1143 current_thread_info()->cpu = 0;
1144 smp_tune_scheduling();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001146 set_cpu_sibling_map(0);
Andi Kleen3dd9d512005-04-16 15:25:15 -07001147
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 /*
1149 * If we couldn't find an SMP configuration at boot time,
1150 * get out of here now!
1151 */
1152 if (!smp_found_config && !acpi_lapic) {
1153 printk(KERN_NOTICE "SMP motherboard not detected.\n");
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001154 smpboot_clear_io_apic_irqs();
1155 phys_cpu_present_map = physid_mask_of_physid(0);
1156 if (APIC_init_uniprocessor())
1157 printk(KERN_NOTICE "Local APIC not detected."
1158 " Using dummy APIC emulation.\n");
1159 map_cpu_to_logical_apicid();
1160 cpu_set(0, cpu_sibling_map[0]);
1161 cpu_set(0, cpu_core_map[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 return;
1163 }
1164
1165 /*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001166 * Should not be necessary because the MP table should list the boot
1167 * CPU too, but we do it for the sake of robustness anyway.
1168 * Makes no sense to do this check in clustered apic mode, so skip it
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 */
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001170 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1171 printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
1172 boot_cpu_physical_apicid);
1173 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1174 }
1175
1176 /*
1177 * If we couldn't find a local APIC, then get out of here now!
1178 */
1179 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
1180 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1181 boot_cpu_physical_apicid);
1182 printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
1183 smpboot_clear_io_apic_irqs();
1184 phys_cpu_present_map = physid_mask_of_physid(0);
1185 cpu_set(0, cpu_sibling_map[0]);
1186 cpu_set(0, cpu_core_map[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 return;
1188 }
1189
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001190 verify_local_APIC();
1191
1192 /*
1193 * If SMP should be disabled, then really disable it!
1194 */
1195 if (!max_cpus) {
1196 smp_found_config = 0;
1197 printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
1198 smpboot_clear_io_apic_irqs();
1199 phys_cpu_present_map = physid_mask_of_physid(0);
1200 cpu_set(0, cpu_sibling_map[0]);
1201 cpu_set(0, cpu_core_map[0]);
1202 return;
1203 }
1204
1205 connect_bsp_APIC();
1206 setup_local_APIC();
1207 map_cpu_to_logical_apicid();
1208
1209
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 setup_portio_remap();
1211
1212 /*
1213 * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
1214 *
1215 * In clustered apic mode, phys_cpu_present_map is a constructed thus:
1216 * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
1217 * clustered apic ID.
1218 */
1219 Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
1220
1221 kicked = 1;
1222 for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
1223 apicid = cpu_present_to_apicid(bit);
1224 /*
1225 * Don't even attempt to start the boot CPU!
1226 */
1227 if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
1228 continue;
1229
1230 if (!check_apicid_present(bit))
1231 continue;
1232 if (max_cpus <= cpucount+1)
1233 continue;
1234
Li Shaohuae1367da2005-06-25 14:54:56 -07001235 if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 printk("CPU #%d not responding - cannot use it.\n",
1237 apicid);
1238 else
1239 ++kicked;
1240 }
1241
1242 /*
1243 * Cleanup possible dangling ends...
1244 */
1245 smpboot_restore_warm_reset_vector();
1246
1247 /*
1248 * Allow the user to impress friends.
1249 */
1250 Dprintk("Before bogomips.\n");
1251 for (cpu = 0; cpu < NR_CPUS; cpu++)
1252 if (cpu_isset(cpu, cpu_callout_map))
1253 bogosum += cpu_data[cpu].loops_per_jiffy;
1254 printk(KERN_INFO
1255 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
1256 cpucount+1,
1257 bogosum/(500000/HZ),
1258 (bogosum/(5000/HZ))%100);
1259
1260 Dprintk("Before bogocount - setting activated=1.\n");
1261
1262 if (smp_b_stepping)
1263 printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
1264
1265 /*
1266 * Don't taint if we are running SMP kernel on a single non-MP
1267 * approved Athlon
1268 */
1269 if (tainted & TAINT_UNSAFE_SMP) {
1270 if (cpucount)
1271 printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
1272 else
1273 tainted &= ~TAINT_UNSAFE_SMP;
1274 }
1275
1276 Dprintk("Boot done.\n");
1277
1278 /*
1279 * construct cpu_sibling_map[], so that we can tell sibling CPUs
1280 * efficiently.
1281 */
Andi Kleen3dd9d512005-04-16 15:25:15 -07001282 for (cpu = 0; cpu < NR_CPUS; cpu++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 cpus_clear(cpu_sibling_map[cpu]);
Andi Kleen3dd9d512005-04-16 15:25:15 -07001284 cpus_clear(cpu_core_map[cpu]);
1285 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286
Li Shaohuad7208032005-06-25 14:54:54 -07001287 cpu_set(0, cpu_sibling_map[0]);
1288 cpu_set(0, cpu_core_map[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001290 smpboot_setup_io_apic();
1291
1292 setup_boot_APIC_clock();
1293
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 /*
1295 * Synchronize the TSC with the AP
1296 */
1297 if (cpu_has_tsc && cpucount && cpu_khz)
1298 synchronize_tsc_bp();
1299}
1300
1301/* These are wrappers to interface to the new boot process. Someone
1302 who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
1303void __init smp_prepare_cpus(unsigned int max_cpus)
1304{
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001305 smp_commenced_mask = cpumask_of_cpu(0);
1306 cpu_callin_map = cpumask_of_cpu(0);
1307 mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 smp_boot_cpus(max_cpus);
1309}
1310
1311void __devinit smp_prepare_boot_cpu(void)
1312{
1313 cpu_set(smp_processor_id(), cpu_online_map);
1314 cpu_set(smp_processor_id(), cpu_callout_map);
Li Shaohuae1367da2005-06-25 14:54:56 -07001315 cpu_set(smp_processor_id(), cpu_present_map);
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -07001316 cpu_set(smp_processor_id(), cpu_possible_map);
Li Shaohuae1367da2005-06-25 14:54:56 -07001317 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318}
1319
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001320#ifdef CONFIG_HOTPLUG_CPU
Li Shaohuae1367da2005-06-25 14:54:56 -07001321static void
1322remove_siblinginfo(int cpu)
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001323{
Li Shaohuae1367da2005-06-25 14:54:56 -07001324 int sibling;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001325 struct cpuinfo_x86 *c = cpu_data;
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001326
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001327 for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
1328 cpu_clear(cpu, cpu_core_map[sibling]);
1329 /*
1330 * last thread sibling in this cpu core going down
1331 */
1332 if (cpus_weight(cpu_sibling_map[cpu]) == 1)
1333 c[sibling].booted_cores--;
1334 }
1335
Li Shaohuae1367da2005-06-25 14:54:56 -07001336 for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
1337 cpu_clear(cpu, cpu_sibling_map[sibling]);
Li Shaohuae1367da2005-06-25 14:54:56 -07001338 cpus_clear(cpu_sibling_map[cpu]);
1339 cpus_clear(cpu_core_map[cpu]);
1340 phys_proc_id[cpu] = BAD_APICID;
1341 cpu_core_id[cpu] = BAD_APICID;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001342 cpu_clear(cpu, cpu_sibling_setup_map);
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001343}
1344
1345int __cpu_disable(void)
1346{
1347 cpumask_t map = cpu_online_map;
1348 int cpu = smp_processor_id();
1349
1350 /*
1351 * Perhaps use cpufreq to drop frequency, but that could go
1352 * into generic code.
1353 *
1354 * We won't take down the boot processor on i386 due to some
1355 * interrupts only being able to be serviced by the BSP.
1356 * Especially so if we're not using an IOAPIC -zwane
1357 */
1358 if (cpu == 0)
1359 return -EBUSY;
1360
Shaohua Li5e9ef022005-12-12 22:17:08 -08001361 clear_local_APIC();
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001362 /* Allow any queued timer interrupts to get serviced */
1363 local_irq_enable();
1364 mdelay(1);
1365 local_irq_disable();
1366
Li Shaohuae1367da2005-06-25 14:54:56 -07001367 remove_siblinginfo(cpu);
1368
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001369 cpu_clear(cpu, map);
1370 fixup_irqs(map);
1371 /* It's now safe to remove this processor from the online map */
1372 cpu_clear(cpu, cpu_online_map);
1373 return 0;
1374}
1375
1376void __cpu_die(unsigned int cpu)
1377{
1378 /* We don't do anything here: idle task is faking death itself. */
1379 unsigned int i;
1380
1381 for (i = 0; i < 10; i++) {
1382 /* They ack this in play_dead by setting CPU_DEAD */
Li Shaohuae1367da2005-06-25 14:54:56 -07001383 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1384 printk ("CPU %d is now offline\n", cpu);
Gerd Hoffmann9a0b5812006-03-23 02:59:32 -08001385 if (1 == num_online_cpus())
1386 alternatives_smp_switch(0);
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001387 return;
Li Shaohuae1367da2005-06-25 14:54:56 -07001388 }
Nishanth Aravamudanaeb83972005-09-10 00:26:50 -07001389 msleep(100);
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001390 }
1391 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1392}
1393#else /* ... !CONFIG_HOTPLUG_CPU */
1394int __cpu_disable(void)
1395{
1396 return -ENOSYS;
1397}
1398
1399void __cpu_die(unsigned int cpu)
1400{
1401 /* We said "no" in __cpu_disable */
1402 BUG();
1403}
1404#endif /* CONFIG_HOTPLUG_CPU */
1405
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406int __devinit __cpu_up(unsigned int cpu)
1407{
Ashok Raj34f361a2006-03-25 03:08:18 -08001408#ifdef CONFIG_HOTPLUG_CPU
1409 int ret=0;
1410
1411 /*
1412 * We do warm boot only on cpus that had booted earlier
1413 * Otherwise cold boot is all handled from smp_boot_cpus().
1414 * cpu_callin_map is set during AP kickstart process. Its reset
1415 * when a cpu is taken offline from cpu_exit_clear().
1416 */
1417 if (!cpu_isset(cpu, cpu_callin_map))
1418 ret = __smp_prepare_cpu(cpu);
1419
1420 if (ret)
1421 return -EIO;
1422#endif
1423
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 /* In case one didn't come up */
1425 if (!cpu_isset(cpu, cpu_callin_map)) {
Zwane Mwaikambof3705132005-06-25 14:54:50 -07001426 printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 local_irq_enable();
1428 return -EIO;
1429 }
1430
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 local_irq_enable();
Li Shaohuae1367da2005-06-25 14:54:56 -07001432 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 /* Unleash the CPU! */
1434 cpu_set(cpu, smp_commenced_mask);
1435 while (!cpu_isset(cpu, cpu_online_map))
1436 mb();
1437 return 0;
1438}
1439
1440void __init smp_cpus_done(unsigned int max_cpus)
1441{
1442#ifdef CONFIG_X86_IO_APIC
1443 setup_ioapic_dest();
1444#endif
1445 zap_low_mappings();
Li Shaohuae1367da2005-06-25 14:54:56 -07001446#ifndef CONFIG_HOTPLUG_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 /*
1448 * Disable executability of the SMP trampoline:
1449 */
1450 set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
Li Shaohuae1367da2005-06-25 14:54:56 -07001451#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452}
1453
1454void __init smp_intr_init(void)
1455{
1456 /*
1457 * IRQ0 must be given a fixed assignment and initialized,
1458 * because it's used before the IO-APIC is set up.
1459 */
1460 set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
1461
1462 /*
1463 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
1464 * IPI, driven by wakeup.
1465 */
1466 set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
1467
1468 /* IPI for invalidation */
1469 set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
1470
1471 /* IPI for generic function call */
1472 set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
1473}