| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 1 | /* | 
|  | 2 | * This program is free software; you can redistribute it and/or modify | 
|  | 3 | * it under the terms of the GNU General Public License version 2 as | 
|  | 4 | * published by the Free Software Foundation. | 
|  | 5 | * | 
|  | 6 | * This program is distributed in the hope that it will be useful, | 
|  | 7 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 8 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 9 | * GNU General Public License for more details. | 
|  | 10 | * | 
|  | 11 | * You should have received a copy of the GNU General Public License | 
|  | 12 | * along with this program; if not, write to the Free Software | 
|  | 13 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. | 
|  | 14 | * | 
|  | 15 | * Copyright (C) 2009, 2010 ARM Limited | 
|  | 16 | * | 
|  | 17 | * Author: Will Deacon <will.deacon@arm.com> | 
|  | 18 | */ | 
|  | 19 |  | 
|  | 20 | /* | 
|  | 21 | * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility, | 
|  | 22 | * using the CPU's debug registers. | 
|  | 23 | */ | 
|  | 24 | #define pr_fmt(fmt) "hw-breakpoint: " fmt | 
|  | 25 |  | 
|  | 26 | #include <linux/errno.h> | 
| Will Deacon | 7e20269 | 2010-11-28 14:57:24 +0000 | [diff] [blame] | 27 | #include <linux/hardirq.h> | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 28 | #include <linux/perf_event.h> | 
|  | 29 | #include <linux/hw_breakpoint.h> | 
|  | 30 | #include <linux/smp.h> | 
|  | 31 |  | 
|  | 32 | #include <asm/cacheflush.h> | 
|  | 33 | #include <asm/cputype.h> | 
|  | 34 | #include <asm/current.h> | 
|  | 35 | #include <asm/hw_breakpoint.h> | 
|  | 36 | #include <asm/kdebug.h> | 
|  | 37 | #include <asm/system.h> | 
|  | 38 | #include <asm/traps.h> | 
|  | 39 |  | 
|  | 40 | /* Breakpoint currently in use for each BRP. */ | 
|  | 41 | static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]); | 
|  | 42 |  | 
|  | 43 | /* Watchpoint currently in use for each WRP. */ | 
|  | 44 | static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]); | 
|  | 45 |  | 
|  | 46 | /* Number of BRP/WRP registers on this CPU. */ | 
|  | 47 | static int core_num_brps; | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 48 | static int core_num_reserved_brps; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 49 | static int core_num_wrps; | 
|  | 50 |  | 
|  | 51 | /* Debug architecture version. */ | 
|  | 52 | static u8 debug_arch; | 
|  | 53 |  | 
|  | 54 | /* Maximum supported watchpoint length. */ | 
|  | 55 | static u8 max_watchpoint_len; | 
|  | 56 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 57 | #define READ_WB_REG_CASE(OP2, M, VAL)		\ | 
|  | 58 | case ((OP2 << 4) + M):			\ | 
|  | 59 | ARM_DBG_READ(c ## M, OP2, VAL); \ | 
|  | 60 | break | 
|  | 61 |  | 
|  | 62 | #define WRITE_WB_REG_CASE(OP2, M, VAL)		\ | 
|  | 63 | case ((OP2 << 4) + M):			\ | 
|  | 64 | ARM_DBG_WRITE(c ## M, OP2, VAL);\ | 
|  | 65 | break | 
|  | 66 |  | 
|  | 67 | #define GEN_READ_WB_REG_CASES(OP2, VAL)		\ | 
|  | 68 | READ_WB_REG_CASE(OP2, 0, VAL);		\ | 
|  | 69 | READ_WB_REG_CASE(OP2, 1, VAL);		\ | 
|  | 70 | READ_WB_REG_CASE(OP2, 2, VAL);		\ | 
|  | 71 | READ_WB_REG_CASE(OP2, 3, VAL);		\ | 
|  | 72 | READ_WB_REG_CASE(OP2, 4, VAL);		\ | 
|  | 73 | READ_WB_REG_CASE(OP2, 5, VAL);		\ | 
|  | 74 | READ_WB_REG_CASE(OP2, 6, VAL);		\ | 
|  | 75 | READ_WB_REG_CASE(OP2, 7, VAL);		\ | 
|  | 76 | READ_WB_REG_CASE(OP2, 8, VAL);		\ | 
|  | 77 | READ_WB_REG_CASE(OP2, 9, VAL);		\ | 
|  | 78 | READ_WB_REG_CASE(OP2, 10, VAL);		\ | 
|  | 79 | READ_WB_REG_CASE(OP2, 11, VAL);		\ | 
|  | 80 | READ_WB_REG_CASE(OP2, 12, VAL);		\ | 
|  | 81 | READ_WB_REG_CASE(OP2, 13, VAL);		\ | 
|  | 82 | READ_WB_REG_CASE(OP2, 14, VAL);		\ | 
|  | 83 | READ_WB_REG_CASE(OP2, 15, VAL) | 
|  | 84 |  | 
|  | 85 | #define GEN_WRITE_WB_REG_CASES(OP2, VAL)	\ | 
|  | 86 | WRITE_WB_REG_CASE(OP2, 0, VAL);		\ | 
|  | 87 | WRITE_WB_REG_CASE(OP2, 1, VAL);		\ | 
|  | 88 | WRITE_WB_REG_CASE(OP2, 2, VAL);		\ | 
|  | 89 | WRITE_WB_REG_CASE(OP2, 3, VAL);		\ | 
|  | 90 | WRITE_WB_REG_CASE(OP2, 4, VAL);		\ | 
|  | 91 | WRITE_WB_REG_CASE(OP2, 5, VAL);		\ | 
|  | 92 | WRITE_WB_REG_CASE(OP2, 6, VAL);		\ | 
|  | 93 | WRITE_WB_REG_CASE(OP2, 7, VAL);		\ | 
|  | 94 | WRITE_WB_REG_CASE(OP2, 8, VAL);		\ | 
|  | 95 | WRITE_WB_REG_CASE(OP2, 9, VAL);		\ | 
|  | 96 | WRITE_WB_REG_CASE(OP2, 10, VAL);	\ | 
|  | 97 | WRITE_WB_REG_CASE(OP2, 11, VAL);	\ | 
|  | 98 | WRITE_WB_REG_CASE(OP2, 12, VAL);	\ | 
|  | 99 | WRITE_WB_REG_CASE(OP2, 13, VAL);	\ | 
|  | 100 | WRITE_WB_REG_CASE(OP2, 14, VAL);	\ | 
|  | 101 | WRITE_WB_REG_CASE(OP2, 15, VAL) | 
|  | 102 |  | 
|  | 103 | static u32 read_wb_reg(int n) | 
|  | 104 | { | 
|  | 105 | u32 val = 0; | 
|  | 106 |  | 
|  | 107 | switch (n) { | 
|  | 108 | GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val); | 
|  | 109 | GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val); | 
|  | 110 | GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val); | 
|  | 111 | GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val); | 
|  | 112 | default: | 
|  | 113 | pr_warning("attempt to read from unknown breakpoint " | 
|  | 114 | "register %d\n", n); | 
|  | 115 | } | 
|  | 116 |  | 
|  | 117 | return val; | 
|  | 118 | } | 
|  | 119 |  | 
|  | 120 | static void write_wb_reg(int n, u32 val) | 
|  | 121 | { | 
|  | 122 | switch (n) { | 
|  | 123 | GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val); | 
|  | 124 | GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val); | 
|  | 125 | GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val); | 
|  | 126 | GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val); | 
|  | 127 | default: | 
|  | 128 | pr_warning("attempt to write to unknown breakpoint " | 
|  | 129 | "register %d\n", n); | 
|  | 130 | } | 
|  | 131 | isb(); | 
|  | 132 | } | 
|  | 133 |  | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 134 | /* Determine debug architecture. */ | 
|  | 135 | static u8 get_debug_arch(void) | 
|  | 136 | { | 
|  | 137 | u32 didr; | 
|  | 138 |  | 
|  | 139 | /* Do we implement the extended CPUID interface? */ | 
| Will Deacon | 66e1cfe | 2011-02-11 16:01:42 +0100 | [diff] [blame] | 140 | if (WARN_ONCE((((read_cpuid_id() >> 16) & 0xf) != 0xf), | 
|  | 141 | "CPUID feature registers not supported. " | 
|  | 142 | "Assuming v6 debug is present.\n")) | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 143 | return ARM_DEBUG_ARCH_V6; | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 144 |  | 
|  | 145 | ARM_DBG_READ(c0, 0, didr); | 
|  | 146 | return (didr >> 16) & 0xf; | 
|  | 147 | } | 
|  | 148 |  | 
|  | 149 | u8 arch_get_debug_arch(void) | 
|  | 150 | { | 
|  | 151 | return debug_arch; | 
|  | 152 | } | 
|  | 153 |  | 
| Will Deacon | 66e1cfe | 2011-02-11 16:01:42 +0100 | [diff] [blame] | 154 | static int debug_arch_supported(void) | 
|  | 155 | { | 
|  | 156 | u8 arch = get_debug_arch(); | 
|  | 157 | return arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14; | 
|  | 158 | } | 
|  | 159 |  | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 160 | /* Determine number of BRP register available. */ | 
|  | 161 | static int get_num_brp_resources(void) | 
|  | 162 | { | 
|  | 163 | u32 didr; | 
|  | 164 | ARM_DBG_READ(c0, 0, didr); | 
|  | 165 | return ((didr >> 24) & 0xf) + 1; | 
|  | 166 | } | 
|  | 167 |  | 
|  | 168 | /* Does this core support mismatch breakpoints? */ | 
|  | 169 | static int core_has_mismatch_brps(void) | 
|  | 170 | { | 
|  | 171 | return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 && | 
|  | 172 | get_num_brp_resources() > 1); | 
|  | 173 | } | 
|  | 174 |  | 
|  | 175 | /* Determine number of usable WRPs available. */ | 
|  | 176 | static int get_num_wrps(void) | 
|  | 177 | { | 
|  | 178 | /* | 
|  | 179 | * FIXME: When a watchpoint fires, the only way to work out which | 
|  | 180 | * watchpoint it was is by disassembling the faulting instruction | 
|  | 181 | * and working out the address of the memory access. | 
|  | 182 | * | 
|  | 183 | * Furthermore, we can only do this if the watchpoint was precise | 
|  | 184 | * since imprecise watchpoints prevent us from calculating register | 
|  | 185 | * based addresses. | 
|  | 186 | * | 
|  | 187 | * Providing we have more than 1 breakpoint register, we only report | 
|  | 188 | * a single watchpoint register for the time being. This way, we always | 
|  | 189 | * know which watchpoint fired. In the future we can either add a | 
|  | 190 | * disassembler and address generation emulator, or we can insert a | 
|  | 191 | * check to see if the DFAR is set on watchpoint exception entry | 
|  | 192 | * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows | 
|  | 193 | * that it is set on some implementations]. | 
|  | 194 | */ | 
|  | 195 |  | 
|  | 196 | #if 0 | 
|  | 197 | int wrps; | 
|  | 198 | u32 didr; | 
|  | 199 | ARM_DBG_READ(c0, 0, didr); | 
|  | 200 | wrps = ((didr >> 28) & 0xf) + 1; | 
|  | 201 | #endif | 
|  | 202 | int wrps = 1; | 
|  | 203 |  | 
|  | 204 | if (core_has_mismatch_brps() && wrps >= get_num_brp_resources()) | 
|  | 205 | wrps = get_num_brp_resources() - 1; | 
|  | 206 |  | 
|  | 207 | return wrps; | 
|  | 208 | } | 
|  | 209 |  | 
|  | 210 | /* We reserve one breakpoint for each watchpoint. */ | 
|  | 211 | static int get_num_reserved_brps(void) | 
|  | 212 | { | 
|  | 213 | if (core_has_mismatch_brps()) | 
|  | 214 | return get_num_wrps(); | 
|  | 215 | return 0; | 
|  | 216 | } | 
|  | 217 |  | 
|  | 218 | /* Determine number of usable BRPs available. */ | 
|  | 219 | static int get_num_brps(void) | 
|  | 220 | { | 
|  | 221 | int brps = get_num_brp_resources(); | 
|  | 222 | if (core_has_mismatch_brps()) | 
|  | 223 | brps -= get_num_reserved_brps(); | 
|  | 224 | return brps; | 
|  | 225 | } | 
|  | 226 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 227 | /* | 
|  | 228 | * In order to access the breakpoint/watchpoint control registers, | 
|  | 229 | * we must be running in debug monitor mode. Unfortunately, we can | 
|  | 230 | * be put into halting debug mode at any time by an external debugger | 
|  | 231 | * but there is nothing we can do to prevent that. | 
|  | 232 | */ | 
|  | 233 | static int enable_monitor_mode(void) | 
|  | 234 | { | 
|  | 235 | u32 dscr; | 
|  | 236 | int ret = 0; | 
|  | 237 |  | 
|  | 238 | ARM_DBG_READ(c1, 0, dscr); | 
|  | 239 |  | 
|  | 240 | /* Ensure that halting mode is disabled. */ | 
| Stephen Boyd | 7d85d61 | 2011-03-10 05:15:00 +0100 | [diff] [blame] | 241 | if (WARN_ONCE(dscr & ARM_DSCR_HDBGEN, | 
|  | 242 | "halting debug mode enabled. Unable to access hardware resources.\n")) { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 243 | ret = -EPERM; | 
|  | 244 | goto out; | 
|  | 245 | } | 
|  | 246 |  | 
| Will Deacon | 8fbf397 | 2010-12-01 17:37:45 +0000 | [diff] [blame] | 247 | /* If monitor mode is already enabled, just return. */ | 
|  | 248 | if (dscr & ARM_DSCR_MDBGEN) | 
|  | 249 | goto out; | 
|  | 250 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 251 | /* Write to the corresponding DSCR. */ | 
| Will Deacon | 8fbf397 | 2010-12-01 17:37:45 +0000 | [diff] [blame] | 252 | switch (get_debug_arch()) { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 253 | case ARM_DEBUG_ARCH_V6: | 
|  | 254 | case ARM_DEBUG_ARCH_V6_1: | 
|  | 255 | ARM_DBG_WRITE(c1, 0, (dscr | ARM_DSCR_MDBGEN)); | 
|  | 256 | break; | 
|  | 257 | case ARM_DEBUG_ARCH_V7_ECP14: | 
|  | 258 | ARM_DBG_WRITE(c2, 2, (dscr | ARM_DSCR_MDBGEN)); | 
|  | 259 | break; | 
|  | 260 | default: | 
|  | 261 | ret = -ENODEV; | 
|  | 262 | goto out; | 
|  | 263 | } | 
|  | 264 |  | 
|  | 265 | /* Check that the write made it through. */ | 
|  | 266 | ARM_DBG_READ(c1, 0, dscr); | 
| Will Deacon | 8fbf397 | 2010-12-01 17:37:45 +0000 | [diff] [blame] | 267 | if (!(dscr & ARM_DSCR_MDBGEN)) | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 268 | ret = -EPERM; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 269 |  | 
|  | 270 | out: | 
|  | 271 | return ret; | 
|  | 272 | } | 
|  | 273 |  | 
| Will Deacon | 8fbf397 | 2010-12-01 17:37:45 +0000 | [diff] [blame] | 274 | int hw_breakpoint_slots(int type) | 
|  | 275 | { | 
| Will Deacon | 66e1cfe | 2011-02-11 16:01:42 +0100 | [diff] [blame] | 276 | if (!debug_arch_supported()) | 
|  | 277 | return 0; | 
|  | 278 |  | 
| Will Deacon | 8fbf397 | 2010-12-01 17:37:45 +0000 | [diff] [blame] | 279 | /* | 
|  | 280 | * We can be called early, so don't rely on | 
|  | 281 | * our static variables being initialised. | 
|  | 282 | */ | 
|  | 283 | switch (type) { | 
|  | 284 | case TYPE_INST: | 
|  | 285 | return get_num_brps(); | 
|  | 286 | case TYPE_DATA: | 
|  | 287 | return get_num_wrps(); | 
|  | 288 | default: | 
|  | 289 | pr_warning("unknown slot type: %d\n", type); | 
|  | 290 | return 0; | 
|  | 291 | } | 
|  | 292 | } | 
|  | 293 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 294 | /* | 
|  | 295 | * Check if 8-bit byte-address select is available. | 
|  | 296 | * This clobbers WRP 0. | 
|  | 297 | */ | 
|  | 298 | static u8 get_max_wp_len(void) | 
|  | 299 | { | 
|  | 300 | u32 ctrl_reg; | 
|  | 301 | struct arch_hw_breakpoint_ctrl ctrl; | 
|  | 302 | u8 size = 4; | 
|  | 303 |  | 
|  | 304 | if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14) | 
|  | 305 | goto out; | 
|  | 306 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 307 | memset(&ctrl, 0, sizeof(ctrl)); | 
|  | 308 | ctrl.len = ARM_BREAKPOINT_LEN_8; | 
|  | 309 | ctrl_reg = encode_ctrl_reg(ctrl); | 
|  | 310 |  | 
|  | 311 | write_wb_reg(ARM_BASE_WVR, 0); | 
|  | 312 | write_wb_reg(ARM_BASE_WCR, ctrl_reg); | 
|  | 313 | if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg) | 
|  | 314 | size = 8; | 
|  | 315 |  | 
|  | 316 | out: | 
|  | 317 | return size; | 
|  | 318 | } | 
|  | 319 |  | 
|  | 320 | u8 arch_get_max_wp_len(void) | 
|  | 321 | { | 
|  | 322 | return max_watchpoint_len; | 
|  | 323 | } | 
|  | 324 |  | 
|  | 325 | /* | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 326 | * Install a perf counter breakpoint. | 
|  | 327 | */ | 
|  | 328 | int arch_install_hw_breakpoint(struct perf_event *bp) | 
|  | 329 | { | 
|  | 330 | struct arch_hw_breakpoint *info = counter_arch_bp(bp); | 
|  | 331 | struct perf_event **slot, **slots; | 
|  | 332 | int i, max_slots, ctrl_base, val_base, ret = 0; | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 333 | u32 addr, ctrl; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 334 |  | 
|  | 335 | /* Ensure that we are in monitor mode and halting mode is disabled. */ | 
|  | 336 | ret = enable_monitor_mode(); | 
|  | 337 | if (ret) | 
|  | 338 | goto out; | 
|  | 339 |  | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 340 | addr = info->address; | 
|  | 341 | ctrl = encode_ctrl_reg(info->ctrl) | 0x1; | 
|  | 342 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 343 | if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) { | 
|  | 344 | /* Breakpoint */ | 
|  | 345 | ctrl_base = ARM_BASE_BCR; | 
|  | 346 | val_base = ARM_BASE_BVR; | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 347 | slots = (struct perf_event **)__get_cpu_var(bp_on_reg); | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 348 | max_slots = core_num_brps; | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 349 | if (info->step_ctrl.enabled) { | 
|  | 350 | /* Override the breakpoint data with the step data. */ | 
|  | 351 | addr = info->trigger & ~0x3; | 
|  | 352 | ctrl = encode_ctrl_reg(info->step_ctrl); | 
|  | 353 | } | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 354 | } else { | 
|  | 355 | /* Watchpoint */ | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 356 | if (info->step_ctrl.enabled) { | 
|  | 357 | /* Install into the reserved breakpoint region. */ | 
|  | 358 | ctrl_base = ARM_BASE_BCR + core_num_brps; | 
|  | 359 | val_base = ARM_BASE_BVR + core_num_brps; | 
|  | 360 | /* Override the watchpoint data with the step data. */ | 
|  | 361 | addr = info->trigger & ~0x3; | 
|  | 362 | ctrl = encode_ctrl_reg(info->step_ctrl); | 
|  | 363 | } else { | 
|  | 364 | ctrl_base = ARM_BASE_WCR; | 
|  | 365 | val_base = ARM_BASE_WVR; | 
|  | 366 | } | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 367 | slots = (struct perf_event **)__get_cpu_var(wp_on_reg); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 368 | max_slots = core_num_wrps; | 
|  | 369 | } | 
|  | 370 |  | 
|  | 371 | for (i = 0; i < max_slots; ++i) { | 
|  | 372 | slot = &slots[i]; | 
|  | 373 |  | 
|  | 374 | if (!*slot) { | 
|  | 375 | *slot = bp; | 
|  | 376 | break; | 
|  | 377 | } | 
|  | 378 | } | 
|  | 379 |  | 
| Stephen Boyd | 7d85d61 | 2011-03-10 05:15:00 +0100 | [diff] [blame] | 380 | if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n")) { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 381 | ret = -EBUSY; | 
|  | 382 | goto out; | 
|  | 383 | } | 
|  | 384 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 385 | /* Setup the address register. */ | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 386 | write_wb_reg(val_base + i, addr); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 387 |  | 
|  | 388 | /* Setup the control register. */ | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 389 | write_wb_reg(ctrl_base + i, ctrl); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 390 |  | 
|  | 391 | out: | 
|  | 392 | return ret; | 
|  | 393 | } | 
|  | 394 |  | 
|  | 395 | void arch_uninstall_hw_breakpoint(struct perf_event *bp) | 
|  | 396 | { | 
|  | 397 | struct arch_hw_breakpoint *info = counter_arch_bp(bp); | 
|  | 398 | struct perf_event **slot, **slots; | 
|  | 399 | int i, max_slots, base; | 
|  | 400 |  | 
|  | 401 | if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) { | 
|  | 402 | /* Breakpoint */ | 
|  | 403 | base = ARM_BASE_BCR; | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 404 | slots = (struct perf_event **)__get_cpu_var(bp_on_reg); | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 405 | max_slots = core_num_brps; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 406 | } else { | 
|  | 407 | /* Watchpoint */ | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 408 | if (info->step_ctrl.enabled) | 
|  | 409 | base = ARM_BASE_BCR + core_num_brps; | 
|  | 410 | else | 
|  | 411 | base = ARM_BASE_WCR; | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 412 | slots = (struct perf_event **)__get_cpu_var(wp_on_reg); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 413 | max_slots = core_num_wrps; | 
|  | 414 | } | 
|  | 415 |  | 
|  | 416 | /* Remove the breakpoint. */ | 
|  | 417 | for (i = 0; i < max_slots; ++i) { | 
|  | 418 | slot = &slots[i]; | 
|  | 419 |  | 
|  | 420 | if (*slot == bp) { | 
|  | 421 | *slot = NULL; | 
|  | 422 | break; | 
|  | 423 | } | 
|  | 424 | } | 
|  | 425 |  | 
| Stephen Boyd | 7d85d61 | 2011-03-10 05:15:00 +0100 | [diff] [blame] | 426 | if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n")) | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 427 | return; | 
|  | 428 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 429 | /* Reset the control register. */ | 
|  | 430 | write_wb_reg(base + i, 0); | 
|  | 431 | } | 
|  | 432 |  | 
|  | 433 | static int get_hbp_len(u8 hbp_len) | 
|  | 434 | { | 
|  | 435 | unsigned int len_in_bytes = 0; | 
|  | 436 |  | 
|  | 437 | switch (hbp_len) { | 
|  | 438 | case ARM_BREAKPOINT_LEN_1: | 
|  | 439 | len_in_bytes = 1; | 
|  | 440 | break; | 
|  | 441 | case ARM_BREAKPOINT_LEN_2: | 
|  | 442 | len_in_bytes = 2; | 
|  | 443 | break; | 
|  | 444 | case ARM_BREAKPOINT_LEN_4: | 
|  | 445 | len_in_bytes = 4; | 
|  | 446 | break; | 
|  | 447 | case ARM_BREAKPOINT_LEN_8: | 
|  | 448 | len_in_bytes = 8; | 
|  | 449 | break; | 
|  | 450 | } | 
|  | 451 |  | 
|  | 452 | return len_in_bytes; | 
|  | 453 | } | 
|  | 454 |  | 
|  | 455 | /* | 
|  | 456 | * Check whether bp virtual address is in kernel space. | 
|  | 457 | */ | 
|  | 458 | int arch_check_bp_in_kernelspace(struct perf_event *bp) | 
|  | 459 | { | 
|  | 460 | unsigned int len; | 
|  | 461 | unsigned long va; | 
|  | 462 | struct arch_hw_breakpoint *info = counter_arch_bp(bp); | 
|  | 463 |  | 
|  | 464 | va = info->address; | 
|  | 465 | len = get_hbp_len(info->ctrl.len); | 
|  | 466 |  | 
|  | 467 | return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE); | 
|  | 468 | } | 
|  | 469 |  | 
|  | 470 | /* | 
|  | 471 | * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl. | 
|  | 472 | * Hopefully this will disappear when ptrace can bypass the conversion | 
|  | 473 | * to generic breakpoint descriptions. | 
|  | 474 | */ | 
|  | 475 | int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl, | 
|  | 476 | int *gen_len, int *gen_type) | 
|  | 477 | { | 
|  | 478 | /* Type */ | 
|  | 479 | switch (ctrl.type) { | 
|  | 480 | case ARM_BREAKPOINT_EXECUTE: | 
|  | 481 | *gen_type = HW_BREAKPOINT_X; | 
|  | 482 | break; | 
|  | 483 | case ARM_BREAKPOINT_LOAD: | 
|  | 484 | *gen_type = HW_BREAKPOINT_R; | 
|  | 485 | break; | 
|  | 486 | case ARM_BREAKPOINT_STORE: | 
|  | 487 | *gen_type = HW_BREAKPOINT_W; | 
|  | 488 | break; | 
|  | 489 | case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE: | 
|  | 490 | *gen_type = HW_BREAKPOINT_RW; | 
|  | 491 | break; | 
|  | 492 | default: | 
|  | 493 | return -EINVAL; | 
|  | 494 | } | 
|  | 495 |  | 
|  | 496 | /* Len */ | 
|  | 497 | switch (ctrl.len) { | 
|  | 498 | case ARM_BREAKPOINT_LEN_1: | 
|  | 499 | *gen_len = HW_BREAKPOINT_LEN_1; | 
|  | 500 | break; | 
|  | 501 | case ARM_BREAKPOINT_LEN_2: | 
|  | 502 | *gen_len = HW_BREAKPOINT_LEN_2; | 
|  | 503 | break; | 
|  | 504 | case ARM_BREAKPOINT_LEN_4: | 
|  | 505 | *gen_len = HW_BREAKPOINT_LEN_4; | 
|  | 506 | break; | 
|  | 507 | case ARM_BREAKPOINT_LEN_8: | 
|  | 508 | *gen_len = HW_BREAKPOINT_LEN_8; | 
|  | 509 | break; | 
|  | 510 | default: | 
|  | 511 | return -EINVAL; | 
|  | 512 | } | 
|  | 513 |  | 
|  | 514 | return 0; | 
|  | 515 | } | 
|  | 516 |  | 
|  | 517 | /* | 
|  | 518 | * Construct an arch_hw_breakpoint from a perf_event. | 
|  | 519 | */ | 
|  | 520 | static int arch_build_bp_info(struct perf_event *bp) | 
|  | 521 | { | 
|  | 522 | struct arch_hw_breakpoint *info = counter_arch_bp(bp); | 
|  | 523 |  | 
|  | 524 | /* Type */ | 
|  | 525 | switch (bp->attr.bp_type) { | 
|  | 526 | case HW_BREAKPOINT_X: | 
|  | 527 | info->ctrl.type = ARM_BREAKPOINT_EXECUTE; | 
|  | 528 | break; | 
|  | 529 | case HW_BREAKPOINT_R: | 
|  | 530 | info->ctrl.type = ARM_BREAKPOINT_LOAD; | 
|  | 531 | break; | 
|  | 532 | case HW_BREAKPOINT_W: | 
|  | 533 | info->ctrl.type = ARM_BREAKPOINT_STORE; | 
|  | 534 | break; | 
|  | 535 | case HW_BREAKPOINT_RW: | 
|  | 536 | info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE; | 
|  | 537 | break; | 
|  | 538 | default: | 
|  | 539 | return -EINVAL; | 
|  | 540 | } | 
|  | 541 |  | 
|  | 542 | /* Len */ | 
|  | 543 | switch (bp->attr.bp_len) { | 
|  | 544 | case HW_BREAKPOINT_LEN_1: | 
|  | 545 | info->ctrl.len = ARM_BREAKPOINT_LEN_1; | 
|  | 546 | break; | 
|  | 547 | case HW_BREAKPOINT_LEN_2: | 
|  | 548 | info->ctrl.len = ARM_BREAKPOINT_LEN_2; | 
|  | 549 | break; | 
|  | 550 | case HW_BREAKPOINT_LEN_4: | 
|  | 551 | info->ctrl.len = ARM_BREAKPOINT_LEN_4; | 
|  | 552 | break; | 
|  | 553 | case HW_BREAKPOINT_LEN_8: | 
|  | 554 | info->ctrl.len = ARM_BREAKPOINT_LEN_8; | 
|  | 555 | if ((info->ctrl.type != ARM_BREAKPOINT_EXECUTE) | 
|  | 556 | && max_watchpoint_len >= 8) | 
|  | 557 | break; | 
|  | 558 | default: | 
|  | 559 | return -EINVAL; | 
|  | 560 | } | 
|  | 561 |  | 
| Will Deacon | 6ee33c27 | 2010-11-25 12:01:54 +0000 | [diff] [blame] | 562 | /* | 
|  | 563 | * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes. | 
|  | 564 | * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported | 
|  | 565 | * by the hardware and must be aligned to the appropriate number of | 
|  | 566 | * bytes. | 
|  | 567 | */ | 
|  | 568 | if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE && | 
|  | 569 | info->ctrl.len != ARM_BREAKPOINT_LEN_2 && | 
|  | 570 | info->ctrl.len != ARM_BREAKPOINT_LEN_4) | 
|  | 571 | return -EINVAL; | 
|  | 572 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 573 | /* Address */ | 
|  | 574 | info->address = bp->attr.bp_addr; | 
|  | 575 |  | 
|  | 576 | /* Privilege */ | 
|  | 577 | info->ctrl.privilege = ARM_BREAKPOINT_USER; | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 578 | if (arch_check_bp_in_kernelspace(bp)) | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 579 | info->ctrl.privilege |= ARM_BREAKPOINT_PRIV; | 
|  | 580 |  | 
|  | 581 | /* Enabled? */ | 
|  | 582 | info->ctrl.enabled = !bp->attr.disabled; | 
|  | 583 |  | 
|  | 584 | /* Mismatch */ | 
|  | 585 | info->ctrl.mismatch = 0; | 
|  | 586 |  | 
|  | 587 | return 0; | 
|  | 588 | } | 
|  | 589 |  | 
|  | 590 | /* | 
|  | 591 | * Validate the arch-specific HW Breakpoint register settings. | 
|  | 592 | */ | 
|  | 593 | int arch_validate_hwbkpt_settings(struct perf_event *bp) | 
|  | 594 | { | 
|  | 595 | struct arch_hw_breakpoint *info = counter_arch_bp(bp); | 
|  | 596 | int ret = 0; | 
| Will Deacon | 6ee33c27 | 2010-11-25 12:01:54 +0000 | [diff] [blame] | 597 | u32 offset, alignment_mask = 0x3; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 598 |  | 
|  | 599 | /* Build the arch_hw_breakpoint. */ | 
|  | 600 | ret = arch_build_bp_info(bp); | 
|  | 601 | if (ret) | 
|  | 602 | goto out; | 
|  | 603 |  | 
|  | 604 | /* Check address alignment. */ | 
|  | 605 | if (info->ctrl.len == ARM_BREAKPOINT_LEN_8) | 
|  | 606 | alignment_mask = 0x7; | 
| Will Deacon | 6ee33c27 | 2010-11-25 12:01:54 +0000 | [diff] [blame] | 607 | offset = info->address & alignment_mask; | 
|  | 608 | switch (offset) { | 
|  | 609 | case 0: | 
|  | 610 | /* Aligned */ | 
|  | 611 | break; | 
|  | 612 | case 1: | 
|  | 613 | /* Allow single byte watchpoint. */ | 
|  | 614 | if (info->ctrl.len == ARM_BREAKPOINT_LEN_1) | 
|  | 615 | break; | 
|  | 616 | case 2: | 
|  | 617 | /* Allow halfword watchpoints and breakpoints. */ | 
|  | 618 | if (info->ctrl.len == ARM_BREAKPOINT_LEN_2) | 
|  | 619 | break; | 
|  | 620 | default: | 
|  | 621 | ret = -EINVAL; | 
|  | 622 | goto out; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 623 | } | 
|  | 624 |  | 
| Will Deacon | 6ee33c27 | 2010-11-25 12:01:54 +0000 | [diff] [blame] | 625 | info->address &= ~alignment_mask; | 
|  | 626 | info->ctrl.len <<= offset; | 
|  | 627 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 628 | /* | 
|  | 629 | * Currently we rely on an overflow handler to take | 
|  | 630 | * care of single-stepping the breakpoint when it fires. | 
|  | 631 | * In the case of userspace breakpoints on a core with V7 debug, | 
| Will Deacon | 3ce70b2 | 2010-12-01 17:05:24 +0000 | [diff] [blame] | 632 | * we can use the mismatch feature as a poor-man's hardware | 
|  | 633 | * single-step, but this only works for per-task breakpoints. | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 634 | */ | 
|  | 635 | if (WARN_ONCE(!bp->overflow_handler && | 
| Will Deacon | 3ce70b2 | 2010-12-01 17:05:24 +0000 | [diff] [blame] | 636 | (arch_check_bp_in_kernelspace(bp) || !core_has_mismatch_brps() | 
|  | 637 | || !bp->hw.bp_target), | 
| Stephen Boyd | 7d85d61 | 2011-03-10 05:15:00 +0100 | [diff] [blame] | 638 | "overflow handler required but none found\n")) { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 639 | ret = -EINVAL; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 640 | } | 
|  | 641 | out: | 
|  | 642 | return ret; | 
|  | 643 | } | 
|  | 644 |  | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 645 | /* | 
|  | 646 | * Enable/disable single-stepping over the breakpoint bp at address addr. | 
|  | 647 | */ | 
|  | 648 | static void enable_single_step(struct perf_event *bp, u32 addr) | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 649 | { | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 650 | struct arch_hw_breakpoint *info = counter_arch_bp(bp); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 651 |  | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 652 | arch_uninstall_hw_breakpoint(bp); | 
|  | 653 | info->step_ctrl.mismatch  = 1; | 
|  | 654 | info->step_ctrl.len	  = ARM_BREAKPOINT_LEN_4; | 
|  | 655 | info->step_ctrl.type	  = ARM_BREAKPOINT_EXECUTE; | 
|  | 656 | info->step_ctrl.privilege = info->ctrl.privilege; | 
|  | 657 | info->step_ctrl.enabled	  = 1; | 
|  | 658 | info->trigger		  = addr; | 
|  | 659 | arch_install_hw_breakpoint(bp); | 
|  | 660 | } | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 661 |  | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 662 | static void disable_single_step(struct perf_event *bp) | 
|  | 663 | { | 
|  | 664 | arch_uninstall_hw_breakpoint(bp); | 
|  | 665 | counter_arch_bp(bp)->step_ctrl.enabled = 0; | 
|  | 666 | arch_install_hw_breakpoint(bp); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 667 | } | 
|  | 668 |  | 
|  | 669 | static void watchpoint_handler(unsigned long unknown, struct pt_regs *regs) | 
|  | 670 | { | 
|  | 671 | int i; | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 672 | struct perf_event *wp, **slots; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 673 | struct arch_hw_breakpoint *info; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 674 |  | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 675 | slots = (struct perf_event **)__get_cpu_var(wp_on_reg); | 
|  | 676 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 677 | /* Without a disassembler, we can only handle 1 watchpoint. */ | 
|  | 678 | BUG_ON(core_num_wrps > 1); | 
|  | 679 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 680 | for (i = 0; i < core_num_wrps; ++i) { | 
|  | 681 | rcu_read_lock(); | 
|  | 682 |  | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 683 | wp = slots[i]; | 
|  | 684 |  | 
|  | 685 | if (wp == NULL) { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 686 | rcu_read_unlock(); | 
|  | 687 | continue; | 
|  | 688 | } | 
|  | 689 |  | 
|  | 690 | /* | 
|  | 691 | * The DFAR is an unknown value. Since we only allow a | 
|  | 692 | * single watchpoint, we can set the trigger to the lowest | 
|  | 693 | * possible faulting address. | 
|  | 694 | */ | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 695 | info = counter_arch_bp(wp); | 
|  | 696 | info->trigger = wp->attr.bp_addr; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 697 | pr_debug("watchpoint fired: address = 0x%x\n", info->trigger); | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 698 | perf_bp_event(wp, regs); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 699 |  | 
|  | 700 | /* | 
|  | 701 | * If no overflow handler is present, insert a temporary | 
|  | 702 | * mismatch breakpoint so we can single-step over the | 
|  | 703 | * watchpoint trigger. | 
|  | 704 | */ | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 705 | if (!wp->overflow_handler) | 
|  | 706 | enable_single_step(wp, instruction_pointer(regs)); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 707 |  | 
|  | 708 | rcu_read_unlock(); | 
|  | 709 | } | 
|  | 710 | } | 
|  | 711 |  | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 712 | static void watchpoint_single_step_handler(unsigned long pc) | 
|  | 713 | { | 
|  | 714 | int i; | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 715 | struct perf_event *wp, **slots; | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 716 | struct arch_hw_breakpoint *info; | 
|  | 717 |  | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 718 | slots = (struct perf_event **)__get_cpu_var(wp_on_reg); | 
|  | 719 |  | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 720 | for (i = 0; i < core_num_reserved_brps; ++i) { | 
|  | 721 | rcu_read_lock(); | 
|  | 722 |  | 
|  | 723 | wp = slots[i]; | 
|  | 724 |  | 
|  | 725 | if (wp == NULL) | 
|  | 726 | goto unlock; | 
|  | 727 |  | 
|  | 728 | info = counter_arch_bp(wp); | 
|  | 729 | if (!info->step_ctrl.enabled) | 
|  | 730 | goto unlock; | 
|  | 731 |  | 
|  | 732 | /* | 
|  | 733 | * Restore the original watchpoint if we've completed the | 
|  | 734 | * single-step. | 
|  | 735 | */ | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 736 | if (info->trigger != pc) | 
|  | 737 | disable_single_step(wp); | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 738 |  | 
|  | 739 | unlock: | 
|  | 740 | rcu_read_unlock(); | 
|  | 741 | } | 
|  | 742 | } | 
|  | 743 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 744 | static void breakpoint_handler(unsigned long unknown, struct pt_regs *regs) | 
|  | 745 | { | 
|  | 746 | int i; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 747 | u32 ctrl_reg, val, addr; | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 748 | struct perf_event *bp, **slots; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 749 | struct arch_hw_breakpoint *info; | 
|  | 750 | struct arch_hw_breakpoint_ctrl ctrl; | 
|  | 751 |  | 
| Will Deacon | 4a55c18 | 2010-11-29 17:06:53 +0000 | [diff] [blame] | 752 | slots = (struct perf_event **)__get_cpu_var(bp_on_reg); | 
|  | 753 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 754 | /* The exception entry code places the amended lr in the PC. */ | 
|  | 755 | addr = regs->ARM_pc; | 
|  | 756 |  | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 757 | /* Check the currently installed breakpoints first. */ | 
|  | 758 | for (i = 0; i < core_num_brps; ++i) { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 759 | rcu_read_lock(); | 
|  | 760 |  | 
|  | 761 | bp = slots[i]; | 
|  | 762 |  | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 763 | if (bp == NULL) | 
|  | 764 | goto unlock; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 765 |  | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 766 | info = counter_arch_bp(bp); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 767 |  | 
|  | 768 | /* Check if the breakpoint value matches. */ | 
|  | 769 | val = read_wb_reg(ARM_BASE_BVR + i); | 
|  | 770 | if (val != (addr & ~0x3)) | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 771 | goto mismatch; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 772 |  | 
|  | 773 | /* Possible match, check the byte address select to confirm. */ | 
|  | 774 | ctrl_reg = read_wb_reg(ARM_BASE_BCR + i); | 
|  | 775 | decode_ctrl_reg(ctrl_reg, &ctrl); | 
|  | 776 | if ((1 << (addr & 0x3)) & ctrl.len) { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 777 | info->trigger = addr; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 778 | pr_debug("breakpoint fired: address = 0x%x\n", addr); | 
|  | 779 | perf_bp_event(bp, regs); | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 780 | if (!bp->overflow_handler) | 
|  | 781 | enable_single_step(bp, addr); | 
|  | 782 | goto unlock; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 783 | } | 
|  | 784 |  | 
| Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 785 | mismatch: | 
|  | 786 | /* If we're stepping a breakpoint, it can now be restored. */ | 
|  | 787 | if (info->step_ctrl.enabled) | 
|  | 788 | disable_single_step(bp); | 
|  | 789 | unlock: | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 790 | rcu_read_unlock(); | 
|  | 791 | } | 
| Will Deacon | 93a04a3 | 2010-11-29 16:56:01 +0000 | [diff] [blame] | 792 |  | 
|  | 793 | /* Handle any pending watchpoint single-step breakpoints. */ | 
|  | 794 | watchpoint_single_step_handler(addr); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 795 | } | 
|  | 796 |  | 
|  | 797 | /* | 
|  | 798 | * Called from either the Data Abort Handler [watchpoint] or the | 
| Will Deacon | 7e20269 | 2010-11-28 14:57:24 +0000 | [diff] [blame] | 799 | * Prefetch Abort Handler [breakpoint] with preemption disabled. | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 800 | */ | 
|  | 801 | static int hw_breakpoint_pending(unsigned long addr, unsigned int fsr, | 
|  | 802 | struct pt_regs *regs) | 
|  | 803 | { | 
| Will Deacon | 7e20269 | 2010-11-28 14:57:24 +0000 | [diff] [blame] | 804 | int ret = 0; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 805 | u32 dscr; | 
|  | 806 |  | 
| Will Deacon | 7e20269 | 2010-11-28 14:57:24 +0000 | [diff] [blame] | 807 | /* We must be called with preemption disabled. */ | 
|  | 808 | WARN_ON(preemptible()); | 
|  | 809 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 810 | /* We only handle watchpoints and hardware breakpoints. */ | 
|  | 811 | ARM_DBG_READ(c1, 0, dscr); | 
|  | 812 |  | 
|  | 813 | /* Perform perf callbacks. */ | 
|  | 814 | switch (ARM_DSCR_MOE(dscr)) { | 
|  | 815 | case ARM_ENTRY_BREAKPOINT: | 
|  | 816 | breakpoint_handler(addr, regs); | 
|  | 817 | break; | 
|  | 818 | case ARM_ENTRY_ASYNC_WATCHPOINT: | 
| Joe Perches | 235584b | 2010-10-30 14:21:24 -0700 | [diff] [blame] | 819 | WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n"); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 820 | case ARM_ENTRY_SYNC_WATCHPOINT: | 
|  | 821 | watchpoint_handler(addr, regs); | 
|  | 822 | break; | 
|  | 823 | default: | 
| Will Deacon | 7e20269 | 2010-11-28 14:57:24 +0000 | [diff] [blame] | 824 | ret = 1; /* Unhandled fault. */ | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 825 | } | 
|  | 826 |  | 
| Will Deacon | 7e20269 | 2010-11-28 14:57:24 +0000 | [diff] [blame] | 827 | /* | 
|  | 828 | * Re-enable preemption after it was disabled in the | 
|  | 829 | * low-level exception handling code. | 
|  | 830 | */ | 
|  | 831 | preempt_enable(); | 
|  | 832 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 833 | return ret; | 
|  | 834 | } | 
|  | 835 |  | 
|  | 836 | /* | 
|  | 837 | * One-time initialisation. | 
|  | 838 | */ | 
| Will Deacon | c09bae7 | 2011-02-25 20:20:42 +0100 | [diff] [blame] | 839 | static void reset_ctrl_regs(void *info) | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 840 | { | 
| Will Deacon | c09bae7 | 2011-02-25 20:20:42 +0100 | [diff] [blame] | 841 | int i, cpu = smp_processor_id(); | 
|  | 842 | u32 dbg_power; | 
|  | 843 | cpumask_t *cpumask = info; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 844 |  | 
| Will Deacon | ac88e07 | 2010-11-24 16:51:17 +0000 | [diff] [blame] | 845 | /* | 
|  | 846 | * v7 debug contains save and restore registers so that debug state | 
| Will Deacon | ed19b73 | 2011-02-11 15:55:12 +0100 | [diff] [blame] | 847 | * can be maintained across low-power modes without leaving the debug | 
|  | 848 | * logic powered up. It is IMPLEMENTATION DEFINED whether we can access | 
|  | 849 | * the debug registers out of reset, so we must unlock the OS Lock | 
|  | 850 | * Access Register to avoid taking undefined instruction exceptions | 
|  | 851 | * later on. | 
| Will Deacon | ac88e07 | 2010-11-24 16:51:17 +0000 | [diff] [blame] | 852 | */ | 
|  | 853 | if (debug_arch >= ARM_DEBUG_ARCH_V7_ECP14) { | 
|  | 854 | /* | 
| Will Deacon | c09bae7 | 2011-02-25 20:20:42 +0100 | [diff] [blame] | 855 | * Ensure sticky power-down is clear (i.e. debug logic is | 
|  | 856 | * powered up). | 
|  | 857 | */ | 
|  | 858 | asm volatile("mrc p14, 0, %0, c1, c5, 4" : "=r" (dbg_power)); | 
|  | 859 | if ((dbg_power & 0x1) == 0) { | 
|  | 860 | pr_warning("CPU %d debug is powered down!\n", cpu); | 
|  | 861 | cpumask_or(cpumask, cpumask, cpumask_of(cpu)); | 
|  | 862 | return; | 
|  | 863 | } | 
|  | 864 |  | 
|  | 865 | /* | 
| Will Deacon | ac88e07 | 2010-11-24 16:51:17 +0000 | [diff] [blame] | 866 | * Unconditionally clear the lock by writing a value | 
|  | 867 | * other than 0xC5ACCE55 to the access register. | 
|  | 868 | */ | 
|  | 869 | asm volatile("mcr p14, 0, %0, c1, c0, 4" : : "r" (0)); | 
|  | 870 | isb(); | 
| Will Deacon | e89c0d7 | 2011-04-05 13:57:53 +0100 | [diff] [blame] | 871 |  | 
|  | 872 | /* | 
|  | 873 | * Clear any configured vector-catch events before | 
|  | 874 | * enabling monitor mode. | 
|  | 875 | */ | 
|  | 876 | asm volatile("mcr p14, 0, %0, c0, c7, 0" : : "r" (0)); | 
|  | 877 | isb(); | 
| Will Deacon | ac88e07 | 2010-11-24 16:51:17 +0000 | [diff] [blame] | 878 | } | 
|  | 879 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 880 | if (enable_monitor_mode()) | 
|  | 881 | return; | 
|  | 882 |  | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 883 | /* We must also reset any reserved registers. */ | 
|  | 884 | for (i = 0; i < core_num_brps + core_num_reserved_brps; ++i) { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 885 | write_wb_reg(ARM_BASE_BCR + i, 0UL); | 
|  | 886 | write_wb_reg(ARM_BASE_BVR + i, 0UL); | 
|  | 887 | } | 
|  | 888 |  | 
|  | 889 | for (i = 0; i < core_num_wrps; ++i) { | 
|  | 890 | write_wb_reg(ARM_BASE_WCR + i, 0UL); | 
|  | 891 | write_wb_reg(ARM_BASE_WVR + i, 0UL); | 
|  | 892 | } | 
|  | 893 | } | 
|  | 894 |  | 
| Will Deacon | 7d99331 | 2010-11-24 17:45:49 +0000 | [diff] [blame] | 895 | static int __cpuinit dbg_reset_notify(struct notifier_block *self, | 
|  | 896 | unsigned long action, void *cpu) | 
|  | 897 | { | 
|  | 898 | if (action == CPU_ONLINE) | 
|  | 899 | smp_call_function_single((int)cpu, reset_ctrl_regs, NULL, 1); | 
|  | 900 | return NOTIFY_OK; | 
|  | 901 | } | 
|  | 902 |  | 
|  | 903 | static struct notifier_block __cpuinitdata dbg_reset_nb = { | 
|  | 904 | .notifier_call = dbg_reset_notify, | 
|  | 905 | }; | 
|  | 906 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 907 | static int __init arch_hw_breakpoint_init(void) | 
|  | 908 | { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 909 | u32 dscr; | 
| Will Deacon | c09bae7 | 2011-02-25 20:20:42 +0100 | [diff] [blame] | 910 | cpumask_t cpumask = { CPU_BITS_NONE }; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 911 |  | 
|  | 912 | debug_arch = get_debug_arch(); | 
|  | 913 |  | 
| Will Deacon | 66e1cfe | 2011-02-11 16:01:42 +0100 | [diff] [blame] | 914 | if (!debug_arch_supported()) { | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 915 | pr_info("debug architecture 0x%x unsupported.\n", debug_arch); | 
| Will Deacon | 8fbf397 | 2010-12-01 17:37:45 +0000 | [diff] [blame] | 916 | return 0; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 917 | } | 
|  | 918 |  | 
|  | 919 | /* Determine how many BRPs/WRPs are available. */ | 
|  | 920 | core_num_brps = get_num_brps(); | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 921 | core_num_reserved_brps = get_num_reserved_brps(); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 922 | core_num_wrps = get_num_wrps(); | 
|  | 923 |  | 
|  | 924 | pr_info("found %d breakpoint and %d watchpoint registers.\n", | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 925 | core_num_brps + core_num_reserved_brps, core_num_wrps); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 926 |  | 
| Will Deacon | 0017ff4 | 2010-11-28 15:09:36 +0000 | [diff] [blame] | 927 | if (core_num_reserved_brps) | 
|  | 928 | pr_info("%d breakpoint(s) reserved for watchpoint " | 
|  | 929 | "single-step.\n", core_num_reserved_brps); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 930 |  | 
| Will Deacon | ed19b73 | 2011-02-11 15:55:12 +0100 | [diff] [blame] | 931 | /* | 
|  | 932 | * Reset the breakpoint resources. We assume that a halting | 
|  | 933 | * debugger will leave the world in a nice state for us. | 
|  | 934 | */ | 
| Will Deacon | c09bae7 | 2011-02-25 20:20:42 +0100 | [diff] [blame] | 935 | on_each_cpu(reset_ctrl_regs, &cpumask, 1); | 
|  | 936 | if (!cpumask_empty(&cpumask)) { | 
|  | 937 | core_num_brps = 0; | 
|  | 938 | core_num_reserved_brps = 0; | 
|  | 939 | core_num_wrps = 0; | 
|  | 940 | return 0; | 
|  | 941 | } | 
| Will Deacon | ed19b73 | 2011-02-11 15:55:12 +0100 | [diff] [blame] | 942 |  | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 943 | ARM_DBG_READ(c1, 0, dscr); | 
|  | 944 | if (dscr & ARM_DSCR_HDBGEN) { | 
| Will Deacon | ed19b73 | 2011-02-11 15:55:12 +0100 | [diff] [blame] | 945 | max_watchpoint_len = 4; | 
| Stephen Boyd | 7d85d61 | 2011-03-10 05:15:00 +0100 | [diff] [blame] | 946 | pr_warning("halting debug mode enabled. Assuming maximum watchpoint size of %u bytes.\n", | 
|  | 947 | max_watchpoint_len); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 948 | } else { | 
| Will Deacon | ac88e07 | 2010-11-24 16:51:17 +0000 | [diff] [blame] | 949 | /* Work out the maximum supported watchpoint length. */ | 
|  | 950 | max_watchpoint_len = get_max_wp_len(); | 
|  | 951 | pr_info("maximum watchpoint size is %u bytes.\n", | 
|  | 952 | max_watchpoint_len); | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 953 | } | 
|  | 954 |  | 
|  | 955 | /* Register debug fault handler. */ | 
|  | 956 | hook_fault_code(2, hw_breakpoint_pending, SIGTRAP, TRAP_HWBKPT, | 
|  | 957 | "watchpoint debug exception"); | 
|  | 958 | hook_ifault_code(2, hw_breakpoint_pending, SIGTRAP, TRAP_HWBKPT, | 
|  | 959 | "breakpoint debug exception"); | 
|  | 960 |  | 
| Will Deacon | 7d99331 | 2010-11-24 17:45:49 +0000 | [diff] [blame] | 961 | /* Register hotplug notifier. */ | 
|  | 962 | register_cpu_notifier(&dbg_reset_nb); | 
| Will Deacon | 8fbf397 | 2010-12-01 17:37:45 +0000 | [diff] [blame] | 963 | return 0; | 
| Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 964 | } | 
|  | 965 | arch_initcall(arch_hw_breakpoint_init); | 
|  | 966 |  | 
|  | 967 | void hw_breakpoint_pmu_read(struct perf_event *bp) | 
|  | 968 | { | 
|  | 969 | } | 
|  | 970 |  | 
|  | 971 | /* | 
|  | 972 | * Dummy function to register with die_notifier. | 
|  | 973 | */ | 
|  | 974 | int hw_breakpoint_exceptions_notify(struct notifier_block *unused, | 
|  | 975 | unsigned long val, void *data) | 
|  | 976 | { | 
|  | 977 | return NOTIFY_DONE; | 
|  | 978 | } |