| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 1 | /* | 
| Andrew Victor | 9d04126 | 2007-02-05 11:42:07 +0100 | [diff] [blame] | 2 | * arch/arm/mach-at91/at91rm9200.c | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 3 | * | 
|  | 4 | *  Copyright (C) 2005 SAN People | 
|  | 5 | * | 
|  | 6 | * This program is free software; you can redistribute it and/or modify | 
|  | 7 | * it under the terms of the GNU General Public License as published by | 
|  | 8 | * the Free Software Foundation; either version 2 of the License, or | 
|  | 9 | * (at your option) any later version. | 
|  | 10 | * | 
|  | 11 | */ | 
|  | 12 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 13 | #include <linux/module.h> | 
|  | 14 |  | 
| Russell King | 80b02c1 | 2009-01-08 10:01:47 +0000 | [diff] [blame] | 15 | #include <asm/irq.h> | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 16 | #include <asm/mach/arch.h> | 
|  | 17 | #include <asm/mach/map.h> | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 18 | #include <mach/at91rm9200.h> | 
|  | 19 | #include <mach/at91_pmc.h> | 
|  | 20 | #include <mach/at91_st.h> | 
| Jean-Christophe PLAGNIOL-VILLARD | e57556e3 | 2011-04-24 11:40:22 +0800 | [diff] [blame] | 21 | #include <mach/cpu.h> | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 22 |  | 
| Andrew Victor | 10e8e1f | 2006-06-19 15:26:51 +0100 | [diff] [blame] | 23 | #include "generic.h" | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 24 | #include "clock.h" | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 25 |  | 
|  | 26 | static struct map_desc at91rm9200_io_desc[] __initdata = { | 
|  | 27 | { | 
|  | 28 | .virtual	= AT91_VA_BASE_SYS, | 
|  | 29 | .pfn		= __phys_to_pfn(AT91_BASE_SYS), | 
|  | 30 | .length		= SZ_4K, | 
|  | 31 | .type		= MT_DEVICE, | 
|  | 32 | }, { | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 33 | .virtual	= AT91_VA_BASE_EMAC, | 
| Andrew Victor | 7272991 | 2006-09-27 09:44:11 +0100 | [diff] [blame] | 34 | .pfn		= __phys_to_pfn(AT91RM9200_BASE_EMAC), | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 35 | .length		= SZ_16K, | 
|  | 36 | .type		= MT_DEVICE, | 
|  | 37 | }, { | 
| Andrew Victor | 05043d0 | 2006-12-01 11:51:19 +0100 | [diff] [blame] | 38 | .virtual	= AT91_IO_VIRT_BASE - AT91RM9200_SRAM_SIZE, | 
| Andrew Victor | 7272991 | 2006-09-27 09:44:11 +0100 | [diff] [blame] | 39 | .pfn		= __phys_to_pfn(AT91RM9200_SRAM_BASE), | 
|  | 40 | .length		= AT91RM9200_SRAM_SIZE, | 
| Andrew Victor | 10e8e1f | 2006-06-19 15:26:51 +0100 | [diff] [blame] | 41 | .type		= MT_DEVICE, | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 42 | }, | 
|  | 43 | }; | 
|  | 44 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 45 | /* -------------------------------------------------------------------- | 
|  | 46 | *  Clocks | 
|  | 47 | * -------------------------------------------------------------------- */ | 
|  | 48 |  | 
|  | 49 | /* | 
|  | 50 | * The peripheral clocks. | 
|  | 51 | */ | 
|  | 52 | static struct clk udc_clk = { | 
|  | 53 | .name		= "udc_clk", | 
|  | 54 | .pmc_mask	= 1 << AT91RM9200_ID_UDP, | 
|  | 55 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 56 | }; | 
|  | 57 | static struct clk ohci_clk = { | 
|  | 58 | .name		= "ohci_clk", | 
|  | 59 | .pmc_mask	= 1 << AT91RM9200_ID_UHP, | 
|  | 60 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 61 | }; | 
|  | 62 | static struct clk ether_clk = { | 
|  | 63 | .name		= "ether_clk", | 
|  | 64 | .pmc_mask	= 1 << AT91RM9200_ID_EMAC, | 
|  | 65 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 66 | }; | 
|  | 67 | static struct clk mmc_clk = { | 
|  | 68 | .name		= "mci_clk", | 
|  | 69 | .pmc_mask	= 1 << AT91RM9200_ID_MCI, | 
|  | 70 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 71 | }; | 
|  | 72 | static struct clk twi_clk = { | 
|  | 73 | .name		= "twi_clk", | 
|  | 74 | .pmc_mask	= 1 << AT91RM9200_ID_TWI, | 
|  | 75 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 76 | }; | 
|  | 77 | static struct clk usart0_clk = { | 
|  | 78 | .name		= "usart0_clk", | 
|  | 79 | .pmc_mask	= 1 << AT91RM9200_ID_US0, | 
|  | 80 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 81 | }; | 
|  | 82 | static struct clk usart1_clk = { | 
|  | 83 | .name		= "usart1_clk", | 
|  | 84 | .pmc_mask	= 1 << AT91RM9200_ID_US1, | 
|  | 85 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 86 | }; | 
|  | 87 | static struct clk usart2_clk = { | 
|  | 88 | .name		= "usart2_clk", | 
|  | 89 | .pmc_mask	= 1 << AT91RM9200_ID_US2, | 
|  | 90 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 91 | }; | 
|  | 92 | static struct clk usart3_clk = { | 
|  | 93 | .name		= "usart3_clk", | 
|  | 94 | .pmc_mask	= 1 << AT91RM9200_ID_US3, | 
|  | 95 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 96 | }; | 
|  | 97 | static struct clk spi_clk = { | 
|  | 98 | .name		= "spi_clk", | 
|  | 99 | .pmc_mask	= 1 << AT91RM9200_ID_SPI, | 
|  | 100 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 101 | }; | 
|  | 102 | static struct clk pioA_clk = { | 
|  | 103 | .name		= "pioA_clk", | 
|  | 104 | .pmc_mask	= 1 << AT91RM9200_ID_PIOA, | 
|  | 105 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 106 | }; | 
|  | 107 | static struct clk pioB_clk = { | 
|  | 108 | .name		= "pioB_clk", | 
|  | 109 | .pmc_mask	= 1 << AT91RM9200_ID_PIOB, | 
|  | 110 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 111 | }; | 
|  | 112 | static struct clk pioC_clk = { | 
|  | 113 | .name		= "pioC_clk", | 
|  | 114 | .pmc_mask	= 1 << AT91RM9200_ID_PIOC, | 
|  | 115 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 116 | }; | 
|  | 117 | static struct clk pioD_clk = { | 
|  | 118 | .name		= "pioD_clk", | 
|  | 119 | .pmc_mask	= 1 << AT91RM9200_ID_PIOD, | 
|  | 120 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 121 | }; | 
| Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 122 | static struct clk ssc0_clk = { | 
|  | 123 | .name		= "ssc0_clk", | 
|  | 124 | .pmc_mask	= 1 << AT91RM9200_ID_SSC0, | 
|  | 125 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 126 | }; | 
|  | 127 | static struct clk ssc1_clk = { | 
|  | 128 | .name		= "ssc1_clk", | 
|  | 129 | .pmc_mask	= 1 << AT91RM9200_ID_SSC1, | 
|  | 130 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 131 | }; | 
|  | 132 | static struct clk ssc2_clk = { | 
|  | 133 | .name		= "ssc2_clk", | 
|  | 134 | .pmc_mask	= 1 << AT91RM9200_ID_SSC2, | 
|  | 135 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 136 | }; | 
| Andrew Victor | c177a1e | 2007-02-08 10:25:38 +0100 | [diff] [blame] | 137 | static struct clk tc0_clk = { | 
|  | 138 | .name		= "tc0_clk", | 
|  | 139 | .pmc_mask	= 1 << AT91RM9200_ID_TC0, | 
|  | 140 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 141 | }; | 
|  | 142 | static struct clk tc1_clk = { | 
|  | 143 | .name		= "tc1_clk", | 
|  | 144 | .pmc_mask	= 1 << AT91RM9200_ID_TC1, | 
|  | 145 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 146 | }; | 
|  | 147 | static struct clk tc2_clk = { | 
|  | 148 | .name		= "tc2_clk", | 
|  | 149 | .pmc_mask	= 1 << AT91RM9200_ID_TC2, | 
|  | 150 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 151 | }; | 
|  | 152 | static struct clk tc3_clk = { | 
|  | 153 | .name		= "tc3_clk", | 
|  | 154 | .pmc_mask	= 1 << AT91RM9200_ID_TC3, | 
|  | 155 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 156 | }; | 
|  | 157 | static struct clk tc4_clk = { | 
|  | 158 | .name		= "tc4_clk", | 
|  | 159 | .pmc_mask	= 1 << AT91RM9200_ID_TC4, | 
|  | 160 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 161 | }; | 
|  | 162 | static struct clk tc5_clk = { | 
|  | 163 | .name		= "tc5_clk", | 
|  | 164 | .pmc_mask	= 1 << AT91RM9200_ID_TC5, | 
|  | 165 | .type		= CLK_TYPE_PERIPHERAL, | 
|  | 166 | }; | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 167 |  | 
|  | 168 | static struct clk *periph_clocks[] __initdata = { | 
|  | 169 | &pioA_clk, | 
|  | 170 | &pioB_clk, | 
|  | 171 | &pioC_clk, | 
|  | 172 | &pioD_clk, | 
|  | 173 | &usart0_clk, | 
|  | 174 | &usart1_clk, | 
|  | 175 | &usart2_clk, | 
|  | 176 | &usart3_clk, | 
|  | 177 | &mmc_clk, | 
|  | 178 | &udc_clk, | 
|  | 179 | &twi_clk, | 
|  | 180 | &spi_clk, | 
| Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 181 | &ssc0_clk, | 
|  | 182 | &ssc1_clk, | 
|  | 183 | &ssc2_clk, | 
| Andrew Victor | c177a1e | 2007-02-08 10:25:38 +0100 | [diff] [blame] | 184 | &tc0_clk, | 
|  | 185 | &tc1_clk, | 
|  | 186 | &tc2_clk, | 
|  | 187 | &tc3_clk, | 
|  | 188 | &tc4_clk, | 
|  | 189 | &tc5_clk, | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 190 | &ohci_clk, | 
|  | 191 | ðer_clk, | 
|  | 192 | // irq0 .. irq6 | 
|  | 193 | }; | 
|  | 194 |  | 
| Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 195 | static struct clk_lookup periph_clocks_lookups[] = { | 
|  | 196 | CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk), | 
|  | 197 | CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk), | 
|  | 198 | CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk), | 
|  | 199 | CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk), | 
|  | 200 | CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk), | 
|  | 201 | CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk), | 
|  | 202 | CLKDEV_CON_DEV_ID("ssc", "ssc.0", &ssc0_clk), | 
|  | 203 | CLKDEV_CON_DEV_ID("ssc", "ssc.1", &ssc1_clk), | 
|  | 204 | CLKDEV_CON_DEV_ID("ssc", "ssc.2", &ssc2_clk), | 
|  | 205 | }; | 
|  | 206 |  | 
|  | 207 | static struct clk_lookup usart_clocks_lookups[] = { | 
|  | 208 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck), | 
|  | 209 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk), | 
|  | 210 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk), | 
|  | 211 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk), | 
|  | 212 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk), | 
|  | 213 | }; | 
|  | 214 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 215 | /* | 
|  | 216 | * The four programmable clocks. | 
|  | 217 | * You must configure pin multiplexing to bring these signals out. | 
|  | 218 | */ | 
|  | 219 | static struct clk pck0 = { | 
|  | 220 | .name		= "pck0", | 
|  | 221 | .pmc_mask	= AT91_PMC_PCK0, | 
|  | 222 | .type		= CLK_TYPE_PROGRAMMABLE, | 
|  | 223 | .id		= 0, | 
|  | 224 | }; | 
|  | 225 | static struct clk pck1 = { | 
|  | 226 | .name		= "pck1", | 
|  | 227 | .pmc_mask	= AT91_PMC_PCK1, | 
|  | 228 | .type		= CLK_TYPE_PROGRAMMABLE, | 
|  | 229 | .id		= 1, | 
|  | 230 | }; | 
|  | 231 | static struct clk pck2 = { | 
|  | 232 | .name		= "pck2", | 
|  | 233 | .pmc_mask	= AT91_PMC_PCK2, | 
|  | 234 | .type		= CLK_TYPE_PROGRAMMABLE, | 
|  | 235 | .id		= 2, | 
|  | 236 | }; | 
|  | 237 | static struct clk pck3 = { | 
|  | 238 | .name		= "pck3", | 
|  | 239 | .pmc_mask	= AT91_PMC_PCK3, | 
|  | 240 | .type		= CLK_TYPE_PROGRAMMABLE, | 
|  | 241 | .id		= 3, | 
|  | 242 | }; | 
|  | 243 |  | 
|  | 244 | static void __init at91rm9200_register_clocks(void) | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 245 | { | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 246 | int i; | 
|  | 247 |  | 
|  | 248 | for (i = 0; i < ARRAY_SIZE(periph_clocks); i++) | 
|  | 249 | clk_register(periph_clocks[i]); | 
|  | 250 |  | 
| Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 251 | clkdev_add_table(periph_clocks_lookups, | 
|  | 252 | ARRAY_SIZE(periph_clocks_lookups)); | 
|  | 253 | clkdev_add_table(usart_clocks_lookups, | 
|  | 254 | ARRAY_SIZE(usart_clocks_lookups)); | 
|  | 255 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 256 | clk_register(&pck0); | 
|  | 257 | clk_register(&pck1); | 
|  | 258 | clk_register(&pck2); | 
|  | 259 | clk_register(&pck3); | 
|  | 260 | } | 
|  | 261 |  | 
| Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 262 | static struct clk_lookup console_clock_lookup; | 
|  | 263 |  | 
|  | 264 | void __init at91rm9200_set_console_clock(int id) | 
|  | 265 | { | 
|  | 266 | if (id >= ARRAY_SIZE(usart_clocks_lookups)) | 
|  | 267 | return; | 
|  | 268 |  | 
|  | 269 | console_clock_lookup.con_id = "usart"; | 
|  | 270 | console_clock_lookup.clk = usart_clocks_lookups[id].clk; | 
|  | 271 | clkdev_add(&console_clock_lookup); | 
|  | 272 | } | 
|  | 273 |  | 
| Andrew Victor | f217383 | 2006-09-27 13:23:00 +0100 | [diff] [blame] | 274 | /* -------------------------------------------------------------------- | 
|  | 275 | *  GPIO | 
|  | 276 | * -------------------------------------------------------------------- */ | 
|  | 277 |  | 
|  | 278 | static struct at91_gpio_bank at91rm9200_gpio[] = { | 
|  | 279 | { | 
|  | 280 | .id		= AT91RM9200_ID_PIOA, | 
|  | 281 | .offset		= AT91_PIOA, | 
|  | 282 | .clock		= &pioA_clk, | 
|  | 283 | }, { | 
|  | 284 | .id		= AT91RM9200_ID_PIOB, | 
|  | 285 | .offset		= AT91_PIOB, | 
|  | 286 | .clock		= &pioB_clk, | 
|  | 287 | }, { | 
|  | 288 | .id		= AT91RM9200_ID_PIOC, | 
|  | 289 | .offset		= AT91_PIOC, | 
|  | 290 | .clock		= &pioC_clk, | 
|  | 291 | }, { | 
|  | 292 | .id		= AT91RM9200_ID_PIOD, | 
|  | 293 | .offset		= AT91_PIOD, | 
|  | 294 | .clock		= &pioD_clk, | 
|  | 295 | } | 
|  | 296 | }; | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 297 |  | 
| Andrew Victor | 1f4fd0a | 2006-11-30 10:01:47 +0100 | [diff] [blame] | 298 | static void at91rm9200_reset(void) | 
|  | 299 | { | 
|  | 300 | /* | 
|  | 301 | * Perform a hardware reset with the use of the Watchdog timer. | 
|  | 302 | */ | 
|  | 303 | at91_sys_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1); | 
|  | 304 | at91_sys_write(AT91_ST_CR, AT91_ST_WDRST); | 
|  | 305 | } | 
|  | 306 |  | 
| Jean-Christophe PLAGNIOL-VILLARD | e57556e3 | 2011-04-24 11:40:22 +0800 | [diff] [blame] | 307 | int rm9200_type; | 
|  | 308 | EXPORT_SYMBOL(rm9200_type); | 
|  | 309 |  | 
|  | 310 | void __init at91rm9200_set_type(int type) | 
|  | 311 | { | 
|  | 312 | rm9200_type = type; | 
|  | 313 | } | 
| Andrew Victor | 1f4fd0a | 2006-11-30 10:01:47 +0100 | [diff] [blame] | 314 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 315 | /* -------------------------------------------------------------------- | 
|  | 316 | *  AT91RM9200 processor initialization | 
|  | 317 | * -------------------------------------------------------------------- */ | 
| Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 318 | void __init at91rm9200_map_io(void) | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 319 | { | 
|  | 320 | /* Map peripherals */ | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 321 | iotable_init(at91rm9200_io_desc, ARRAY_SIZE(at91rm9200_io_desc)); | 
| Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 322 | } | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 323 |  | 
| Jean-Christophe PLAGNIOL-VILLARD | e57556e3 | 2011-04-24 11:40:22 +0800 | [diff] [blame] | 324 | void __init at91rm9200_initialize(unsigned long main_clock) | 
| Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 325 | { | 
| Andrew Victor | 1f4fd0a | 2006-11-30 10:01:47 +0100 | [diff] [blame] | 326 | at91_arch_reset = at91rm9200_reset; | 
|  | 327 | at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1) | 
|  | 328 | | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3) | 
|  | 329 | | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5) | 
|  | 330 | | (1 << AT91RM9200_ID_IRQ6); | 
|  | 331 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 332 | /* Init clock subsystem */ | 
|  | 333 | at91_clock_init(main_clock); | 
|  | 334 |  | 
|  | 335 | /* Register the processor-specific clocks */ | 
|  | 336 | at91rm9200_register_clocks(); | 
| Andrew Victor | f217383 | 2006-09-27 13:23:00 +0100 | [diff] [blame] | 337 |  | 
|  | 338 | /* Initialize GPIO subsystem */ | 
| Jean-Christophe PLAGNIOL-VILLARD | e57556e3 | 2011-04-24 11:40:22 +0800 | [diff] [blame] | 339 | at91_gpio_init(at91rm9200_gpio, | 
|  | 340 | cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP); | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 341 | } | 
|  | 342 |  | 
| Andrew Victor | f217383 | 2006-09-27 13:23:00 +0100 | [diff] [blame] | 343 |  | 
|  | 344 | /* -------------------------------------------------------------------- | 
|  | 345 | *  Interrupt initialization | 
|  | 346 | * -------------------------------------------------------------------- */ | 
|  | 347 |  | 
| Andrew Victor | ba854e1 | 2006-07-05 17:22:52 +0100 | [diff] [blame] | 348 | /* | 
|  | 349 | * The default interrupt priority levels (0 = lowest, 7 = highest). | 
|  | 350 | */ | 
|  | 351 | static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = { | 
|  | 352 | 7,	/* Advanced Interrupt Controller (FIQ) */ | 
|  | 353 | 7,	/* System Peripherals */ | 
| Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 354 | 1,	/* Parallel IO Controller A */ | 
|  | 355 | 1,	/* Parallel IO Controller B */ | 
|  | 356 | 1,	/* Parallel IO Controller C */ | 
|  | 357 | 1,	/* Parallel IO Controller D */ | 
|  | 358 | 5,	/* USART 0 */ | 
|  | 359 | 5,	/* USART 1 */ | 
|  | 360 | 5,	/* USART 2 */ | 
|  | 361 | 5,	/* USART 3 */ | 
| Andrew Victor | ba854e1 | 2006-07-05 17:22:52 +0100 | [diff] [blame] | 362 | 0,	/* Multimedia Card Interface */ | 
| Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 363 | 2,	/* USB Device Port */ | 
|  | 364 | 6,	/* Two-Wire Interface */ | 
|  | 365 | 5,	/* Serial Peripheral Interface */ | 
|  | 366 | 4,	/* Serial Synchronous Controller 0 */ | 
|  | 367 | 4,	/* Serial Synchronous Controller 1 */ | 
|  | 368 | 4,	/* Serial Synchronous Controller 2 */ | 
| Andrew Victor | ba854e1 | 2006-07-05 17:22:52 +0100 | [diff] [blame] | 369 | 0,	/* Timer Counter 0 */ | 
|  | 370 | 0,	/* Timer Counter 1 */ | 
|  | 371 | 0,	/* Timer Counter 2 */ | 
|  | 372 | 0,	/* Timer Counter 3 */ | 
|  | 373 | 0,	/* Timer Counter 4 */ | 
|  | 374 | 0,	/* Timer Counter 5 */ | 
| Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 375 | 2,	/* USB Host port */ | 
| Andrew Victor | ba854e1 | 2006-07-05 17:22:52 +0100 | [diff] [blame] | 376 | 3,	/* Ethernet MAC */ | 
|  | 377 | 0,	/* Advanced Interrupt Controller (IRQ0) */ | 
|  | 378 | 0,	/* Advanced Interrupt Controller (IRQ1) */ | 
|  | 379 | 0,	/* Advanced Interrupt Controller (IRQ2) */ | 
|  | 380 | 0,	/* Advanced Interrupt Controller (IRQ3) */ | 
|  | 381 | 0,	/* Advanced Interrupt Controller (IRQ4) */ | 
|  | 382 | 0,	/* Advanced Interrupt Controller (IRQ5) */ | 
|  | 383 | 0	/* Advanced Interrupt Controller (IRQ6) */ | 
|  | 384 | }; | 
|  | 385 |  | 
| Andrew Victor | f217383 | 2006-09-27 13:23:00 +0100 | [diff] [blame] | 386 | void __init at91rm9200_init_interrupts(unsigned int priority[NR_AIC_IRQS]) | 
| Andrew Victor | ba854e1 | 2006-07-05 17:22:52 +0100 | [diff] [blame] | 387 | { | 
|  | 388 | if (!priority) | 
|  | 389 | priority = at91rm9200_default_irq_priority; | 
|  | 390 |  | 
| Andrew Victor | f217383 | 2006-09-27 13:23:00 +0100 | [diff] [blame] | 391 | /* Initialize the AIC interrupt controller */ | 
| Andrew Victor | ba854e1 | 2006-07-05 17:22:52 +0100 | [diff] [blame] | 392 | at91_aic_init(priority); | 
| Andrew Victor | f217383 | 2006-09-27 13:23:00 +0100 | [diff] [blame] | 393 |  | 
|  | 394 | /* Enable GPIO interrupts */ | 
|  | 395 | at91_gpio_irq_setup(); | 
| Andrew Victor | ba854e1 | 2006-07-05 17:22:52 +0100 | [diff] [blame] | 396 | } |