| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 1 | /* | 
|  | 2 | * 'traps.c' handles hardware traps and faults after we have saved some | 
|  | 3 | * state in 'entry.S'. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * | 
|  | 5 | *  SuperH version: Copyright (C) 1999 Niibe Yutaka | 
|  | 6 | *                  Copyright (C) 2000 Philipp Rumpf | 
|  | 7 | *                  Copyright (C) 2000 David Howells | 
| Paul Mundt | ace2dc7 | 2010-10-13 06:55:26 +0900 | [diff] [blame] | 8 | *                  Copyright (C) 2002 - 2010 Paul Mundt | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 9 | * | 
|  | 10 | * This file is subject to the terms and conditions of the GNU General Public | 
|  | 11 | * License.  See the file "COPYING" in the main directory of this archive | 
|  | 12 | * for more details. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/kernel.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/ptrace.h> | 
| Russell King | ba84be2 | 2009-01-06 14:41:07 -0800 | [diff] [blame] | 16 | #include <linux/hardirq.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <linux/init.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/spinlock.h> | 
|  | 19 | #include <linux/module.h> | 
|  | 20 | #include <linux/kallsyms.h> | 
| Paul Mundt | 1f66658 | 2006-10-19 16:20:25 +0900 | [diff] [blame] | 21 | #include <linux/io.h> | 
| Paul Mundt | fa69151 | 2007-03-08 19:41:21 +0900 | [diff] [blame] | 22 | #include <linux/bug.h> | 
| Paul Mundt | 9b8c90e | 2006-12-06 11:07:51 +0900 | [diff] [blame] | 23 | #include <linux/debug_locks.h> | 
| Paul Mundt | b118ca5 | 2007-05-09 10:55:38 +0900 | [diff] [blame] | 24 | #include <linux/kdebug.h> | 
| Paul Mundt | e113276 | 2007-05-15 08:36:36 +0900 | [diff] [blame] | 25 | #include <linux/kexec.h> | 
| Paul Mundt | dc34d31 | 2006-12-08 17:41:43 +0900 | [diff] [blame] | 26 | #include <linux/limits.h> | 
| Paul Mundt | af67c3a | 2009-10-13 10:57:52 +0900 | [diff] [blame] | 27 | #include <linux/sysfs.h> | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 28 | #include <linux/uaccess.h> | 
| Paul Mundt | ace2dc7 | 2010-10-13 06:55:26 +0900 | [diff] [blame] | 29 | #include <linux/perf_event.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <asm/system.h> | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 31 | #include <asm/alignment.h> | 
| Andrew Morton | fad0f90 | 2008-04-16 02:03:51 +0900 | [diff] [blame] | 32 | #include <asm/fpu.h> | 
| Chris Smith | d39f545 | 2008-09-05 17:15:39 +0900 | [diff] [blame] | 33 | #include <asm/kprobes.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | #ifdef CONFIG_CPU_SH2 | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 36 | # define TRAP_RESERVED_INST	4 | 
|  | 37 | # define TRAP_ILLEGAL_SLOT_INST	6 | 
|  | 38 | # define TRAP_ADDRESS_ERROR	9 | 
|  | 39 | # ifdef CONFIG_CPU_SH2A | 
| Peter Griffin | cd89436 | 2009-05-08 15:51:51 +0100 | [diff] [blame] | 40 | #  define TRAP_UBC		12 | 
| Yoshinori Sato | 6e80f5e | 2008-07-10 01:20:03 +0900 | [diff] [blame] | 41 | #  define TRAP_FPU_ERROR	13 | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 42 | #  define TRAP_DIVZERO_ERROR	17 | 
|  | 43 | #  define TRAP_DIVOVF_ERROR	18 | 
|  | 44 | # endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | #else | 
|  | 46 | #define TRAP_RESERVED_INST	12 | 
|  | 47 | #define TRAP_ILLEGAL_SLOT_INST	13 | 
|  | 48 | #endif | 
|  | 49 |  | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 50 | static void dump_mem(const char *str, unsigned long bottom, unsigned long top) | 
|  | 51 | { | 
|  | 52 | unsigned long p; | 
|  | 53 | int i; | 
|  | 54 |  | 
|  | 55 | printk("%s(0x%08lx to 0x%08lx)\n", str, bottom, top); | 
|  | 56 |  | 
|  | 57 | for (p = bottom & ~31; p < top; ) { | 
|  | 58 | printk("%04lx: ", p & 0xffff); | 
|  | 59 |  | 
|  | 60 | for (i = 0; i < 8; i++, p += 4) { | 
|  | 61 | unsigned int val; | 
|  | 62 |  | 
|  | 63 | if (p < bottom || p >= top) | 
|  | 64 | printk("         "); | 
|  | 65 | else { | 
|  | 66 | if (__get_user(val, (unsigned int __user *)p)) { | 
|  | 67 | printk("\n"); | 
|  | 68 | return; | 
|  | 69 | } | 
|  | 70 | printk("%08x ", val); | 
|  | 71 | } | 
|  | 72 | } | 
|  | 73 | printk("\n"); | 
|  | 74 | } | 
|  | 75 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 |  | 
| Paul Mundt | 3a2e117 | 2007-05-01 16:33:10 +0900 | [diff] [blame] | 77 | static DEFINE_SPINLOCK(die_lock); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 |  | 
|  | 79 | void die(const char * str, struct pt_regs * regs, long err) | 
|  | 80 | { | 
|  | 81 | static int die_counter; | 
|  | 82 |  | 
| Paul Mundt | 5527398 | 2007-06-18 18:57:13 +0900 | [diff] [blame] | 83 | oops_enter(); | 
|  | 84 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | spin_lock_irq(&die_lock); | 
| Paul Mundt | af67c3a | 2009-10-13 10:57:52 +0900 | [diff] [blame] | 86 | console_verbose(); | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 87 | bust_spinlocks(1); | 
|  | 88 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | printk("%s: %04lx [#%d]\n", str, err & 0xffff, ++die_counter); | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 90 | print_modules(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 | show_regs(regs); | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 92 |  | 
| Alexey Dobriyan | 19c5870 | 2007-10-18 23:40:41 -0700 | [diff] [blame] | 93 | printk("Process: %s (pid: %d, stack limit = %p)\n", current->comm, | 
|  | 94 | task_pid_nr(current), task_stack_page(current) + 1); | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 95 |  | 
|  | 96 | if (!user_mode(regs) || in_interrupt()) | 
|  | 97 | dump_mem("Stack: ", regs->regs[15], THREAD_SIZE + | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 98 | (unsigned long)task_stack_page(current)); | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 99 |  | 
| Paul Mundt | c9306f0 | 2008-10-21 18:33:36 +0900 | [diff] [blame] | 100 | notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV); | 
|  | 101 |  | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 102 | bust_spinlocks(0); | 
| Pavel Emelianov | bcdcd8e | 2007-07-17 04:03:42 -0700 | [diff] [blame] | 103 | add_taint(TAINT_DIE); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | spin_unlock_irq(&die_lock); | 
| Paul Mundt | af67c3a | 2009-10-13 10:57:52 +0900 | [diff] [blame] | 105 | oops_exit(); | 
| Paul Mundt | e113276 | 2007-05-15 08:36:36 +0900 | [diff] [blame] | 106 |  | 
|  | 107 | if (kexec_should_crash(current)) | 
|  | 108 | crash_kexec(regs); | 
|  | 109 |  | 
|  | 110 | if (in_interrupt()) | 
|  | 111 | panic("Fatal exception in interrupt"); | 
|  | 112 |  | 
|  | 113 | if (panic_on_oops) | 
|  | 114 | panic("Fatal exception"); | 
|  | 115 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | do_exit(SIGSEGV); | 
|  | 117 | } | 
|  | 118 |  | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 119 | static inline void die_if_kernel(const char *str, struct pt_regs *regs, | 
|  | 120 | long err) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | { | 
|  | 122 | if (!user_mode(regs)) | 
|  | 123 | die(str, regs, err); | 
|  | 124 | } | 
|  | 125 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | /* | 
|  | 127 | * try and fix up kernelspace address errors | 
|  | 128 | * - userspace errors just cause EFAULT to be returned, resulting in SEGV | 
|  | 129 | * - kernel/userspace interfaces cause a jump to an appropriate handler | 
|  | 130 | * - other kernel errors are bad | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | */ | 
| SUGIOKA Toshinobu | 2afb447 | 2009-01-21 09:42:10 +0900 | [diff] [blame] | 132 | static void die_if_no_fixup(const char * str, struct pt_regs * regs, long err) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 133 | { | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 134 | if (!user_mode(regs)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | const struct exception_table_entry *fixup; | 
|  | 136 | fixup = search_exception_tables(regs->pc); | 
|  | 137 | if (fixup) { | 
|  | 138 | regs->pc = fixup->fixup; | 
| SUGIOKA Toshinobu | 2afb447 | 2009-01-21 09:42:10 +0900 | [diff] [blame] | 139 | return; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | } | 
| Matt Fleming | b344e24 | 2009-08-16 21:54:48 +0100 | [diff] [blame] | 141 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 142 | die(str, regs, err); | 
|  | 143 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | } | 
|  | 145 |  | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 146 | static inline void sign_extend(unsigned int count, unsigned char *dst) | 
|  | 147 | { | 
|  | 148 | #ifdef __LITTLE_ENDIAN__ | 
| Magnus Damm | 4252c65 | 2008-02-07 19:58:46 +0900 | [diff] [blame] | 149 | if ((count == 1) && dst[0] & 0x80) { | 
|  | 150 | dst[1] = 0xff; | 
|  | 151 | dst[2] = 0xff; | 
|  | 152 | dst[3] = 0xff; | 
|  | 153 | } | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 154 | if ((count == 2) && dst[1] & 0x80) { | 
|  | 155 | dst[2] = 0xff; | 
|  | 156 | dst[3] = 0xff; | 
|  | 157 | } | 
|  | 158 | #else | 
| Magnus Damm | 4252c65 | 2008-02-07 19:58:46 +0900 | [diff] [blame] | 159 | if ((count == 1) && dst[3] & 0x80) { | 
|  | 160 | dst[2] = 0xff; | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 161 | dst[1] = 0xff; | 
| Magnus Damm | 4252c65 | 2008-02-07 19:58:46 +0900 | [diff] [blame] | 162 | dst[0] = 0xff; | 
|  | 163 | } | 
|  | 164 | if ((count == 2) && dst[2] & 0x80) { | 
|  | 165 | dst[1] = 0xff; | 
|  | 166 | dst[0] = 0xff; | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 167 | } | 
|  | 168 | #endif | 
|  | 169 | } | 
|  | 170 |  | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 171 | static struct mem_access user_mem_access = { | 
|  | 172 | copy_from_user, | 
|  | 173 | copy_to_user, | 
|  | 174 | }; | 
|  | 175 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | /* | 
|  | 177 | * handle an instruction that does an unaligned memory access by emulating the | 
|  | 178 | * desired behaviour | 
|  | 179 | * - note that PC _may not_ point to the faulting instruction | 
|  | 180 | *   (if that instruction is in a branch delay slot) | 
|  | 181 | * - return 0 if emulation okay, -EFAULT on existential error | 
|  | 182 | */ | 
| Paul Mundt | 2bcfffa | 2009-05-09 16:02:08 +0900 | [diff] [blame] | 183 | static int handle_unaligned_ins(insn_size_t instruction, struct pt_regs *regs, | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 184 | struct mem_access *ma) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | { | 
|  | 186 | int ret, index, count; | 
|  | 187 | unsigned long *rm, *rn; | 
|  | 188 | unsigned char *src, *dst; | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 189 | unsigned char __user *srcu, *dstu; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 |  | 
|  | 191 | index = (instruction>>8)&15;	/* 0x0F00 */ | 
|  | 192 | rn = ®s->regs[index]; | 
|  | 193 |  | 
|  | 194 | index = (instruction>>4)&15;	/* 0x00F0 */ | 
|  | 195 | rm = ®s->regs[index]; | 
|  | 196 |  | 
|  | 197 | count = 1<<(instruction&3); | 
|  | 198 |  | 
| Andre Draszik | 7436cde | 2009-08-24 14:53:46 +0900 | [diff] [blame] | 199 | switch (count) { | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 200 | case 1: inc_unaligned_byte_access(); break; | 
|  | 201 | case 2: inc_unaligned_word_access(); break; | 
|  | 202 | case 4: inc_unaligned_dword_access(); break; | 
|  | 203 | case 8: inc_unaligned_multi_access(); break; | 
| Andre Draszik | 7436cde | 2009-08-24 14:53:46 +0900 | [diff] [blame] | 204 | } | 
|  | 205 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 206 | ret = -EFAULT; | 
|  | 207 | switch (instruction>>12) { | 
|  | 208 | case 0: /* mov.[bwl] to/from memory via r0+rn */ | 
|  | 209 | if (instruction & 8) { | 
|  | 210 | /* from memory */ | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 211 | srcu = (unsigned char __user *)*rm; | 
|  | 212 | srcu += regs->regs[0]; | 
|  | 213 | dst = (unsigned char *)rn; | 
|  | 214 | *(unsigned long *)dst = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 215 |  | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 216 | #if !defined(__LITTLE_ENDIAN__) | 
|  | 217 | dst += 4-count; | 
|  | 218 | #endif | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 219 | if (ma->from(dst, srcu, count)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 220 | goto fetch_fault; | 
|  | 221 |  | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 222 | sign_extend(count, dst); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | } else { | 
|  | 224 | /* to memory */ | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 225 | src = (unsigned char *)rm; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | #if !defined(__LITTLE_ENDIAN__) | 
|  | 227 | src += 4-count; | 
|  | 228 | #endif | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 229 | dstu = (unsigned char __user *)*rn; | 
|  | 230 | dstu += regs->regs[0]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 |  | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 232 | if (ma->to(dstu, src, count)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | goto fetch_fault; | 
|  | 234 | } | 
|  | 235 | ret = 0; | 
|  | 236 | break; | 
|  | 237 |  | 
|  | 238 | case 1: /* mov.l Rm,@(disp,Rn) */ | 
|  | 239 | src = (unsigned char*) rm; | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 240 | dstu = (unsigned char __user *)*rn; | 
|  | 241 | dstu += (instruction&0x000F)<<2; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 |  | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 243 | if (ma->to(dstu, src, 4)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | goto fetch_fault; | 
|  | 245 | ret = 0; | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 246 | break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 |  | 
|  | 248 | case 2: /* mov.[bwl] to memory, possibly with pre-decrement */ | 
|  | 249 | if (instruction & 4) | 
|  | 250 | *rn -= count; | 
|  | 251 | src = (unsigned char*) rm; | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 252 | dstu = (unsigned char __user *)*rn; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 253 | #if !defined(__LITTLE_ENDIAN__) | 
|  | 254 | src += 4-count; | 
|  | 255 | #endif | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 256 | if (ma->to(dstu, src, count)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 257 | goto fetch_fault; | 
|  | 258 | ret = 0; | 
|  | 259 | break; | 
|  | 260 |  | 
|  | 261 | case 5: /* mov.l @(disp,Rm),Rn */ | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 262 | srcu = (unsigned char __user *)*rm; | 
|  | 263 | srcu += (instruction & 0x000F) << 2; | 
|  | 264 | dst = (unsigned char *)rn; | 
|  | 265 | *(unsigned long *)dst = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 266 |  | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 267 | if (ma->from(dst, srcu, 4)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | goto fetch_fault; | 
|  | 269 | ret = 0; | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 270 | break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 |  | 
|  | 272 | case 6:	/* mov.[bwl] from memory, possibly with post-increment */ | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 273 | srcu = (unsigned char __user *)*rm; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 274 | if (instruction & 4) | 
|  | 275 | *rm += count; | 
|  | 276 | dst = (unsigned char*) rn; | 
|  | 277 | *(unsigned long*)dst = 0; | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 278 |  | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 279 | #if !defined(__LITTLE_ENDIAN__) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | dst += 4-count; | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 281 | #endif | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 282 | if (ma->from(dst, srcu, count)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 283 | goto fetch_fault; | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 284 | sign_extend(count, dst); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | ret = 0; | 
|  | 286 | break; | 
|  | 287 |  | 
|  | 288 | case 8: | 
|  | 289 | switch ((instruction&0xFF00)>>8) { | 
|  | 290 | case 0x81: /* mov.w R0,@(disp,Rn) */ | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 291 | src = (unsigned char *) ®s->regs[0]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 292 | #if !defined(__LITTLE_ENDIAN__) | 
|  | 293 | src += 2; | 
|  | 294 | #endif | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 295 | dstu = (unsigned char __user *)*rm; /* called Rn in the spec */ | 
|  | 296 | dstu += (instruction & 0x000F) << 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 |  | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 298 | if (ma->to(dstu, src, 2)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | goto fetch_fault; | 
|  | 300 | ret = 0; | 
|  | 301 | break; | 
|  | 302 |  | 
|  | 303 | case 0x85: /* mov.w @(disp,Rm),R0 */ | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 304 | srcu = (unsigned char __user *)*rm; | 
|  | 305 | srcu += (instruction & 0x000F) << 1; | 
|  | 306 | dst = (unsigned char *) ®s->regs[0]; | 
|  | 307 | *(unsigned long *)dst = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 |  | 
|  | 309 | #if !defined(__LITTLE_ENDIAN__) | 
|  | 310 | dst += 2; | 
|  | 311 | #endif | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 312 | if (ma->from(dst, srcu, 2)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | goto fetch_fault; | 
| Magnus Damm | 86c0179 | 2008-02-07 00:02:50 +0900 | [diff] [blame] | 314 | sign_extend(2, dst); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | ret = 0; | 
|  | 316 | break; | 
|  | 317 | } | 
|  | 318 | break; | 
|  | 319 | } | 
|  | 320 | return ret; | 
|  | 321 |  | 
|  | 322 | fetch_fault: | 
|  | 323 | /* Argh. Address not only misaligned but also non-existent. | 
|  | 324 | * Raise an EFAULT and see if it's trapped | 
|  | 325 | */ | 
| SUGIOKA Toshinobu | 2afb447 | 2009-01-21 09:42:10 +0900 | [diff] [blame] | 326 | die_if_no_fixup("Fault in unaligned fixup", regs, 0); | 
|  | 327 | return -EFAULT; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | } | 
|  | 329 |  | 
|  | 330 | /* | 
|  | 331 | * emulate the instruction in the delay slot | 
|  | 332 | * - fetches the instruction from PC+2 | 
|  | 333 | */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 334 | static inline int handle_delayslot(struct pt_regs *regs, | 
| Paul Mundt | 2bcfffa | 2009-05-09 16:02:08 +0900 | [diff] [blame] | 335 | insn_size_t old_instruction, | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 336 | struct mem_access *ma) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | { | 
| Paul Mundt | 2bcfffa | 2009-05-09 16:02:08 +0900 | [diff] [blame] | 338 | insn_size_t instruction; | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 339 | void __user *addr = (void __user *)(regs->pc + | 
|  | 340 | instruction_size(old_instruction)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 |  | 
| Magnus Damm | 4b5a9ef | 2008-02-07 20:04:12 +0900 | [diff] [blame] | 342 | if (copy_from_user(&instruction, addr, sizeof(instruction))) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | /* the instruction-fetch faulted */ | 
|  | 344 | if (user_mode(regs)) | 
|  | 345 | return -EFAULT; | 
|  | 346 |  | 
|  | 347 | /* kernel */ | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 348 | die("delay-slot-insn faulting in handle_unaligned_delayslot", | 
|  | 349 | regs, 0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | } | 
|  | 351 |  | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 352 | return handle_unaligned_ins(instruction, regs, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 353 | } | 
|  | 354 |  | 
|  | 355 | /* | 
|  | 356 | * handle an instruction that does an unaligned memory access | 
|  | 357 | * - have to be careful of branch delay-slot instructions that fault | 
|  | 358 | *  SH3: | 
|  | 359 | *   - if the branch would be taken PC points to the branch | 
|  | 360 | *   - if the branch would not be taken, PC points to delay-slot | 
|  | 361 | *  SH4: | 
|  | 362 | *   - PC always points to delayed branch | 
|  | 363 | * - return 0 if handled, -EFAULT if failed (may not return if in kernel) | 
|  | 364 | */ | 
|  | 365 |  | 
|  | 366 | /* Macros to determine offset from current PC for branch instructions */ | 
|  | 367 | /* Explicit type coercion is used to force sign extension where needed */ | 
|  | 368 | #define SH_PC_8BIT_OFFSET(instr) ((((signed char)(instr))*2) + 4) | 
|  | 369 | #define SH_PC_12BIT_OFFSET(instr) ((((signed short)(instr<<4))>>3) + 4) | 
|  | 370 |  | 
| Paul Mundt | 2bcfffa | 2009-05-09 16:02:08 +0900 | [diff] [blame] | 371 | int handle_unaligned_access(insn_size_t instruction, struct pt_regs *regs, | 
| Paul Mundt | ace2dc7 | 2010-10-13 06:55:26 +0900 | [diff] [blame] | 372 | struct mem_access *ma, int expected, | 
|  | 373 | unsigned long address) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | { | 
|  | 375 | u_int rm; | 
|  | 376 | int ret, index; | 
|  | 377 |  | 
| Paul Mundt | 23c4c82 | 2009-09-24 17:38:18 +0900 | [diff] [blame] | 378 | /* | 
|  | 379 | * XXX: We can't handle mixed 16/32-bit instructions yet | 
|  | 380 | */ | 
|  | 381 | if (instruction_size(instruction) != 2) | 
|  | 382 | return -EINVAL; | 
|  | 383 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 384 | index = (instruction>>8)&15;	/* 0x0F00 */ | 
|  | 385 | rm = regs->regs[index]; | 
|  | 386 |  | 
| Paul Mundt | ace2dc7 | 2010-10-13 06:55:26 +0900 | [diff] [blame] | 387 | /* | 
|  | 388 | * Log the unexpected fixups, and then pass them on to perf. | 
|  | 389 | * | 
|  | 390 | * We intentionally don't report the expected cases to perf as | 
|  | 391 | * otherwise the trapped I/O case will skew the results too much | 
|  | 392 | * to be useful. | 
|  | 393 | */ | 
|  | 394 | if (!expected) { | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 395 | unaligned_fixups_notify(current, instruction, regs); | 
| Paul Mundt | ace2dc7 | 2010-10-13 06:55:26 +0900 | [diff] [blame] | 396 | perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS, 1, 0, | 
|  | 397 | regs, address); | 
|  | 398 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 |  | 
|  | 400 | ret = -EFAULT; | 
|  | 401 | switch (instruction&0xF000) { | 
|  | 402 | case 0x0000: | 
|  | 403 | if (instruction==0x000B) { | 
|  | 404 | /* rts */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 405 | ret = handle_delayslot(regs, instruction, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | if (ret==0) | 
|  | 407 | regs->pc = regs->pr; | 
|  | 408 | } | 
|  | 409 | else if ((instruction&0x00FF)==0x0023) { | 
|  | 410 | /* braf @Rm */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 411 | ret = handle_delayslot(regs, instruction, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | if (ret==0) | 
|  | 413 | regs->pc += rm + 4; | 
|  | 414 | } | 
|  | 415 | else if ((instruction&0x00FF)==0x0003) { | 
|  | 416 | /* bsrf @Rm */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 417 | ret = handle_delayslot(regs, instruction, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | if (ret==0) { | 
|  | 419 | regs->pr = regs->pc + 4; | 
|  | 420 | regs->pc += rm + 4; | 
|  | 421 | } | 
|  | 422 | } | 
|  | 423 | else { | 
|  | 424 | /* mov.[bwl] to/from memory via r0+rn */ | 
|  | 425 | goto simple; | 
|  | 426 | } | 
|  | 427 | break; | 
|  | 428 |  | 
|  | 429 | case 0x1000: /* mov.l Rm,@(disp,Rn) */ | 
|  | 430 | goto simple; | 
|  | 431 |  | 
|  | 432 | case 0x2000: /* mov.[bwl] to memory, possibly with pre-decrement */ | 
|  | 433 | goto simple; | 
|  | 434 |  | 
|  | 435 | case 0x4000: | 
|  | 436 | if ((instruction&0x00FF)==0x002B) { | 
|  | 437 | /* jmp @Rm */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 438 | ret = handle_delayslot(regs, instruction, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 439 | if (ret==0) | 
|  | 440 | regs->pc = rm; | 
|  | 441 | } | 
|  | 442 | else if ((instruction&0x00FF)==0x000B) { | 
|  | 443 | /* jsr @Rm */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 444 | ret = handle_delayslot(regs, instruction, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | if (ret==0) { | 
|  | 446 | regs->pr = regs->pc + 4; | 
|  | 447 | regs->pc = rm; | 
|  | 448 | } | 
|  | 449 | } | 
|  | 450 | else { | 
|  | 451 | /* mov.[bwl] to/from memory via r0+rn */ | 
|  | 452 | goto simple; | 
|  | 453 | } | 
|  | 454 | break; | 
|  | 455 |  | 
|  | 456 | case 0x5000: /* mov.l @(disp,Rm),Rn */ | 
|  | 457 | goto simple; | 
|  | 458 |  | 
|  | 459 | case 0x6000: /* mov.[bwl] from memory, possibly with post-increment */ | 
|  | 460 | goto simple; | 
|  | 461 |  | 
|  | 462 | case 0x8000: /* bf lab, bf/s lab, bt lab, bt/s lab */ | 
|  | 463 | switch (instruction&0x0F00) { | 
|  | 464 | case 0x0100: /* mov.w R0,@(disp,Rm) */ | 
|  | 465 | goto simple; | 
|  | 466 | case 0x0500: /* mov.w @(disp,Rm),R0 */ | 
|  | 467 | goto simple; | 
|  | 468 | case 0x0B00: /* bf   lab - no delayslot*/ | 
|  | 469 | break; | 
|  | 470 | case 0x0F00: /* bf/s lab */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 471 | ret = handle_delayslot(regs, instruction, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 472 | if (ret==0) { | 
|  | 473 | #if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB) | 
|  | 474 | if ((regs->sr & 0x00000001) != 0) | 
|  | 475 | regs->pc += 4; /* next after slot */ | 
|  | 476 | else | 
|  | 477 | #endif | 
|  | 478 | regs->pc += SH_PC_8BIT_OFFSET(instruction); | 
|  | 479 | } | 
|  | 480 | break; | 
|  | 481 | case 0x0900: /* bt   lab - no delayslot */ | 
|  | 482 | break; | 
|  | 483 | case 0x0D00: /* bt/s lab */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 484 | ret = handle_delayslot(regs, instruction, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 485 | if (ret==0) { | 
|  | 486 | #if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB) | 
|  | 487 | if ((regs->sr & 0x00000001) == 0) | 
|  | 488 | regs->pc += 4; /* next after slot */ | 
|  | 489 | else | 
|  | 490 | #endif | 
|  | 491 | regs->pc += SH_PC_8BIT_OFFSET(instruction); | 
|  | 492 | } | 
|  | 493 | break; | 
|  | 494 | } | 
|  | 495 | break; | 
|  | 496 |  | 
|  | 497 | case 0xA000: /* bra label */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 498 | ret = handle_delayslot(regs, instruction, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 | if (ret==0) | 
|  | 500 | regs->pc += SH_PC_12BIT_OFFSET(instruction); | 
|  | 501 | break; | 
|  | 502 |  | 
|  | 503 | case 0xB000: /* bsr label */ | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 504 | ret = handle_delayslot(regs, instruction, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 505 | if (ret==0) { | 
|  | 506 | regs->pr = regs->pc + 4; | 
|  | 507 | regs->pc += SH_PC_12BIT_OFFSET(instruction); | 
|  | 508 | } | 
|  | 509 | break; | 
|  | 510 | } | 
|  | 511 | return ret; | 
|  | 512 |  | 
|  | 513 | /* handle non-delay-slot instruction */ | 
|  | 514 | simple: | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 515 | ret = handle_unaligned_ins(instruction, regs, ma); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 516 | if (ret==0) | 
| Paul Mundt | 53f983a | 2007-05-08 15:31:48 +0900 | [diff] [blame] | 517 | regs->pc += instruction_size(instruction); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 518 | return ret; | 
|  | 519 | } | 
|  | 520 |  | 
|  | 521 | /* | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 522 | * Handle various address error exceptions: | 
|  | 523 | *  - instruction address error: | 
|  | 524 | *       misaligned PC | 
|  | 525 | *       PC >= 0x80000000 in user mode | 
|  | 526 | *  - data address error (read and write) | 
|  | 527 | *       misaligned data access | 
|  | 528 | *       access to >= 0x80000000 is user mode | 
|  | 529 | * Unfortuntaly we can't distinguish between instruction address error | 
| Simon Arlott | e868d61 | 2007-05-14 08:15:10 +0900 | [diff] [blame] | 530 | * and data address errors caused by read accesses. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 531 | */ | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 532 | asmlinkage void do_address_error(struct pt_regs *regs, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 533 | unsigned long writeaccess, | 
|  | 534 | unsigned long address) | 
|  | 535 | { | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 536 | unsigned long error_code = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 537 | mm_segment_t oldfs; | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 538 | siginfo_t info; | 
| Paul Mundt | 2bcfffa | 2009-05-09 16:02:08 +0900 | [diff] [blame] | 539 | insn_size_t instruction; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 540 | int tmp; | 
|  | 541 |  | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 542 | /* Intentional ifdef */ | 
|  | 543 | #ifdef CONFIG_CPU_HAS_SR_RB | 
| Paul Mundt | 4c59e29 | 2008-09-21 12:00:23 +0900 | [diff] [blame] | 544 | error_code = lookup_exception_vector(); | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 545 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 546 |  | 
|  | 547 | oldfs = get_fs(); | 
|  | 548 |  | 
|  | 549 | if (user_mode(regs)) { | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 550 | int si_code = BUS_ADRERR; | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 551 | unsigned int user_action; | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 552 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 553 | local_irq_enable(); | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 554 | inc_unaligned_user_access(); | 
| Andre Draszik | 7436cde | 2009-08-24 14:53:46 +0900 | [diff] [blame] | 555 |  | 
| Andre Draszik | 5a0ab35 | 2009-08-24 15:01:10 +0900 | [diff] [blame] | 556 | set_fs(USER_DS); | 
| Paul Mundt | 23c4c82 | 2009-09-24 17:38:18 +0900 | [diff] [blame] | 557 | if (copy_from_user(&instruction, (insn_size_t *)(regs->pc & ~1), | 
|  | 558 | sizeof(instruction))) { | 
| Andre Draszik | 5a0ab35 | 2009-08-24 15:01:10 +0900 | [diff] [blame] | 559 | set_fs(oldfs); | 
|  | 560 | goto uspace_segv; | 
|  | 561 | } | 
|  | 562 | set_fs(oldfs); | 
|  | 563 |  | 
| Andre Draszik | 7436cde | 2009-08-24 14:53:46 +0900 | [diff] [blame] | 564 | /* shout about userspace fixups */ | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 565 | unaligned_fixups_notify(current, instruction, regs); | 
| Andre Draszik | 7436cde | 2009-08-24 14:53:46 +0900 | [diff] [blame] | 566 |  | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 567 | user_action = unaligned_user_action(); | 
|  | 568 | if (user_action & UM_FIXUP) | 
| Andre Draszik | 7436cde | 2009-08-24 14:53:46 +0900 | [diff] [blame] | 569 | goto fixup; | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 570 | if (user_action & UM_SIGNAL) | 
| Andre Draszik | 7436cde | 2009-08-24 14:53:46 +0900 | [diff] [blame] | 571 | goto uspace_segv; | 
|  | 572 | else { | 
|  | 573 | /* ignore */ | 
| Andre Draszik | 5a0ab35 | 2009-08-24 15:01:10 +0900 | [diff] [blame] | 574 | regs->pc += instruction_size(instruction); | 
| Andre Draszik | 7436cde | 2009-08-24 14:53:46 +0900 | [diff] [blame] | 575 | return; | 
|  | 576 | } | 
|  | 577 |  | 
|  | 578 | fixup: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 579 | /* bad PC is not something we can fix */ | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 580 | if (regs->pc & 1) { | 
|  | 581 | si_code = BUS_ADRALN; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 582 | goto uspace_segv; | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 583 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 584 |  | 
|  | 585 | set_fs(USER_DS); | 
| Magnus Damm | e7cc9a7 | 2008-02-07 20:18:21 +0900 | [diff] [blame] | 586 | tmp = handle_unaligned_access(instruction, regs, | 
| Paul Mundt | ace2dc7 | 2010-10-13 06:55:26 +0900 | [diff] [blame] | 587 | &user_mem_access, 0, | 
|  | 588 | address); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 589 | set_fs(oldfs); | 
|  | 590 |  | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 591 | if (tmp == 0) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | return; /* sorted */ | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 593 | uspace_segv: | 
|  | 594 | printk(KERN_NOTICE "Sending SIGBUS to \"%s\" due to unaligned " | 
|  | 595 | "access (PC %lx PR %lx)\n", current->comm, regs->pc, | 
|  | 596 | regs->pr); | 
|  | 597 |  | 
|  | 598 | info.si_signo = SIGBUS; | 
|  | 599 | info.si_errno = 0; | 
|  | 600 | info.si_code = si_code; | 
| Paul Mundt | e08f457 | 2007-05-14 12:52:56 +0900 | [diff] [blame] | 601 | info.si_addr = (void __user *)address; | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 602 | force_sig_info(SIGBUS, &info, current); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 603 | } else { | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 604 | inc_unaligned_kernel_access(); | 
| Andre Draszik | 7436cde | 2009-08-24 14:53:46 +0900 | [diff] [blame] | 605 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | if (regs->pc & 1) | 
|  | 607 | die("unaligned program counter", regs, error_code); | 
|  | 608 |  | 
|  | 609 | set_fs(KERNEL_DS); | 
| Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 610 | if (copy_from_user(&instruction, (void __user *)(regs->pc), | 
| Magnus Damm | 4b5a9ef | 2008-02-07 20:04:12 +0900 | [diff] [blame] | 611 | sizeof(instruction))) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | /* Argh. Fault on the instruction itself. | 
|  | 613 | This should never happen non-SMP | 
|  | 614 | */ | 
|  | 615 | set_fs(oldfs); | 
|  | 616 | die("insn faulting in do_address_error", regs, 0); | 
|  | 617 | } | 
|  | 618 |  | 
| Paul Mundt | a99eae5 | 2010-01-12 16:12:25 +0900 | [diff] [blame] | 619 | unaligned_fixups_notify(current, instruction, regs); | 
| Paul Mundt | 40258ee | 2009-09-24 17:48:15 +0900 | [diff] [blame] | 620 |  | 
| Paul Mundt | ace2dc7 | 2010-10-13 06:55:26 +0900 | [diff] [blame] | 621 | handle_unaligned_access(instruction, regs, &user_mem_access, | 
|  | 622 | 0, address); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | set_fs(oldfs); | 
|  | 624 | } | 
|  | 625 | } | 
|  | 626 |  | 
|  | 627 | #ifdef CONFIG_SH_DSP | 
|  | 628 | /* | 
|  | 629 | *	SH-DSP support gerg@snapgear.com. | 
|  | 630 | */ | 
|  | 631 | int is_dsp_inst(struct pt_regs *regs) | 
|  | 632 | { | 
| Paul Mundt | 882c12c | 2007-05-14 17:26:34 +0900 | [diff] [blame] | 633 | unsigned short inst = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 634 |  | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 635 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 636 | * Safe guard if DSP mode is already enabled or we're lacking | 
|  | 637 | * the DSP altogether. | 
|  | 638 | */ | 
| Paul Mundt | 11c1965 | 2006-12-25 10:19:56 +0900 | [diff] [blame] | 639 | if (!(current_cpu_data.flags & CPU_HAS_DSP) || (regs->sr & SR_DSP)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 640 | return 0; | 
|  | 641 |  | 
|  | 642 | get_user(inst, ((unsigned short *) regs->pc)); | 
|  | 643 |  | 
|  | 644 | inst &= 0xf000; | 
|  | 645 |  | 
|  | 646 | /* Check for any type of DSP or support instruction */ | 
|  | 647 | if ((inst == 0xf000) || (inst == 0x4000)) | 
|  | 648 | return 1; | 
|  | 649 |  | 
|  | 650 | return 0; | 
|  | 651 | } | 
|  | 652 | #else | 
|  | 653 | #define is_dsp_inst(regs)	(0) | 
|  | 654 | #endif /* CONFIG_SH_DSP */ | 
|  | 655 |  | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 656 | #ifdef CONFIG_CPU_SH2A | 
|  | 657 | asmlinkage void do_divide_error(unsigned long r4, unsigned long r5, | 
|  | 658 | unsigned long r6, unsigned long r7, | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 659 | struct pt_regs __regs) | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 660 | { | 
|  | 661 | siginfo_t info; | 
|  | 662 |  | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 663 | switch (r4) { | 
|  | 664 | case TRAP_DIVZERO_ERROR: | 
|  | 665 | info.si_code = FPE_INTDIV; | 
|  | 666 | break; | 
|  | 667 | case TRAP_DIVOVF_ERROR: | 
|  | 668 | info.si_code = FPE_INTOVF; | 
|  | 669 | break; | 
|  | 670 | } | 
|  | 671 |  | 
|  | 672 | force_sig_info(SIGFPE, &info, current); | 
|  | 673 | } | 
|  | 674 | #endif | 
|  | 675 |  | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 676 | asmlinkage void do_reserved_inst(unsigned long r4, unsigned long r5, | 
|  | 677 | unsigned long r6, unsigned long r7, | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 678 | struct pt_regs __regs) | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 679 | { | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 680 | struct pt_regs *regs = RELOC_HIDE(&__regs, 0); | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 681 | unsigned long error_code; | 
|  | 682 | struct task_struct *tsk = current; | 
|  | 683 |  | 
|  | 684 | #ifdef CONFIG_SH_FPU_EMU | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 685 | unsigned short inst = 0; | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 686 | int err; | 
|  | 687 |  | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 688 | get_user(inst, (unsigned short*)regs->pc); | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 689 |  | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 690 | err = do_fpu_inst(inst, regs); | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 691 | if (!err) { | 
| Paul Mundt | 53f983a | 2007-05-08 15:31:48 +0900 | [diff] [blame] | 692 | regs->pc += instruction_size(inst); | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 693 | return; | 
|  | 694 | } | 
|  | 695 | /* not a FPU inst. */ | 
|  | 696 | #endif | 
|  | 697 |  | 
|  | 698 | #ifdef CONFIG_SH_DSP | 
|  | 699 | /* Check if it's a DSP instruction */ | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 700 | if (is_dsp_inst(regs)) { | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 701 | /* Enable DSP mode, and restart instruction. */ | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 702 | regs->sr |= SR_DSP; | 
| Michael Trimarchi | 01ab103 | 2009-04-03 17:32:33 +0000 | [diff] [blame] | 703 | /* Save DSP mode */ | 
|  | 704 | tsk->thread.dsp_status.status |= SR_DSP; | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 705 | return; | 
|  | 706 | } | 
|  | 707 | #endif | 
|  | 708 |  | 
| Paul Mundt | 4c59e29 | 2008-09-21 12:00:23 +0900 | [diff] [blame] | 709 | error_code = lookup_exception_vector(); | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 710 |  | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 711 | local_irq_enable(); | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 712 | force_sig(SIGILL, tsk); | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 713 | die_if_no_fixup("reserved instruction", regs, error_code); | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 714 | } | 
|  | 715 |  | 
|  | 716 | #ifdef CONFIG_SH_FPU_EMU | 
| Paul Mundt | edfd6da | 2008-11-26 13:06:04 +0900 | [diff] [blame] | 717 | static int emulate_branch(unsigned short inst, struct pt_regs *regs) | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 718 | { | 
|  | 719 | /* | 
|  | 720 | * bfs: 8fxx: PC+=d*2+4; | 
|  | 721 | * bts: 8dxx: PC+=d*2+4; | 
|  | 722 | * bra: axxx: PC+=D*2+4; | 
|  | 723 | * bsr: bxxx: PC+=D*2+4  after PR=PC+4; | 
|  | 724 | * braf:0x23: PC+=Rn*2+4; | 
|  | 725 | * bsrf:0x03: PC+=Rn*2+4 after PR=PC+4; | 
|  | 726 | * jmp: 4x2b: PC=Rn; | 
|  | 727 | * jsr: 4x0b: PC=Rn      after PR=PC+4; | 
|  | 728 | * rts: 000b: PC=PR; | 
|  | 729 | */ | 
| Paul Mundt | edfd6da | 2008-11-26 13:06:04 +0900 | [diff] [blame] | 730 | if (((inst & 0xf000) == 0xb000)  ||	/* bsr */ | 
|  | 731 | ((inst & 0xf0ff) == 0x0003)  ||	/* bsrf */ | 
|  | 732 | ((inst & 0xf0ff) == 0x400b))	/* jsr */ | 
|  | 733 | regs->pr = regs->pc + 4; | 
|  | 734 |  | 
|  | 735 | if ((inst & 0xfd00) == 0x8d00) {	/* bfs, bts */ | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 736 | regs->pc += SH_PC_8BIT_OFFSET(inst); | 
|  | 737 | return 0; | 
|  | 738 | } | 
|  | 739 |  | 
| Paul Mundt | edfd6da | 2008-11-26 13:06:04 +0900 | [diff] [blame] | 740 | if ((inst & 0xe000) == 0xa000) {	/* bra, bsr */ | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 741 | regs->pc += SH_PC_12BIT_OFFSET(inst); | 
|  | 742 | return 0; | 
|  | 743 | } | 
|  | 744 |  | 
| Paul Mundt | edfd6da | 2008-11-26 13:06:04 +0900 | [diff] [blame] | 745 | if ((inst & 0xf0df) == 0x0003) {	/* braf, bsrf */ | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 746 | regs->pc += regs->regs[(inst & 0x0f00) >> 8] + 4; | 
|  | 747 | return 0; | 
|  | 748 | } | 
|  | 749 |  | 
| Paul Mundt | edfd6da | 2008-11-26 13:06:04 +0900 | [diff] [blame] | 750 | if ((inst & 0xf0df) == 0x400b) {	/* jmp, jsr */ | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 751 | regs->pc = regs->regs[(inst & 0x0f00) >> 8]; | 
|  | 752 | return 0; | 
|  | 753 | } | 
|  | 754 |  | 
| Paul Mundt | edfd6da | 2008-11-26 13:06:04 +0900 | [diff] [blame] | 755 | if ((inst & 0xffff) == 0x000b) {	/* rts */ | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 756 | regs->pc = regs->pr; | 
|  | 757 | return 0; | 
|  | 758 | } | 
|  | 759 |  | 
|  | 760 | return 1; | 
|  | 761 | } | 
|  | 762 | #endif | 
|  | 763 |  | 
|  | 764 | asmlinkage void do_illegal_slot_inst(unsigned long r4, unsigned long r5, | 
|  | 765 | unsigned long r6, unsigned long r7, | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 766 | struct pt_regs __regs) | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 767 | { | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 768 | struct pt_regs *regs = RELOC_HIDE(&__regs, 0); | 
| Paul Mundt | b3d765f | 2008-09-17 23:12:11 +0900 | [diff] [blame] | 769 | unsigned long inst; | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 770 | struct task_struct *tsk = current; | 
| Chris Smith | d39f545 | 2008-09-05 17:15:39 +0900 | [diff] [blame] | 771 |  | 
|  | 772 | if (kprobe_handle_illslot(regs->pc) == 0) | 
|  | 773 | return; | 
|  | 774 |  | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 775 | #ifdef CONFIG_SH_FPU_EMU | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 776 | get_user(inst, (unsigned short *)regs->pc + 1); | 
|  | 777 | if (!do_fpu_inst(inst, regs)) { | 
|  | 778 | get_user(inst, (unsigned short *)regs->pc); | 
|  | 779 | if (!emulate_branch(inst, regs)) | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 780 | return; | 
|  | 781 | /* fault in branch.*/ | 
|  | 782 | } | 
|  | 783 | /* not a FPU inst. */ | 
|  | 784 | #endif | 
|  | 785 |  | 
| Paul Mundt | 4c59e29 | 2008-09-21 12:00:23 +0900 | [diff] [blame] | 786 | inst = lookup_exception_vector(); | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 787 |  | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 788 | local_irq_enable(); | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 789 | force_sig(SIGILL, tsk); | 
| Paul Mundt | b3d765f | 2008-09-17 23:12:11 +0900 | [diff] [blame] | 790 | die_if_no_fixup("illegal slot instruction", regs, inst); | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 791 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 792 |  | 
|  | 793 | asmlinkage void do_exception_error(unsigned long r4, unsigned long r5, | 
|  | 794 | unsigned long r6, unsigned long r7, | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 795 | struct pt_regs __regs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 796 | { | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 797 | struct pt_regs *regs = RELOC_HIDE(&__regs, 0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 798 | long ex; | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 799 |  | 
| Paul Mundt | 4c59e29 | 2008-09-21 12:00:23 +0900 | [diff] [blame] | 800 | ex = lookup_exception_vector(); | 
| Stuart Menefy | f0bc814 | 2006-11-21 11:16:57 +0900 | [diff] [blame] | 801 | die_if_kernel("exception", regs, ex); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 802 | } | 
|  | 803 |  | 
| Paul Mundt | aba1030 | 2007-09-21 18:32:32 +0900 | [diff] [blame] | 804 | void __cpuinit per_cpu_trap_init(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 805 | { | 
|  | 806 | extern void *vbr_base; | 
|  | 807 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 808 | /* NOTE: The VBR value should be at P1 | 
|  | 809 | (or P2, virtural "fixed" address space). | 
|  | 810 | It's definitely should not in physical address.  */ | 
|  | 811 |  | 
|  | 812 | asm volatile("ldc	%0, vbr" | 
|  | 813 | : /* no output */ | 
|  | 814 | : "r" (&vbr_base) | 
|  | 815 | : "memory"); | 
| Magnus Damm | 68a1aed | 2010-09-24 09:05:38 +0000 | [diff] [blame] | 816 |  | 
|  | 817 | /* disable exception blocking now when the vbr has been setup */ | 
|  | 818 | clear_bl_bit(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 | } | 
|  | 820 |  | 
| Paul Mundt | 1f66658 | 2006-10-19 16:20:25 +0900 | [diff] [blame] | 821 | void *set_exception_table_vec(unsigned int vec, void *handler) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 822 | { | 
|  | 823 | extern void *exception_handling_table[]; | 
| Paul Mundt | 1f66658 | 2006-10-19 16:20:25 +0900 | [diff] [blame] | 824 | void *old_handler; | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 825 |  | 
| Paul Mundt | 1f66658 | 2006-10-19 16:20:25 +0900 | [diff] [blame] | 826 | old_handler = exception_handling_table[vec]; | 
|  | 827 | exception_handling_table[vec] = handler; | 
|  | 828 | return old_handler; | 
|  | 829 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 830 |  | 
| Paul Mundt | 1f66658 | 2006-10-19 16:20:25 +0900 | [diff] [blame] | 831 | void __init trap_init(void) | 
|  | 832 | { | 
|  | 833 | set_exception_table_vec(TRAP_RESERVED_INST, do_reserved_inst); | 
|  | 834 | set_exception_table_vec(TRAP_ILLEGAL_SLOT_INST, do_illegal_slot_inst); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 835 |  | 
| Takashi YOSHII | 4b56568 | 2006-09-27 17:15:32 +0900 | [diff] [blame] | 836 | #if defined(CONFIG_CPU_SH4) && !defined(CONFIG_SH_FPU) || \ | 
|  | 837 | defined(CONFIG_SH_FPU_EMU) | 
|  | 838 | /* | 
|  | 839 | * For SH-4 lacking an FPU, treat floating point instructions as | 
|  | 840 | * reserved. They'll be handled in the math-emu case, or faulted on | 
|  | 841 | * otherwise. | 
|  | 842 | */ | 
| Paul Mundt | 1f66658 | 2006-10-19 16:20:25 +0900 | [diff] [blame] | 843 | set_exception_table_evt(0x800, do_reserved_inst); | 
|  | 844 | set_exception_table_evt(0x820, do_illegal_slot_inst); | 
|  | 845 | #elif defined(CONFIG_SH_FPU) | 
| Paul Mundt | 74d99a5 | 2007-11-26 20:38:36 +0900 | [diff] [blame] | 846 | set_exception_table_evt(0x800, fpu_state_restore_trap_handler); | 
|  | 847 | set_exception_table_evt(0x820, fpu_state_restore_trap_handler); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 848 | #endif | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 849 |  | 
|  | 850 | #ifdef CONFIG_CPU_SH2 | 
| Paul Mundt | 5a4f7c6 | 2007-11-20 18:08:06 +0900 | [diff] [blame] | 851 | set_exception_table_vec(TRAP_ADDRESS_ERROR, address_error_trap_handler); | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 852 | #endif | 
|  | 853 | #ifdef CONFIG_CPU_SH2A | 
|  | 854 | set_exception_table_vec(TRAP_DIVZERO_ERROR, do_divide_error); | 
|  | 855 | set_exception_table_vec(TRAP_DIVOVF_ERROR, do_divide_error); | 
| Yoshinori Sato | 6e80f5e | 2008-07-10 01:20:03 +0900 | [diff] [blame] | 856 | #ifdef CONFIG_SH_FPU | 
|  | 857 | set_exception_table_vec(TRAP_FPU_ERROR, fpu_error_trap_handler); | 
|  | 858 | #endif | 
| Yoshinori Sato | 0983b31 | 2006-11-05 15:58:47 +0900 | [diff] [blame] | 859 | #endif | 
| Stuart Menefy | b5a1bcb | 2006-11-21 13:34:04 +0900 | [diff] [blame] | 860 |  | 
| Peter Griffin | cd89436 | 2009-05-08 15:51:51 +0100 | [diff] [blame] | 861 | #ifdef TRAP_UBC | 
| Paul Mundt | c476181 | 2010-01-05 12:44:02 +0900 | [diff] [blame] | 862 | set_exception_table_vec(TRAP_UBC, breakpoint_trap_handler); | 
| Peter Griffin | cd89436 | 2009-05-08 15:51:51 +0100 | [diff] [blame] | 863 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 864 | } | 
|  | 865 |  | 
|  | 866 | void show_stack(struct task_struct *tsk, unsigned long *sp) | 
|  | 867 | { | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 868 | unsigned long stack; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 869 |  | 
| Paul Mundt | a6a31139 | 2006-09-27 18:22:14 +0900 | [diff] [blame] | 870 | if (!tsk) | 
|  | 871 | tsk = current; | 
|  | 872 | if (tsk == current) | 
|  | 873 | sp = (unsigned long *)current_stack_pointer; | 
|  | 874 | else | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 875 | sp = (unsigned long *)tsk->thread.sp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 876 |  | 
| Paul Mundt | 6b00223 | 2006-10-12 17:07:45 +0900 | [diff] [blame] | 877 | stack = (unsigned long)sp; | 
|  | 878 | dump_mem("Stack: ", stack, THREAD_SIZE + | 
|  | 879 | (unsigned long)task_stack_page(tsk)); | 
|  | 880 | show_trace(tsk, sp, NULL); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 881 | } | 
|  | 882 |  | 
|  | 883 | void dump_stack(void) | 
|  | 884 | { | 
|  | 885 | show_stack(NULL, NULL); | 
|  | 886 | } | 
|  | 887 | EXPORT_SYMBOL(dump_stack); |