| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * arch/sh/mm/tlb-sh4.c | 
|  | 3 | * | 
|  | 4 | * SH-4 specific TLB operations | 
|  | 5 | * | 
|  | 6 | * Copyright (C) 1999  Niibe Yutaka | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 7 | * Copyright (C) 2002 - 2007 Paul Mundt | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * | 
|  | 9 | * Released under the terms of the GNU GPL v2.0. | 
|  | 10 | */ | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 11 | #include <linux/kernel.h> | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 12 | #include <linux/mm.h> | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 13 | #include <linux/io.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <asm/system.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <asm/mmu_context.h> | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 16 | #include <asm/cacheflush.h> | 
|  | 17 |  | 
| Paul Mundt | 9cef749 | 2009-07-29 00:12:17 +0900 | [diff] [blame] | 18 | void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte) | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 19 | { | 
| Paul Mundt | 9cef749 | 2009-07-29 00:12:17 +0900 | [diff] [blame] | 20 | unsigned long flags, pteval, vpn; | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 21 |  | 
| Paul Mundt | 9cef749 | 2009-07-29 00:12:17 +0900 | [diff] [blame] | 22 | /* | 
|  | 23 | * Handle debugger faulting in for debugee. | 
|  | 24 | */ | 
| Paul Mundt | 3ed6e12 | 2009-07-29 22:06:58 +0900 | [diff] [blame] | 25 | if (vma && current->active_mm != vma->vm_mm) | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 26 | return; | 
|  | 27 |  | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 28 | local_irq_save(flags); | 
|  | 29 |  | 
|  | 30 | /* Set PTEH register */ | 
|  | 31 | vpn = (address & MMU_VPN_MASK) | get_asid(); | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 32 | __raw_writel(vpn, MMU_PTEH); | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 33 |  | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 34 | pteval = pte.pte_low; | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 35 |  | 
|  | 36 | /* Set PTEA register */ | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 37 | #ifdef CONFIG_X2TLB | 
|  | 38 | /* | 
|  | 39 | * For the extended mode TLB this is trivial, only the ESZ and | 
|  | 40 | * EPR bits need to be written out to PTEA, with the remainder of | 
|  | 41 | * the protection bits (with the exception of the compat-mode SZ | 
|  | 42 | * and PR bits, which are cleared) being written out in PTEL. | 
|  | 43 | */ | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 44 | __raw_writel(pte.pte_high, MMU_PTEA); | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 45 | #else | 
| Michael Trimarchi | 6503fe4 | 2009-08-20 13:27:44 +0900 | [diff] [blame] | 46 | if (cpu_data->flags & CPU_HAS_PTEA) { | 
|  | 47 | /* The last 3 bits and the first one of pteval contains | 
|  | 48 | * the PTEA timing control and space attribute bits | 
|  | 49 | */ | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 50 | __raw_writel(copy_ptea_attributes(pteval), MMU_PTEA); | 
| Michael Trimarchi | 6503fe4 | 2009-08-20 13:27:44 +0900 | [diff] [blame] | 51 | } | 
| Paul Mundt | d04a0f7 | 2007-09-21 11:55:03 +0900 | [diff] [blame] | 52 | #endif | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 53 |  | 
|  | 54 | /* Set PTEL register */ | 
|  | 55 | pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */ | 
| Paul Mundt | e7bd34a | 2007-07-31 17:07:28 +0900 | [diff] [blame] | 56 | #ifdef CONFIG_CACHE_WRITETHROUGH | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 57 | pteval |= _PAGE_WT; | 
|  | 58 | #endif | 
|  | 59 | /* conveniently, we want all the software flags to be 0 anyway */ | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 60 | __raw_writel(pteval, MMU_PTEL); | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 61 |  | 
|  | 62 | /* Load the TLB */ | 
|  | 63 | asm volatile("ldtlb": /* no output */ : /* no input */ : "memory"); | 
|  | 64 | local_irq_restore(flags); | 
|  | 65 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 |  | 
| Paul Mundt | 2dc2f8e | 2010-01-21 16:05:25 +0900 | [diff] [blame] | 67 | void local_flush_tlb_one(unsigned long asid, unsigned long page) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | { | 
|  | 69 | unsigned long addr, data; | 
|  | 70 |  | 
|  | 71 | /* | 
|  | 72 | * NOTE: PTEH.ASID should be set to this MM | 
|  | 73 | *       _AND_ we need to write ASID to the array. | 
|  | 74 | * | 
|  | 75 | * It would be simple if we didn't need to set PTEH.ASID... | 
|  | 76 | */ | 
|  | 77 | addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT; | 
|  | 78 | data = page | asid; /* VALID bit is off */ | 
| Stuart Menefy | cbaa118 | 2007-11-30 17:06:36 +0900 | [diff] [blame] | 79 | jump_to_uncached(); | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 80 | __raw_writel(data, addr); | 
| Stuart Menefy | cbaa118 | 2007-11-30 17:06:36 +0900 | [diff] [blame] | 81 | back_to_cached(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | } | 
| Paul Mundt | be97d75 | 2010-04-02 16:13:27 +0900 | [diff] [blame] | 83 |  | 
|  | 84 | void local_flush_tlb_all(void) | 
|  | 85 | { | 
|  | 86 | unsigned long flags, status; | 
|  | 87 | int i; | 
|  | 88 |  | 
|  | 89 | /* | 
|  | 90 | * Flush all the TLB. | 
|  | 91 | */ | 
|  | 92 | local_irq_save(flags); | 
|  | 93 | jump_to_uncached(); | 
|  | 94 |  | 
|  | 95 | status = __raw_readl(MMUCR); | 
|  | 96 | status = ((status & MMUCR_URB) >> MMUCR_URB_SHIFT); | 
|  | 97 |  | 
|  | 98 | if (status == 0) | 
|  | 99 | status = MMUCR_URB_NENTRIES; | 
|  | 100 |  | 
|  | 101 | for (i = 0; i < status; i++) | 
|  | 102 | __raw_writel(0x0, MMU_UTLB_ADDRESS_ARRAY | (i << 8)); | 
|  | 103 |  | 
|  | 104 | for (i = 0; i < 4; i++) | 
|  | 105 | __raw_writel(0x0, MMU_ITLB_ADDRESS_ARRAY | (i << 8)); | 
|  | 106 |  | 
|  | 107 | back_to_cached(); | 
|  | 108 | ctrl_barrier(); | 
|  | 109 | local_irq_restore(flags); | 
|  | 110 | } |