| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *	Local APIC handling, local APIC timers | 
|  | 3 | * | 
| Ingo Molnar | 8f47e16 | 2009-01-31 02:03:42 +0100 | [diff] [blame] | 4 | *	(c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * | 
|  | 6 | *	Fixes | 
|  | 7 | *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs; | 
|  | 8 | *					thanks to Eric Gilmore | 
|  | 9 | *					and Rolf G. Tews | 
|  | 10 | *					for testing these extensively. | 
|  | 11 | *	Maciej W. Rozycki	:	Various updates and fixes. | 
|  | 12 | *	Mikael Pettersson	:	Power Management for UP-APIC. | 
|  | 13 | *	Pavel Machek and | 
|  | 14 | *	Mikael Pettersson	:	PM converted to driver model. | 
|  | 15 | */ | 
|  | 16 |  | 
| Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 17 | #include <linux/perf_event.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/kernel_stat.h> | 
| Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 19 | #include <linux/mc146818rtc.h> | 
| Thomas Gleixner | 70a2002 | 2008-01-30 13:30:18 +0100 | [diff] [blame] | 20 | #include <linux/acpi_pmtmr.h> | 
| Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 21 | #include <linux/clockchips.h> | 
|  | 22 | #include <linux/interrupt.h> | 
|  | 23 | #include <linux/bootmem.h> | 
| Frederic Weisbecker | bcbc4f2 | 2008-12-09 23:54:20 +0100 | [diff] [blame] | 24 | #include <linux/ftrace.h> | 
| Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 25 | #include <linux/ioport.h> | 
|  | 26 | #include <linux/module.h> | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 27 | #include <linux/syscore_ops.h> | 
| Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 28 | #include <linux/delay.h> | 
| Jaswinder Singh Rajput | e423e33 | 2009-01-04 16:16:25 +0530 | [diff] [blame] | 29 | #include <linux/timex.h> | 
| Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 30 | #include <linux/dmar.h> | 
|  | 31 | #include <linux/init.h> | 
|  | 32 | #include <linux/cpu.h> | 
|  | 33 | #include <linux/dmi.h> | 
| Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 34 | #include <linux/smp.h> | 
|  | 35 | #include <linux/mm.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 |  | 
| Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 37 | #include <asm/perf_event.h> | 
| Thomas Gleixner | 736deca | 2009-08-19 12:35:53 +0200 | [diff] [blame] | 38 | #include <asm/x86_init.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #include <asm/pgalloc.h> | 
| Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 40 | #include <asm/atomic.h> | 
|  | 41 | #include <asm/mpspec.h> | 
| Yinghai Lu | 773763d | 2008-08-24 02:01:52 -0700 | [diff] [blame] | 42 | #include <asm/i8253.h> | 
| Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 43 | #include <asm/i8259.h> | 
| Andi Kleen | 73dea47 | 2006-02-03 21:50:50 +0100 | [diff] [blame] | 44 | #include <asm/proto.h> | 
| Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 45 | #include <asm/apic.h> | 
| Henrik Kretzschmar | 7167d08 | 2011-02-22 15:38:05 +0100 | [diff] [blame] | 46 | #include <asm/io_apic.h> | 
| Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 47 | #include <asm/desc.h> | 
|  | 48 | #include <asm/hpet.h> | 
|  | 49 | #include <asm/idle.h> | 
|  | 50 | #include <asm/mtrr.h> | 
| Jaswinder Singh Rajput | 2bc1379 | 2009-01-11 20:34:47 +0530 | [diff] [blame] | 51 | #include <asm/smp.h> | 
| Andi Kleen | be71b85 | 2009-02-12 13:49:38 +0100 | [diff] [blame] | 52 | #include <asm/mce.h> | 
| Kerstin Jonsson | 8c3ba8d | 2010-05-24 12:13:15 -0700 | [diff] [blame] | 53 | #include <asm/tsc.h> | 
| Sheng Yang | 2904ed8 | 2010-12-21 14:18:48 +0800 | [diff] [blame] | 54 | #include <asm/hypervisor.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 |  | 
| Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 56 | unsigned int num_processors; | 
| Ingo Molnar | fdbecd9 | 2009-01-31 03:57:12 +0100 | [diff] [blame] | 57 |  | 
| Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 58 | unsigned disabled_cpus __cpuinitdata; | 
| Ingo Molnar | fdbecd9 | 2009-01-31 03:57:12 +0100 | [diff] [blame] | 59 |  | 
| Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 60 | /* Processor that is doing the boot up */ | 
|  | 61 | unsigned int boot_cpu_physical_apicid = -1U; | 
| Glauber Costa | 5af5573 | 2008-03-25 13:28:56 -0300 | [diff] [blame] | 62 |  | 
| Cyrill Gorcunov | 80e5609 | 2008-08-24 02:01:42 -0700 | [diff] [blame] | 63 | /* | 
| Ingo Molnar | fdbecd9 | 2009-01-31 03:57:12 +0100 | [diff] [blame] | 64 | * The highest APIC ID seen during enumeration. | 
| Cyrill Gorcunov | 80e5609 | 2008-08-24 02:01:42 -0700 | [diff] [blame] | 65 | */ | 
| Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 66 | unsigned int max_physical_apicid; | 
|  | 67 |  | 
| Ingo Molnar | fdbecd9 | 2009-01-31 03:57:12 +0100 | [diff] [blame] | 68 | /* | 
|  | 69 | * Bitmask of physically existing CPUs: | 
|  | 70 | */ | 
| Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 71 | physid_mask_t phys_cpu_present_map; | 
|  | 72 |  | 
|  | 73 | /* | 
|  | 74 | * Map cpu index to physical APIC ID | 
|  | 75 | */ | 
|  | 76 | DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID); | 
|  | 77 | DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID); | 
|  | 78 | EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid); | 
|  | 79 | EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid); | 
| Cyrill Gorcunov | 80e5609 | 2008-08-24 02:01:42 -0700 | [diff] [blame] | 80 |  | 
| Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 81 | #ifdef CONFIG_X86_32 | 
| Tejun Heo | 4c321ff | 2011-01-23 14:37:30 +0100 | [diff] [blame] | 82 |  | 
| Tejun Heo | 4c321ff | 2011-01-23 14:37:30 +0100 | [diff] [blame] | 83 | /* | 
|  | 84 | * On x86_32, the mapping between cpu and logical apicid may vary | 
|  | 85 | * depending on apic in use.  The following early percpu variable is | 
|  | 86 | * used for the mapping.  This is where the behaviors of x86_64 and 32 | 
|  | 87 | * actually diverge.  Let's keep it ugly for now. | 
|  | 88 | */ | 
|  | 89 | DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID); | 
| Tejun Heo | 4c321ff | 2011-01-23 14:37:30 +0100 | [diff] [blame] | 90 |  | 
| Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 91 | /* | 
|  | 92 | * Knob to control our willingness to enable the local APIC. | 
|  | 93 | * | 
|  | 94 | * +1=force-enable | 
|  | 95 | */ | 
| Henrik Kretzschmar | 25874a2 | 2011-03-11 08:02:36 +0100 | [diff] [blame] | 96 | static int force_enable_local_apic __initdata; | 
| Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 97 | /* | 
|  | 98 | * APIC command line parameters | 
|  | 99 | */ | 
|  | 100 | static int __init parse_lapic(char *arg) | 
|  | 101 | { | 
|  | 102 | force_enable_local_apic = 1; | 
|  | 103 | return 0; | 
|  | 104 | } | 
|  | 105 | early_param("lapic", parse_lapic); | 
| Yinghai Lu | f28c0ae | 2008-08-24 02:01:49 -0700 | [diff] [blame] | 106 | /* Local APIC was disabled by the BIOS and enabled by the kernel */ | 
|  | 107 | static int enabled_via_apicbase; | 
|  | 108 |  | 
| Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 109 | /* | 
|  | 110 | * Handle interrupt mode configuration register (IMCR). | 
|  | 111 | * This register controls whether the interrupt signals | 
|  | 112 | * that reach the BSP come from the master PIC or from the | 
|  | 113 | * local APIC. Before entering Symmetric I/O Mode, either | 
|  | 114 | * the BIOS or the operating system must switch out of | 
|  | 115 | * PIC Mode by changing the IMCR. | 
|  | 116 | */ | 
| Alexander van Heukelum | 5cda395 | 2009-04-13 17:39:24 +0200 | [diff] [blame] | 117 | static inline void imcr_pic_to_apic(void) | 
| Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 118 | { | 
|  | 119 | /* select IMCR register */ | 
|  | 120 | outb(0x70, 0x22); | 
|  | 121 | /* NMI and 8259 INTR go through APIC */ | 
|  | 122 | outb(0x01, 0x23); | 
|  | 123 | } | 
|  | 124 |  | 
| Alexander van Heukelum | 5cda395 | 2009-04-13 17:39:24 +0200 | [diff] [blame] | 125 | static inline void imcr_apic_to_pic(void) | 
| Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 126 | { | 
|  | 127 | /* select IMCR register */ | 
|  | 128 | outb(0x70, 0x22); | 
|  | 129 | /* NMI and 8259 INTR go directly to BSP */ | 
|  | 130 | outb(0x00, 0x23); | 
|  | 131 | } | 
| Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 132 | #endif | 
|  | 133 |  | 
|  | 134 | #ifdef CONFIG_X86_64 | 
| Chris Wright | bc1d99c | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 135 | static int apic_calibrate_pmtmr __initdata; | 
| Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 136 | static __init int setup_apicpmtimer(char *s) | 
|  | 137 | { | 
|  | 138 | apic_calibrate_pmtmr = 1; | 
|  | 139 | notsc_setup(NULL); | 
|  | 140 | return 0; | 
|  | 141 | } | 
|  | 142 | __setup("apicpmtimer", setup_apicpmtimer); | 
|  | 143 | #endif | 
|  | 144 |  | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 145 | int x2apic_mode; | 
| Yinghai Lu | 06cd9a7 | 2009-02-16 17:29:58 -0800 | [diff] [blame] | 146 | #ifdef CONFIG_X86_X2APIC | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 147 | /* x2apic enabled before OS handover */ | 
| Jaswinder Singh | b6b301a | 2008-12-23 21:52:33 +0530 | [diff] [blame] | 148 | static int x2apic_preenabled; | 
| Yinghai Lu | 49899ea | 2008-08-24 02:01:47 -0700 | [diff] [blame] | 149 | static __init int setup_nox2apic(char *str) | 
|  | 150 | { | 
| Suresh Siddha | 39d83a5 | 2009-04-20 13:02:29 -0700 | [diff] [blame] | 151 | if (x2apic_enabled()) { | 
|  | 152 | pr_warning("Bios already enabled x2apic, " | 
|  | 153 | "can't enforce nox2apic"); | 
|  | 154 | return 0; | 
|  | 155 | } | 
|  | 156 |  | 
| Yinghai Lu | 49899ea | 2008-08-24 02:01:47 -0700 | [diff] [blame] | 157 | setup_clear_cpu_cap(X86_FEATURE_X2APIC); | 
|  | 158 | return 0; | 
|  | 159 | } | 
|  | 160 | early_param("nox2apic", setup_nox2apic); | 
|  | 161 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 |  | 
| Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 163 | unsigned long mp_lapic_addr; | 
|  | 164 | int disable_apic; | 
|  | 165 | /* Disable local APIC timer from the kernel commandline or via dmi quirk */ | 
| Henrik Kretzschmar | 25874a2 | 2011-03-11 08:02:36 +0100 | [diff] [blame] | 166 | static int disable_apic_timer __initdata; | 
| Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 167 | /* Local APIC timer works in C2 */ | 
| Linus Torvalds | 2e7c283 | 2007-03-23 11:32:31 -0700 | [diff] [blame] | 168 | int local_apic_timer_c2_ok; | 
|  | 169 | EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok); | 
|  | 170 |  | 
| Yinghai Lu | efa2559 | 2008-08-19 20:50:36 -0700 | [diff] [blame] | 171 | int first_system_vector = 0xfe; | 
|  | 172 |  | 
| Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 173 | /* | 
|  | 174 | * Debug level, exported for io_apic.c | 
|  | 175 | */ | 
| Maciej W. Rozycki | baa1318 | 2008-07-14 18:44:51 +0100 | [diff] [blame] | 176 | unsigned int apic_verbosity; | 
| Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 177 |  | 
| Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 178 | int pic_mode; | 
|  | 179 |  | 
| Alexey Starikovskiy | bab4b27 | 2008-05-19 19:47:03 +0400 | [diff] [blame] | 180 | /* Have we found an MP table */ | 
|  | 181 | int smp_found_config; | 
|  | 182 |  | 
| Aaron Durbin | 3992872 | 2006-12-07 02:14:01 +0100 | [diff] [blame] | 183 | static struct resource lapic_resource = { | 
|  | 184 | .name = "Local APIC", | 
|  | 185 | .flags = IORESOURCE_MEM | IORESOURCE_BUSY, | 
|  | 186 | }; | 
|  | 187 |  | 
| Thomas Gleixner | d03030e | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 188 | static unsigned int calibration_result; | 
|  | 189 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 190 | static void apic_pm_activate(void); | 
| Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 191 |  | 
| Andi Kleen | d343289 | 2008-01-30 13:33:17 +0100 | [diff] [blame] | 192 | static unsigned long apic_phys; | 
|  | 193 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 194 | /* | 
|  | 195 | * Get the LAPIC version | 
|  | 196 | */ | 
|  | 197 | static inline int lapic_get_version(void) | 
|  | 198 | { | 
|  | 199 | return GET_APIC_VERSION(apic_read(APIC_LVR)); | 
|  | 200 | } | 
|  | 201 |  | 
|  | 202 | /* | 
| Cyrill Gorcunov | 9c80386 | 2008-08-16 23:21:54 +0400 | [diff] [blame] | 203 | * Check, if the APIC is integrated or a separate chip | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 204 | */ | 
|  | 205 | static inline int lapic_is_integrated(void) | 
|  | 206 | { | 
| Cyrill Gorcunov | 9c80386 | 2008-08-16 23:21:54 +0400 | [diff] [blame] | 207 | #ifdef CONFIG_X86_64 | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 208 | return 1; | 
| Cyrill Gorcunov | 9c80386 | 2008-08-16 23:21:54 +0400 | [diff] [blame] | 209 | #else | 
|  | 210 | return APIC_INTEGRATED(lapic_get_version()); | 
|  | 211 | #endif | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 212 | } | 
|  | 213 |  | 
|  | 214 | /* | 
|  | 215 | * Check, whether this is a modern or a first generation APIC | 
|  | 216 | */ | 
|  | 217 | static int modern_apic(void) | 
|  | 218 | { | 
|  | 219 | /* AMD systems use old APIC versions, so check the CPU */ | 
|  | 220 | if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD && | 
|  | 221 | boot_cpu_data.x86 >= 0xf) | 
|  | 222 | return 1; | 
|  | 223 | return lapic_get_version() >= 0x14; | 
|  | 224 | } | 
|  | 225 |  | 
| Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 226 | /* | 
| Cyrill Gorcunov | a933c61 | 2009-10-14 00:07:04 +0400 | [diff] [blame] | 227 | * right after this call apic become NOOP driven | 
|  | 228 | * so apic->write/read doesn't do anything | 
| Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 229 | */ | 
| Henrik Kretzschmar | 25874a2 | 2011-03-11 08:02:36 +0100 | [diff] [blame] | 230 | static void __init apic_disable(void) | 
| Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 231 | { | 
| Cyrill Gorcunov | f88f2b4 | 2009-10-15 19:04:16 +0400 | [diff] [blame] | 232 | pr_info("APIC: switched to apic NOOP\n"); | 
| Cyrill Gorcunov | a933c61 | 2009-10-14 00:07:04 +0400 | [diff] [blame] | 233 | apic = &apic_noop; | 
| Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 234 | } | 
|  | 235 |  | 
| Yinghai Lu | c1eeb2d | 2009-02-16 23:02:14 -0800 | [diff] [blame] | 236 | void native_apic_wait_icr_idle(void) | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 237 | { | 
|  | 238 | while (apic_read(APIC_ICR) & APIC_ICR_BUSY) | 
|  | 239 | cpu_relax(); | 
|  | 240 | } | 
|  | 241 |  | 
| Yinghai Lu | c1eeb2d | 2009-02-16 23:02:14 -0800 | [diff] [blame] | 242 | u32 native_safe_apic_wait_icr_idle(void) | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 243 | { | 
|  | 244 | u32 send_status; | 
|  | 245 | int timeout; | 
|  | 246 |  | 
|  | 247 | timeout = 0; | 
|  | 248 | do { | 
|  | 249 | send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY; | 
|  | 250 | if (!send_status) | 
|  | 251 | break; | 
|  | 252 | udelay(100); | 
|  | 253 | } while (timeout++ < 1000); | 
|  | 254 |  | 
|  | 255 | return send_status; | 
|  | 256 | } | 
|  | 257 |  | 
| Yinghai Lu | c1eeb2d | 2009-02-16 23:02:14 -0800 | [diff] [blame] | 258 | void native_apic_icr_write(u32 low, u32 id) | 
| Suresh Siddha | 1b374e4 | 2008-07-10 11:16:49 -0700 | [diff] [blame] | 259 | { | 
| Cyrill Gorcunov | ed4e5ec | 2008-08-15 13:51:20 +0200 | [diff] [blame] | 260 | apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id)); | 
| Suresh Siddha | 1b374e4 | 2008-07-10 11:16:49 -0700 | [diff] [blame] | 261 | apic_write(APIC_ICR, low); | 
|  | 262 | } | 
|  | 263 |  | 
| Yinghai Lu | c1eeb2d | 2009-02-16 23:02:14 -0800 | [diff] [blame] | 264 | u64 native_apic_icr_read(void) | 
| Suresh Siddha | 1b374e4 | 2008-07-10 11:16:49 -0700 | [diff] [blame] | 265 | { | 
|  | 266 | u32 icr1, icr2; | 
|  | 267 |  | 
|  | 268 | icr2 = apic_read(APIC_ICR2); | 
|  | 269 | icr1 = apic_read(APIC_ICR); | 
|  | 270 |  | 
| Cyrill Gorcunov | cf9768d7 | 2008-08-16 23:21:55 +0400 | [diff] [blame] | 271 | return icr1 | ((u64)icr2 << 32); | 
| Suresh Siddha | 1b374e4 | 2008-07-10 11:16:49 -0700 | [diff] [blame] | 272 | } | 
|  | 273 |  | 
| Cyrill Gorcunov | 7c37e48 | 2008-08-24 02:01:40 -0700 | [diff] [blame] | 274 | #ifdef CONFIG_X86_32 | 
|  | 275 | /** | 
|  | 276 | * get_physical_broadcast - Get number of physical broadcast IDs | 
|  | 277 | */ | 
|  | 278 | int get_physical_broadcast(void) | 
|  | 279 | { | 
|  | 280 | return modern_apic() ? 0xff : 0xf; | 
|  | 281 | } | 
|  | 282 | #endif | 
|  | 283 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 284 | /** | 
|  | 285 | * lapic_get_maxlvt - get the maximum number of local vector table entries | 
|  | 286 | */ | 
|  | 287 | int lapic_get_maxlvt(void) | 
|  | 288 | { | 
| Cyrill Gorcunov | 36a028d | 2008-07-24 13:52:28 +0200 | [diff] [blame] | 289 | unsigned int v; | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 290 |  | 
|  | 291 | v = apic_read(APIC_LVR); | 
| Cyrill Gorcunov | 36a028d | 2008-07-24 13:52:28 +0200 | [diff] [blame] | 292 | /* | 
|  | 293 | * - we always have APIC integrated on 64bit mode | 
|  | 294 | * - 82489DXs do not report # of LVT entries | 
|  | 295 | */ | 
|  | 296 | return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2; | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 297 | } | 
|  | 298 |  | 
|  | 299 | /* | 
| Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 300 | * Local APIC timer | 
|  | 301 | */ | 
|  | 302 |  | 
| Cyrill Gorcunov | c40aaec | 2008-08-18 20:45:55 +0400 | [diff] [blame] | 303 | /* Clock divisor */ | 
| Cyrill Gorcunov | c40aaec | 2008-08-18 20:45:55 +0400 | [diff] [blame] | 304 | #define APIC_DIVISOR 16 | 
| Cyrill Gorcunov | f07f4f9 | 2008-08-15 13:51:21 +0200 | [diff] [blame] | 305 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 306 | /* | 
|  | 307 | * This function sets up the local APIC timer, with a timeout of | 
|  | 308 | * 'clocks' APIC bus clock. During calibration we actually call | 
|  | 309 | * this function twice on the boot CPU, once with a bogus timeout | 
|  | 310 | * value, second time for real. The other (noncalibrating) CPUs | 
|  | 311 | * call this function only once, with the real, calibrated value. | 
|  | 312 | * | 
|  | 313 | * We do reads before writes even if unnecessary, to get around the | 
|  | 314 | * P5 APIC double write bug. | 
|  | 315 | */ | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 316 | static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen) | 
|  | 317 | { | 
|  | 318 | unsigned int lvtt_value, tmp_value; | 
|  | 319 |  | 
|  | 320 | lvtt_value = LOCAL_TIMER_VECTOR; | 
|  | 321 | if (!oneshot) | 
|  | 322 | lvtt_value |= APIC_LVT_TIMER_PERIODIC; | 
| Cyrill Gorcunov | f07f4f9 | 2008-08-15 13:51:21 +0200 | [diff] [blame] | 323 | if (!lapic_is_integrated()) | 
|  | 324 | lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV); | 
|  | 325 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 326 | if (!irqen) | 
|  | 327 | lvtt_value |= APIC_LVT_MASKED; | 
|  | 328 |  | 
|  | 329 | apic_write(APIC_LVTT, lvtt_value); | 
|  | 330 |  | 
|  | 331 | /* | 
|  | 332 | * Divide PICLK by 16 | 
|  | 333 | */ | 
|  | 334 | tmp_value = apic_read(APIC_TDCR); | 
| Cyrill Gorcunov | c40aaec | 2008-08-18 20:45:55 +0400 | [diff] [blame] | 335 | apic_write(APIC_TDCR, | 
|  | 336 | (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) | | 
|  | 337 | APIC_TDR_DIV_16); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 338 |  | 
|  | 339 | if (!oneshot) | 
| Cyrill Gorcunov | f07f4f9 | 2008-08-15 13:51:21 +0200 | [diff] [blame] | 340 | apic_write(APIC_TMICT, clocks / APIC_DIVISOR); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 341 | } | 
|  | 342 |  | 
|  | 343 | /* | 
| Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 344 | * Setup extended LVT, AMD specific | 
| Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 345 | * | 
| Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 346 | * Software should use the LVT offsets the BIOS provides.  The offsets | 
|  | 347 | * are determined by the subsystems using it like those for MCE | 
|  | 348 | * threshold or IBS.  On K8 only offset 0 (APIC500) and MCE interrupts | 
|  | 349 | * are supported. Beginning with family 10h at least 4 offsets are | 
|  | 350 | * available. | 
| Robert Richter | 286f571 | 2008-07-22 21:08:46 +0200 | [diff] [blame] | 351 | * | 
| Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 352 | * Since the offsets must be consistent for all cores, we keep track | 
|  | 353 | * of the LVT offsets in software and reserve the offset for the same | 
|  | 354 | * vector also to be used on other cores. An offset is freed by | 
|  | 355 | * setting the entry to APIC_EILVT_MASKED. | 
|  | 356 | * | 
|  | 357 | * If the BIOS is right, there should be no conflicts. Otherwise a | 
|  | 358 | * "[Firmware Bug]: ..." error message is generated. However, if | 
|  | 359 | * software does not properly determines the offsets, it is not | 
|  | 360 | * necessarily a BIOS bug. | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 361 | */ | 
| Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 362 |  | 
| Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 363 | static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX]; | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 364 |  | 
| Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 365 | static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new) | 
|  | 366 | { | 
|  | 367 | return (old & APIC_EILVT_MASKED) | 
|  | 368 | || (new == APIC_EILVT_MASKED) | 
|  | 369 | || ((new & ~APIC_EILVT_MASKED) == old); | 
|  | 370 | } | 
|  | 371 |  | 
|  | 372 | static unsigned int reserve_eilvt_offset(int offset, unsigned int new) | 
|  | 373 | { | 
|  | 374 | unsigned int rsvd;			/* 0: uninitialized */ | 
|  | 375 |  | 
|  | 376 | if (offset >= APIC_EILVT_NR_MAX) | 
|  | 377 | return ~0; | 
|  | 378 |  | 
|  | 379 | rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED; | 
|  | 380 | do { | 
|  | 381 | if (rsvd && | 
|  | 382 | !eilvt_entry_is_changeable(rsvd, new)) | 
|  | 383 | /* may not change if vectors are different */ | 
|  | 384 | return rsvd; | 
|  | 385 | rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new); | 
|  | 386 | } while (rsvd != new); | 
|  | 387 |  | 
|  | 388 | return new; | 
|  | 389 | } | 
|  | 390 |  | 
|  | 391 | /* | 
|  | 392 | * If mask=1, the LVT entry does not generate interrupts while mask=0 | 
|  | 393 | * enables the vector. See also the BKDGs. | 
|  | 394 | */ | 
|  | 395 |  | 
| Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 396 | int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask) | 
| Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 397 | { | 
|  | 398 | unsigned long reg = APIC_EILVTn(offset); | 
|  | 399 | unsigned int new, old, reserved; | 
|  | 400 |  | 
|  | 401 | new = (mask << 16) | (msg_type << 8) | vector; | 
|  | 402 | old = apic_read(reg); | 
|  | 403 | reserved = reserve_eilvt_offset(offset, new); | 
|  | 404 |  | 
|  | 405 | if (reserved != new) { | 
| Robert Richter | eb48c9c | 2010-10-25 16:03:39 +0200 | [diff] [blame] | 406 | pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for " | 
|  | 407 | "vector 0x%x, but the register is already in use for " | 
|  | 408 | "vector 0x%x on another cpu\n", | 
|  | 409 | smp_processor_id(), reg, offset, new, reserved); | 
| Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 410 | return -EINVAL; | 
|  | 411 | } | 
|  | 412 |  | 
|  | 413 | if (!eilvt_entry_is_changeable(old, new)) { | 
| Robert Richter | eb48c9c | 2010-10-25 16:03:39 +0200 | [diff] [blame] | 414 | pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for " | 
|  | 415 | "vector 0x%x, but the register is already in use for " | 
|  | 416 | "vector 0x%x on this cpu\n", | 
|  | 417 | smp_processor_id(), reg, offset, new, old); | 
| Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 418 | return -EBUSY; | 
|  | 419 | } | 
|  | 420 |  | 
|  | 421 | apic_write(reg, new); | 
|  | 422 |  | 
|  | 423 | return 0; | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 424 | } | 
| Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 425 | EXPORT_SYMBOL_GPL(setup_APIC_eilvt); | 
| Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 426 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 427 | /* | 
|  | 428 | * Program the next event, relative to now | 
|  | 429 | */ | 
| Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 430 | static int lapic_next_event(unsigned long delta, | 
|  | 431 | struct clock_event_device *evt) | 
|  | 432 | { | 
|  | 433 | apic_write(APIC_TMICT, delta); | 
|  | 434 | return 0; | 
|  | 435 | } | 
|  | 436 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 437 | /* | 
|  | 438 | * Setup the lapic timer in periodic or oneshot mode | 
|  | 439 | */ | 
| Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 440 | static void lapic_timer_setup(enum clock_event_mode mode, | 
|  | 441 | struct clock_event_device *evt) | 
|  | 442 | { | 
|  | 443 | unsigned long flags; | 
|  | 444 | unsigned int v; | 
|  | 445 |  | 
|  | 446 | /* Lapic used as dummy for broadcast ? */ | 
|  | 447 | if (evt->features & CLOCK_EVT_FEAT_DUMMY) | 
|  | 448 | return; | 
|  | 449 |  | 
|  | 450 | local_irq_save(flags); | 
|  | 451 |  | 
|  | 452 | switch (mode) { | 
|  | 453 | case CLOCK_EVT_MODE_PERIODIC: | 
|  | 454 | case CLOCK_EVT_MODE_ONESHOT: | 
|  | 455 | __setup_APIC_LVTT(calibration_result, | 
|  | 456 | mode != CLOCK_EVT_MODE_PERIODIC, 1); | 
|  | 457 | break; | 
|  | 458 | case CLOCK_EVT_MODE_UNUSED: | 
|  | 459 | case CLOCK_EVT_MODE_SHUTDOWN: | 
|  | 460 | v = apic_read(APIC_LVTT); | 
|  | 461 | v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR); | 
|  | 462 | apic_write(APIC_LVTT, v); | 
| Andreas Herrmann | 6f9b410 | 2009-10-27 11:01:38 +0100 | [diff] [blame] | 463 | apic_write(APIC_TMICT, 0); | 
| Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 464 | break; | 
|  | 465 | case CLOCK_EVT_MODE_RESUME: | 
|  | 466 | /* Nothing to do here */ | 
|  | 467 | break; | 
|  | 468 | } | 
|  | 469 |  | 
|  | 470 | local_irq_restore(flags); | 
|  | 471 | } | 
|  | 472 |  | 
|  | 473 | /* | 
|  | 474 | * Local APIC timer broadcast function | 
|  | 475 | */ | 
| Mike Travis | 9628937 | 2008-12-31 18:08:46 -0800 | [diff] [blame] | 476 | static void lapic_timer_broadcast(const struct cpumask *mask) | 
| Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 477 | { | 
|  | 478 | #ifdef CONFIG_SMP | 
| Ingo Molnar | dac5f41 | 2009-01-28 15:42:24 +0100 | [diff] [blame] | 479 | apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR); | 
| Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 480 | #endif | 
|  | 481 | } | 
|  | 482 |  | 
| Henrik Kretzschmar | 25874a2 | 2011-03-11 08:02:36 +0100 | [diff] [blame] | 483 |  | 
|  | 484 | /* | 
|  | 485 | * The local apic timer can be used for any function which is CPU local. | 
|  | 486 | */ | 
|  | 487 | static struct clock_event_device lapic_clockevent = { | 
|  | 488 | .name		= "lapic", | 
|  | 489 | .features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT | 
|  | 490 | | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY, | 
|  | 491 | .shift		= 32, | 
|  | 492 | .set_mode	= lapic_timer_setup, | 
|  | 493 | .set_next_event	= lapic_next_event, | 
|  | 494 | .broadcast	= lapic_timer_broadcast, | 
|  | 495 | .rating		= 100, | 
|  | 496 | .irq		= -1, | 
|  | 497 | }; | 
|  | 498 | static DEFINE_PER_CPU(struct clock_event_device, lapic_events); | 
|  | 499 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 500 | /* | 
| Uwe Kleine-König | 421f91d | 2010-06-11 12:17:00 +0200 | [diff] [blame] | 501 | * Setup the local APIC timer for this CPU. Copy the initialized values | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 502 | * of the boot CPU and register the clock event in the framework. | 
|  | 503 | */ | 
| Cyrill Gorcunov | db4b552 | 2008-08-24 02:01:39 -0700 | [diff] [blame] | 504 | static void __cpuinit setup_APIC_timer(void) | 
| Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 505 | { | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 506 | struct clock_event_device *levt = &__get_cpu_var(lapic_events); | 
|  | 507 |  | 
| Christoph Lameter | 349c004 | 2011-03-12 12:50:10 +0100 | [diff] [blame] | 508 | if (this_cpu_has(X86_FEATURE_ARAT)) { | 
| Venkatesh Pallipadi | db954b5 | 2009-04-06 18:51:29 -0700 | [diff] [blame] | 509 | lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP; | 
|  | 510 | /* Make LAPIC timer preferrable over percpu HPET */ | 
|  | 511 | lapic_clockevent.rating = 150; | 
|  | 512 | } | 
|  | 513 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 514 | memcpy(levt, &lapic_clockevent, sizeof(*levt)); | 
| Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 515 | levt->cpumask = cpumask_of(smp_processor_id()); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 516 |  | 
|  | 517 | clockevents_register_device(levt); | 
| Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 518 | } | 
|  | 519 |  | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 520 | /* | 
|  | 521 | * In this functions we calibrate APIC bus clocks to the external timer. | 
|  | 522 | * | 
|  | 523 | * We want to do the calibration only once since we want to have local timer | 
|  | 524 | * irqs syncron. CPUs connected by the same APIC bus have the very same bus | 
|  | 525 | * frequency. | 
|  | 526 | * | 
|  | 527 | * This was previously done by reading the PIT/HPET and waiting for a wrap | 
|  | 528 | * around to find out, that a tick has elapsed. I have a box, where the PIT | 
|  | 529 | * readout is broken, so it never gets out of the wait loop again. This was | 
|  | 530 | * also reported by others. | 
|  | 531 | * | 
|  | 532 | * Monitoring the jiffies value is inaccurate and the clockevents | 
|  | 533 | * infrastructure allows us to do a simple substitution of the interrupt | 
|  | 534 | * handler. | 
|  | 535 | * | 
|  | 536 | * The calibration routine also uses the pm_timer when possible, as the PIT | 
|  | 537 | * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes | 
|  | 538 | * back to normal later in the boot process). | 
|  | 539 | */ | 
|  | 540 |  | 
|  | 541 | #define LAPIC_CAL_LOOPS		(HZ/10) | 
|  | 542 |  | 
|  | 543 | static __initdata int lapic_cal_loops = -1; | 
|  | 544 | static __initdata long lapic_cal_t1, lapic_cal_t2; | 
|  | 545 | static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2; | 
|  | 546 | static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2; | 
|  | 547 | static __initdata unsigned long lapic_cal_j1, lapic_cal_j2; | 
|  | 548 |  | 
|  | 549 | /* | 
|  | 550 | * Temporary interrupt handler. | 
|  | 551 | */ | 
|  | 552 | static void __init lapic_cal_handler(struct clock_event_device *dev) | 
|  | 553 | { | 
|  | 554 | unsigned long long tsc = 0; | 
|  | 555 | long tapic = apic_read(APIC_TMCCT); | 
|  | 556 | unsigned long pm = acpi_pm_read_early(); | 
|  | 557 |  | 
|  | 558 | if (cpu_has_tsc) | 
|  | 559 | rdtscll(tsc); | 
|  | 560 |  | 
|  | 561 | switch (lapic_cal_loops++) { | 
|  | 562 | case 0: | 
|  | 563 | lapic_cal_t1 = tapic; | 
|  | 564 | lapic_cal_tsc1 = tsc; | 
|  | 565 | lapic_cal_pm1 = pm; | 
|  | 566 | lapic_cal_j1 = jiffies; | 
|  | 567 | break; | 
|  | 568 |  | 
|  | 569 | case LAPIC_CAL_LOOPS: | 
|  | 570 | lapic_cal_t2 = tapic; | 
|  | 571 | lapic_cal_tsc2 = tsc; | 
|  | 572 | if (pm < lapic_cal_pm1) | 
|  | 573 | pm += ACPI_PM_OVRRUN; | 
|  | 574 | lapic_cal_pm2 = pm; | 
|  | 575 | lapic_cal_j2 = jiffies; | 
|  | 576 | break; | 
|  | 577 | } | 
|  | 578 | } | 
|  | 579 |  | 
| Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 580 | static int __init | 
|  | 581 | calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc) | 
| Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 582 | { | 
|  | 583 | const long pm_100ms = PMTMR_TICKS_PER_SEC / 10; | 
|  | 584 | const long pm_thresh = pm_100ms / 100; | 
|  | 585 | unsigned long mult; | 
|  | 586 | u64 res; | 
|  | 587 |  | 
|  | 588 | #ifndef CONFIG_X86_PM_TIMER | 
|  | 589 | return -1; | 
|  | 590 | #endif | 
|  | 591 |  | 
| Yasuaki Ishimatsu | 39ba5d4 | 2009-01-28 12:52:24 +0900 | [diff] [blame] | 592 | apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm); | 
| Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 593 |  | 
|  | 594 | /* Check, if the PM timer is available */ | 
|  | 595 | if (!deltapm) | 
|  | 596 | return -1; | 
|  | 597 |  | 
|  | 598 | mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22); | 
|  | 599 |  | 
|  | 600 | if (deltapm > (pm_100ms - pm_thresh) && | 
|  | 601 | deltapm < (pm_100ms + pm_thresh)) { | 
| Yasuaki Ishimatsu | 39ba5d4 | 2009-01-28 12:52:24 +0900 | [diff] [blame] | 602 | apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n"); | 
| Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 603 | return 0; | 
|  | 604 | } | 
|  | 605 |  | 
|  | 606 | res = (((u64)deltapm) *  mult) >> 22; | 
|  | 607 | do_div(res, 1000000); | 
|  | 608 | pr_warning("APIC calibration not consistent " | 
| Yasuaki Ishimatsu | 39ba5d4 | 2009-01-28 12:52:24 +0900 | [diff] [blame] | 609 | "with PM-Timer: %ldms instead of 100ms\n",(long)res); | 
| Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 610 |  | 
|  | 611 | /* Correct the lapic counter value */ | 
|  | 612 | res = (((u64)(*delta)) * pm_100ms); | 
|  | 613 | do_div(res, deltapm); | 
|  | 614 | pr_info("APIC delta adjusted to PM-Timer: " | 
|  | 615 | "%lu (%ld)\n", (unsigned long)res, *delta); | 
|  | 616 | *delta = (long)res; | 
|  | 617 |  | 
|  | 618 | /* Correct the tsc counter value */ | 
|  | 619 | if (cpu_has_tsc) { | 
|  | 620 | res = (((u64)(*deltatsc)) * pm_100ms); | 
| Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 621 | do_div(res, deltapm); | 
| Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 622 | apic_printk(APIC_VERBOSE, "TSC delta adjusted to " | 
| Frans Pop | 3235dc3 | 2010-02-06 18:47:17 +0100 | [diff] [blame] | 623 | "PM-Timer: %lu (%ld)\n", | 
| Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 624 | (unsigned long)res, *deltatsc); | 
|  | 625 | *deltatsc = (long)res; | 
| Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 626 | } | 
|  | 627 |  | 
|  | 628 | return 0; | 
|  | 629 | } | 
|  | 630 |  | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 631 | static int __init calibrate_APIC_clock(void) | 
|  | 632 | { | 
|  | 633 | struct clock_event_device *levt = &__get_cpu_var(lapic_events); | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 634 | void (*real_handler)(struct clock_event_device *dev); | 
|  | 635 | unsigned long deltaj; | 
| Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 636 | long delta, deltatsc; | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 637 | int pm_referenced = 0; | 
|  | 638 |  | 
|  | 639 | local_irq_disable(); | 
|  | 640 |  | 
|  | 641 | /* Replace the global interrupt handler */ | 
|  | 642 | real_handler = global_clock_event->event_handler; | 
|  | 643 | global_clock_event->event_handler = lapic_cal_handler; | 
|  | 644 |  | 
|  | 645 | /* | 
| Cyrill Gorcunov | 81608f3 | 2008-10-10 19:00:17 +0400 | [diff] [blame] | 646 | * Setup the APIC counter to maximum. There is no way the lapic | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 647 | * can underflow in the 100ms detection time frame | 
|  | 648 | */ | 
| Cyrill Gorcunov | 81608f3 | 2008-10-10 19:00:17 +0400 | [diff] [blame] | 649 | __setup_APIC_LVTT(0xffffffff, 0, 0); | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 650 |  | 
|  | 651 | /* Let the interrupts run */ | 
|  | 652 | local_irq_enable(); | 
|  | 653 |  | 
|  | 654 | while (lapic_cal_loops <= LAPIC_CAL_LOOPS) | 
|  | 655 | cpu_relax(); | 
|  | 656 |  | 
|  | 657 | local_irq_disable(); | 
|  | 658 |  | 
|  | 659 | /* Restore the real event handler */ | 
|  | 660 | global_clock_event->event_handler = real_handler; | 
|  | 661 |  | 
|  | 662 | /* Build delta t1-t2 as apic timer counts down */ | 
|  | 663 | delta = lapic_cal_t1 - lapic_cal_t2; | 
|  | 664 | apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta); | 
|  | 665 |  | 
| Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 666 | deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1); | 
|  | 667 |  | 
| Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 668 | /* we trust the PM based calibration if possible */ | 
|  | 669 | pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1, | 
| Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 670 | &delta, &deltatsc); | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 671 |  | 
|  | 672 | /* Calculate the scaled math multiplication factor */ | 
|  | 673 | lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS, | 
|  | 674 | lapic_clockevent.shift); | 
|  | 675 | lapic_clockevent.max_delta_ns = | 
| Pierre Tardy | 4aed89d | 2011-01-06 16:23:29 +0100 | [diff] [blame] | 676 | clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent); | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 677 | lapic_clockevent.min_delta_ns = | 
|  | 678 | clockevent_delta2ns(0xF, &lapic_clockevent); | 
|  | 679 |  | 
|  | 680 | calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS; | 
|  | 681 |  | 
|  | 682 | apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta); | 
| Thomas Gleixner | 411462f | 2009-11-16 11:52:39 +0100 | [diff] [blame] | 683 | apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult); | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 684 | apic_printk(APIC_VERBOSE, "..... calibration result: %u\n", | 
|  | 685 | calibration_result); | 
|  | 686 |  | 
|  | 687 | if (cpu_has_tsc) { | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 688 | apic_printk(APIC_VERBOSE, "..... CPU clock speed is " | 
|  | 689 | "%ld.%04ld MHz.\n", | 
| Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 690 | (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ), | 
|  | 691 | (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ)); | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 692 | } | 
|  | 693 |  | 
|  | 694 | apic_printk(APIC_VERBOSE, "..... host bus clock speed is " | 
|  | 695 | "%u.%04u MHz.\n", | 
|  | 696 | calibration_result / (1000000 / HZ), | 
|  | 697 | calibration_result % (1000000 / HZ)); | 
|  | 698 |  | 
|  | 699 | /* | 
|  | 700 | * Do a sanity check on the APIC calibration result | 
|  | 701 | */ | 
|  | 702 | if (calibration_result < (1000000 / HZ)) { | 
|  | 703 | local_irq_enable(); | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 704 | pr_warning("APIC frequency too slow, disabling apic timer\n"); | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 705 | return -1; | 
|  | 706 | } | 
|  | 707 |  | 
|  | 708 | levt->features &= ~CLOCK_EVT_FEAT_DUMMY; | 
|  | 709 |  | 
| Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 710 | /* | 
|  | 711 | * PM timer calibration failed or not turned on | 
|  | 712 | * so lets try APIC timer based calibration | 
|  | 713 | */ | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 714 | if (!pm_referenced) { | 
|  | 715 | apic_printk(APIC_VERBOSE, "... verify APIC timer\n"); | 
|  | 716 |  | 
|  | 717 | /* | 
|  | 718 | * Setup the apic timer manually | 
|  | 719 | */ | 
|  | 720 | levt->event_handler = lapic_cal_handler; | 
|  | 721 | lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt); | 
|  | 722 | lapic_cal_loops = -1; | 
|  | 723 |  | 
|  | 724 | /* Let the interrupts run */ | 
|  | 725 | local_irq_enable(); | 
|  | 726 |  | 
|  | 727 | while (lapic_cal_loops <= LAPIC_CAL_LOOPS) | 
|  | 728 | cpu_relax(); | 
|  | 729 |  | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 730 | /* Stop the lapic timer */ | 
|  | 731 | lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt); | 
|  | 732 |  | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 733 | /* Jiffies delta */ | 
|  | 734 | deltaj = lapic_cal_j2 - lapic_cal_j1; | 
|  | 735 | apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj); | 
|  | 736 |  | 
|  | 737 | /* Check, if the jiffies result is consistent */ | 
|  | 738 | if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2) | 
|  | 739 | apic_printk(APIC_VERBOSE, "... jiffies result ok\n"); | 
|  | 740 | else | 
|  | 741 | levt->features |= CLOCK_EVT_FEAT_DUMMY; | 
|  | 742 | } else | 
|  | 743 | local_irq_enable(); | 
|  | 744 |  | 
|  | 745 | if (levt->features & CLOCK_EVT_FEAT_DUMMY) { | 
| Jaswinder Singh Rajput | e423e33 | 2009-01-04 16:16:25 +0530 | [diff] [blame] | 746 | pr_warning("APIC timer disabled due to verification failure\n"); | 
| Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 747 | return -1; | 
|  | 748 | } | 
|  | 749 |  | 
|  | 750 | return 0; | 
|  | 751 | } | 
|  | 752 |  | 
| Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 753 | /* | 
|  | 754 | * Setup the boot APIC | 
|  | 755 | * | 
|  | 756 | * Calibrate and verify the result. | 
|  | 757 | */ | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 758 | void __init setup_boot_APIC_clock(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 759 | { | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 760 | /* | 
| Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 761 | * The local apic timer can be disabled via the kernel | 
|  | 762 | * commandline or from the CPU detection code. Register the lapic | 
|  | 763 | * timer as a dummy clock event source on SMP systems, so the | 
|  | 764 | * broadcast mechanism is used. On UP systems simply ignore it. | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 765 | */ | 
|  | 766 | if (disable_apic_timer) { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 767 | pr_info("Disabling APIC timer\n"); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 768 | /* No broadcast on UP ! */ | 
| Thomas Gleixner | 9d09951 | 2008-01-30 13:33:04 +0100 | [diff] [blame] | 769 | if (num_possible_cpus() > 1) { | 
|  | 770 | lapic_clockevent.mult = 1; | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 771 | setup_APIC_timer(); | 
| Thomas Gleixner | 9d09951 | 2008-01-30 13:33:04 +0100 | [diff] [blame] | 772 | } | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 773 | return; | 
|  | 774 | } | 
| Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 775 |  | 
| Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 776 | apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n" | 
|  | 777 | "calibrating APIC timer ...\n"); | 
|  | 778 |  | 
| Cyrill Gorcunov | 89b3b1f | 2008-07-15 21:02:54 +0400 | [diff] [blame] | 779 | if (calibrate_APIC_clock()) { | 
| Thomas Gleixner | c2b84b3 | 2008-01-30 13:33:04 +0100 | [diff] [blame] | 780 | /* No broadcast on UP ! */ | 
|  | 781 | if (num_possible_cpus() > 1) | 
|  | 782 | setup_APIC_timer(); | 
|  | 783 | return; | 
|  | 784 | } | 
|  | 785 |  | 
|  | 786 | /* | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 787 | * If nmi_watchdog is set to IO_APIC, we need the | 
|  | 788 | * PIT/HPET going.  Otherwise register lapic as a dummy | 
|  | 789 | * device. | 
|  | 790 | */ | 
| Don Zickus | 072b198 | 2010-11-12 11:22:24 -0500 | [diff] [blame] | 791 | lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY; | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 792 |  | 
| Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 793 | /* Setup the lapic or request the broadcast */ | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 794 | setup_APIC_timer(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 795 | } | 
|  | 796 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 797 | void __cpuinit setup_secondary_APIC_clock(void) | 
|  | 798 | { | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 799 | setup_APIC_timer(); | 
|  | 800 | } | 
|  | 801 |  | 
|  | 802 | /* | 
|  | 803 | * The guts of the apic timer interrupt | 
|  | 804 | */ | 
|  | 805 | static void local_apic_timer_interrupt(void) | 
|  | 806 | { | 
|  | 807 | int cpu = smp_processor_id(); | 
|  | 808 | struct clock_event_device *evt = &per_cpu(lapic_events, cpu); | 
|  | 809 |  | 
|  | 810 | /* | 
|  | 811 | * Normally we should not be here till LAPIC has been initialized but | 
|  | 812 | * in some cases like kdump, its possible that there is a pending LAPIC | 
|  | 813 | * timer interrupt from previous kernel's context and is delivered in | 
|  | 814 | * new kernel the moment interrupts are enabled. | 
|  | 815 | * | 
|  | 816 | * Interrupts are enabled early and LAPIC is setup much later, hence | 
|  | 817 | * its possible that when we get here evt->event_handler is NULL. | 
|  | 818 | * Check for event_handler being NULL and discard the interrupt as | 
|  | 819 | * spurious. | 
|  | 820 | */ | 
|  | 821 | if (!evt->event_handler) { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 822 | pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 823 | /* Switch it off */ | 
|  | 824 | lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt); | 
|  | 825 | return; | 
|  | 826 | } | 
|  | 827 |  | 
|  | 828 | /* | 
|  | 829 | * the NMI deadlock-detector uses this. | 
|  | 830 | */ | 
| Hiroshi Shimamoto | 915b0d0 | 2008-12-08 19:19:26 -0800 | [diff] [blame] | 831 | inc_irq_stat(apic_timer_irqs); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 832 |  | 
|  | 833 | evt->event_handler(evt); | 
|  | 834 | } | 
|  | 835 |  | 
|  | 836 | /* | 
|  | 837 | * Local APIC timer interrupt. This is the most natural way for doing | 
|  | 838 | * local interrupts, but local timer interrupts can be emulated by | 
|  | 839 | * broadcast interrupts too. [in case the hw doesn't support APIC timers] | 
|  | 840 | * | 
|  | 841 | * [ if a single-CPU system runs an SMP kernel then we call the local | 
|  | 842 | *   interrupt as well. Thus we cannot inline the local irq ... ] | 
|  | 843 | */ | 
| Frederic Weisbecker | bcbc4f2 | 2008-12-09 23:54:20 +0100 | [diff] [blame] | 844 | void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs) | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 845 | { | 
|  | 846 | struct pt_regs *old_regs = set_irq_regs(regs); | 
|  | 847 |  | 
|  | 848 | /* | 
|  | 849 | * NOTE! We'd better ACK the irq immediately, | 
|  | 850 | * because timer handling can be slow. | 
|  | 851 | */ | 
|  | 852 | ack_APIC_irq(); | 
|  | 853 | /* | 
|  | 854 | * update_process_times() expects us to have done irq_enter(). | 
|  | 855 | * Besides, if we don't timer interrupts ignore the global | 
|  | 856 | * interrupt lock, which is the WrongThing (tm) to do. | 
|  | 857 | */ | 
|  | 858 | exit_idle(); | 
|  | 859 | irq_enter(); | 
|  | 860 | local_apic_timer_interrupt(); | 
|  | 861 | irq_exit(); | 
| Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 862 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 863 | set_irq_regs(old_regs); | 
|  | 864 | } | 
|  | 865 |  | 
|  | 866 | int setup_profiling_timer(unsigned int multiplier) | 
|  | 867 | { | 
|  | 868 | return -EINVAL; | 
|  | 869 | } | 
|  | 870 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 871 | /* | 
|  | 872 | * Local APIC start and shutdown | 
|  | 873 | */ | 
|  | 874 |  | 
|  | 875 | /** | 
|  | 876 | * clear_local_APIC - shutdown the local APIC | 
|  | 877 | * | 
|  | 878 | * This is called, when a CPU is disabled and before rebooting, so the state of | 
|  | 879 | * the local APIC has no dangling leftovers. Also used to cleanout any BIOS | 
|  | 880 | * leftovers during boot. | 
|  | 881 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 882 | void clear_local_APIC(void) | 
|  | 883 | { | 
| Chuck Ebbert | 2584a82 | 2008-05-20 18:18:12 -0400 | [diff] [blame] | 884 | int maxlvt; | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 885 | u32 v; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 886 |  | 
| Andi Kleen | d343289 | 2008-01-30 13:33:17 +0100 | [diff] [blame] | 887 | /* APIC hasn't been mapped yet */ | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 888 | if (!x2apic_mode && !apic_phys) | 
| Andi Kleen | d343289 | 2008-01-30 13:33:17 +0100 | [diff] [blame] | 889 | return; | 
|  | 890 |  | 
|  | 891 | maxlvt = lapic_get_maxlvt(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 892 | /* | 
| Siddha, Suresh B | 704fc59 | 2006-06-26 13:59:53 +0200 | [diff] [blame] | 893 | * Masking an LVT entry can trigger a local APIC error | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 894 | * if the vector is zero. Mask LVTERR first to prevent this. | 
|  | 895 | */ | 
|  | 896 | if (maxlvt >= 3) { | 
|  | 897 | v = ERROR_APIC_VECTOR; /* any non-zero vector will do */ | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 898 | apic_write(APIC_LVTERR, v | APIC_LVT_MASKED); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 899 | } | 
|  | 900 | /* | 
|  | 901 | * Careful: we have to set masks only first to deassert | 
|  | 902 | * any level-triggered sources. | 
|  | 903 | */ | 
|  | 904 | v = apic_read(APIC_LVTT); | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 905 | apic_write(APIC_LVTT, v | APIC_LVT_MASKED); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 906 | v = apic_read(APIC_LVT0); | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 907 | apic_write(APIC_LVT0, v | APIC_LVT_MASKED); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 908 | v = apic_read(APIC_LVT1); | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 909 | apic_write(APIC_LVT1, v | APIC_LVT_MASKED); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 910 | if (maxlvt >= 4) { | 
|  | 911 | v = apic_read(APIC_LVTPC); | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 912 | apic_write(APIC_LVTPC, v | APIC_LVT_MASKED); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 913 | } | 
|  | 914 |  | 
| Cyrill Gorcunov | 6764014 | 2008-08-16 23:21:50 +0400 | [diff] [blame] | 915 | /* lets not touch this if we didn't frob it */ | 
| Andi Kleen | 4efc067 | 2009-04-28 19:07:31 +0200 | [diff] [blame] | 916 | #ifdef CONFIG_X86_THERMAL_VECTOR | 
| Cyrill Gorcunov | 6764014 | 2008-08-16 23:21:50 +0400 | [diff] [blame] | 917 | if (maxlvt >= 5) { | 
|  | 918 | v = apic_read(APIC_LVTTHMR); | 
|  | 919 | apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED); | 
|  | 920 | } | 
|  | 921 | #endif | 
| Andi Kleen | 5ca8681 | 2009-02-12 13:49:37 +0100 | [diff] [blame] | 922 | #ifdef CONFIG_X86_MCE_INTEL | 
|  | 923 | if (maxlvt >= 6) { | 
|  | 924 | v = apic_read(APIC_LVTCMCI); | 
|  | 925 | if (!(v & APIC_LVT_MASKED)) | 
|  | 926 | apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED); | 
|  | 927 | } | 
|  | 928 | #endif | 
|  | 929 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 930 | /* | 
|  | 931 | * Clean APIC state for other OSs: | 
|  | 932 | */ | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 933 | apic_write(APIC_LVTT, APIC_LVT_MASKED); | 
|  | 934 | apic_write(APIC_LVT0, APIC_LVT_MASKED); | 
|  | 935 | apic_write(APIC_LVT1, APIC_LVT_MASKED); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 936 | if (maxlvt >= 3) | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 937 | apic_write(APIC_LVTERR, APIC_LVT_MASKED); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 938 | if (maxlvt >= 4) | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 939 | apic_write(APIC_LVTPC, APIC_LVT_MASKED); | 
| Cyrill Gorcunov | 6764014 | 2008-08-16 23:21:50 +0400 | [diff] [blame] | 940 |  | 
|  | 941 | /* Integrated APIC (!82489DX) ? */ | 
|  | 942 | if (lapic_is_integrated()) { | 
|  | 943 | if (maxlvt > 3) | 
|  | 944 | /* Clear ESR due to Pentium errata 3AP and 11AP */ | 
|  | 945 | apic_write(APIC_ESR, 0); | 
|  | 946 | apic_read(APIC_ESR); | 
|  | 947 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 948 | } | 
|  | 949 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 950 | /** | 
|  | 951 | * disable_local_APIC - clear and disable the local APIC | 
|  | 952 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 953 | void disable_local_APIC(void) | 
|  | 954 | { | 
|  | 955 | unsigned int value; | 
|  | 956 |  | 
| Jan Beulich | 4a13ad0 | 2009-01-14 12:28:51 +0000 | [diff] [blame] | 957 | /* APIC hasn't been mapped yet */ | 
| Yinghai Lu | fd19dce | 2010-07-15 00:00:59 -0700 | [diff] [blame] | 958 | if (!x2apic_mode && !apic_phys) | 
| Jan Beulich | 4a13ad0 | 2009-01-14 12:28:51 +0000 | [diff] [blame] | 959 | return; | 
|  | 960 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 961 | clear_local_APIC(); | 
|  | 962 |  | 
|  | 963 | /* | 
|  | 964 | * Disable APIC (implies clearing of registers | 
|  | 965 | * for 82489DX!). | 
|  | 966 | */ | 
|  | 967 | value = apic_read(APIC_SPIV); | 
|  | 968 | value &= ~APIC_SPIV_APIC_ENABLED; | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 969 | apic_write(APIC_SPIV, value); | 
| Cyrill Gorcunov | 990b183 | 2008-08-18 20:45:51 +0400 | [diff] [blame] | 970 |  | 
|  | 971 | #ifdef CONFIG_X86_32 | 
|  | 972 | /* | 
|  | 973 | * When LAPIC was disabled by the BIOS and enabled by the kernel, | 
|  | 974 | * restore the disabled state. | 
|  | 975 | */ | 
|  | 976 | if (enabled_via_apicbase) { | 
|  | 977 | unsigned int l, h; | 
|  | 978 |  | 
|  | 979 | rdmsr(MSR_IA32_APICBASE, l, h); | 
|  | 980 | l &= ~MSR_IA32_APICBASE_ENABLE; | 
|  | 981 | wrmsr(MSR_IA32_APICBASE, l, h); | 
|  | 982 | } | 
|  | 983 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 984 | } | 
|  | 985 |  | 
| Cyrill Gorcunov | fe4024d | 2008-08-18 20:45:52 +0400 | [diff] [blame] | 986 | /* | 
|  | 987 | * If Linux enabled the LAPIC against the BIOS default disable it down before | 
|  | 988 | * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and | 
|  | 989 | * not power-off.  Additionally clear all LVT entries before disable_local_APIC | 
|  | 990 | * for the case where Linux didn't enable the LAPIC. | 
|  | 991 | */ | 
| Hiroshi Shimamoto | 9b7711f | 2007-10-19 18:21:11 -0700 | [diff] [blame] | 992 | void lapic_shutdown(void) | 
|  | 993 | { | 
|  | 994 | unsigned long flags; | 
|  | 995 |  | 
| Cyrill Gorcunov | 8312136 | 2009-09-15 11:12:30 +0400 | [diff] [blame] | 996 | if (!cpu_has_apic && !apic_from_smp_config()) | 
| Hiroshi Shimamoto | 9b7711f | 2007-10-19 18:21:11 -0700 | [diff] [blame] | 997 | return; | 
|  | 998 |  | 
|  | 999 | local_irq_save(flags); | 
|  | 1000 |  | 
| Cyrill Gorcunov | fe4024d | 2008-08-18 20:45:52 +0400 | [diff] [blame] | 1001 | #ifdef CONFIG_X86_32 | 
|  | 1002 | if (!enabled_via_apicbase) | 
|  | 1003 | clear_local_APIC(); | 
|  | 1004 | else | 
|  | 1005 | #endif | 
|  | 1006 | disable_local_APIC(); | 
|  | 1007 |  | 
| Hiroshi Shimamoto | 9b7711f | 2007-10-19 18:21:11 -0700 | [diff] [blame] | 1008 |  | 
|  | 1009 | local_irq_restore(flags); | 
|  | 1010 | } | 
|  | 1011 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1012 | /* | 
|  | 1013 | * This is to verify that we're looking at a real local APIC. | 
|  | 1014 | * Check these against your board if the CPUs aren't getting | 
|  | 1015 | * started for no apparent reason. | 
|  | 1016 | */ | 
|  | 1017 | int __init verify_local_APIC(void) | 
|  | 1018 | { | 
|  | 1019 | unsigned int reg0, reg1; | 
|  | 1020 |  | 
|  | 1021 | /* | 
|  | 1022 | * The version register is read-only in a real APIC. | 
|  | 1023 | */ | 
|  | 1024 | reg0 = apic_read(APIC_LVR); | 
|  | 1025 | apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0); | 
|  | 1026 | apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK); | 
|  | 1027 | reg1 = apic_read(APIC_LVR); | 
|  | 1028 | apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1); | 
|  | 1029 |  | 
|  | 1030 | /* | 
|  | 1031 | * The two version reads above should print the same | 
|  | 1032 | * numbers.  If the second one is different, then we | 
|  | 1033 | * poke at a non-APIC. | 
|  | 1034 | */ | 
|  | 1035 | if (reg1 != reg0) | 
|  | 1036 | return 0; | 
|  | 1037 |  | 
|  | 1038 | /* | 
|  | 1039 | * Check if the version looks reasonably. | 
|  | 1040 | */ | 
|  | 1041 | reg1 = GET_APIC_VERSION(reg0); | 
|  | 1042 | if (reg1 == 0x00 || reg1 == 0xff) | 
|  | 1043 | return 0; | 
| Thomas Gleixner | 37e650c | 2008-01-30 13:30:14 +0100 | [diff] [blame] | 1044 | reg1 = lapic_get_maxlvt(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1045 | if (reg1 < 0x02 || reg1 == 0xff) | 
|  | 1046 | return 0; | 
|  | 1047 |  | 
|  | 1048 | /* | 
|  | 1049 | * The ID register is read/write in a real APIC. | 
|  | 1050 | */ | 
| Suresh Siddha | 2d7a66d | 2008-07-11 14:24:19 -0700 | [diff] [blame] | 1051 | reg0 = apic_read(APIC_ID); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1052 | apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0); | 
| Ingo Molnar | 5b81272 | 2009-01-28 14:59:17 +0100 | [diff] [blame] | 1053 | apic_write(APIC_ID, reg0 ^ apic->apic_id_mask); | 
| Suresh Siddha | 2d7a66d | 2008-07-11 14:24:19 -0700 | [diff] [blame] | 1054 | reg1 = apic_read(APIC_ID); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 | apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1); | 
|  | 1056 | apic_write(APIC_ID, reg0); | 
| Ingo Molnar | 5b81272 | 2009-01-28 14:59:17 +0100 | [diff] [blame] | 1057 | if (reg1 != (reg0 ^ apic->apic_id_mask)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1058 | return 0; | 
|  | 1059 |  | 
|  | 1060 | /* | 
|  | 1061 | * The next two are just to see if we have sane values. | 
|  | 1062 | * They're only really relevant if we're in Virtual Wire | 
|  | 1063 | * compatibility mode, but most boxes are anymore. | 
|  | 1064 | */ | 
|  | 1065 | reg0 = apic_read(APIC_LVT0); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1066 | apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1067 | reg1 = apic_read(APIC_LVT1); | 
|  | 1068 | apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1); | 
|  | 1069 |  | 
|  | 1070 | return 1; | 
|  | 1071 | } | 
|  | 1072 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1073 | /** | 
|  | 1074 | * sync_Arb_IDs - synchronize APIC bus arbitration IDs | 
|  | 1075 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1076 | void __init sync_Arb_IDs(void) | 
|  | 1077 | { | 
| Cyrill Gorcunov | 296cb95 | 2008-08-15 13:51:23 +0200 | [diff] [blame] | 1078 | /* | 
|  | 1079 | * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not | 
|  | 1080 | * needed on AMD. | 
|  | 1081 | */ | 
|  | 1082 | if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1083 | return; | 
|  | 1084 |  | 
|  | 1085 | /* | 
|  | 1086 | * Wait for idle. | 
|  | 1087 | */ | 
|  | 1088 | apic_wait_icr_idle(); | 
|  | 1089 |  | 
|  | 1090 | apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n"); | 
| Cyrill Gorcunov | 6f6da97 | 2008-08-15 23:05:19 +0400 | [diff] [blame] | 1091 | apic_write(APIC_ICR, APIC_DEST_ALLINC | | 
|  | 1092 | APIC_INT_LEVELTRIG | APIC_DM_INIT); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1093 | } | 
|  | 1094 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1095 | /* | 
|  | 1096 | * An initial setup of the virtual wire mode. | 
|  | 1097 | */ | 
|  | 1098 | void __init init_bsp_APIC(void) | 
|  | 1099 | { | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1100 | unsigned int value; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1101 |  | 
|  | 1102 | /* | 
|  | 1103 | * Don't do the setup now if we have a SMP BIOS as the | 
|  | 1104 | * through-I/O-APIC virtual wire mode might be active. | 
|  | 1105 | */ | 
|  | 1106 | if (smp_found_config || !cpu_has_apic) | 
|  | 1107 | return; | 
|  | 1108 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1109 | /* | 
|  | 1110 | * Do not trust the local APIC being empty at bootup. | 
|  | 1111 | */ | 
|  | 1112 | clear_local_APIC(); | 
|  | 1113 |  | 
|  | 1114 | /* | 
|  | 1115 | * Enable APIC. | 
|  | 1116 | */ | 
|  | 1117 | value = apic_read(APIC_SPIV); | 
|  | 1118 | value &= ~APIC_VECTOR_MASK; | 
|  | 1119 | value |= APIC_SPIV_APIC_ENABLED; | 
| Cyrill Gorcunov | 638c041 | 2008-08-15 23:05:18 +0400 | [diff] [blame] | 1120 |  | 
|  | 1121 | #ifdef CONFIG_X86_32 | 
|  | 1122 | /* This bit is reserved on P4/Xeon and should be cleared */ | 
|  | 1123 | if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && | 
|  | 1124 | (boot_cpu_data.x86 == 15)) | 
|  | 1125 | value &= ~APIC_SPIV_FOCUS_DISABLED; | 
|  | 1126 | else | 
|  | 1127 | #endif | 
|  | 1128 | value |= APIC_SPIV_FOCUS_DISABLED; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1129 | value |= SPURIOUS_APIC_VECTOR; | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1130 | apic_write(APIC_SPIV, value); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1131 |  | 
|  | 1132 | /* | 
|  | 1133 | * Set up the virtual wire mode. | 
|  | 1134 | */ | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1135 | apic_write(APIC_LVT0, APIC_DM_EXTINT); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1136 | value = APIC_DM_NMI; | 
| Cyrill Gorcunov | 638c041 | 2008-08-15 23:05:18 +0400 | [diff] [blame] | 1137 | if (!lapic_is_integrated())		/* 82489DX */ | 
|  | 1138 | value |= APIC_LVT_LEVEL_TRIGGER; | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1139 | apic_write(APIC_LVT1, value); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1140 | } | 
|  | 1141 |  | 
| Cyrill Gorcunov | c43da2f | 2008-08-18 20:45:54 +0400 | [diff] [blame] | 1142 | static void __cpuinit lapic_setup_esr(void) | 
|  | 1143 | { | 
| Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1144 | unsigned int oldvalue, value, maxlvt; | 
| Cyrill Gorcunov | c43da2f | 2008-08-18 20:45:54 +0400 | [diff] [blame] | 1145 |  | 
| Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1146 | if (!lapic_is_integrated()) { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1147 | pr_info("No ESR for 82489DX.\n"); | 
| Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1148 | return; | 
| Cyrill Gorcunov | c43da2f | 2008-08-18 20:45:54 +0400 | [diff] [blame] | 1149 | } | 
| Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1150 |  | 
| Ingo Molnar | 08125d3 | 2009-01-28 05:08:44 +0100 | [diff] [blame] | 1151 | if (apic->disable_esr) { | 
| Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1152 | /* | 
|  | 1153 | * Something untraceable is creating bad interrupts on | 
|  | 1154 | * secondary quads ... for the moment, just leave the | 
|  | 1155 | * ESR disabled - we can't do anything useful with the | 
|  | 1156 | * errors anyway - mbligh | 
|  | 1157 | */ | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1158 | pr_info("Leaving ESR disabled.\n"); | 
| Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1159 | return; | 
|  | 1160 | } | 
|  | 1161 |  | 
|  | 1162 | maxlvt = lapic_get_maxlvt(); | 
|  | 1163 | if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */ | 
|  | 1164 | apic_write(APIC_ESR, 0); | 
|  | 1165 | oldvalue = apic_read(APIC_ESR); | 
|  | 1166 |  | 
|  | 1167 | /* enables sending errors */ | 
|  | 1168 | value = ERROR_APIC_VECTOR; | 
|  | 1169 | apic_write(APIC_LVTERR, value); | 
|  | 1170 |  | 
|  | 1171 | /* | 
|  | 1172 | * spec says clear errors after enabling vector. | 
|  | 1173 | */ | 
|  | 1174 | if (maxlvt > 3) | 
|  | 1175 | apic_write(APIC_ESR, 0); | 
|  | 1176 | value = apic_read(APIC_ESR); | 
|  | 1177 | if (value != oldvalue) | 
|  | 1178 | apic_printk(APIC_VERBOSE, "ESR value before enabling " | 
|  | 1179 | "vector: 0x%08x  after: 0x%08x\n", | 
|  | 1180 | oldvalue, value); | 
| Cyrill Gorcunov | c43da2f | 2008-08-18 20:45:54 +0400 | [diff] [blame] | 1181 | } | 
|  | 1182 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1183 | /** | 
|  | 1184 | * setup_local_APIC - setup the local APIC | 
| Tejun Heo | 0aa002f | 2010-12-09 11:47:21 +0100 | [diff] [blame] | 1185 | * | 
|  | 1186 | * Used to setup local APIC while initializing BSP or bringin up APs. | 
|  | 1187 | * Always called with preemption disabled. | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1188 | */ | 
|  | 1189 | void __cpuinit setup_local_APIC(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1190 | { | 
| Tejun Heo | 0aa002f | 2010-12-09 11:47:21 +0100 | [diff] [blame] | 1191 | int cpu = smp_processor_id(); | 
| Kerstin Jonsson | 8c3ba8d | 2010-05-24 12:13:15 -0700 | [diff] [blame] | 1192 | unsigned int value, queued; | 
|  | 1193 | int i, j, acked = 0; | 
|  | 1194 | unsigned long long tsc = 0, ntsc; | 
|  | 1195 | long long max_loops = cpu_khz; | 
|  | 1196 |  | 
|  | 1197 | if (cpu_has_tsc) | 
|  | 1198 | rdtscll(tsc); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1199 |  | 
| Jan Beulich | f118263 | 2009-01-14 12:27:35 +0000 | [diff] [blame] | 1200 | if (disable_apic) { | 
| Henrik Kretzschmar | 7167d08 | 2011-02-22 15:38:05 +0100 | [diff] [blame] | 1201 | disable_ioapic_support(); | 
| Jan Beulich | f118263 | 2009-01-14 12:27:35 +0000 | [diff] [blame] | 1202 | return; | 
|  | 1203 | } | 
|  | 1204 |  | 
| Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1205 | #ifdef CONFIG_X86_32 | 
|  | 1206 | /* Pound the ESR really hard over the head with a big hammer - mbligh */ | 
| Ingo Molnar | 08125d3 | 2009-01-28 05:08:44 +0100 | [diff] [blame] | 1207 | if (lapic_is_integrated() && apic->disable_esr) { | 
| Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1208 | apic_write(APIC_ESR, 0); | 
|  | 1209 | apic_write(APIC_ESR, 0); | 
|  | 1210 | apic_write(APIC_ESR, 0); | 
|  | 1211 | apic_write(APIC_ESR, 0); | 
|  | 1212 | } | 
|  | 1213 | #endif | 
| Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1214 | perf_events_lapic_init(); | 
| Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1215 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1216 | /* | 
|  | 1217 | * Double-check whether this APIC is really registered. | 
|  | 1218 | * This is meaningless in clustered apic mode, so we skip it. | 
|  | 1219 | */ | 
| Daniel Walker | c2777f9 | 2009-09-12 10:40:20 -0700 | [diff] [blame] | 1220 | BUG_ON(!apic->apic_id_registered()); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1221 |  | 
|  | 1222 | /* | 
|  | 1223 | * Intel recommends to set DFR, LDR and TPR before enabling | 
|  | 1224 | * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel | 
|  | 1225 | * document number 292116).  So here it goes... | 
|  | 1226 | */ | 
| Ingo Molnar | a5c4329 | 2009-01-28 06:50:47 +0100 | [diff] [blame] | 1227 | apic->init_apic_ldr(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1228 |  | 
| Tejun Heo | 6f802c4 | 2011-01-23 14:37:31 +0100 | [diff] [blame] | 1229 | #ifdef CONFIG_X86_32 | 
|  | 1230 | /* | 
| Tejun Heo | acb8bc0 | 2011-01-23 14:37:33 +0100 | [diff] [blame] | 1231 | * APIC LDR is initialized.  If logical_apicid mapping was | 
|  | 1232 | * initialized during get_smp_config(), make sure it matches the | 
|  | 1233 | * actual value. | 
| Tejun Heo | 6f802c4 | 2011-01-23 14:37:31 +0100 | [diff] [blame] | 1234 | */ | 
| Tejun Heo | acb8bc0 | 2011-01-23 14:37:33 +0100 | [diff] [blame] | 1235 | i = early_per_cpu(x86_cpu_to_logical_apicid, cpu); | 
|  | 1236 | WARN_ON(i != BAD_APICID && i != logical_smp_processor_id()); | 
|  | 1237 | /* always use the value from LDR */ | 
| Tejun Heo | 6f802c4 | 2011-01-23 14:37:31 +0100 | [diff] [blame] | 1238 | early_per_cpu(x86_cpu_to_logical_apicid, cpu) = | 
|  | 1239 | logical_smp_processor_id(); | 
| Tejun Heo | c4b90c1 | 2011-05-02 14:18:52 +0200 | [diff] [blame] | 1240 |  | 
|  | 1241 | /* | 
|  | 1242 | * Some NUMA implementations (NUMAQ) don't initialize apicid to | 
|  | 1243 | * node mapping during NUMA init.  Now that logical apicid is | 
|  | 1244 | * guaranteed to be known, give it another chance.  This is already | 
|  | 1245 | * a bit too late - percpu allocation has already happened without | 
|  | 1246 | * proper NUMA affinity. | 
|  | 1247 | */ | 
| Tejun Heo | 84914ed | 2011-05-02 14:18:52 +0200 | [diff] [blame] | 1248 | if (apic->x86_32_numa_cpu_node) | 
|  | 1249 | set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu), | 
|  | 1250 | apic->x86_32_numa_cpu_node(cpu)); | 
| Tejun Heo | 6f802c4 | 2011-01-23 14:37:31 +0100 | [diff] [blame] | 1251 | #endif | 
|  | 1252 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1253 | /* | 
|  | 1254 | * Set Task Priority to 'accept all'. We never change this | 
|  | 1255 | * later on. | 
|  | 1256 | */ | 
|  | 1257 | value = apic_read(APIC_TASKPRI); | 
|  | 1258 | value &= ~APIC_TPRI_MASK; | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1259 | apic_write(APIC_TASKPRI, value); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1260 |  | 
|  | 1261 | /* | 
| Vivek Goyal | da7ed9f | 2006-03-25 16:31:16 +0100 | [diff] [blame] | 1262 | * After a crash, we no longer service the interrupts and a pending | 
|  | 1263 | * interrupt from previous kernel might still have ISR bit set. | 
|  | 1264 | * | 
|  | 1265 | * Most probably by now CPU has serviced that pending interrupt and | 
|  | 1266 | * it might not have done the ack_APIC_irq() because it thought, | 
|  | 1267 | * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it | 
|  | 1268 | * does not clear the ISR bit and cpu thinks it has already serivced | 
|  | 1269 | * the interrupt. Hence a vector might get locked. It was noticed | 
|  | 1270 | * for timer irq (vector 0x31). Issue an extra EOI to clear ISR. | 
|  | 1271 | */ | 
| Kerstin Jonsson | 8c3ba8d | 2010-05-24 12:13:15 -0700 | [diff] [blame] | 1272 | do { | 
|  | 1273 | queued = 0; | 
|  | 1274 | for (i = APIC_ISR_NR - 1; i >= 0; i--) | 
|  | 1275 | queued |= apic_read(APIC_IRR + i*0x10); | 
|  | 1276 |  | 
|  | 1277 | for (i = APIC_ISR_NR - 1; i >= 0; i--) { | 
|  | 1278 | value = apic_read(APIC_ISR + i*0x10); | 
|  | 1279 | for (j = 31; j >= 0; j--) { | 
|  | 1280 | if (value & (1<<j)) { | 
|  | 1281 | ack_APIC_irq(); | 
|  | 1282 | acked++; | 
|  | 1283 | } | 
|  | 1284 | } | 
| Vivek Goyal | da7ed9f | 2006-03-25 16:31:16 +0100 | [diff] [blame] | 1285 | } | 
| Kerstin Jonsson | 8c3ba8d | 2010-05-24 12:13:15 -0700 | [diff] [blame] | 1286 | if (acked > 256) { | 
|  | 1287 | printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n", | 
|  | 1288 | acked); | 
|  | 1289 | break; | 
|  | 1290 | } | 
|  | 1291 | if (cpu_has_tsc) { | 
|  | 1292 | rdtscll(ntsc); | 
|  | 1293 | max_loops = (cpu_khz << 10) - (ntsc - tsc); | 
|  | 1294 | } else | 
|  | 1295 | max_loops--; | 
|  | 1296 | } while (queued && max_loops > 0); | 
|  | 1297 | WARN_ON(max_loops <= 0); | 
| Vivek Goyal | da7ed9f | 2006-03-25 16:31:16 +0100 | [diff] [blame] | 1298 |  | 
|  | 1299 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1300 | * Now that we are all set up, enable the APIC | 
|  | 1301 | */ | 
|  | 1302 | value = apic_read(APIC_SPIV); | 
|  | 1303 | value &= ~APIC_VECTOR_MASK; | 
|  | 1304 | /* | 
|  | 1305 | * Enable APIC | 
|  | 1306 | */ | 
|  | 1307 | value |= APIC_SPIV_APIC_ENABLED; | 
|  | 1308 |  | 
| Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1309 | #ifdef CONFIG_X86_32 | 
|  | 1310 | /* | 
|  | 1311 | * Some unknown Intel IO/APIC (or APIC) errata is biting us with | 
|  | 1312 | * certain networking cards. If high frequency interrupts are | 
|  | 1313 | * happening on a particular IOAPIC pin, plus the IOAPIC routing | 
|  | 1314 | * entry is masked/unmasked at a high rate as well then sooner or | 
|  | 1315 | * later IOAPIC line gets 'stuck', no more interrupts are received | 
|  | 1316 | * from the device. If focus CPU is disabled then the hang goes | 
|  | 1317 | * away, oh well :-( | 
|  | 1318 | * | 
|  | 1319 | * [ This bug can be reproduced easily with a level-triggered | 
|  | 1320 | *   PCI Ne2000 networking cards and PII/PIII processors, dual | 
|  | 1321 | *   BX chipset. ] | 
|  | 1322 | */ | 
|  | 1323 | /* | 
|  | 1324 | * Actually disabling the focus CPU check just makes the hang less | 
|  | 1325 | * frequent as it makes the interrupt distributon model be more | 
|  | 1326 | * like LRU than MRU (the short-term load is more even across CPUs). | 
|  | 1327 | * See also the comment in end_level_ioapic_irq().  --macro | 
|  | 1328 | */ | 
|  | 1329 |  | 
|  | 1330 | /* | 
|  | 1331 | * - enable focus processor (bit==0) | 
|  | 1332 | * - 64bit mode always use processor focus | 
|  | 1333 | *   so no need to set it | 
|  | 1334 | */ | 
|  | 1335 | value &= ~APIC_SPIV_FOCUS_DISABLED; | 
|  | 1336 | #endif | 
| Andi Kleen | 3f14c74 | 2006-09-26 10:52:29 +0200 | [diff] [blame] | 1337 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1338 | /* | 
|  | 1339 | * Set spurious IRQ vector | 
|  | 1340 | */ | 
|  | 1341 | value |= SPURIOUS_APIC_VECTOR; | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1342 | apic_write(APIC_SPIV, value); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1343 |  | 
|  | 1344 | /* | 
|  | 1345 | * Set up LVT0, LVT1: | 
|  | 1346 | * | 
|  | 1347 | * set up through-local-APIC on the BP's LINT0. This is not | 
|  | 1348 | * strictly necessary in pure symmetric-IO mode, but sometimes | 
|  | 1349 | * we delegate interrupts to the 8259A. | 
|  | 1350 | */ | 
|  | 1351 | /* | 
|  | 1352 | * TODO: set up through-local-APIC from through-I/O-APIC? --macro | 
|  | 1353 | */ | 
|  | 1354 | value = apic_read(APIC_LVT0) & APIC_LVT_MASKED; | 
| Tejun Heo | 0aa002f | 2010-12-09 11:47:21 +0100 | [diff] [blame] | 1355 | if (!cpu && (pic_mode || !value)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1356 | value = APIC_DM_EXTINT; | 
| Tejun Heo | 0aa002f | 2010-12-09 11:47:21 +0100 | [diff] [blame] | 1357 | apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1358 | } else { | 
|  | 1359 | value = APIC_DM_EXTINT | APIC_LVT_MASKED; | 
| Tejun Heo | 0aa002f | 2010-12-09 11:47:21 +0100 | [diff] [blame] | 1360 | apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1361 | } | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1362 | apic_write(APIC_LVT0, value); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1363 |  | 
|  | 1364 | /* | 
|  | 1365 | * only the BP should see the LINT1 NMI signal, obviously. | 
|  | 1366 | */ | 
| Tejun Heo | 0aa002f | 2010-12-09 11:47:21 +0100 | [diff] [blame] | 1367 | if (!cpu) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1368 | value = APIC_DM_NMI; | 
|  | 1369 | else | 
|  | 1370 | value = APIC_DM_NMI | APIC_LVT_MASKED; | 
| Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1371 | if (!lapic_is_integrated())		/* 82489DX */ | 
|  | 1372 | value |= APIC_LVT_LEVEL_TRIGGER; | 
| Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1373 | apic_write(APIC_LVT1, value); | 
| Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1374 |  | 
| Andi Kleen | be71b85 | 2009-02-12 13:49:38 +0100 | [diff] [blame] | 1375 | #ifdef CONFIG_X86_MCE_INTEL | 
|  | 1376 | /* Recheck CMCI information after local APIC is up on CPU #0 */ | 
| Tejun Heo | 0aa002f | 2010-12-09 11:47:21 +0100 | [diff] [blame] | 1377 | if (!cpu) | 
| Andi Kleen | be71b85 | 2009-02-12 13:49:38 +0100 | [diff] [blame] | 1378 | cmci_recheck(); | 
|  | 1379 | #endif | 
| Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1380 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1381 |  | 
| Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1382 | void __cpuinit end_local_APIC_setup(void) | 
|  | 1383 | { | 
|  | 1384 | lapic_setup_esr(); | 
| Cyrill Gorcunov | fa6b95f | 2008-08-18 20:45:58 +0400 | [diff] [blame] | 1385 |  | 
|  | 1386 | #ifdef CONFIG_X86_32 | 
| Cyrill Gorcunov | 1b4ee4e | 2008-08-18 23:12:33 +0400 | [diff] [blame] | 1387 | { | 
|  | 1388 | unsigned int value; | 
|  | 1389 | /* Disable the local apic timer */ | 
|  | 1390 | value = apic_read(APIC_LVTT); | 
|  | 1391 | value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR); | 
|  | 1392 | apic_write(APIC_LVTT, value); | 
|  | 1393 | } | 
| Cyrill Gorcunov | fa6b95f | 2008-08-18 20:45:58 +0400 | [diff] [blame] | 1394 | #endif | 
|  | 1395 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1396 | apic_pm_activate(); | 
| Jan Beulich | 2fb270f | 2011-02-09 08:21:02 +0000 | [diff] [blame] | 1397 | } | 
|  | 1398 |  | 
|  | 1399 | void __init bsp_end_local_APIC_setup(void) | 
|  | 1400 | { | 
|  | 1401 | end_local_APIC_setup(); | 
| Kenji Kaneshige | 7f7fbf4 | 2010-11-30 22:22:28 -0800 | [diff] [blame] | 1402 |  | 
|  | 1403 | /* | 
|  | 1404 | * Now that local APIC setup is completed for BP, configure the fault | 
|  | 1405 | * handling for interrupt remapping. | 
|  | 1406 | */ | 
| Jan Beulich | 2fb270f | 2011-02-09 08:21:02 +0000 | [diff] [blame] | 1407 | if (intr_remapping_enabled) | 
| Kenji Kaneshige | 7f7fbf4 | 2010-11-30 22:22:28 -0800 | [diff] [blame] | 1408 | enable_drhd_fault_handling(); | 
|  | 1409 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1410 | } | 
|  | 1411 |  | 
| Yinghai Lu | 06cd9a7 | 2009-02-16 17:29:58 -0800 | [diff] [blame] | 1412 | #ifdef CONFIG_X86_X2APIC | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1413 | void check_x2apic(void) | 
|  | 1414 | { | 
| Suresh Siddha | ef1f87a | 2009-02-21 14:23:21 -0800 | [diff] [blame] | 1415 | if (x2apic_enabled()) { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1416 | pr_info("x2apic enabled by BIOS, switching to x2apic ops\n"); | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 1417 | x2apic_preenabled = x2apic_mode = 1; | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1418 | } | 
|  | 1419 | } | 
|  | 1420 |  | 
|  | 1421 | void enable_x2apic(void) | 
|  | 1422 | { | 
|  | 1423 | int msr, msr2; | 
|  | 1424 |  | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 1425 | if (!x2apic_mode) | 
| Yinghai Lu | 06cd9a7 | 2009-02-16 17:29:58 -0800 | [diff] [blame] | 1426 | return; | 
|  | 1427 |  | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1428 | rdmsr(MSR_IA32_APICBASE, msr, msr2); | 
|  | 1429 | if (!(msr & X2APIC_ENABLE)) { | 
| Mike Travis | 450b1e8 | 2009-12-11 08:08:50 -0800 | [diff] [blame] | 1430 | printk_once(KERN_INFO "Enabling x2apic\n"); | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1431 | wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0); | 
|  | 1432 | } | 
|  | 1433 | } | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1434 | #endif /* CONFIG_X86_X2APIC */ | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1435 |  | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1436 | int __init enable_IR(void) | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1437 | { | 
|  | 1438 | #ifdef CONFIG_INTR_REMAP | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1439 | if (!intr_remapping_supported()) { | 
|  | 1440 | pr_debug("intr-remapping not supported\n"); | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1441 | return 0; | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1442 | } | 
|  | 1443 |  | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1444 | if (!x2apic_preenabled && skip_ioapic_setup) { | 
|  | 1445 | pr_info("Skipped enabling intr-remap because of skipping " | 
|  | 1446 | "io-apic setup\n"); | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1447 | return 0; | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1448 | } | 
|  | 1449 |  | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1450 | if (enable_intr_remapping(x2apic_supported())) | 
|  | 1451 | return 0; | 
|  | 1452 |  | 
|  | 1453 | pr_info("Enabled Interrupt-remapping\n"); | 
|  | 1454 |  | 
|  | 1455 | return 1; | 
|  | 1456 |  | 
|  | 1457 | #endif | 
|  | 1458 | return 0; | 
|  | 1459 | } | 
|  | 1460 |  | 
|  | 1461 | void __init enable_IR_x2apic(void) | 
|  | 1462 | { | 
|  | 1463 | unsigned long flags; | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1464 | int ret, x2apic_enabled = 0; | 
| Yinghai Lu | e670761 | 2009-11-21 00:23:37 -0800 | [diff] [blame] | 1465 | int dmar_table_init_ret; | 
| Yinghai Lu | b7f42ab | 2009-08-17 11:19:40 -0700 | [diff] [blame] | 1466 |  | 
| Yinghai Lu | b7f42ab | 2009-08-17 11:19:40 -0700 | [diff] [blame] | 1467 | dmar_table_init_ret = dmar_table_init(); | 
| Yinghai Lu | e670761 | 2009-11-21 00:23:37 -0800 | [diff] [blame] | 1468 | if (dmar_table_init_ret && !x2apic_supported()) | 
|  | 1469 | return; | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1470 |  | 
| Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 1471 | ret = save_ioapic_entries(); | 
| Cyrill Gorcunov | 5ffa4eb | 2008-09-18 23:37:57 +0400 | [diff] [blame] | 1472 | if (ret) { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1473 | pr_info("Saving IO-APIC state failed: %d\n", ret); | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1474 | goto out; | 
| Cyrill Gorcunov | 5ffa4eb | 2008-09-18 23:37:57 +0400 | [diff] [blame] | 1475 | } | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1476 |  | 
| Suresh Siddha | 05c3dc2 | 2009-03-16 17:05:03 -0700 | [diff] [blame] | 1477 | local_irq_save(flags); | 
| Jacob Pan | b81bb37 | 2009-11-09 11:27:04 -0800 | [diff] [blame] | 1478 | legacy_pic->mask_all(); | 
| Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 1479 | mask_ioapic_entries(); | 
| Suresh Siddha | 05c3dc2 | 2009-03-16 17:05:03 -0700 | [diff] [blame] | 1480 |  | 
| Yinghai Lu | b7f42ab | 2009-08-17 11:19:40 -0700 | [diff] [blame] | 1481 | if (dmar_table_init_ret) | 
|  | 1482 | ret = 0; | 
|  | 1483 | else | 
|  | 1484 | ret = enable_IR(); | 
|  | 1485 |  | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1486 | if (!ret) { | 
|  | 1487 | /* IR is required if there is APIC ID > 255 even when running | 
|  | 1488 | * under KVM | 
|  | 1489 | */ | 
| Sheng Yang | 2904ed8 | 2010-12-21 14:18:48 +0800 | [diff] [blame] | 1490 | if (max_physical_apicid > 255 || | 
|  | 1491 | !hypervisor_x2apic_available()) | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1492 | goto nox2apic; | 
|  | 1493 | /* | 
|  | 1494 | * without IR all CPUs can be addressed by IOAPIC/MSI | 
|  | 1495 | * only in physical mode | 
|  | 1496 | */ | 
|  | 1497 | x2apic_force_phys(); | 
|  | 1498 | } | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1499 |  | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1500 | x2apic_enabled = 1; | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1501 |  | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 1502 | if (x2apic_supported() && !x2apic_mode) { | 
|  | 1503 | x2apic_mode = 1; | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1504 | enable_x2apic(); | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1505 | pr_info("Enabled x2apic\n"); | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1506 | } | 
| Cyrill Gorcunov | 5ffa4eb | 2008-09-18 23:37:57 +0400 | [diff] [blame] | 1507 |  | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1508 | nox2apic: | 
|  | 1509 | if (!ret) /* IR enabling failed */ | 
| Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 1510 | restore_ioapic_entries(); | 
| Jacob Pan | b81bb37 | 2009-11-09 11:27:04 -0800 | [diff] [blame] | 1511 | legacy_pic->restore_mask(); | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1512 | local_irq_restore(flags); | 
|  | 1513 |  | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1514 | out: | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1515 | if (x2apic_enabled) | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1516 | return; | 
|  | 1517 |  | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1518 | if (x2apic_preenabled) | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1519 | panic("x2apic: enabled by BIOS but kernel init failed."); | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1520 | else if (cpu_has_x2apic) | 
| Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1521 | pr_info("Not enabling x2apic, Intr-remapping init failed.\n"); | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1522 | } | 
| Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1523 |  | 
| Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1524 | #ifdef CONFIG_X86_64 | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1525 | /* | 
|  | 1526 | * Detect and enable local APICs on non-SMP boards. | 
|  | 1527 | * Original code written by Keir Fraser. | 
|  | 1528 | * On AMD64 we trust the BIOS - if it says no APIC it is likely | 
|  | 1529 | * not correctly set up (usually the APIC timer won't work etc.) | 
|  | 1530 | */ | 
|  | 1531 | static int __init detect_init_APIC(void) | 
|  | 1532 | { | 
|  | 1533 | if (!cpu_has_apic) { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1534 | pr_info("No local APIC present\n"); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1535 | return -1; | 
|  | 1536 | } | 
|  | 1537 |  | 
|  | 1538 | mp_lapic_addr = APIC_DEFAULT_PHYS_BASE; | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1539 | return 0; | 
|  | 1540 | } | 
| Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1541 | #else | 
| Thomas Gleixner | 5a7ae78 | 2010-10-19 10:46:28 -0700 | [diff] [blame] | 1542 |  | 
| Henrik Kretzschmar | 25874a2 | 2011-03-11 08:02:36 +0100 | [diff] [blame] | 1543 | static int __init apic_verify(void) | 
| Thomas Gleixner | 5a7ae78 | 2010-10-19 10:46:28 -0700 | [diff] [blame] | 1544 | { | 
|  | 1545 | u32 features, h, l; | 
|  | 1546 |  | 
|  | 1547 | /* | 
|  | 1548 | * The APIC feature bit should now be enabled | 
|  | 1549 | * in `cpuid' | 
|  | 1550 | */ | 
|  | 1551 | features = cpuid_edx(1); | 
|  | 1552 | if (!(features & (1 << X86_FEATURE_APIC))) { | 
|  | 1553 | pr_warning("Could not enable APIC!\n"); | 
|  | 1554 | return -1; | 
|  | 1555 | } | 
|  | 1556 | set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC); | 
|  | 1557 | mp_lapic_addr = APIC_DEFAULT_PHYS_BASE; | 
|  | 1558 |  | 
|  | 1559 | /* The BIOS may have set up the APIC at some other address */ | 
|  | 1560 | rdmsr(MSR_IA32_APICBASE, l, h); | 
|  | 1561 | if (l & MSR_IA32_APICBASE_ENABLE) | 
|  | 1562 | mp_lapic_addr = l & MSR_IA32_APICBASE_BASE; | 
|  | 1563 |  | 
|  | 1564 | pr_info("Found and enabled local APIC!\n"); | 
|  | 1565 | return 0; | 
|  | 1566 | } | 
|  | 1567 |  | 
| Henrik Kretzschmar | 25874a2 | 2011-03-11 08:02:36 +0100 | [diff] [blame] | 1568 | int __init apic_force_enable(unsigned long addr) | 
| Thomas Gleixner | 5a7ae78 | 2010-10-19 10:46:28 -0700 | [diff] [blame] | 1569 | { | 
|  | 1570 | u32 h, l; | 
|  | 1571 |  | 
|  | 1572 | if (disable_apic) | 
|  | 1573 | return -1; | 
|  | 1574 |  | 
|  | 1575 | /* | 
|  | 1576 | * Some BIOSes disable the local APIC in the APIC_BASE | 
|  | 1577 | * MSR. This can only be done in software for Intel P6 or later | 
|  | 1578 | * and AMD K7 (Model > 1) or later. | 
|  | 1579 | */ | 
|  | 1580 | rdmsr(MSR_IA32_APICBASE, l, h); | 
|  | 1581 | if (!(l & MSR_IA32_APICBASE_ENABLE)) { | 
|  | 1582 | pr_info("Local APIC disabled by BIOS -- reenabling.\n"); | 
|  | 1583 | l &= ~MSR_IA32_APICBASE_BASE; | 
| Thomas Gleixner | a906fda | 2011-02-25 16:09:31 +0100 | [diff] [blame] | 1584 | l |= MSR_IA32_APICBASE_ENABLE | addr; | 
| Thomas Gleixner | 5a7ae78 | 2010-10-19 10:46:28 -0700 | [diff] [blame] | 1585 | wrmsr(MSR_IA32_APICBASE, l, h); | 
|  | 1586 | enabled_via_apicbase = 1; | 
|  | 1587 | } | 
|  | 1588 | return apic_verify(); | 
|  | 1589 | } | 
|  | 1590 |  | 
| Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1591 | /* | 
|  | 1592 | * Detect and initialize APIC | 
|  | 1593 | */ | 
|  | 1594 | static int __init detect_init_APIC(void) | 
|  | 1595 | { | 
| Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1596 | /* Disabled by kernel option? */ | 
|  | 1597 | if (disable_apic) | 
|  | 1598 | return -1; | 
|  | 1599 |  | 
|  | 1600 | switch (boot_cpu_data.x86_vendor) { | 
|  | 1601 | case X86_VENDOR_AMD: | 
|  | 1602 | if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) || | 
| Borislav Petkov | 8587706 | 2009-02-03 16:24:22 +0100 | [diff] [blame] | 1603 | (boot_cpu_data.x86 >= 15)) | 
| Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1604 | break; | 
|  | 1605 | goto no_apic; | 
|  | 1606 | case X86_VENDOR_INTEL: | 
|  | 1607 | if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 || | 
|  | 1608 | (boot_cpu_data.x86 == 5 && cpu_has_apic)) | 
|  | 1609 | break; | 
|  | 1610 | goto no_apic; | 
|  | 1611 | default: | 
|  | 1612 | goto no_apic; | 
|  | 1613 | } | 
|  | 1614 |  | 
|  | 1615 | if (!cpu_has_apic) { | 
|  | 1616 | /* | 
|  | 1617 | * Over-ride BIOS and try to enable the local APIC only if | 
|  | 1618 | * "lapic" specified. | 
|  | 1619 | */ | 
|  | 1620 | if (!force_enable_local_apic) { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1621 | pr_info("Local APIC disabled by BIOS -- " | 
|  | 1622 | "you can enable it with \"lapic\"\n"); | 
| Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1623 | return -1; | 
|  | 1624 | } | 
| Thomas Gleixner | a906fda | 2011-02-25 16:09:31 +0100 | [diff] [blame] | 1625 | if (apic_force_enable(APIC_DEFAULT_PHYS_BASE)) | 
| Thomas Gleixner | 5a7ae78 | 2010-10-19 10:46:28 -0700 | [diff] [blame] | 1626 | return -1; | 
|  | 1627 | } else { | 
|  | 1628 | if (apic_verify()) | 
|  | 1629 | return -1; | 
| Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1630 | } | 
| Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1631 |  | 
|  | 1632 | apic_pm_activate(); | 
|  | 1633 |  | 
|  | 1634 | return 0; | 
|  | 1635 |  | 
|  | 1636 | no_apic: | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1637 | pr_info("No local APIC present or hardware disabled\n"); | 
| Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1638 | return -1; | 
|  | 1639 | } | 
|  | 1640 | #endif | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1641 |  | 
|  | 1642 | /** | 
|  | 1643 | * init_apic_mappings - initialize APIC mappings | 
|  | 1644 | */ | 
|  | 1645 | void __init init_apic_mappings(void) | 
|  | 1646 | { | 
| Yinghai Lu | 4401da6 | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1647 | unsigned int new_apicid; | 
|  | 1648 |  | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 1649 | if (x2apic_mode) { | 
| Yinghai Lu | 4c9961d | 2008-07-11 18:44:16 -0700 | [diff] [blame] | 1650 | boot_cpu_physical_apicid = read_apic_id(); | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1651 | return; | 
|  | 1652 | } | 
|  | 1653 |  | 
| Yinghai Lu | 4797f6b | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1654 | /* If no local APIC can be found return early */ | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1655 | if (!smp_found_config && detect_init_APIC()) { | 
| Yinghai Lu | 4797f6b | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1656 | /* lets NOP'ify apic operations */ | 
| Cyrill Gorcunov | cec6be6 | 2009-05-11 17:41:40 +0400 | [diff] [blame] | 1657 | pr_info("APIC: disable apic facility\n"); | 
|  | 1658 | apic_disable(); | 
| Yinghai Lu | 4797f6b | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1659 | } else { | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1660 | apic_phys = mp_lapic_addr; | 
|  | 1661 |  | 
| Yinghai Lu | 4797f6b | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1662 | /* | 
|  | 1663 | * acpi lapic path already maps that address in | 
|  | 1664 | * acpi_register_lapic_address() | 
|  | 1665 | */ | 
| Eric W. Biederman | 5989cd6 | 2010-08-04 13:30:27 -0700 | [diff] [blame] | 1666 | if (!acpi_lapic && !smp_found_config) | 
| Yinghai Lu | 326a2e6 | 2010-12-07 00:55:38 -0800 | [diff] [blame] | 1667 | register_lapic_address(apic_phys); | 
| Cyrill Gorcunov | cec6be6 | 2009-05-11 17:41:40 +0400 | [diff] [blame] | 1668 | } | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1669 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1670 | /* | 
|  | 1671 | * Fetch the APIC ID of the BSP in case we have a | 
|  | 1672 | * default configuration (or the MP table is broken). | 
|  | 1673 | */ | 
| Yinghai Lu | 4401da6 | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1674 | new_apicid = read_apic_id(); | 
|  | 1675 | if (boot_cpu_physical_apicid != new_apicid) { | 
|  | 1676 | boot_cpu_physical_apicid = new_apicid; | 
| Cyrill Gorcunov | 103428e | 2009-06-07 16:48:40 +0400 | [diff] [blame] | 1677 | /* | 
|  | 1678 | * yeah -- we lie about apic_version | 
|  | 1679 | * in case if apic was disabled via boot option | 
|  | 1680 | * but it's not a problem for SMP compiled kernel | 
|  | 1681 | * since smp_sanity_check is prepared for such a case | 
|  | 1682 | * and disable smp mode | 
|  | 1683 | */ | 
| Yinghai Lu | 4401da6 | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1684 | apic_version[new_apicid] = | 
|  | 1685 | GET_APIC_VERSION(apic_read(APIC_LVR)); | 
| Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 1686 | } | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1687 | } | 
|  | 1688 |  | 
| Yinghai Lu | c0104d3 | 2010-12-07 00:55:17 -0800 | [diff] [blame] | 1689 | void __init register_lapic_address(unsigned long address) | 
|  | 1690 | { | 
|  | 1691 | mp_lapic_addr = address; | 
|  | 1692 |  | 
| Yinghai Lu | 0450193 | 2010-12-07 00:55:56 -0800 | [diff] [blame] | 1693 | if (!x2apic_mode) { | 
|  | 1694 | set_fixmap_nocache(FIX_APIC_BASE, address); | 
|  | 1695 | apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n", | 
|  | 1696 | APIC_BASE, mp_lapic_addr); | 
|  | 1697 | } | 
| Yinghai Lu | c0104d3 | 2010-12-07 00:55:17 -0800 | [diff] [blame] | 1698 | if (boot_cpu_physical_apicid == -1U) { | 
|  | 1699 | boot_cpu_physical_apicid  = read_apic_id(); | 
|  | 1700 | apic_version[boot_cpu_physical_apicid] = | 
|  | 1701 | GET_APIC_VERSION(apic_read(APIC_LVR)); | 
|  | 1702 | } | 
|  | 1703 | } | 
|  | 1704 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1705 | /* | 
|  | 1706 | * This initializes the IO-APIC and APIC hardware if this is | 
|  | 1707 | * a UP kernel. | 
|  | 1708 | */ | 
| Yinghai Lu | 56d91f1 | 2010-12-16 19:09:24 -0800 | [diff] [blame] | 1709 | int apic_version[MAX_LOCAL_APIC]; | 
| Cyrill Gorcunov | 1b313f4 | 2008-08-18 20:45:57 +0400 | [diff] [blame] | 1710 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1711 | int __init APIC_init_uniprocessor(void) | 
|  | 1712 | { | 
|  | 1713 | if (disable_apic) { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1714 | pr_info("Apic disabled\n"); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1715 | return -1; | 
|  | 1716 | } | 
| Jan Beulich | f118263 | 2009-01-14 12:27:35 +0000 | [diff] [blame] | 1717 | #ifdef CONFIG_X86_64 | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1718 | if (!cpu_has_apic) { | 
|  | 1719 | disable_apic = 1; | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1720 | pr_info("Apic disabled by BIOS\n"); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1721 | return -1; | 
|  | 1722 | } | 
| Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1723 | #else | 
|  | 1724 | if (!smp_found_config && !cpu_has_apic) | 
|  | 1725 | return -1; | 
|  | 1726 |  | 
|  | 1727 | /* | 
|  | 1728 | * Complain if the BIOS pretends there is one. | 
|  | 1729 | */ | 
|  | 1730 | if (!cpu_has_apic && | 
|  | 1731 | APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1732 | pr_err("BIOS bug, local APIC 0x%x not detected!...\n", | 
|  | 1733 | boot_cpu_physical_apicid); | 
| Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1734 | return -1; | 
|  | 1735 | } | 
|  | 1736 | #endif | 
|  | 1737 |  | 
| Ingo Molnar | 72ce016 | 2009-01-28 06:50:47 +0100 | [diff] [blame] | 1738 | default_setup_apic_routing(); | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1739 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1740 | verify_local_APIC(); | 
| Glauber Costa | b584176 | 2008-05-28 13:38:28 -0300 | [diff] [blame] | 1741 | connect_bsp_APIC(); | 
|  | 1742 |  | 
| Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1743 | #ifdef CONFIG_X86_64 | 
| Glauber de Oliveira Costa | c70dcb7 | 2008-03-19 14:25:58 -0300 | [diff] [blame] | 1744 | apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid)); | 
| Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1745 | #else | 
|  | 1746 | /* | 
|  | 1747 | * Hack: In case of kdump, after a crash, kernel might be booting | 
|  | 1748 | * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid | 
|  | 1749 | * might be zero if read from MP tables. Get it from LAPIC. | 
|  | 1750 | */ | 
|  | 1751 | # ifdef CONFIG_CRASH_DUMP | 
|  | 1752 | boot_cpu_physical_apicid = read_apic_id(); | 
|  | 1753 | # endif | 
|  | 1754 | #endif | 
|  | 1755 | physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1756 | setup_local_APIC(); | 
|  | 1757 |  | 
| Yinghai Lu | 88d0f55 | 2009-02-14 23:57:28 -0800 | [diff] [blame] | 1758 | #ifdef CONFIG_X86_IO_APIC | 
| Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1759 | /* | 
|  | 1760 | * Now enable IO-APICs, actually call clear_IO_APIC | 
| Yinghai Lu | 98c061b | 2009-02-16 00:00:50 -0800 | [diff] [blame] | 1761 | * We need clear_IO_APIC before enabling error vector | 
| Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1762 | */ | 
|  | 1763 | if (!skip_ioapic_setup && nr_ioapics) | 
|  | 1764 | enable_IO_APIC(); | 
| Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1765 | #endif | 
| Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1766 |  | 
| Jan Beulich | 2fb270f | 2011-02-09 08:21:02 +0000 | [diff] [blame] | 1767 | bsp_end_local_APIC_setup(); | 
| Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1768 |  | 
| Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1769 | #ifdef CONFIG_X86_IO_APIC | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1770 | if (smp_found_config && !skip_ioapic_setup && nr_ioapics) | 
|  | 1771 | setup_IO_APIC(); | 
| Yinghai Lu | 98c061b | 2009-02-16 00:00:50 -0800 | [diff] [blame] | 1772 | else { | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1773 | nr_ioapics = 0; | 
| Yinghai Lu | 98c061b | 2009-02-16 00:00:50 -0800 | [diff] [blame] | 1774 | } | 
| Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1775 | #endif | 
|  | 1776 |  | 
| Thomas Gleixner | 736deca | 2009-08-19 12:35:53 +0200 | [diff] [blame] | 1777 | x86_init.timers.setup_percpu_clockev(); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1778 | return 0; | 
|  | 1779 | } | 
|  | 1780 |  | 
|  | 1781 | /* | 
|  | 1782 | * Local APIC interrupts | 
|  | 1783 | */ | 
|  | 1784 |  | 
|  | 1785 | /* | 
|  | 1786 | * This interrupt should _never_ happen with our APIC/SMP architecture | 
|  | 1787 | */ | 
| Yinghai Lu | dc1528d | 2008-08-24 02:01:53 -0700 | [diff] [blame] | 1788 | void smp_spurious_interrupt(struct pt_regs *regs) | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1789 | { | 
| Yinghai Lu | dc1528d | 2008-08-24 02:01:53 -0700 | [diff] [blame] | 1790 | u32 v; | 
|  | 1791 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1792 | exit_idle(); | 
|  | 1793 | irq_enter(); | 
|  | 1794 | /* | 
|  | 1795 | * Check if this really is a spurious interrupt and ACK it | 
|  | 1796 | * if it is a vectored one.  Just in case... | 
|  | 1797 | * Spurious interrupts should not be ACKed. | 
|  | 1798 | */ | 
|  | 1799 | v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1)); | 
|  | 1800 | if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f))) | 
|  | 1801 | ack_APIC_irq(); | 
|  | 1802 |  | 
| Hiroshi Shimamoto | 915b0d0 | 2008-12-08 19:19:26 -0800 | [diff] [blame] | 1803 | inc_irq_stat(irq_spurious_count); | 
|  | 1804 |  | 
| Yinghai Lu | dc1528d | 2008-08-24 02:01:53 -0700 | [diff] [blame] | 1805 | /* see sw-dev-man vol 3, chapter 7.4.13.5 */ | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1806 | pr_info("spurious APIC interrupt on CPU#%d, " | 
|  | 1807 | "should never happen.\n", smp_processor_id()); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1808 | irq_exit(); | 
|  | 1809 | } | 
|  | 1810 |  | 
|  | 1811 | /* | 
|  | 1812 | * This interrupt should never happen with our APIC/SMP architecture | 
|  | 1813 | */ | 
| Yinghai Lu | dc1528d | 2008-08-24 02:01:53 -0700 | [diff] [blame] | 1814 | void smp_error_interrupt(struct pt_regs *regs) | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1815 | { | 
| Youquan Song | 2b398bd | 2011-04-14 14:36:08 +0800 | [diff] [blame] | 1816 | u32 v0, v1; | 
|  | 1817 | u32 i = 0; | 
|  | 1818 | static const char * const error_interrupt_reason[] = { | 
|  | 1819 | "Send CS error",		/* APIC Error Bit 0 */ | 
|  | 1820 | "Receive CS error",		/* APIC Error Bit 1 */ | 
|  | 1821 | "Send accept error",		/* APIC Error Bit 2 */ | 
|  | 1822 | "Receive accept error",		/* APIC Error Bit 3 */ | 
|  | 1823 | "Redirectable IPI",		/* APIC Error Bit 4 */ | 
|  | 1824 | "Send illegal vector",		/* APIC Error Bit 5 */ | 
|  | 1825 | "Received illegal vector",	/* APIC Error Bit 6 */ | 
|  | 1826 | "Illegal register address",	/* APIC Error Bit 7 */ | 
|  | 1827 | }; | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1828 |  | 
|  | 1829 | exit_idle(); | 
|  | 1830 | irq_enter(); | 
|  | 1831 | /* First tickle the hardware, only then report what went on. -- REW */ | 
| Youquan Song | 2b398bd | 2011-04-14 14:36:08 +0800 | [diff] [blame] | 1832 | v0 = apic_read(APIC_ESR); | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1833 | apic_write(APIC_ESR, 0); | 
|  | 1834 | v1 = apic_read(APIC_ESR); | 
|  | 1835 | ack_APIC_irq(); | 
|  | 1836 | atomic_inc(&irq_err_count); | 
|  | 1837 |  | 
| Youquan Song | 2b398bd | 2011-04-14 14:36:08 +0800 | [diff] [blame] | 1838 | apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)", | 
|  | 1839 | smp_processor_id(), v0 , v1); | 
|  | 1840 |  | 
|  | 1841 | v1 = v1 & 0xff; | 
|  | 1842 | while (v1) { | 
|  | 1843 | if (v1 & 0x1) | 
|  | 1844 | apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]); | 
|  | 1845 | i++; | 
|  | 1846 | v1 >>= 1; | 
|  | 1847 | }; | 
|  | 1848 |  | 
|  | 1849 | apic_printk(APIC_DEBUG, KERN_CONT "\n"); | 
|  | 1850 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1851 | irq_exit(); | 
|  | 1852 | } | 
|  | 1853 |  | 
| Glauber Costa | b584176 | 2008-05-28 13:38:28 -0300 | [diff] [blame] | 1854 | /** | 
| Cyrill Gorcunov | 36c9d67 | 2008-08-18 20:45:53 +0400 | [diff] [blame] | 1855 | * connect_bsp_APIC - attach the APIC to the interrupt system | 
|  | 1856 | */ | 
| Glauber Costa | b584176 | 2008-05-28 13:38:28 -0300 | [diff] [blame] | 1857 | void __init connect_bsp_APIC(void) | 
|  | 1858 | { | 
| Cyrill Gorcunov | 36c9d67 | 2008-08-18 20:45:53 +0400 | [diff] [blame] | 1859 | #ifdef CONFIG_X86_32 | 
|  | 1860 | if (pic_mode) { | 
|  | 1861 | /* | 
|  | 1862 | * Do not trust the local APIC being empty at bootup. | 
|  | 1863 | */ | 
|  | 1864 | clear_local_APIC(); | 
|  | 1865 | /* | 
|  | 1866 | * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's | 
|  | 1867 | * local APIC to INT and NMI lines. | 
|  | 1868 | */ | 
|  | 1869 | apic_printk(APIC_VERBOSE, "leaving PIC mode, " | 
|  | 1870 | "enabling APIC mode.\n"); | 
| Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 1871 | imcr_pic_to_apic(); | 
| Cyrill Gorcunov | 36c9d67 | 2008-08-18 20:45:53 +0400 | [diff] [blame] | 1872 | } | 
|  | 1873 | #endif | 
| Ingo Molnar | 4904033 | 2009-01-28 12:43:18 +0100 | [diff] [blame] | 1874 | if (apic->enable_apic_mode) | 
|  | 1875 | apic->enable_apic_mode(); | 
| Glauber Costa | b584176 | 2008-05-28 13:38:28 -0300 | [diff] [blame] | 1876 | } | 
|  | 1877 |  | 
| Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 1878 | /** | 
|  | 1879 | * disconnect_bsp_APIC - detach the APIC from the interrupt system | 
|  | 1880 | * @virt_wire_setup:	indicates, whether virtual wire mode is selected | 
|  | 1881 | * | 
|  | 1882 | * Virtual wire mode is necessary to deliver legacy interrupts even when the | 
|  | 1883 | * APIC is disabled. | 
|  | 1884 | */ | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1885 | void disconnect_bsp_APIC(int virt_wire_setup) | 
|  | 1886 | { | 
| Cyrill Gorcunov | 1b4ee4e | 2008-08-18 23:12:33 +0400 | [diff] [blame] | 1887 | unsigned int value; | 
|  | 1888 |  | 
| Cyrill Gorcunov | c177b0b | 2008-08-18 20:45:56 +0400 | [diff] [blame] | 1889 | #ifdef CONFIG_X86_32 | 
|  | 1890 | if (pic_mode) { | 
|  | 1891 | /* | 
|  | 1892 | * Put the board back into PIC mode (has an effect only on | 
|  | 1893 | * certain older boards).  Note that APIC interrupts, including | 
|  | 1894 | * IPIs, won't work beyond this point!  The only exception are | 
|  | 1895 | * INIT IPIs. | 
|  | 1896 | */ | 
|  | 1897 | apic_printk(APIC_VERBOSE, "disabling APIC mode, " | 
|  | 1898 | "entering PIC mode.\n"); | 
| Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 1899 | imcr_apic_to_pic(); | 
| Cyrill Gorcunov | c177b0b | 2008-08-18 20:45:56 +0400 | [diff] [blame] | 1900 | return; | 
|  | 1901 | } | 
|  | 1902 | #endif | 
|  | 1903 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1904 | /* Go back to Virtual Wire compatibility mode */ | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1905 |  | 
|  | 1906 | /* For the spurious interrupt use vector F, and enable it */ | 
|  | 1907 | value = apic_read(APIC_SPIV); | 
|  | 1908 | value &= ~APIC_VECTOR_MASK; | 
|  | 1909 | value |= APIC_SPIV_APIC_ENABLED; | 
|  | 1910 | value |= 0xf; | 
|  | 1911 | apic_write(APIC_SPIV, value); | 
|  | 1912 |  | 
|  | 1913 | if (!virt_wire_setup) { | 
|  | 1914 | /* | 
|  | 1915 | * For LVT0 make it edge triggered, active high, | 
|  | 1916 | * external and enabled | 
|  | 1917 | */ | 
|  | 1918 | value = apic_read(APIC_LVT0); | 
|  | 1919 | value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING | | 
|  | 1920 | APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR | | 
|  | 1921 | APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED); | 
|  | 1922 | value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING; | 
|  | 1923 | value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT); | 
|  | 1924 | apic_write(APIC_LVT0, value); | 
|  | 1925 | } else { | 
|  | 1926 | /* Disable LVT0 */ | 
|  | 1927 | apic_write(APIC_LVT0, APIC_LVT_MASKED); | 
|  | 1928 | } | 
|  | 1929 |  | 
| Cyrill Gorcunov | c177b0b | 2008-08-18 20:45:56 +0400 | [diff] [blame] | 1930 | /* | 
|  | 1931 | * For LVT1 make it edge triggered, active high, | 
|  | 1932 | * nmi and enabled | 
|  | 1933 | */ | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1934 | value = apic_read(APIC_LVT1); | 
|  | 1935 | value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING | | 
|  | 1936 | APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR | | 
|  | 1937 | APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED); | 
|  | 1938 | value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING; | 
|  | 1939 | value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI); | 
|  | 1940 | apic_write(APIC_LVT1, value); | 
|  | 1941 | } | 
|  | 1942 |  | 
| Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1943 | void __cpuinit generic_processor_info(int apicid, int version) | 
|  | 1944 | { | 
|  | 1945 | int cpu; | 
| Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1946 |  | 
| Mike Travis | 3b11ce7 | 2008-12-17 15:21:39 -0800 | [diff] [blame] | 1947 | if (num_processors >= nr_cpu_ids) { | 
|  | 1948 | int max = nr_cpu_ids; | 
|  | 1949 | int thiscpu = max + disabled_cpus; | 
|  | 1950 |  | 
|  | 1951 | pr_warning( | 
|  | 1952 | "ACPI: NR_CPUS/possible_cpus limit of %i reached." | 
|  | 1953 | "  Processor %d/0x%x ignored.\n", max, thiscpu, apicid); | 
|  | 1954 |  | 
|  | 1955 | disabled_cpus++; | 
| Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1956 | return; | 
|  | 1957 | } | 
|  | 1958 |  | 
|  | 1959 | num_processors++; | 
| Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1960 | if (apicid == boot_cpu_physical_apicid) { | 
|  | 1961 | /* | 
|  | 1962 | * x86_bios_cpu_apicid is required to have processors listed | 
|  | 1963 | * in same order as logical cpu numbers. Hence the first | 
|  | 1964 | * entry is BSP, and so on. | 
| Yinghai Lu | e5fea86 | 2011-02-08 23:22:17 -0800 | [diff] [blame] | 1965 | * boot_cpu_init() already hold bit 0 in cpu_present_mask | 
|  | 1966 | * for BSP. | 
| Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1967 | */ | 
|  | 1968 | cpu = 0; | 
| Yinghai Lu | e5fea86 | 2011-02-08 23:22:17 -0800 | [diff] [blame] | 1969 | } else | 
|  | 1970 | cpu = cpumask_next_zero(-1, cpu_present_mask); | 
|  | 1971 |  | 
|  | 1972 | /* | 
|  | 1973 | * Validate version | 
|  | 1974 | */ | 
|  | 1975 | if (version == 0x0) { | 
|  | 1976 | pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n", | 
|  | 1977 | cpu, apicid); | 
|  | 1978 | version = 0x10; | 
| Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1979 | } | 
| Yinghai Lu | e5fea86 | 2011-02-08 23:22:17 -0800 | [diff] [blame] | 1980 | apic_version[apicid] = version; | 
|  | 1981 |  | 
|  | 1982 | if (version != apic_version[boot_cpu_physical_apicid]) { | 
|  | 1983 | pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n", | 
|  | 1984 | apic_version[boot_cpu_physical_apicid], cpu, version); | 
|  | 1985 | } | 
|  | 1986 |  | 
|  | 1987 | physid_set(apicid, phys_cpu_present_map); | 
| Yinghai Lu | e0da336 | 2008-06-08 18:29:22 -0700 | [diff] [blame] | 1988 | if (apicid > max_physical_apicid) | 
|  | 1989 | max_physical_apicid = apicid; | 
|  | 1990 |  | 
| Ingo Molnar | 3e5095d | 2009-01-27 17:07:08 +0100 | [diff] [blame] | 1991 | #if defined(CONFIG_SMP) || defined(CONFIG_X86_64) | 
| Tejun Heo | f10fcd4 | 2009-01-13 20:41:34 +0900 | [diff] [blame] | 1992 | early_per_cpu(x86_cpu_to_apicid, cpu) = apicid; | 
|  | 1993 | early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid; | 
| Cyrill Gorcunov | 1b313f4 | 2008-08-18 20:45:57 +0400 | [diff] [blame] | 1994 | #endif | 
| Tejun Heo | acb8bc0 | 2011-01-23 14:37:33 +0100 | [diff] [blame] | 1995 | #ifdef CONFIG_X86_32 | 
|  | 1996 | early_per_cpu(x86_cpu_to_logical_apicid, cpu) = | 
|  | 1997 | apic->x86_32_early_logical_apicid(cpu); | 
|  | 1998 | #endif | 
| Mike Travis | 1de88cd | 2008-12-16 17:34:02 -0800 | [diff] [blame] | 1999 | set_cpu_possible(cpu, true); | 
|  | 2000 | set_cpu_present(cpu, true); | 
| Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 2001 | } | 
|  | 2002 |  | 
| Suresh Siddha | 0c81c74 | 2008-07-10 11:16:48 -0700 | [diff] [blame] | 2003 | int hard_smp_processor_id(void) | 
|  | 2004 | { | 
|  | 2005 | return read_apic_id(); | 
|  | 2006 | } | 
| Ingo Molnar | 1dcdd3d | 2009-01-28 17:55:37 +0100 | [diff] [blame] | 2007 |  | 
|  | 2008 | void default_init_apic_ldr(void) | 
|  | 2009 | { | 
|  | 2010 | unsigned long val; | 
|  | 2011 |  | 
|  | 2012 | apic_write(APIC_DFR, APIC_DFR_VALUE); | 
|  | 2013 | val = apic_read(APIC_LDR) & ~APIC_LDR_MASK; | 
|  | 2014 | val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id()); | 
|  | 2015 | apic_write(APIC_LDR, val); | 
|  | 2016 | } | 
|  | 2017 |  | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 2018 | /* | 
|  | 2019 | * Power management | 
|  | 2020 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2021 | #ifdef CONFIG_PM | 
|  | 2022 |  | 
|  | 2023 | static struct { | 
| Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 2024 | /* | 
|  | 2025 | * 'active' is true if the local APIC was enabled by us and | 
|  | 2026 | * not the BIOS; this signifies that we are also responsible | 
|  | 2027 | * for disabling it before entering apm/acpi suspend | 
|  | 2028 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2029 | int active; | 
|  | 2030 | /* r/w apic fields */ | 
|  | 2031 | unsigned int apic_id; | 
|  | 2032 | unsigned int apic_taskpri; | 
|  | 2033 | unsigned int apic_ldr; | 
|  | 2034 | unsigned int apic_dfr; | 
|  | 2035 | unsigned int apic_spiv; | 
|  | 2036 | unsigned int apic_lvtt; | 
|  | 2037 | unsigned int apic_lvtpc; | 
|  | 2038 | unsigned int apic_lvt0; | 
|  | 2039 | unsigned int apic_lvt1; | 
|  | 2040 | unsigned int apic_lvterr; | 
|  | 2041 | unsigned int apic_tmict; | 
|  | 2042 | unsigned int apic_tdcr; | 
|  | 2043 | unsigned int apic_thmr; | 
|  | 2044 | } apic_pm_state; | 
|  | 2045 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 2046 | static int lapic_suspend(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2047 | { | 
|  | 2048 | unsigned long flags; | 
| Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2049 | int maxlvt; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2050 |  | 
|  | 2051 | if (!apic_pm_state.active) | 
|  | 2052 | return 0; | 
|  | 2053 |  | 
| Thomas Gleixner | 37e650c | 2008-01-30 13:30:14 +0100 | [diff] [blame] | 2054 | maxlvt = lapic_get_maxlvt(); | 
| Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2055 |  | 
| Suresh Siddha | 2d7a66d | 2008-07-11 14:24:19 -0700 | [diff] [blame] | 2056 | apic_pm_state.apic_id = apic_read(APIC_ID); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2057 | apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI); | 
|  | 2058 | apic_pm_state.apic_ldr = apic_read(APIC_LDR); | 
|  | 2059 | apic_pm_state.apic_dfr = apic_read(APIC_DFR); | 
|  | 2060 | apic_pm_state.apic_spiv = apic_read(APIC_SPIV); | 
|  | 2061 | apic_pm_state.apic_lvtt = apic_read(APIC_LVTT); | 
| Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2062 | if (maxlvt >= 4) | 
|  | 2063 | apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2064 | apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0); | 
|  | 2065 | apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1); | 
|  | 2066 | apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR); | 
|  | 2067 | apic_pm_state.apic_tmict = apic_read(APIC_TMICT); | 
|  | 2068 | apic_pm_state.apic_tdcr = apic_read(APIC_TDCR); | 
| Andi Kleen | 4efc067 | 2009-04-28 19:07:31 +0200 | [diff] [blame] | 2069 | #ifdef CONFIG_X86_THERMAL_VECTOR | 
| Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2070 | if (maxlvt >= 5) | 
|  | 2071 | apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR); | 
|  | 2072 | #endif | 
| Cyrill Gorcunov | 24968cf | 2008-08-16 23:21:52 +0400 | [diff] [blame] | 2073 |  | 
| Fernando Luis Vázquez Cao | 2b94ab2 | 2006-09-26 10:52:33 +0200 | [diff] [blame] | 2074 | local_irq_save(flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2075 | disable_local_APIC(); | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 2076 |  | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2077 | if (intr_remapping_enabled) | 
|  | 2078 | disable_intr_remapping(); | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 2079 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2080 | local_irq_restore(flags); | 
|  | 2081 | return 0; | 
|  | 2082 | } | 
|  | 2083 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 2084 | static void lapic_resume(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2085 | { | 
|  | 2086 | unsigned int l, h; | 
|  | 2087 | unsigned long flags; | 
| Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 2088 | int maxlvt; | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2089 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2090 | if (!apic_pm_state.active) | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 2091 | return; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2092 |  | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2093 | local_irq_save(flags); | 
| Weidong Han | 9a2755c | 2009-04-17 16:42:16 +0800 | [diff] [blame] | 2094 | if (intr_remapping_enabled) { | 
| Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 2095 | /* | 
|  | 2096 | * IO-APIC and PIC have their own resume routines. | 
|  | 2097 | * We just mask them here to make sure the interrupt | 
|  | 2098 | * subsystem is completely quiet while we enable x2apic | 
|  | 2099 | * and interrupt-remapping. | 
|  | 2100 | */ | 
|  | 2101 | mask_ioapic_entries(); | 
| Jacob Pan | b81bb37 | 2009-11-09 11:27:04 -0800 | [diff] [blame] | 2102 | legacy_pic->mask_all(); | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2103 | } | 
| Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2104 |  | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 2105 | if (x2apic_mode) | 
| Cyrill Gorcunov | 92206c9 | 2008-08-16 23:21:51 +0400 | [diff] [blame] | 2106 | enable_x2apic(); | 
| Suresh Siddha | cf6567f | 2009-03-16 17:05:00 -0700 | [diff] [blame] | 2107 | else { | 
| Cyrill Gorcunov | 92206c9 | 2008-08-16 23:21:51 +0400 | [diff] [blame] | 2108 | /* | 
|  | 2109 | * Make sure the APICBASE points to the right address | 
|  | 2110 | * | 
|  | 2111 | * FIXME! This will be wrong if we ever support suspend on | 
|  | 2112 | * SMP! We'll need to do this as part of the CPU restore! | 
|  | 2113 | */ | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 2114 | rdmsr(MSR_IA32_APICBASE, l, h); | 
|  | 2115 | l &= ~MSR_IA32_APICBASE_BASE; | 
|  | 2116 | l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr; | 
|  | 2117 | wrmsr(MSR_IA32_APICBASE, l, h); | 
| Yinghai Lu | d5e629a | 2008-08-17 21:12:27 -0700 | [diff] [blame] | 2118 | } | 
| Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 2119 |  | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2120 | maxlvt = lapic_get_maxlvt(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2121 | apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED); | 
|  | 2122 | apic_write(APIC_ID, apic_pm_state.apic_id); | 
|  | 2123 | apic_write(APIC_DFR, apic_pm_state.apic_dfr); | 
|  | 2124 | apic_write(APIC_LDR, apic_pm_state.apic_ldr); | 
|  | 2125 | apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri); | 
|  | 2126 | apic_write(APIC_SPIV, apic_pm_state.apic_spiv); | 
|  | 2127 | apic_write(APIC_LVT0, apic_pm_state.apic_lvt0); | 
|  | 2128 | apic_write(APIC_LVT1, apic_pm_state.apic_lvt1); | 
| Cyrill Gorcunov | 92206c9 | 2008-08-16 23:21:51 +0400 | [diff] [blame] | 2129 | #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL) | 
| Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2130 | if (maxlvt >= 5) | 
|  | 2131 | apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr); | 
|  | 2132 | #endif | 
|  | 2133 | if (maxlvt >= 4) | 
|  | 2134 | apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2135 | apic_write(APIC_LVTT, apic_pm_state.apic_lvtt); | 
|  | 2136 | apic_write(APIC_TDCR, apic_pm_state.apic_tdcr); | 
|  | 2137 | apic_write(APIC_TMICT, apic_pm_state.apic_tmict); | 
|  | 2138 | apic_write(APIC_ESR, 0); | 
|  | 2139 | apic_read(APIC_ESR); | 
|  | 2140 | apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr); | 
|  | 2141 | apic_write(APIC_ESR, 0); | 
|  | 2142 | apic_read(APIC_ESR); | 
| Cyrill Gorcunov | 92206c9 | 2008-08-16 23:21:51 +0400 | [diff] [blame] | 2143 |  | 
| Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 2144 | if (intr_remapping_enabled) | 
| Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 2145 | reenable_intr_remapping(x2apic_mode); | 
| Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 2146 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2147 | local_irq_restore(flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2148 | } | 
|  | 2149 |  | 
| Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 2150 | /* | 
|  | 2151 | * This device has no shutdown method - fully functioning local APICs | 
|  | 2152 | * are needed on every CPU up until machine_halt/restart/poweroff. | 
|  | 2153 | */ | 
|  | 2154 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 2155 | static struct syscore_ops lapic_syscore_ops = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2156 | .resume		= lapic_resume, | 
|  | 2157 | .suspend	= lapic_suspend, | 
|  | 2158 | }; | 
|  | 2159 |  | 
| Ashok Raj | e6982c6 | 2005-06-25 14:54:58 -0700 | [diff] [blame] | 2160 | static void __cpuinit apic_pm_activate(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2161 | { | 
|  | 2162 | apic_pm_state.active = 1; | 
|  | 2163 | } | 
|  | 2164 |  | 
|  | 2165 | static int __init init_lapic_sysfs(void) | 
|  | 2166 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2167 | /* XXX: remove suspend/resume procs if !apic_pm_state.active? */ | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 2168 | if (cpu_has_apic) | 
|  | 2169 | register_syscore_ops(&lapic_syscore_ops); | 
| Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 2170 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 2171 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2172 | } | 
| Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2173 |  | 
|  | 2174 | /* local apic needs to resume before other devices access its registers. */ | 
|  | 2175 | core_initcall(init_lapic_sysfs); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2176 |  | 
|  | 2177 | #else	/* CONFIG_PM */ | 
|  | 2178 |  | 
|  | 2179 | static void apic_pm_activate(void) { } | 
|  | 2180 |  | 
|  | 2181 | #endif	/* CONFIG_PM */ | 
|  | 2182 |  | 
| Yinghai Lu | f28c0ae | 2008-08-24 02:01:49 -0700 | [diff] [blame] | 2183 | #ifdef CONFIG_X86_64 | 
| Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2184 |  | 
|  | 2185 | static int __cpuinit apic_cluster_num(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2186 | { | 
|  | 2187 | int i, clusters, zeros; | 
|  | 2188 | unsigned id; | 
| Yinghai Lu | 322850a | 2008-02-23 21:48:42 -0800 | [diff] [blame] | 2189 | u16 *bios_cpu_apicid; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2190 | DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS); | 
|  | 2191 |  | 
| Mike Travis | 23ca4bb | 2008-05-12 21:21:12 +0200 | [diff] [blame] | 2192 | bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid); | 
| Suresh Siddha | 376ec33 | 2005-05-16 21:53:32 -0700 | [diff] [blame] | 2193 | bitmap_zero(clustermap, NUM_APIC_CLUSTERS); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2194 |  | 
| Mike Travis | 168ef54 | 2008-12-16 17:34:01 -0800 | [diff] [blame] | 2195 | for (i = 0; i < nr_cpu_ids; i++) { | 
| travis@sgi.com | e8c10ef | 2008-01-30 13:33:12 +0100 | [diff] [blame] | 2196 | /* are we being called early in kernel startup? */ | 
| Mike Travis | 693e3c5 | 2008-01-30 13:33:14 +0100 | [diff] [blame] | 2197 | if (bios_cpu_apicid) { | 
|  | 2198 | id = bios_cpu_apicid[i]; | 
| Jaswinder Singh Rajput | e423e33 | 2009-01-04 16:16:25 +0530 | [diff] [blame] | 2199 | } else if (i < nr_cpu_ids) { | 
| travis@sgi.com | e8c10ef | 2008-01-30 13:33:12 +0100 | [diff] [blame] | 2200 | if (cpu_present(i)) | 
|  | 2201 | id = per_cpu(x86_bios_cpu_apicid, i); | 
|  | 2202 | else | 
|  | 2203 | continue; | 
| Jaswinder Singh Rajput | e423e33 | 2009-01-04 16:16:25 +0530 | [diff] [blame] | 2204 | } else | 
| travis@sgi.com | e8c10ef | 2008-01-30 13:33:12 +0100 | [diff] [blame] | 2205 | break; | 
|  | 2206 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2207 | if (id != BAD_APICID) | 
|  | 2208 | __set_bit(APIC_CLUSTERID(id), clustermap); | 
|  | 2209 | } | 
|  | 2210 |  | 
|  | 2211 | /* Problem:  Partially populated chassis may not have CPUs in some of | 
|  | 2212 | * the APIC clusters they have been allocated.  Only present CPUs have | 
| travis@sgi.com | 602a54a | 2008-01-30 13:33:21 +0100 | [diff] [blame] | 2213 | * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap. | 
|  | 2214 | * Since clusters are allocated sequentially, count zeros only if | 
|  | 2215 | * they are bounded by ones. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2216 | */ | 
|  | 2217 | clusters = 0; | 
|  | 2218 | zeros = 0; | 
|  | 2219 | for (i = 0; i < NUM_APIC_CLUSTERS; i++) { | 
|  | 2220 | if (test_bit(i, clustermap)) { | 
|  | 2221 | clusters += 1 + zeros; | 
|  | 2222 | zeros = 0; | 
|  | 2223 | } else | 
|  | 2224 | ++zeros; | 
|  | 2225 | } | 
|  | 2226 |  | 
| Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2227 | return clusters; | 
|  | 2228 | } | 
|  | 2229 |  | 
|  | 2230 | static int __cpuinitdata multi_checked; | 
|  | 2231 | static int __cpuinitdata multi; | 
|  | 2232 |  | 
|  | 2233 | static int __cpuinit set_multi(const struct dmi_system_id *d) | 
|  | 2234 | { | 
|  | 2235 | if (multi) | 
|  | 2236 | return 0; | 
| Cyrill Gorcunov | 6f0aced | 2009-05-01 23:54:25 +0400 | [diff] [blame] | 2237 | pr_info("APIC: %s detected, Multi Chassis\n", d->ident); | 
| Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2238 | multi = 1; | 
|  | 2239 | return 0; | 
|  | 2240 | } | 
|  | 2241 |  | 
|  | 2242 | static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = { | 
|  | 2243 | { | 
|  | 2244 | .callback = set_multi, | 
|  | 2245 | .ident = "IBM System Summit2", | 
|  | 2246 | .matches = { | 
|  | 2247 | DMI_MATCH(DMI_SYS_VENDOR, "IBM"), | 
|  | 2248 | DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"), | 
|  | 2249 | }, | 
|  | 2250 | }, | 
|  | 2251 | {} | 
|  | 2252 | }; | 
|  | 2253 |  | 
|  | 2254 | static void __cpuinit dmi_check_multi(void) | 
|  | 2255 | { | 
|  | 2256 | if (multi_checked) | 
|  | 2257 | return; | 
|  | 2258 |  | 
|  | 2259 | dmi_check_system(multi_dmi_table); | 
|  | 2260 | multi_checked = 1; | 
|  | 2261 | } | 
|  | 2262 |  | 
|  | 2263 | /* | 
|  | 2264 | * apic_is_clustered_box() -- Check if we can expect good TSC | 
|  | 2265 | * | 
|  | 2266 | * Thus far, the major user of this is IBM's Summit2 series: | 
|  | 2267 | * Clustered boxes may have unsynced TSC problems if they are | 
|  | 2268 | * multi-chassis. | 
|  | 2269 | * Use DMI to check them | 
|  | 2270 | */ | 
|  | 2271 | __cpuinit int apic_is_clustered_box(void) | 
|  | 2272 | { | 
|  | 2273 | dmi_check_multi(); | 
|  | 2274 | if (multi) | 
| Ravikiran G Thirumalai | 1cb6848 | 2008-03-20 00:45:08 -0700 | [diff] [blame] | 2275 | return 1; | 
|  | 2276 |  | 
| Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2277 | if (!is_vsmp_box()) | 
|  | 2278 | return 0; | 
|  | 2279 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2280 | /* | 
| Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2281 | * ScaleMP vSMPowered boxes have one cluster per board and TSCs are | 
|  | 2282 | * not guaranteed to be synced between boards | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2283 | */ | 
| Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2284 | if (apic_cluster_num() > 1) | 
|  | 2285 | return 1; | 
|  | 2286 |  | 
|  | 2287 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2288 | } | 
| Yinghai Lu | f28c0ae | 2008-08-24 02:01:49 -0700 | [diff] [blame] | 2289 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2290 |  | 
|  | 2291 | /* | 
| Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 2292 | * APIC command line parameters | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2293 | */ | 
| Cyrill Gorcunov | 789fa73 | 2008-08-18 20:46:01 +0400 | [diff] [blame] | 2294 | static int __init setup_disableapic(char *arg) | 
| Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2295 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2296 | disable_apic = 1; | 
| Yinghai Lu | 9175fc0 | 2008-07-21 01:38:14 -0700 | [diff] [blame] | 2297 | setup_clear_cpu_cap(X86_FEATURE_APIC); | 
| Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 2298 | return 0; | 
|  | 2299 | } | 
|  | 2300 | early_param("disableapic", setup_disableapic); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2301 |  | 
| Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 2302 | /* same as disableapic, for compatibility */ | 
| Cyrill Gorcunov | 789fa73 | 2008-08-18 20:46:01 +0400 | [diff] [blame] | 2303 | static int __init setup_nolapic(char *arg) | 
| Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2304 | { | 
| Cyrill Gorcunov | 789fa73 | 2008-08-18 20:46:01 +0400 | [diff] [blame] | 2305 | return setup_disableapic(arg); | 
| Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2306 | } | 
| Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 2307 | early_param("nolapic", setup_nolapic); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2308 |  | 
| Linus Torvalds | 2e7c283 | 2007-03-23 11:32:31 -0700 | [diff] [blame] | 2309 | static int __init parse_lapic_timer_c2_ok(char *arg) | 
|  | 2310 | { | 
|  | 2311 | local_apic_timer_c2_ok = 1; | 
|  | 2312 | return 0; | 
|  | 2313 | } | 
|  | 2314 | early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok); | 
|  | 2315 |  | 
| Cyrill Gorcunov | 36fef09 | 2008-08-15 13:51:20 +0200 | [diff] [blame] | 2316 | static int __init parse_disable_apic_timer(char *arg) | 
| Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2317 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2318 | disable_apic_timer = 1; | 
| Cyrill Gorcunov | 36fef09 | 2008-08-15 13:51:20 +0200 | [diff] [blame] | 2319 | return 0; | 
| Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2320 | } | 
| Cyrill Gorcunov | 36fef09 | 2008-08-15 13:51:20 +0200 | [diff] [blame] | 2321 | early_param("noapictimer", parse_disable_apic_timer); | 
|  | 2322 |  | 
|  | 2323 | static int __init parse_nolapic_timer(char *arg) | 
|  | 2324 | { | 
|  | 2325 | disable_apic_timer = 1; | 
|  | 2326 | return 0; | 
|  | 2327 | } | 
|  | 2328 | early_param("nolapic_timer", parse_nolapic_timer); | 
| Andi Kleen | 73dea47 | 2006-02-03 21:50:50 +0100 | [diff] [blame] | 2329 |  | 
| Cyrill Gorcunov | 79af9be | 2008-08-18 20:46:00 +0400 | [diff] [blame] | 2330 | static int __init apic_set_verbosity(char *arg) | 
|  | 2331 | { | 
|  | 2332 | if (!arg)  { | 
|  | 2333 | #ifdef CONFIG_X86_64 | 
|  | 2334 | skip_ioapic_setup = 0; | 
| Cyrill Gorcunov | 79af9be | 2008-08-18 20:46:00 +0400 | [diff] [blame] | 2335 | return 0; | 
|  | 2336 | #endif | 
|  | 2337 | return -EINVAL; | 
|  | 2338 | } | 
|  | 2339 |  | 
|  | 2340 | if (strcmp("debug", arg) == 0) | 
|  | 2341 | apic_verbosity = APIC_DEBUG; | 
|  | 2342 | else if (strcmp("verbose", arg) == 0) | 
|  | 2343 | apic_verbosity = APIC_VERBOSE; | 
|  | 2344 | else { | 
| Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 2345 | pr_warning("APIC Verbosity level %s not recognised" | 
| Cyrill Gorcunov | 79af9be | 2008-08-18 20:46:00 +0400 | [diff] [blame] | 2346 | " use apic=verbose or apic=debug\n", arg); | 
|  | 2347 | return -EINVAL; | 
|  | 2348 | } | 
|  | 2349 |  | 
|  | 2350 | return 0; | 
|  | 2351 | } | 
|  | 2352 | early_param("apic", apic_set_verbosity); | 
|  | 2353 |  | 
| Yinghai Lu | 1e934dd | 2008-02-22 13:37:26 -0800 | [diff] [blame] | 2354 | static int __init lapic_insert_resource(void) | 
|  | 2355 | { | 
|  | 2356 | if (!apic_phys) | 
|  | 2357 | return -1; | 
|  | 2358 |  | 
|  | 2359 | /* Put local APIC into the resource map. */ | 
|  | 2360 | lapic_resource.start = apic_phys; | 
|  | 2361 | lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1; | 
|  | 2362 | insert_resource(&iomem_resource, &lapic_resource); | 
|  | 2363 |  | 
|  | 2364 | return 0; | 
|  | 2365 | } | 
|  | 2366 |  | 
|  | 2367 | /* | 
|  | 2368 | * need call insert after e820_reserve_resources() | 
|  | 2369 | * that is using request_resource | 
|  | 2370 | */ | 
|  | 2371 | late_initcall(lapic_insert_resource); |