blob: 9dbd3aee087008fa47f25988a2b16669a3a59a00 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030041 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Lucas De Marchi25985ed2011-03-30 22:57:33 -030047 * series chipsets do _not_ support independent device timings, but this
Alan Coxd96212e2005-12-08 19:19:50 +000048 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
Lucas De Marchi25985ed2011-03-30 22:57:33 -030050 * driver supports only the chips with independent timing (that is those
Alan Coxd96212e2005-12-08 19:19:50 +000051 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Ming Lei5e5a4f52011-10-07 11:50:22 +0800116 PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heod33f58b2006-03-01 01:25:39 +0900121 /* constants for mapping table */
122 P0 = 0, /* port 0 */
123 P1 = 1, /* port 1 */
124 P2 = 2, /* port 2 */
125 P3 = 3, /* port 3 */
126 IDE = -1, /* IDE */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 NA = -2, /* not available */
Tejun Heod33f58b2006-03-01 01:25:39 +0900128 RV = -3, /* reserved */
129
Greg Felix7b6dbd62005-07-28 15:54:15 -0400130 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900131
132 /* host->flags bits */
133 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900136enum piix_controller_ids {
137 /* controller IDs */
138 piix_pata_mwdma, /* PIIX3 MWDMA only */
139 piix_pata_33, /* PIIX4 at 33Mhz */
140 ich_pata_33, /* ICH up to UDMA 33 only */
141 ich_pata_66, /* ICH up to 66 Mhz */
142 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100143 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900144 ich5_sata,
145 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900146 ich6m_sata,
147 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900148 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900149 ich8m_apple_sata, /* locks up on second port enable */
150 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900151 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800152 ich8_sata_snb,
Youquan Songb26bcbe2013-03-06 10:49:05 -0500153 ich8_2port_sata_snb,
Chew, Chiau Ee8842c552013-05-16 15:33:29 +0800154 ich8_2port_sata_byt,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900155};
156
Tejun Heod33f58b2006-03-01 01:25:39 +0900157struct piix_map_db {
158 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400159 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900160 const int map[][4];
161};
162
Tejun Heod96715c2006-06-29 01:58:28 +0900163struct piix_host_priv {
164 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900165 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900166 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900167};
168
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400169static int piix_init_one(struct pci_dev *pdev,
170 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900171static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900172static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400173static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
174static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
175static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100176static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900177static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900178static int piix_sidpr_scr_read(struct ata_link *link,
179 unsigned int reg, u32 *val);
180static int piix_sidpr_scr_write(struct ata_link *link,
181 unsigned int reg, u32 val);
Tejun Heoa97c40062010-09-01 17:50:08 +0200182static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
183 unsigned hints);
Tejun Heo27943622010-01-19 10:49:19 +0900184static bool piix_irq_check(struct ata_port *ap);
Ming Lei5e5a4f52011-10-07 11:50:22 +0800185static int piix_port_start(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900186#ifdef CONFIG_PM
187static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
188static int piix_pci_device_resume(struct pci_dev *pdev);
189#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191static unsigned int in_module_init = 1;
192
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500193static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000194 /* Intel PIIX3 for the 430HX etc */
195 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900196 /* VMware ICH4 */
197 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400198 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
199 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
200 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400201 /* Intel PIIX4 */
202 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
203 /* Intel PIIX4 */
204 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
205 /* Intel PIIX */
206 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
207 /* Intel ICH (i810, i815, i840) UDMA 66*/
208 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
209 /* Intel ICH0 : UDMA 33*/
210 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
211 /* Intel ICH2M */
212 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
213 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
214 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
215 /* Intel ICH3M */
216 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
217 /* Intel ICH3 (E7500/1) UDMA 100 */
218 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Ben Hutchings4bb969d2010-10-10 22:42:21 +0100219 /* Intel ICH4-L */
220 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400221 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
222 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
223 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
224 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700225 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400226 /* C-ICH (i810E2) */
227 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400228 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400229 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
230 /* ICH6 (and 6) (i915) UDMA 100 */
231 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
232 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100233 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
234 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400235 /* ICH8 Mobile PATA Controller */
236 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Alan Cox7654db12009-05-06 17:10:17 +0100238 /* SATA ports */
Jeff Garzik4fca3772011-02-15 01:13:24 -0500239
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900242 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900244 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900245 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900246 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900247 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900248 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900250 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900252 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
253 * Attach iff the controller is in IDE mode. */
254 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900255 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900256 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900257 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900258 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900259 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900261 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900263 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800264 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900265 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900266 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900267 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900268 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900269 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900270 /* Mobile SATA Controller IDE (ICH8M) */
271 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800272 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900273 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800274 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900275 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800276 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900277 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800278 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900279 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800280 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900281 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800282 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900283 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700284 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900285 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800286 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900287 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800288 /* SATA Controller IDE (ICH10) */
289 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
290 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900291 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800292 /* SATA Controller IDE (ICH10) */
293 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700294 /* SATA Controller IDE (PCH) */
295 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
296 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700297 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
298 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700299 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
300 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700301 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
302 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700303 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
304 /* SATA Controller IDE (PCH) */
305 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800306 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800307 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800308 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800309 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800310 /* SATA Controller IDE (CPT) */
311 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
312 /* SATA Controller IDE (CPT) */
313 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley238e1492010-09-09 09:42:40 -0700314 /* SATA Controller IDE (PBG) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800315 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley238e1492010-09-09 09:42:40 -0700316 /* SATA Controller IDE (PBG) */
317 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley4a836c72011-04-20 08:43:37 -0700318 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800319 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700320 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800321 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700322 /* SATA Controller IDE (Panther Point) */
323 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
324 /* SATA Controller IDE (Panther Point) */
325 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley78140cf2012-01-23 16:29:50 -0800326 /* SATA Controller IDE (Lynx Point) */
327 { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
328 /* SATA Controller IDE (Lynx Point) */
329 { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
330 /* SATA Controller IDE (Lynx Point) */
Youquan Songb26bcbe2013-03-06 10:49:05 -0500331 { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
Seth Heasley78140cf2012-01-23 16:29:50 -0800332 /* SATA Controller IDE (Lynx Point) */
333 { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley96d5d962012-02-21 10:45:26 -0800334 /* SATA Controller IDE (DH89xxCC) */
335 { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley78b67672013-01-25 11:57:05 -0800336 /* SATA Controller IDE (Avoton) */
337 { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
338 /* SATA Controller IDE (Avoton) */
339 { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
340 /* SATA Controller IDE (Avoton) */
341 { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
342 /* SATA Controller IDE (Avoton) */
343 { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
James Ralstona0596542013-02-08 17:24:12 -0800344 /* SATA Controller IDE (Wellsburg) */
345 { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
346 /* SATA Controller IDE (Wellsburg) */
Youquan Song82627ff2013-07-11 21:15:57 -0400347 { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
James Ralstona0596542013-02-08 17:24:12 -0800348 /* SATA Controller IDE (Wellsburg) */
349 { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
350 /* SATA Controller IDE (Wellsburg) */
351 { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Chew, Chiau Ee8842c552013-05-16 15:33:29 +0800352 /* SATA Controller IDE (BayTrail) */
353 { 0x8086, 0x0F20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
354 { 0x8086, 0x0F21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
Seth Heasley1b831712013-06-19 16:25:37 -0700355 /* SATA Controller IDE (Coleto Creek) */
356 { 0x8086, 0x23a6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
James Ralstona0596542013-02-08 17:24:12 -0800357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 { } /* terminate list */
359};
360
361static struct pci_driver piix_pci_driver = {
362 .name = DRV_NAME,
363 .id_table = piix_pci_tbl,
364 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900365 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900366#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900367 .suspend = piix_pci_device_suspend,
368 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900369#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
Jeff Garzik193515d2005-11-07 00:59:37 -0500372static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900373 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374};
375
Tejun Heo27943622010-01-19 10:49:19 +0900376static struct ata_port_operations piix_sata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000377 .inherits = &ata_bmdma32_port_ops,
Tejun Heo27943622010-01-19 10:49:19 +0900378 .sff_irq_check = piix_irq_check,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800379 .port_start = piix_port_start,
Tejun Heo27943622010-01-19 10:49:19 +0900380};
381
382static struct ata_port_operations piix_pata_ops = {
383 .inherits = &piix_sata_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100384 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900385 .set_piomode = piix_set_piomode,
386 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900387 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900388};
Tejun Heo25f98132008-01-07 19:38:53 +0900389
Tejun Heo029cfd62008-03-25 12:22:49 +0900390static struct ata_port_operations piix_vmw_ops = {
391 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900392 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900393};
394
Tejun Heo029cfd62008-03-25 12:22:49 +0900395static struct ata_port_operations ich_pata_ops = {
396 .inherits = &piix_pata_ops,
397 .cable_detect = ich_pata_cable_detect,
398 .set_dmamode = ich_set_dmamode,
399};
Tejun Heoc7290722008-01-18 18:36:30 +0900400
Tejun Heoa97c40062010-09-01 17:50:08 +0200401static struct device_attribute *piix_sidpr_shost_attrs[] = {
402 &dev_attr_link_power_management_policy,
403 NULL
404};
405
406static struct scsi_host_template piix_sidpr_sht = {
407 ATA_BMDMA_SHT(DRV_NAME),
408 .shost_attrs = piix_sidpr_shost_attrs,
409};
410
Tejun Heo029cfd62008-03-25 12:22:49 +0900411static struct ata_port_operations piix_sidpr_sata_ops = {
412 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900413 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900414 .scr_read = piix_sidpr_scr_read,
415 .scr_write = piix_sidpr_scr_write,
Tejun Heoa97c40062010-09-01 17:50:08 +0200416 .set_lpm = piix_sidpr_set_lpm,
Tejun Heoc7290722008-01-18 18:36:30 +0900417};
418
Tejun Heod96715c2006-06-29 01:58:28 +0900419static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900420 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400421 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900422 .map = {
423 /* PM PS SM SS MAP */
424 { P0, NA, P1, NA }, /* 000b */
425 { P1, NA, P0, NA }, /* 001b */
426 { RV, RV, RV, RV },
427 { RV, RV, RV, RV },
428 { P0, P1, IDE, IDE }, /* 100b */
429 { P1, P0, IDE, IDE }, /* 101b */
430 { IDE, IDE, P0, P1 }, /* 110b */
431 { IDE, IDE, P1, P0 }, /* 111b */
432 },
433};
434
Tejun Heod96715c2006-06-29 01:58:28 +0900435static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900436 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400437 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900438 .map = {
439 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900440 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900441 { IDE, IDE, P1, P3 }, /* 01b */
442 { P0, P2, IDE, IDE }, /* 10b */
443 { RV, RV, RV, RV },
444 },
445};
446
Tejun Heod96715c2006-06-29 01:58:28 +0900447static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900448 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400449 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900450
451 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900452 * it anyway. MAP 01b have been spotted on both ICH6M and
453 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900454 */
455 .map = {
456 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900457 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900458 { IDE, IDE, P1, P3 }, /* 01b */
459 { P0, P2, IDE, IDE }, /* 10b */
460 { RV, RV, RV, RV },
461 },
462};
463
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400464static const struct piix_map_db ich8_map_db = {
465 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900466 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400467 .map = {
468 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700469 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400470 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900471 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400472 { RV, RV, RV, RV },
473 },
474};
475
Tejun Heo00242ec2007-11-19 11:24:25 +0900476static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700477 .mask = 0x3,
478 .port_enable = 0x3,
479 .map = {
480 /* PM PS SM SS MAP */
481 { P0, NA, P1, NA }, /* 00b */
482 { RV, RV, RV, RV }, /* 01b */
483 { RV, RV, RV, RV }, /* 10b */
484 { RV, RV, RV, RV },
485 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700486};
487
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900488static const struct piix_map_db ich8m_apple_map_db = {
489 .mask = 0x3,
490 .port_enable = 0x1,
491 .map = {
492 /* PM PS SM SS MAP */
493 { P0, NA, NA, NA }, /* 00b */
494 { RV, RV, RV, RV },
495 { P0, P2, IDE, IDE }, /* 10b */
496 { RV, RV, RV, RV },
497 },
498};
499
Tejun Heo00242ec2007-11-19 11:24:25 +0900500static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700501 .mask = 0x3,
502 .port_enable = 0x3,
503 .map = {
504 /* PM PS SM SS MAP */
505 { P0, NA, P1, NA }, /* 00b */
506 { RV, RV, RV, RV }, /* 01b */
507 { RV, RV, RV, RV }, /* 10b */
508 { RV, RV, RV, RV },
509 },
510};
511
Tejun Heod96715c2006-06-29 01:58:28 +0900512static const struct piix_map_db *piix_map_db_table[] = {
513 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900514 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900515 [ich6m_sata] = &ich6m_map_db,
516 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900517 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900518 [ich8m_apple_sata] = &ich8m_apple_map_db,
519 [tolapai_sata] = &tolapai_map_db,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800520 [ich8_sata_snb] = &ich8_map_db,
Youquan Songb26bcbe2013-03-06 10:49:05 -0500521 [ich8_2port_sata_snb] = &ich8_2port_map_db,
Chew, Chiau Ee8842c552013-05-16 15:33:29 +0800522 [ich8_2port_sata_byt] = &ich8_2port_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900523};
524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900526 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
527 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900528 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100529 .pio_mask = ATA_PIO4,
530 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900531 .port_ops = &piix_pata_ops,
532 },
533
Jeff Garzikec300d92007-09-01 07:17:36 -0400534 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900535 {
Tejun Heob3362f82006-11-10 18:08:10 +0900536 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100537 .pio_mask = ATA_PIO4,
538 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
539 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900540 .port_ops = &piix_pata_ops,
541 },
542
Jeff Garzikec300d92007-09-01 07:17:36 -0400543 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 {
Tejun Heob3362f82006-11-10 18:08:10 +0900545 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100546 .pio_mask = ATA_PIO4,
547 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
548 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400549 .port_ops = &ich_pata_ops,
550 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400551
552 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400553 {
Tejun Heob3362f82006-11-10 18:08:10 +0900554 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100555 .pio_mask = ATA_PIO4,
556 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400557 .udma_mask = ATA_UDMA4,
558 .port_ops = &ich_pata_ops,
559 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400560
Jeff Garzikec300d92007-09-01 07:17:36 -0400561 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400562 {
Tejun Heob3362f82006-11-10 18:08:10 +0900563 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100564 .pio_mask = ATA_PIO4,
565 .mwdma_mask = ATA_MWDMA12_ONLY,
566 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400567 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 },
569
Alan Coxc611bed2009-05-06 17:08:44 +0100570 [ich_pata_100_nomwdma1] =
571 {
572 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
573 .pio_mask = ATA_PIO4,
574 .mwdma_mask = ATA_MWDMA2_ONLY,
575 .udma_mask = ATA_UDMA5,
576 .port_ops = &ich_pata_ops,
577 },
578
Jeff Garzikec300d92007-09-01 07:17:36 -0400579 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 {
Tejun Heo228c1592006-11-10 18:08:10 +0900581 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100582 .pio_mask = ATA_PIO4,
583 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400584 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 .port_ops = &piix_sata_ops,
586 },
587
Jeff Garzikec300d92007-09-01 07:17:36 -0400588 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 {
Tejun Heo723159c2008-01-04 18:42:20 +0900590 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100591 .pio_mask = ATA_PIO4,
592 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400593 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 .port_ops = &piix_sata_ops,
595 },
596
Tejun Heo9c0bf672008-03-26 16:00:58 +0900597 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700598 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900599 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100600 .pio_mask = ATA_PIO4,
601 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400602 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700603 .port_ops = &piix_sata_ops,
604 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900605
Tejun Heo9c0bf672008-03-26 16:00:58 +0900606 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400607 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900608 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100609 .pio_mask = ATA_PIO4,
610 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400611 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400612 .port_ops = &piix_sata_ops,
613 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400614
Tejun Heo00242ec2007-11-19 11:24:25 +0900615 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700616 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900617 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100618 .pio_mask = ATA_PIO4,
619 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700620 .udma_mask = ATA_UDMA6,
621 .port_ops = &piix_sata_ops,
622 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700623
Tejun Heo9c0bf672008-03-26 16:00:58 +0900624 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700625 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900626 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100627 .pio_mask = ATA_PIO4,
628 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700629 .udma_mask = ATA_UDMA6,
630 .port_ops = &piix_sata_ops,
631 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900632
Tejun Heo9c0bf672008-03-26 16:00:58 +0900633 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900634 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900635 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100636 .pio_mask = ATA_PIO4,
637 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900638 .udma_mask = ATA_UDMA6,
639 .port_ops = &piix_sata_ops,
640 },
641
Tejun Heo25f98132008-01-07 19:38:53 +0900642 [piix_pata_vmw] =
643 {
Tejun Heo25f98132008-01-07 19:38:53 +0900644 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100645 .pio_mask = ATA_PIO4,
646 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
647 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900648 .port_ops = &piix_vmw_ops,
649 },
650
Ming Lei5e5a4f52011-10-07 11:50:22 +0800651 /*
652 * some Sandybridge chipsets have broken 32 mode up to now,
653 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
654 */
655 [ich8_sata_snb] =
656 {
657 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
658 .pio_mask = ATA_PIO4,
659 .mwdma_mask = ATA_MWDMA2,
660 .udma_mask = ATA_UDMA6,
661 .port_ops = &piix_sata_ops,
662 },
663
Youquan Songb26bcbe2013-03-06 10:49:05 -0500664 [ich8_2port_sata_snb] =
665 {
666 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
667 | PIIX_FLAG_PIO16,
668 .pio_mask = ATA_PIO4,
669 .mwdma_mask = ATA_MWDMA2,
670 .udma_mask = ATA_UDMA6,
671 .port_ops = &piix_sata_ops,
672 },
Chew, Chiau Ee8842c552013-05-16 15:33:29 +0800673
674 [ich8_2port_sata_byt] =
675 {
676 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
677 .pio_mask = ATA_PIO4,
678 .mwdma_mask = ATA_MWDMA2,
679 .udma_mask = ATA_UDMA6,
680 .port_ops = &piix_sata_ops,
681 },
682
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683};
684
685static struct pci_bits piix_enable_bits[] = {
686 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
687 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
688};
689
690MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
691MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
692MODULE_LICENSE("GPL");
693MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
694MODULE_VERSION(DRV_VERSION);
695
Alan Coxfc085152006-10-10 14:28:11 -0700696struct ich_laptop {
697 u16 device;
698 u16 subvendor;
699 u16 subdevice;
700};
701
702/*
703 * List of laptops that use short cables rather than 80 wire
704 */
705
706static const struct ich_laptop ich_laptop[] = {
707 /* devid, subvendor, subdev */
708 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000709 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900710 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500711 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700712 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400713 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200714 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300715 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500716 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200717 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200718 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
719 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500720 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100721 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700722 /* end marker */
723 { 0, }
724};
725
Ming Lei5e5a4f52011-10-07 11:50:22 +0800726static int piix_port_start(struct ata_port *ap)
727{
728 if (!(ap->flags & PIIX_FLAG_PIO16))
729 ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
730
731 return ata_bmdma_port_start(ap);
732}
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100735 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 * @ap: Port for which cable detect info is desired
737 *
738 * Read 80c cable indicator from ATA PCI device's PCI config
739 * register. This register is normally set by firmware (BIOS).
740 *
741 * LOCKING:
742 * None (inherited from caller).
743 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400744
Alan Coxeb4a2c72007-04-11 00:04:20 +0100745static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
Jeff Garzikcca39742006-08-24 03:19:22 -0400747 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900748 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700749 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900750 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Alan Coxfc085152006-10-10 14:28:11 -0700752 /* Check for specials - Acer Aspire 5602WLMi */
753 while (lap->device) {
754 if (lap->device == pdev->device &&
755 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400756 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100757 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400758
Alan Coxfc085152006-10-10 14:28:11 -0700759 lap++;
760 }
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900763 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900764 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100765 return ATA_CBL_PATA40;
766 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767}
768
769/**
Tejun Heoccc46722006-05-31 18:28:14 +0900770 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900771 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900772 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 * LOCKING:
775 * None (inherited from caller).
776 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900777static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778{
Tejun Heocc0680a2007-08-06 18:36:23 +0900779 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400780 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
Alan Coxc9619222006-09-26 17:53:38 +0100782 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
783 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900784 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900785}
786
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200787static DEFINE_SPINLOCK(piix_lock);
788
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200789static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
790 u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
Jeff Garzikcca39742006-08-24 03:19:22 -0400792 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200793 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900795 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 unsigned int slave_port = 0x44;
797 u16 master_data;
798 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400799 u8 udma_enable;
800 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400801
Jeff Garzik669a5db2006-08-29 18:12:40 -0400802 /*
803 * See Intel Document 298600-004 for the timing programing rules
804 * for ICH controllers.
805 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 static const /* ISP RTC */
808 u8 timings[][2] = { { 0, 0 },
809 { 0, 0 },
810 { 1, 0 },
811 { 2, 1 },
812 { 2, 3 }, };
813
Jeff Garzik669a5db2006-08-29 18:12:40 -0400814 if (pio >= 2)
815 control |= 1; /* TIME1 enable */
816 if (ata_pio_need_iordy(adev))
817 control |= 2; /* IE enable */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400818 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400819 if (adev->class == ATA_DEV_ATA)
820 control |= 4; /* PPE enable */
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200821 /*
822 * If the drive MWDMA is faster than it can do PIO then
823 * we must force PIO into PIO0
824 */
825 if (adev->pio_mode < XFER_PIO_0 + pio)
826 /* Enable DMA timing only */
827 control |= 8; /* PIO cycles in PIO0 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400828
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200829 spin_lock_irqsave(&piix_lock, flags);
830
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200831 /* PIO configuration clears DTE unconditionally. It will be
832 * programmed in set_dmamode which is guaranteed to be called
833 * after set_piomode if any DMA mode is available.
834 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 pci_read_config_word(dev, master_port, &master_data);
836 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200837 /* clear TIME1|IE1|PPE1|DTE1 */
838 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400839 /* enable PPE1, IE1 and TIME1 as needed */
840 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900842 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400843 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200844 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
845 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200847 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
848 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400849 /* Enable PPE, IE and TIME as appropriate */
850 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200851 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 master_data |=
853 (timings[pio][0] << 12) |
854 (timings[pio][1] << 8);
855 }
Bartlomiej Zolnierkiewiczce986692011-10-13 15:28:30 +0200856
857 /* Enable SITRE (separate slave timing register) */
858 master_data |= 0x4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 pci_write_config_word(dev, master_port, master_data);
860 if (is_slave)
861 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400862
863 /* Ensure the UDMA bit is off - it will be turned back on if
864 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400865
Jeff Garzik669a5db2006-08-29 18:12:40 -0400866 if (ap->udma_mask) {
867 pci_read_config_byte(dev, 0x48, &udma_enable);
868 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
869 pci_write_config_byte(dev, 0x48, udma_enable);
870 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200871
872 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873}
874
875/**
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200876 * piix_set_piomode - Initialize host controller PATA PIO timings
877 * @ap: Port whose timings we are configuring
878 * @adev: Drive in question
879 *
880 * Set PIO mode for device, in host controller PCI config space.
881 *
882 * LOCKING:
883 * None (inherited from caller).
884 */
885
886static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
887{
888 piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
889}
890
891/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400892 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400894 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200895 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 *
897 * Set UDMA mode for device, in host controller PCI config space.
898 *
899 * LOCKING:
900 * None (inherited from caller).
901 */
902
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400903static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904{
Jeff Garzikcca39742006-08-24 03:19:22 -0400905 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200906 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400907 u8 speed = adev->dma_mode;
908 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800909 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400910
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 if (speed >= XFER_UDMA_0) {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200912 unsigned int udma = speed - XFER_UDMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400913 u16 udma_timing;
914 u16 ideconf;
915 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400916
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200917 spin_lock_irqsave(&piix_lock, flags);
918
919 pci_read_config_byte(dev, 0x48, &udma_enable);
920
Jeff Garzik669a5db2006-08-29 18:12:40 -0400921 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400922 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400923 * selection of dividers
924 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400925 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400926 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400927 */
928 u_speed = min(2 - (udma & 1), udma);
929 if (udma == 5)
930 u_clock = 0x1000; /* 100Mhz */
931 else if (udma > 2)
932 u_clock = 1; /* 66Mhz */
933 else
934 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400935
Jeff Garzik669a5db2006-08-29 18:12:40 -0400936 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400937
Jeff Garzik669a5db2006-08-29 18:12:40 -0400938 /* Load the CT/RP selection */
939 pci_read_config_word(dev, 0x4A, &udma_timing);
940 udma_timing &= ~(3 << (4 * devid));
941 udma_timing |= u_speed << (4 * devid);
942 pci_write_config_word(dev, 0x4A, udma_timing);
943
Jeff Garzik85cd7252006-08-31 00:03:49 -0400944 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400945 /* Select a 33/66/100Mhz clock */
946 pci_read_config_word(dev, 0x54, &ideconf);
947 ideconf &= ~(0x1001 << devid);
948 ideconf |= u_clock << devid;
949 /* For ICH or later we should set bit 10 for better
950 performance (WR_PingPong_En) */
951 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 }
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200953
954 pci_write_config_byte(dev, 0x48, udma_enable);
955
956 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 } else {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200958 /* MWDMA is driven by the PIO timings. */
959 unsigned int mwdma = speed - XFER_MW_DMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400960 const unsigned int needed_pio[3] = {
961 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
962 };
963 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400964
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200965 /* XFER_PIO_0 is never used currently */
966 piix_set_timings(ap, adev, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400968}
969
970/**
971 * piix_set_dmamode - Initialize host controller PATA DMA timings
972 * @ap: Port whose timings we are configuring
973 * @adev: um
974 *
975 * Set MW/UDMA mode for device, in host controller PCI config space.
976 *
977 * LOCKING:
978 * None (inherited from caller).
979 */
980
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400981static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400982{
983 do_pata_set_dmamode(ap, adev, 0);
984}
985
986/**
987 * ich_set_dmamode - Initialize host controller PATA DMA timings
988 * @ap: Port whose timings we are configuring
989 * @adev: um
990 *
991 * Set MW/UDMA mode for device, in host controller PCI config space.
992 *
993 * LOCKING:
994 * None (inherited from caller).
995 */
996
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400997static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400998{
999 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000}
1001
Tejun Heoc7290722008-01-18 18:36:30 +09001002/*
1003 * Serial ATA Index/Data Pair Superset Registers access
1004 *
1005 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +09001006 * and data register pair located at BAR5 which means that we have
1007 * separate SCRs for master and slave. This is handled using libata
1008 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +09001009 */
1010static const int piix_sidx_map[] = {
1011 [SCR_STATUS] = 0,
1012 [SCR_ERROR] = 2,
1013 [SCR_CONTROL] = 1,
1014};
1015
Tejun Heobe77e432008-07-31 17:02:44 +09001016static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +09001017{
Tejun Heobe77e432008-07-31 17:02:44 +09001018 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +09001019 struct piix_host_priv *hpriv = ap->host->private_data;
1020
Tejun Heobe77e432008-07-31 17:02:44 +09001021 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +09001022 hpriv->sidpr + PIIX_SIDPR_IDX);
1023}
1024
Tejun Heo82ef04f2008-07-31 17:02:40 +09001025static int piix_sidpr_scr_read(struct ata_link *link,
1026 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +09001027{
Tejun Heobe77e432008-07-31 17:02:44 +09001028 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +09001029
1030 if (reg >= ARRAY_SIZE(piix_sidx_map))
1031 return -EINVAL;
1032
Tejun Heobe77e432008-07-31 17:02:44 +09001033 piix_sidpr_sel(link, reg);
1034 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001035 return 0;
1036}
1037
Tejun Heo82ef04f2008-07-31 17:02:40 +09001038static int piix_sidpr_scr_write(struct ata_link *link,
1039 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +09001040{
Tejun Heobe77e432008-07-31 17:02:44 +09001041 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +09001042
Tejun Heoc7290722008-01-18 18:36:30 +09001043 if (reg >= ARRAY_SIZE(piix_sidx_map))
1044 return -EINVAL;
1045
Tejun Heobe77e432008-07-31 17:02:44 +09001046 piix_sidpr_sel(link, reg);
1047 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001048 return 0;
1049}
1050
Tejun Heoa97c40062010-09-01 17:50:08 +02001051static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
1052 unsigned hints)
1053{
1054 return sata_link_scr_lpm(link, policy, false);
1055}
1056
Tejun Heo27943622010-01-19 10:49:19 +09001057static bool piix_irq_check(struct ata_port *ap)
1058{
1059 if (unlikely(!ap->ioaddr.bmdma_addr))
1060 return false;
1061
1062 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
1063}
1064
Tejun Heob8b275e2007-07-10 15:55:43 +09001065#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001066static int piix_broken_suspend(void)
1067{
Jeff Garzik18552562007-10-03 15:15:40 -04001068 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001069 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001070 .ident = "TECRA M3",
1071 .matches = {
1072 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1073 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1074 },
1075 },
1076 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001077 .ident = "TECRA M3",
1078 .matches = {
1079 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1080 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1081 },
1082 },
1083 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001084 .ident = "TECRA M4",
1085 .matches = {
1086 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1087 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1088 },
1089 },
1090 {
Tejun Heo040dee52008-06-13 18:05:02 +09001091 .ident = "TECRA M4",
1092 .matches = {
1093 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1094 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1095 },
1096 },
1097 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001098 .ident = "TECRA M5",
1099 .matches = {
1100 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1101 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1102 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001103 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001104 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001105 .ident = "TECRA M6",
1106 .matches = {
1107 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1108 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1109 },
1110 },
1111 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001112 .ident = "TECRA M7",
1113 .matches = {
1114 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1115 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1116 },
1117 },
1118 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001119 .ident = "TECRA A8",
1120 .matches = {
1121 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1122 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1123 },
1124 },
1125 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001126 .ident = "Satellite R20",
1127 .matches = {
1128 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1129 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1130 },
1131 },
1132 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001133 .ident = "Satellite R25",
1134 .matches = {
1135 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1136 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1137 },
1138 },
1139 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001140 .ident = "Satellite U200",
1141 .matches = {
1142 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1143 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1144 },
1145 },
1146 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001147 .ident = "Satellite U200",
1148 .matches = {
1149 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1150 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1151 },
1152 },
1153 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001154 .ident = "Satellite Pro U200",
1155 .matches = {
1156 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1157 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1158 },
1159 },
1160 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001161 .ident = "Satellite U205",
1162 .matches = {
1163 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1164 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1165 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001166 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001167 {
Tejun Heode753e52007-11-12 17:56:24 +09001168 .ident = "SATELLITE U205",
1169 .matches = {
1170 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1171 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1172 },
1173 },
1174 {
Benjamin Larssonb73fa462012-01-08 00:39:10 +01001175 .ident = "Satellite Pro A120",
1176 .matches = {
1177 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1178 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
1179 },
1180 },
1181 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001182 .ident = "Portege M500",
1183 .matches = {
1184 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1185 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1186 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001187 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001188 {
1189 .ident = "VGN-BX297XP",
1190 .matches = {
1191 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1192 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1193 },
1194 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001195
1196 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001197 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001198 static const char *oemstrs[] = {
1199 "Tecra M3,",
1200 };
1201 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001202
1203 if (dmi_check_system(sysids))
1204 return 1;
1205
Tejun Heo7abe79c2007-07-27 14:55:07 +09001206 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1207 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1208 return 1;
1209
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001210 /* TECRA M4 sometimes forgets its identify and reports bogus
1211 * DMI information. As the bogus information is a bit
1212 * generic, match as many entries as possible. This manual
1213 * matching is necessary because dmi_system_id.matches is
1214 * limited to four entries.
1215 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001216 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1217 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1218 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1219 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1220 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1221 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1222 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001223 return 1;
1224
Tejun Heo8c3832e2007-07-27 14:53:28 +09001225 return 0;
1226}
Tejun Heob8b275e2007-07-10 15:55:43 +09001227
1228static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1229{
1230 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1231 unsigned long flags;
1232 int rc = 0;
1233
1234 rc = ata_host_suspend(host, mesg);
1235 if (rc)
1236 return rc;
1237
1238 /* Some braindamaged ACPI suspend implementations expect the
1239 * controller to be awake on entry; otherwise, it burns cpu
1240 * cycles and power trying to do something to the sleeping
1241 * beauty.
1242 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001243 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001244 pci_save_state(pdev);
1245
1246 /* mark its power state as "unknown", since we don't
1247 * know if e.g. the BIOS will change its device state
1248 * when we suspend.
1249 */
1250 if (pdev->current_state == PCI_D0)
1251 pdev->current_state = PCI_UNKNOWN;
1252
1253 /* tell resume that it's waking up from broken suspend */
1254 spin_lock_irqsave(&host->lock, flags);
1255 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1256 spin_unlock_irqrestore(&host->lock, flags);
1257 } else
1258 ata_pci_device_do_suspend(pdev, mesg);
1259
1260 return 0;
1261}
1262
1263static int piix_pci_device_resume(struct pci_dev *pdev)
1264{
1265 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1266 unsigned long flags;
1267 int rc;
1268
1269 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1270 spin_lock_irqsave(&host->lock, flags);
1271 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1272 spin_unlock_irqrestore(&host->lock, flags);
1273
1274 pci_set_power_state(pdev, PCI_D0);
1275 pci_restore_state(pdev);
1276
1277 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001278 * pci_reenable_device() to avoid affecting the enable
1279 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001280 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001281 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001282 if (rc)
Joe Perchesa44fec12011-04-15 15:51:58 -07001283 dev_err(&pdev->dev,
1284 "failed to enable device after resume (%d)\n",
1285 rc);
Tejun Heob8b275e2007-07-10 15:55:43 +09001286 } else
1287 rc = ata_pci_device_do_resume(pdev);
1288
1289 if (rc == 0)
1290 ata_host_resume(host);
1291
1292 return rc;
1293}
1294#endif
1295
Tejun Heo25f98132008-01-07 19:38:53 +09001296static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1297{
1298 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1299}
1300
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301#define AHCI_PCI_BAR 5
1302#define AHCI_GLOBAL_CTL 0x04
1303#define AHCI_ENABLE (1 << 31)
1304static int piix_disable_ahci(struct pci_dev *pdev)
1305{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001306 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 u32 tmp;
1308 int rc = 0;
1309
1310 /* BUG: pci_enable_device has not yet been called. This
1311 * works because this device is usually set up by BIOS.
1312 */
1313
Jeff Garzik374b1872005-08-30 05:42:52 -04001314 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1315 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001317
Jeff Garzik374b1872005-08-30 05:42:52 -04001318 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 if (!mmio)
1320 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001321
Alan Coxc47a6312007-11-19 14:28:28 +00001322 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 if (tmp & AHCI_ENABLE) {
1324 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001325 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
Alan Coxc47a6312007-11-19 14:28:28 +00001327 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 if (tmp & AHCI_ENABLE)
1329 rc = -EIO;
1330 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001331
Jeff Garzik374b1872005-08-30 05:42:52 -04001332 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 return rc;
1334}
1335
1336/**
Alan Coxc621b142005-12-08 19:22:28 +00001337 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001338 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001339 *
Alan Coxc621b142005-12-08 19:22:28 +00001340 * Check for the present of 450NX errata #19 and errata #25. If
1341 * they are found return an error code so we can turn off DMA
1342 */
1343
1344static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1345{
1346 struct pci_dev *pdev = NULL;
1347 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001348 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001349
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001350 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001351 /* Look for 450NX PXB. Check for problem configurations
1352 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001353 pci_read_config_word(pdev, 0x41, &cfg);
1354 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001355 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001356 no_piix_dma = 1;
1357 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001358 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001359 no_piix_dma = 2;
1360 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001361 if (no_piix_dma)
Joe Perchesa44fec12011-04-15 15:51:58 -07001362 dev_warn(&ata_dev->dev,
1363 "450NX errata present, disabling IDE DMA%s\n",
1364 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1365 : "");
1366
Alan Coxc621b142005-12-08 19:22:28 +00001367 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001368}
Alan Coxc621b142005-12-08 19:22:28 +00001369
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001370static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001371 const struct piix_map_db *map_db)
1372{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001373 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001374 u16 pcs, new_pcs;
1375
1376 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1377
1378 new_pcs = pcs | map_db->port_enable;
1379
1380 if (new_pcs != pcs) {
1381 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1382 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1383 msleep(150);
1384 }
1385}
1386
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001387static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1388 struct ata_port_info *pinfo,
1389 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001390{
Al Virob4482a42007-10-14 19:35:40 +01001391 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001392 int i, invalid_map = 0;
1393 u8 map_value;
1394
1395 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1396
1397 map = map_db->map[map_value & map_db->mask];
1398
Joe Perchesa44fec12011-04-15 15:51:58 -07001399 dev_info(&pdev->dev, "MAP [");
Tejun Heod33f58b2006-03-01 01:25:39 +09001400 for (i = 0; i < 4; i++) {
1401 switch (map[i]) {
1402 case RV:
1403 invalid_map = 1;
Joe Perchesa44fec12011-04-15 15:51:58 -07001404 pr_cont(" XX");
Tejun Heod33f58b2006-03-01 01:25:39 +09001405 break;
1406
1407 case NA:
Joe Perchesa44fec12011-04-15 15:51:58 -07001408 pr_cont(" --");
Tejun Heod33f58b2006-03-01 01:25:39 +09001409 break;
1410
1411 case IDE:
1412 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001413 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001414 i++;
Joe Perchesa44fec12011-04-15 15:51:58 -07001415 pr_cont(" IDE IDE");
Tejun Heod33f58b2006-03-01 01:25:39 +09001416 break;
1417
1418 default:
Joe Perchesa44fec12011-04-15 15:51:58 -07001419 pr_cont(" P%d", map[i]);
Tejun Heod33f58b2006-03-01 01:25:39 +09001420 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001421 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001422 break;
1423 }
1424 }
Joe Perchesa44fec12011-04-15 15:51:58 -07001425 pr_cont(" ]\n");
Tejun Heod33f58b2006-03-01 01:25:39 +09001426
1427 if (invalid_map)
Joe Perchesa44fec12011-04-15 15:51:58 -07001428 dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
Tejun Heod33f58b2006-03-01 01:25:39 +09001429
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001430 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001431}
1432
Tejun Heoe9c16702009-03-03 13:52:16 +09001433static bool piix_no_sidpr(struct ata_host *host)
1434{
1435 struct pci_dev *pdev = to_pci_dev(host->dev);
1436
1437 /*
1438 * Samsung DB-P70 only has three ATA ports exposed and
1439 * curiously the unconnected first port reports link online
1440 * while not responding to SRST protocol causing excessive
1441 * detection delay.
1442 *
1443 * Unfortunately, the system doesn't carry enough DMI
1444 * information to identify the machine but does have subsystem
1445 * vendor and device set. As it's unclear whether the
1446 * subsystem vendor/device is used only for this specific
1447 * board, the port can't be disabled solely with the
1448 * information; however, turning off SIDPR access works around
1449 * the problem. Turn it off.
1450 *
1451 * This problem is reported in bnc#441240.
1452 *
1453 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1454 */
1455 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1456 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1457 pdev->subsystem_device == 0xb049) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001458 dev_warn(host->dev,
1459 "Samsung DB-P70 detected, disabling SIDPR\n");
Tejun Heoe9c16702009-03-03 13:52:16 +09001460 return true;
1461 }
1462
1463 return false;
1464}
1465
Tejun Heobe77e432008-07-31 17:02:44 +09001466static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001467{
1468 struct pci_dev *pdev = to_pci_dev(host->dev);
1469 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001470 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001471 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001472 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001473
1474 /* check for availability */
1475 for (i = 0; i < 4; i++)
1476 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001477 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001478
Tejun Heoe9c16702009-03-03 13:52:16 +09001479 /* is it blacklisted? */
1480 if (piix_no_sidpr(host))
1481 return 0;
1482
Tejun Heoc7290722008-01-18 18:36:30 +09001483 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001484 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001485
1486 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1487 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001488 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001489
1490 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001491 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001492
1493 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001494
1495 /* SCR access via SIDPR doesn't work on some configurations.
1496 * Give it a test drive by inhibiting power save modes which
1497 * we'll do anyway.
1498 */
Tejun Heobe77e432008-07-31 17:02:44 +09001499 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001500
1501 /* if IPM is already 3, SCR access is probably working. Don't
1502 * un-inhibit power save modes as BIOS might have inhibited
1503 * them for a reason.
1504 */
1505 if ((scontrol & 0xf00) != 0x300) {
1506 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001507 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1508 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001509
1510 if ((scontrol & 0xf00) != 0x300) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001511 dev_info(host->dev,
1512 "SCR access via SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001513 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001514 }
1515 }
1516
Tejun Heobe77e432008-07-31 17:02:44 +09001517 /* okay, SCRs available, set ops and ask libata for slave_link */
1518 for (i = 0; i < 2; i++) {
1519 struct ata_port *ap = host->ports[i];
1520
1521 ap->ops = &piix_sidpr_sata_ops;
1522
1523 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1524 rc = ata_slave_link_init(ap);
1525 if (rc)
1526 return rc;
1527 }
1528 }
1529
1530 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001531}
1532
Tejun Heo2852bcf2009-01-02 12:04:48 +09001533static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001534{
Jeff Garzik18552562007-10-03 15:15:40 -04001535 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001536 {
1537 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1538 * isn't used to boot the system which
1539 * disables the channel.
1540 */
1541 .ident = "M570U",
1542 .matches = {
1543 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1544 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1545 },
1546 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001547
1548 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001549 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001550 struct pci_dev *pdev = to_pci_dev(host->dev);
1551 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001552
1553 if (!dmi_check_system(sysids))
1554 return;
1555
1556 /* The datasheet says that bit 18 is NOOP but certain systems
1557 * seem to use it to disable a channel. Clear the bit on the
1558 * affected systems.
1559 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001560 if (hpriv->saved_iocfg & (1 << 18)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001561 dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001562 pci_write_config_dword(pdev, PIIX_IOCFG,
1563 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001564 }
1565}
1566
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001567static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1568{
1569 static const struct dmi_system_id broken_systems[] = {
1570 {
1571 .ident = "HP Compaq 2510p",
1572 .matches = {
1573 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1574 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1575 },
1576 /* PCI slot number of the controller */
1577 .driver_data = (void *)0x1FUL,
1578 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001579 {
1580 .ident = "HP Compaq nc6000",
1581 .matches = {
1582 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1583 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1584 },
1585 /* PCI slot number of the controller */
1586 .driver_data = (void *)0x1FUL,
1587 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001588
1589 { } /* terminate list */
1590 };
1591 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1592
1593 if (dmi) {
1594 unsigned long slot = (unsigned long)dmi->driver_data;
1595 /* apply the quirk only to on-board controllers */
1596 return slot == PCI_SLOT(pdev->devfn);
1597 }
1598
1599 return false;
1600}
1601
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001602static int prefer_ms_hyperv = 1;
1603module_param(prefer_ms_hyperv, int, 0);
1604
1605static void piix_ignore_devices_quirk(struct ata_host *host)
1606{
1607#if IS_ENABLED(CONFIG_HYPERV_STORAGE)
1608 static const struct dmi_system_id ignore_hyperv[] = {
1609 {
1610 /* On Hyper-V hypervisors the disks are exposed on
1611 * both the emulated SATA controller and on the
1612 * paravirtualised drivers. The CD/DVD devices
1613 * are only exposed on the emulated controller.
1614 * Request we ignore ATA devices on this host.
1615 */
1616 .ident = "Hyper-V Virtual Machine",
1617 .matches = {
1618 DMI_MATCH(DMI_SYS_VENDOR,
1619 "Microsoft Corporation"),
1620 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1621 },
1622 },
1623 { } /* terminate list */
1624 };
Olaf Hering7ae6c922012-09-18 17:48:01 +02001625 static const struct dmi_system_id allow_virtual_pc[] = {
1626 {
1627 /* In MS Virtual PC guests the DMI ident is nearly
1628 * identical to a Hyper-V guest. One difference is the
1629 * product version which is used here to identify
1630 * a Virtual PC guest. This entry allows ata_piix to
1631 * drive the emulated hardware.
1632 */
1633 .ident = "MS Virtual PC 2007",
1634 .matches = {
1635 DMI_MATCH(DMI_SYS_VENDOR,
1636 "Microsoft Corporation"),
1637 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1638 DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
1639 },
1640 },
1641 { } /* terminate list */
1642 };
1643 const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
1644 const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001645
Olaf Hering7ae6c922012-09-18 17:48:01 +02001646 if (ignore && !allow && prefer_ms_hyperv) {
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001647 host->flags |= ATA_HOST_IGNORE_ATA;
1648 dev_info(host->dev, "%s detected, ATA device ignore set\n",
Olaf Hering7ae6c922012-09-18 17:48:01 +02001649 ignore->ident);
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001650 }
1651#endif
1652}
1653
Alan Coxc621b142005-12-08 19:22:28 +00001654/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 * piix_init_one - Register PIIX ATA PCI device with kernel services
1656 * @pdev: PCI device to register
1657 * @ent: Entry in piix_pci_tbl matching with @pdev
1658 *
1659 * Called from kernel PCI layer. We probe for combined mode (sigh),
1660 * and then hand over control to libata, for it to do the rest.
1661 *
1662 * LOCKING:
1663 * Inherited from PCI layer (may sleep).
1664 *
1665 * RETURNS:
1666 * Zero on success, or -ERRNO value.
1667 */
1668
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001669static int __devinit piix_init_one(struct pci_dev *pdev,
1670 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671{
Tejun Heo24dc5f32007-01-20 16:00:28 +09001672 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001673 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001674 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heoa97c40062010-09-01 17:50:08 +02001675 struct scsi_host_template *sht = &piix_sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001676 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001677 struct ata_host *host;
1678 struct piix_host_priv *hpriv;
1679 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680
Joe Perches06296a12011-04-15 15:52:00 -07001681 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
Alan Cox347979a2009-05-06 17:10:08 +01001683 /* no hotplugging support for later devices (FIXME) */
1684 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 return -ENODEV;
1686
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001687 if (piix_broken_system_poweroff(pdev)) {
1688 piix_port_info[ent->driver_data].flags |=
1689 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1690 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1691 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1692 "on poweroff and hibernation\n");
1693 }
1694
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001695 port_info[0] = piix_port_info[ent->driver_data];
1696 port_info[1] = piix_port_info[ent->driver_data];
1697
1698 port_flags = port_info[0].flags;
1699
1700 /* enable device and prepare host */
1701 rc = pcim_enable_device(pdev);
1702 if (rc)
1703 return rc;
1704
Tejun Heo2852bcf2009-01-02 12:04:48 +09001705 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1706 if (!hpriv)
1707 return -ENOMEM;
1708
1709 /* Save IOCFG, this will be used for cable detection, quirk
1710 * detection and restoration on detach. This is necessary
1711 * because some ACPI implementations mess up cable related
1712 * bits on _STM. Reported on kernel bz#11879.
1713 */
1714 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1715
Tejun Heo5016d7d2008-03-26 15:46:58 +09001716 /* ICH6R may be driven by either ata_piix or ahci driver
1717 * regardless of BIOS configuration. Make sure AHCI mode is
1718 * off.
1719 */
1720 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001721 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001722 if (rc)
1723 return rc;
1724 }
1725
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001726 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001727 if (port_flags & ATA_FLAG_SATA)
1728 hpriv->map = piix_init_sata_map(pdev, port_info,
1729 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001731 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001732 if (rc)
1733 return rc;
1734 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001735
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001736 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001737 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001738 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001739 rc = piix_init_sidpr(host);
1740 if (rc)
1741 return rc;
Tejun Heoa97c40062010-09-01 17:50:08 +02001742 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1743 sht = &piix_sidpr_sht;
Tejun Heoc7290722008-01-18 18:36:30 +09001744 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745
Tejun Heo43a98f02007-08-23 10:15:18 +09001746 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001747 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001748
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 /* On ICH5, some BIOSen disable the interrupt using the
1750 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1751 * On ICH6, this bit has the same effect, but only when
1752 * MSI is disabled (and it is disabled, as we don't use
1753 * message-signalled interrupts currently).
1754 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001755 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001756 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Alan Coxc621b142005-12-08 19:22:28 +00001758 if (piix_check_450nx_errata(pdev)) {
1759 /* This writes into the master table but it does not
1760 really matter for this errata as we will apply it to
1761 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001762 host->ports[0]->mwdma_mask = 0;
1763 host->ports[0]->udma_mask = 0;
1764 host->ports[1]->mwdma_mask = 0;
1765 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001766 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001767 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001768
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001769 /* Allow hosts to specify device types to ignore when scanning. */
1770 piix_ignore_devices_quirk(host);
1771
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001772 pci_set_master(pdev);
Tejun Heoa97c40062010-09-01 17:50:08 +02001773 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774}
1775
Tejun Heo2852bcf2009-01-02 12:04:48 +09001776static void piix_remove_one(struct pci_dev *pdev)
1777{
1778 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1779 struct piix_host_priv *hpriv = host->private_data;
1780
1781 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1782
1783 ata_pci_remove_one(pdev);
1784}
1785
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786static int __init piix_init(void)
1787{
1788 int rc;
1789
Pavel Roskinb7887192006-08-10 18:13:18 +09001790 DPRINTK("pci_register_driver\n");
1791 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 if (rc)
1793 return rc;
1794
1795 in_module_init = 0;
1796
1797 DPRINTK("done\n");
1798 return 0;
1799}
1800
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801static void __exit piix_exit(void)
1802{
1803 pci_unregister_driver(&piix_pci_driver);
1804}
1805
1806module_init(piix_init);
1807module_exit(piix_exit);