blob: 99221f9834e4249d7aee6ab3b9f65d5164d3a05f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
4#include <asm/io.h>
5#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02006#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
Glauber Costadd46e3c2008-03-25 18:10:46 -03008#include <mach_apic.h>
Robert Richter831d9912007-09-03 10:17:39 +02009#include "../setup.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include "cpu.h"
11
12/*
13 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
14 * misexecution of code under Linux. Owners of such processors should
15 * contact AMD for precise details and a CPU swap.
16 *
17 * See http://www.multimania.com/poulot/k6bug.html
18 * http://www.amd.com/K6/k6docs/revgd.html
19 *
20 * The following test is erm.. interesting. AMD neglected to up
21 * the chip setting when fixing the bug but they also tweaked some
22 * performance at the same time..
23 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010024
Linus Torvalds1da177e2005-04-16 15:20:36 -070025extern void vide(void);
26__asm__(".align 4\nvide: ret");
27
Andi Kleend3f7eae2007-08-10 22:31:07 +020028#ifdef CONFIG_X86_LOCAL_APIC
Andi Kleen3556ddf2007-04-02 12:14:12 +020029#define ENABLE_C1E_MASK 0x18000000
30#define CPUID_PROCESSOR_SIGNATURE 1
31#define CPUID_XFAM 0x0ff00000
32#define CPUID_XFAM_K8 0x00000000
33#define CPUID_XFAM_10H 0x00100000
34#define CPUID_XFAM_11H 0x00200000
35#define CPUID_XMOD 0x000f0000
36#define CPUID_XMOD_REV_F 0x00040000
37
38/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
39static __cpuinit int amd_apic_timer_broken(void)
40{
41 u32 lo, hi;
42 u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
43 switch (eax & CPUID_XFAM) {
44 case CPUID_XFAM_K8:
45 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
46 break;
47 case CPUID_XFAM_10H:
48 case CPUID_XFAM_11H:
49 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020050 if (lo & ENABLE_C1E_MASK) {
51 if (smp_processor_id() != boot_cpu_physical_apicid)
52 printk(KERN_INFO "AMD C1E detected late. "
53 " Force timer broadcast.\n");
Andi Kleen3556ddf2007-04-02 12:14:12 +020054 return 1;
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020055 }
56 break;
57 default:
58 /* err on the side of caution */
Andi Kleen3556ddf2007-04-02 12:14:12 +020059 return 1;
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020060 }
Andi Kleen3556ddf2007-04-02 12:14:12 +020061 return 0;
62}
Andi Kleend3f7eae2007-08-10 22:31:07 +020063#endif
Andi Kleen3556ddf2007-04-02 12:14:12 +020064
Andi Kleenf039b752007-05-02 19:27:12 +020065int force_mwait __cpuinitdata;
66
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010067static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +010068{
69 if (cpuid_eax(0x80000000) >= 0x80000007) {
70 c->x86_power = cpuid_edx(0x80000007);
71 if (c->x86_power & (1<<8))
Ingo Molnar16282a82008-02-26 08:49:57 +010072 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen2b16a232008-01-30 13:32:40 +010073 }
74}
75
Magnus Dammb4af3f72006-09-26 10:52:36 +020076static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077{
78 u32 l, h;
79 int mbytes = num_physpages >> (20-PAGE_SHIFT);
80 int r;
81
Andi Kleen7d318d72005-09-29 22:05:55 +020082#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +020083 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +020084
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010085 /*
86 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +020087 * bit 6 of msr C001_0015
88 *
89 * Errata 63 for SH-B3 steppings
90 * Errata 122 for all steppings (F+ have it disabled by default)
91 */
92 if (c->x86 == 15) {
93 rdmsrl(MSR_K7_HWCR, value);
94 value |= 1 << 6;
95 wrmsrl(MSR_K7_HWCR, value);
96 }
97#endif
98
Andi Kleen2b16a232008-01-30 13:32:40 +010099 early_init_amd(c);
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 /*
102 * FIXME: We should handle the K5 here. Set up the write
103 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
104 * no bus pipeline)
105 */
106
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100107 /*
108 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100109 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100110 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100111 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100112
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 r = get_model_name(c);
114
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100115 switch (c->x86) {
116 case 4:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 /*
118 * General Systems BIOSen alias the cpu frequency registers
119 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
120 * drivers subsequently pokes it, and changes the CPU speed.
121 * Workaround : Remove the unneeded alias.
122 */
123#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
124#define CBAR_ENB (0x80000000)
125#define CBAR_KEY (0X000000CB)
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100126 if (c->x86_model == 9 || c->x86_model == 10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 if (inl (CBAR) & CBAR_ENB)
128 outl (0 | CBAR_KEY, CBAR);
129 }
130 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100131 case 5:
132 if (c->x86_model < 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 /* Based on AMD doc 20734R - June 2000 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100134 if (c->x86_model == 0) {
Ingo Molnar16282a82008-02-26 08:49:57 +0100135 clear_cpu_cap(c, X86_FEATURE_APIC);
136 set_cpu_cap(c, X86_FEATURE_PGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 }
138 break;
139 }
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100140
141 if (c->x86_model == 6 && c->x86_mask == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 const int K6_BUG_LOOP = 1000000;
143 int n;
144 void (*f_vide)(void);
145 unsigned long d, d2;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 printk(KERN_INFO "AMD K6 stepping B detected - ");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100150 * It looks like AMD fixed the 2.6.2 bug and improved indirect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 * calls at the same time.
152 */
153
154 n = K6_BUG_LOOP;
155 f_vide = vide;
156 rdtscl(d);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100157 while (n--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 f_vide();
159 rdtscl(d2);
160 d = d2-d;
Dave Jones6df05322006-12-07 02:14:11 +0100161
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100162 if (d > 20*K6_BUG_LOOP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 printk("system stability may be impaired when more than 32 MB are used.\n");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100164 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 printk("probably OK (after B9730xxxx).\n");
166 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
167 }
168
169 /* K6 with old style WHCR */
170 if (c->x86_model < 8 ||
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100171 (c->x86_model == 8 && c->x86_mask < 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 /* We can only write allocate on the low 508Mb */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100173 if (mbytes > 508)
174 mbytes = 508;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
176 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100177 if ((l&0x0000FFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100179 l = (1<<0)|((mbytes/4)<<1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 local_irq_save(flags);
181 wbinvd();
182 wrmsr(MSR_K6_WHCR, l, h);
183 local_irq_restore(flags);
184 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
185 mbytes);
186 }
187 break;
188 }
189
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100190 if ((c->x86_model == 8 && c->x86_mask > 7) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 c->x86_model == 9 || c->x86_model == 13) {
192 /* The more serious chips .. */
193
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100194 if (mbytes > 4092)
195 mbytes = 4092;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
197 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100198 if ((l&0xFFFF0000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100200 l = ((mbytes>>2)<<22)|(1<<16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 local_irq_save(flags);
202 wbinvd();
203 wrmsr(MSR_K6_WHCR, l, h);
204 local_irq_restore(flags);
205 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
206 mbytes);
207 }
208
209 /* Set MTRR capability flag if appropriate */
210 if (c->x86_model == 13 || c->x86_model == 9 ||
211 (c->x86_model == 8 && c->x86_mask >= 8))
Ingo Molnar16282a82008-02-26 08:49:57 +0100212 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 break;
214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Jordan Crousef90b8112006-01-06 00:12:14 -0800216 if (c->x86_model == 10) {
217 /* AMD Geode LX is model 10 */
218 /* placeholder for any needed mods */
219 break;
220 }
221 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100222 case 6: /* An Athlon/Duron */
223
224 /*
225 * Bit 15 of Athlon specific MSR 15, needs to be 0
226 * to enable SSE on Palomino/Morgan/Barton CPU's.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 * If the BIOS didn't enable it already, enable it here.
228 */
229 if (c->x86_model >= 6 && c->x86_model <= 10) {
230 if (!cpu_has(c, X86_FEATURE_XMM)) {
231 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
232 rdmsr(MSR_K7_HWCR, l, h);
233 l &= ~0x00008000;
234 wrmsr(MSR_K7_HWCR, l, h);
Ingo Molnar16282a82008-02-26 08:49:57 +0100235 set_cpu_cap(c, X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 }
237 }
238
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100239 /*
240 * It's been determined by AMD that Athlons since model 8 stepping 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
242 * As per AMD technical note 27212 0.2
243 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100244 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 rdmsr(MSR_K7_CLK_CTL, l, h);
246 if ((l & 0xfff00000) != 0x20000000) {
247 printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
248 ((l & 0x000fffff)|0x20000000));
249 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
250 }
251 }
252 break;
253 }
254
255 switch (c->x86) {
256 case 15:
Andi Kleen398cf2a2007-07-22 11:12:35 +0200257 /* Use K8 tuning for Fam10h and Fam11h */
258 case 0x10:
259 case 0x11:
Ingo Molnar16282a82008-02-26 08:49:57 +0100260 set_cpu_cap(c, X86_FEATURE_K8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 break;
262 case 6:
Ingo Molnar16282a82008-02-26 08:49:57 +0100263 set_cpu_cap(c, X86_FEATURE_K7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 break;
265 }
Andi Kleen18bd0572006-04-20 02:36:45 +0200266 if (c->x86 >= 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100267 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
269 display_cacheinfo(c);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700270
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100271 if (cpuid_eax(0x80000000) >= 0x80000008)
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100272 c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700273
Andi Kleenb41e2932005-05-20 14:27:55 -0700274#ifdef CONFIG_X86_HT
Andi Kleen63518642005-04-16 15:25:16 -0700275 /*
Andi Kleenfaee9a52006-06-26 13:56:10 +0200276 * On a AMD multi core setup the lower bits of the APIC id
Simon Arlott27b46d72007-10-20 01:13:56 +0200277 * distinguish the cores.
Andi Kleen63518642005-04-16 15:25:16 -0700278 */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100279 if (c->x86_max_cores > 1) {
Andi Kleena1586082005-05-16 21:53:21 -0700280 int cpu = smp_processor_id();
Andi Kleenfaee9a52006-06-26 13:56:10 +0200281 unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
282
283 if (bits == 0) {
284 while ((1 << bits) < c->x86_max_cores)
285 bits++;
286 }
Rohit Seth4b89aff2006-06-27 02:53:46 -0700287 c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
288 c->phys_proc_id >>= bits;
Andi Kleen63518642005-04-16 15:25:16 -0700289 printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700290 cpu, c->x86_max_cores, c->cpu_core_id);
Andi Kleen63518642005-04-16 15:25:16 -0700291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292#endif
Andi Kleen39b3a792006-01-11 22:42:45 +0100293
Andi Kleen67cddd92007-07-21 17:10:03 +0200294 if (cpuid_eax(0x80000000) >= 0x80000006) {
295 if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
296 num_cache_leaves = 4;
297 else
298 num_cache_leaves = 3;
299 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200300
Andi Kleend3f7eae2007-08-10 22:31:07 +0200301#ifdef CONFIG_X86_LOCAL_APIC
Andi Kleen3556ddf2007-04-02 12:14:12 +0200302 if (amd_apic_timer_broken())
Andi Kleend3f7eae2007-08-10 22:31:07 +0200303 local_apic_timer_disabled = 1;
304#endif
Andi Kleenf039b752007-05-02 19:27:12 +0200305
Andi Kleenc12ceb72007-05-21 14:31:47 +0200306 /* K6s reports MCEs but don't actually have all the MSRs */
307 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100308 clear_cpu_cap(c, X86_FEATURE_MCE);
Andi Kleende421862008-01-30 13:32:37 +0100309
Ingo Molnaraa629992008-02-01 23:45:18 +0100310 if (cpu_has_xmm2)
Ingo Molnar16282a82008-02-26 08:49:57 +0100311 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Robert Richter831d9912007-09-03 10:17:39 +0200312
313 if (c->x86 == 0x10)
314 amd_enable_pci_ext_cfg(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315}
316
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100317static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318{
319 /* AMD errata T13 (order #21922) */
320 if ((c->x86 == 6)) {
321 if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
322 size = 64;
323 if (c->x86_model == 4 &&
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100324 (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 size = 256;
326 }
327 return size;
328}
329
Magnus Damm95414932006-09-26 10:52:36 +0200330static struct cpu_dev amd_cpu_dev __cpuinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100332 .c_ident = { "AuthenticAMD" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 .c_models = {
334 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
335 {
336 [3] = "486 DX/2",
337 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100338 [8] = "486 DX/4",
339 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100341 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 }
343 },
344 },
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100345 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 .c_init = init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 .c_size_cache = amd_size_cache,
348};
349
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100350cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);