blob: 154c7d19fd03e2c51c7bc9c455d0dc42a93ee0e6 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
20#include <asm/clkdev.h>
21#include <linux/msm_kgsl.h>
22#include <linux/android_pmem.h>
23#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053024#include <mach/dma.h>
25#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <mach/msm_hsusb.h>
29#include <mach/msm_sps.h>
30#include <mach/rpm.h>
31#include <mach/msm_bus_board.h>
32#include <mach/msm_memtypes.h>
Matt Wagantall39088932011-08-02 20:24:56 -070033#include <mach/msm_xo.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070034#include <sound/msm-dai-q6.h>
35#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#include "clock.h"
37#include "devices.h"
38#include "devices-msm8x60.h"
39#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060041#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070042#include "pil-q6v4.h"
43#include "scm-pas.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044
45#ifdef CONFIG_MSM_MPM
46#include "mpm.h"
47#endif
48#ifdef CONFIG_MSM_DSPS
49#include <mach/msm_dsps.h>
50#endif
51
52
53/* Address of GSBI blocks */
54#define MSM_GSBI1_PHYS 0x16000000
55#define MSM_GSBI2_PHYS 0x16100000
56#define MSM_GSBI3_PHYS 0x16200000
57#define MSM_GSBI4_PHYS 0x16300000
58#define MSM_GSBI5_PHYS 0x16400000
59#define MSM_GSBI6_PHYS 0x16500000
60#define MSM_GSBI7_PHYS 0x16600000
61#define MSM_GSBI8_PHYS 0x1A000000
62#define MSM_GSBI9_PHYS 0x1A100000
63#define MSM_GSBI10_PHYS 0x1A200000
64#define MSM_GSBI11_PHYS 0x12440000
65#define MSM_GSBI12_PHYS 0x12480000
66
67#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
68#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053069#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070
71/* GSBI QUP devices */
72#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
73#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
74#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
75#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
76#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
77#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
78#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
79#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
80#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
81#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
82#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
83#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
84#define MSM_QUP_SIZE SZ_4K
85
86#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
87#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
88#define MSM_PMIC_SSBI_SIZE SZ_4K
89
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070090#define MSM8960_HSUSB_PHYS 0x12500000
91#define MSM8960_HSUSB_SIZE SZ_4K
92
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093static struct resource resources_otg[] = {
94 {
95 .start = MSM8960_HSUSB_PHYS,
96 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
97 .flags = IORESOURCE_MEM,
98 },
99 {
100 .start = USB1_HS_IRQ,
101 .end = USB1_HS_IRQ,
102 .flags = IORESOURCE_IRQ,
103 },
104};
105
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700106struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700107 .name = "msm_otg",
108 .id = -1,
109 .num_resources = ARRAY_SIZE(resources_otg),
110 .resource = resources_otg,
111 .dev = {
112 .coherent_dma_mask = 0xffffffff,
113 },
114};
115
116static struct resource resources_hsusb[] = {
117 {
118 .start = MSM8960_HSUSB_PHYS,
119 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
120 .flags = IORESOURCE_MEM,
121 },
122 {
123 .start = USB1_HS_IRQ,
124 .end = USB1_HS_IRQ,
125 .flags = IORESOURCE_IRQ,
126 },
127};
128
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700129struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130 .name = "msm_hsusb",
131 .id = -1,
132 .num_resources = ARRAY_SIZE(resources_hsusb),
133 .resource = resources_hsusb,
134 .dev = {
135 .coherent_dma_mask = 0xffffffff,
136 },
137};
138
139static struct resource resources_hsusb_host[] = {
140 {
141 .start = MSM8960_HSUSB_PHYS,
142 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
143 .flags = IORESOURCE_MEM,
144 },
145 {
146 .start = USB1_HS_IRQ,
147 .end = USB1_HS_IRQ,
148 .flags = IORESOURCE_IRQ,
149 },
150};
151
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530152static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153struct platform_device msm_device_hsusb_host = {
154 .name = "msm_hsusb_host",
155 .id = -1,
156 .num_resources = ARRAY_SIZE(resources_hsusb_host),
157 .resource = resources_hsusb_host,
158 .dev = {
159 .dma_mask = &dma_mask,
160 .coherent_dma_mask = 0xffffffff,
161 },
162};
163
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530164static struct resource resources_hsic_host[] = {
165 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700166 .start = 0x12520000,
167 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530168 .flags = IORESOURCE_MEM,
169 },
170 {
171 .start = USB_HSIC_IRQ,
172 .end = USB_HSIC_IRQ,
173 .flags = IORESOURCE_IRQ,
174 },
175};
176
177struct platform_device msm_device_hsic_host = {
178 .name = "msm_hsic_host",
179 .id = -1,
180 .num_resources = ARRAY_SIZE(resources_hsic_host),
181 .resource = resources_hsic_host,
182 .dev = {
183 .dma_mask = &dma_mask,
184 .coherent_dma_mask = DMA_BIT_MASK(32),
185 },
186};
187
Mona Hossain11c03ac2011-10-26 12:42:10 -0700188#define SHARED_IMEM_TZ_BASE 0x2a03f720
189static struct resource tzlog_resources[] = {
190 {
191 .start = SHARED_IMEM_TZ_BASE,
192 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
193 .flags = IORESOURCE_MEM,
194 },
195};
196
197struct platform_device msm_device_tz_log = {
198 .name = "tz_log",
199 .id = 0,
200 .num_resources = ARRAY_SIZE(tzlog_resources),
201 .resource = tzlog_resources,
202};
203
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204static struct resource resources_uart_gsbi2[] = {
205 {
206 .start = MSM8960_GSBI2_UARTDM_IRQ,
207 .end = MSM8960_GSBI2_UARTDM_IRQ,
208 .flags = IORESOURCE_IRQ,
209 },
210 {
211 .start = MSM_UART2DM_PHYS,
212 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
213 .name = "uartdm_resource",
214 .flags = IORESOURCE_MEM,
215 },
216 {
217 .start = MSM_GSBI2_PHYS,
218 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
219 .name = "gsbi_resource",
220 .flags = IORESOURCE_MEM,
221 },
222};
223
224struct platform_device msm8960_device_uart_gsbi2 = {
225 .name = "msm_serial_hsl",
226 .id = 0,
227 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
228 .resource = resources_uart_gsbi2,
229};
Mayank Rana9f51f582011-08-04 18:35:59 +0530230/* GSBI 6 used into UARTDM Mode */
231static struct resource msm_uart_dm6_resources[] = {
232 {
233 .start = MSM_UART6DM_PHYS,
234 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
235 .name = "uartdm_resource",
236 .flags = IORESOURCE_MEM,
237 },
238 {
239 .start = GSBI6_UARTDM_IRQ,
240 .end = GSBI6_UARTDM_IRQ,
241 .flags = IORESOURCE_IRQ,
242 },
243 {
244 .start = MSM_GSBI6_PHYS,
245 .end = MSM_GSBI6_PHYS + 4 - 1,
246 .name = "gsbi_resource",
247 .flags = IORESOURCE_MEM,
248 },
249 {
250 .start = DMOV_HSUART_GSBI6_TX_CHAN,
251 .end = DMOV_HSUART_GSBI6_RX_CHAN,
252 .name = "uartdm_channels",
253 .flags = IORESOURCE_DMA,
254 },
255 {
256 .start = DMOV_HSUART_GSBI6_TX_CRCI,
257 .end = DMOV_HSUART_GSBI6_RX_CRCI,
258 .name = "uartdm_crci",
259 .flags = IORESOURCE_DMA,
260 },
261};
262static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
263struct platform_device msm_device_uart_dm6 = {
264 .name = "msm_serial_hs",
265 .id = 0,
266 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
267 .resource = msm_uart_dm6_resources,
268 .dev = {
269 .dma_mask = &msm_uart_dm6_dma_mask,
270 .coherent_dma_mask = DMA_BIT_MASK(32),
271 },
272};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700273
274static struct resource resources_uart_gsbi5[] = {
275 {
276 .start = GSBI5_UARTDM_IRQ,
277 .end = GSBI5_UARTDM_IRQ,
278 .flags = IORESOURCE_IRQ,
279 },
280 {
281 .start = MSM_UART5DM_PHYS,
282 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
283 .name = "uartdm_resource",
284 .flags = IORESOURCE_MEM,
285 },
286 {
287 .start = MSM_GSBI5_PHYS,
288 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
289 .name = "gsbi_resource",
290 .flags = IORESOURCE_MEM,
291 },
292};
293
294struct platform_device msm8960_device_uart_gsbi5 = {
295 .name = "msm_serial_hsl",
296 .id = 0,
297 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
298 .resource = resources_uart_gsbi5,
299};
300/* MSM Video core device */
301#ifdef CONFIG_MSM_BUS_SCALING
302static struct msm_bus_vectors vidc_init_vectors[] = {
303 {
304 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
305 .dst = MSM_BUS_SLAVE_EBI_CH0,
306 .ab = 0,
307 .ib = 0,
308 },
309 {
310 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
311 .dst = MSM_BUS_SLAVE_EBI_CH0,
312 .ab = 0,
313 .ib = 0,
314 },
315 {
316 .src = MSM_BUS_MASTER_AMPSS_M0,
317 .dst = MSM_BUS_SLAVE_EBI_CH0,
318 .ab = 0,
319 .ib = 0,
320 },
321 {
322 .src = MSM_BUS_MASTER_AMPSS_M0,
323 .dst = MSM_BUS_SLAVE_EBI_CH0,
324 .ab = 0,
325 .ib = 0,
326 },
327};
328static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
329 {
330 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
331 .dst = MSM_BUS_SLAVE_EBI_CH0,
332 .ab = 54525952,
333 .ib = 436207616,
334 },
335 {
336 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
337 .dst = MSM_BUS_SLAVE_EBI_CH0,
338 .ab = 72351744,
339 .ib = 289406976,
340 },
341 {
342 .src = MSM_BUS_MASTER_AMPSS_M0,
343 .dst = MSM_BUS_SLAVE_EBI_CH0,
344 .ab = 500000,
345 .ib = 1000000,
346 },
347 {
348 .src = MSM_BUS_MASTER_AMPSS_M0,
349 .dst = MSM_BUS_SLAVE_EBI_CH0,
350 .ab = 500000,
351 .ib = 1000000,
352 },
353};
354static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
355 {
356 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
357 .dst = MSM_BUS_SLAVE_EBI_CH0,
358 .ab = 40894464,
359 .ib = 327155712,
360 },
361 {
362 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
363 .dst = MSM_BUS_SLAVE_EBI_CH0,
364 .ab = 48234496,
365 .ib = 192937984,
366 },
367 {
368 .src = MSM_BUS_MASTER_AMPSS_M0,
369 .dst = MSM_BUS_SLAVE_EBI_CH0,
370 .ab = 500000,
371 .ib = 2000000,
372 },
373 {
374 .src = MSM_BUS_MASTER_AMPSS_M0,
375 .dst = MSM_BUS_SLAVE_EBI_CH0,
376 .ab = 500000,
377 .ib = 2000000,
378 },
379};
380static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
381 {
382 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
383 .dst = MSM_BUS_SLAVE_EBI_CH0,
384 .ab = 163577856,
385 .ib = 1308622848,
386 },
387 {
388 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
389 .dst = MSM_BUS_SLAVE_EBI_CH0,
390 .ab = 219152384,
391 .ib = 876609536,
392 },
393 {
394 .src = MSM_BUS_MASTER_AMPSS_M0,
395 .dst = MSM_BUS_SLAVE_EBI_CH0,
396 .ab = 1750000,
397 .ib = 3500000,
398 },
399 {
400 .src = MSM_BUS_MASTER_AMPSS_M0,
401 .dst = MSM_BUS_SLAVE_EBI_CH0,
402 .ab = 1750000,
403 .ib = 3500000,
404 },
405};
406static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
407 {
408 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
409 .dst = MSM_BUS_SLAVE_EBI_CH0,
410 .ab = 121634816,
411 .ib = 973078528,
412 },
413 {
414 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
415 .dst = MSM_BUS_SLAVE_EBI_CH0,
416 .ab = 155189248,
417 .ib = 620756992,
418 },
419 {
420 .src = MSM_BUS_MASTER_AMPSS_M0,
421 .dst = MSM_BUS_SLAVE_EBI_CH0,
422 .ab = 1750000,
423 .ib = 7000000,
424 },
425 {
426 .src = MSM_BUS_MASTER_AMPSS_M0,
427 .dst = MSM_BUS_SLAVE_EBI_CH0,
428 .ab = 1750000,
429 .ib = 7000000,
430 },
431};
432static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
433 {
434 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
435 .dst = MSM_BUS_SLAVE_EBI_CH0,
436 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700437 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700438 },
439 {
440 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
441 .dst = MSM_BUS_SLAVE_EBI_CH0,
442 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700443 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700444 },
445 {
446 .src = MSM_BUS_MASTER_AMPSS_M0,
447 .dst = MSM_BUS_SLAVE_EBI_CH0,
448 .ab = 2500000,
449 .ib = 5000000,
450 },
451 {
452 .src = MSM_BUS_MASTER_AMPSS_M0,
453 .dst = MSM_BUS_SLAVE_EBI_CH0,
454 .ab = 2500000,
455 .ib = 5000000,
456 },
457};
458static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
459 {
460 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
461 .dst = MSM_BUS_SLAVE_EBI_CH0,
462 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700463 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700464 },
465 {
466 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
467 .dst = MSM_BUS_SLAVE_EBI_CH0,
468 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700469 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700470 },
471 {
472 .src = MSM_BUS_MASTER_AMPSS_M0,
473 .dst = MSM_BUS_SLAVE_EBI_CH0,
474 .ab = 2500000,
475 .ib = 700000000,
476 },
477 {
478 .src = MSM_BUS_MASTER_AMPSS_M0,
479 .dst = MSM_BUS_SLAVE_EBI_CH0,
480 .ab = 2500000,
481 .ib = 10000000,
482 },
483};
484
485static struct msm_bus_paths vidc_bus_client_config[] = {
486 {
487 ARRAY_SIZE(vidc_init_vectors),
488 vidc_init_vectors,
489 },
490 {
491 ARRAY_SIZE(vidc_venc_vga_vectors),
492 vidc_venc_vga_vectors,
493 },
494 {
495 ARRAY_SIZE(vidc_vdec_vga_vectors),
496 vidc_vdec_vga_vectors,
497 },
498 {
499 ARRAY_SIZE(vidc_venc_720p_vectors),
500 vidc_venc_720p_vectors,
501 },
502 {
503 ARRAY_SIZE(vidc_vdec_720p_vectors),
504 vidc_vdec_720p_vectors,
505 },
506 {
507 ARRAY_SIZE(vidc_venc_1080p_vectors),
508 vidc_venc_1080p_vectors,
509 },
510 {
511 ARRAY_SIZE(vidc_vdec_1080p_vectors),
512 vidc_vdec_1080p_vectors,
513 },
514};
515
516static struct msm_bus_scale_pdata vidc_bus_client_data = {
517 vidc_bus_client_config,
518 ARRAY_SIZE(vidc_bus_client_config),
519 .name = "vidc",
520};
521#endif
522
Mona Hossain9c430e32011-07-27 11:04:47 -0700523#ifdef CONFIG_HW_RANDOM_MSM
524/* PRNG device */
525#define MSM_PRNG_PHYS 0x1A500000
526static struct resource rng_resources = {
527 .flags = IORESOURCE_MEM,
528 .start = MSM_PRNG_PHYS,
529 .end = MSM_PRNG_PHYS + SZ_512 - 1,
530};
531
532struct platform_device msm_device_rng = {
533 .name = "msm_rng",
534 .id = 0,
535 .num_resources = 1,
536 .resource = &rng_resources,
537};
538#endif
539
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700540#define MSM_VIDC_BASE_PHYS 0x04400000
541#define MSM_VIDC_BASE_SIZE 0x00100000
542
543static struct resource msm_device_vidc_resources[] = {
544 {
545 .start = MSM_VIDC_BASE_PHYS,
546 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
547 .flags = IORESOURCE_MEM,
548 },
549 {
550 .start = VCODEC_IRQ,
551 .end = VCODEC_IRQ,
552 .flags = IORESOURCE_IRQ,
553 },
554};
555
556struct msm_vidc_platform_data vidc_platform_data = {
557#ifdef CONFIG_MSM_BUS_SCALING
558 .vidc_bus_client_pdata = &vidc_bus_client_data,
559#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700560#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur12301a72011-11-09 18:30:29 -0800561 .memtype = ION_HEAP_EBI_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700562 .enable_ion = 1,
563#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800564 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700565 .enable_ion = 0,
566#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700567};
568
569struct platform_device msm_device_vidc = {
570 .name = "msm_vidc",
571 .id = 0,
572 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
573 .resource = msm_device_vidc_resources,
574 .dev = {
575 .platform_data = &vidc_platform_data,
576 },
577};
578
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700579#define MSM_SDC1_BASE 0x12400000
580#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
581#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
582#define MSM_SDC2_BASE 0x12140000
583#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
584#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
585#define MSM_SDC2_BASE 0x12140000
586#define MSM_SDC3_BASE 0x12180000
587#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
588#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
589#define MSM_SDC4_BASE 0x121C0000
590#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
591#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
592#define MSM_SDC5_BASE 0x12200000
593#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
594#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
595
596static struct resource resources_sdc1[] = {
597 {
598 .name = "core_mem",
599 .flags = IORESOURCE_MEM,
600 .start = MSM_SDC1_BASE,
601 .end = MSM_SDC1_DML_BASE - 1,
602 },
603 {
604 .name = "core_irq",
605 .flags = IORESOURCE_IRQ,
606 .start = SDC1_IRQ_0,
607 .end = SDC1_IRQ_0
608 },
609#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
610 {
611 .name = "sdcc_dml_addr",
612 .start = MSM_SDC1_DML_BASE,
613 .end = MSM_SDC1_BAM_BASE - 1,
614 .flags = IORESOURCE_MEM,
615 },
616 {
617 .name = "sdcc_bam_addr",
618 .start = MSM_SDC1_BAM_BASE,
619 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
620 .flags = IORESOURCE_MEM,
621 },
622 {
623 .name = "sdcc_bam_irq",
624 .start = SDC1_BAM_IRQ,
625 .end = SDC1_BAM_IRQ,
626 .flags = IORESOURCE_IRQ,
627 },
628#endif
629};
630
631static struct resource resources_sdc2[] = {
632 {
633 .name = "core_mem",
634 .flags = IORESOURCE_MEM,
635 .start = MSM_SDC2_BASE,
636 .end = MSM_SDC2_DML_BASE - 1,
637 },
638 {
639 .name = "core_irq",
640 .flags = IORESOURCE_IRQ,
641 .start = SDC2_IRQ_0,
642 .end = SDC2_IRQ_0
643 },
644#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
645 {
646 .name = "sdcc_dml_addr",
647 .start = MSM_SDC2_DML_BASE,
648 .end = MSM_SDC2_BAM_BASE - 1,
649 .flags = IORESOURCE_MEM,
650 },
651 {
652 .name = "sdcc_bam_addr",
653 .start = MSM_SDC2_BAM_BASE,
654 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
655 .flags = IORESOURCE_MEM,
656 },
657 {
658 .name = "sdcc_bam_irq",
659 .start = SDC2_BAM_IRQ,
660 .end = SDC2_BAM_IRQ,
661 .flags = IORESOURCE_IRQ,
662 },
663#endif
664};
665
666static struct resource resources_sdc3[] = {
667 {
668 .name = "core_mem",
669 .flags = IORESOURCE_MEM,
670 .start = MSM_SDC3_BASE,
671 .end = MSM_SDC3_DML_BASE - 1,
672 },
673 {
674 .name = "core_irq",
675 .flags = IORESOURCE_IRQ,
676 .start = SDC3_IRQ_0,
677 .end = SDC3_IRQ_0
678 },
679#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
680 {
681 .name = "sdcc_dml_addr",
682 .start = MSM_SDC3_DML_BASE,
683 .end = MSM_SDC3_BAM_BASE - 1,
684 .flags = IORESOURCE_MEM,
685 },
686 {
687 .name = "sdcc_bam_addr",
688 .start = MSM_SDC3_BAM_BASE,
689 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
690 .flags = IORESOURCE_MEM,
691 },
692 {
693 .name = "sdcc_bam_irq",
694 .start = SDC3_BAM_IRQ,
695 .end = SDC3_BAM_IRQ,
696 .flags = IORESOURCE_IRQ,
697 },
698#endif
699};
700
701static struct resource resources_sdc4[] = {
702 {
703 .name = "core_mem",
704 .flags = IORESOURCE_MEM,
705 .start = MSM_SDC4_BASE,
706 .end = MSM_SDC4_DML_BASE - 1,
707 },
708 {
709 .name = "core_irq",
710 .flags = IORESOURCE_IRQ,
711 .start = SDC4_IRQ_0,
712 .end = SDC4_IRQ_0
713 },
714#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
715 {
716 .name = "sdcc_dml_addr",
717 .start = MSM_SDC4_DML_BASE,
718 .end = MSM_SDC4_BAM_BASE - 1,
719 .flags = IORESOURCE_MEM,
720 },
721 {
722 .name = "sdcc_bam_addr",
723 .start = MSM_SDC4_BAM_BASE,
724 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
725 .flags = IORESOURCE_MEM,
726 },
727 {
728 .name = "sdcc_bam_irq",
729 .start = SDC4_BAM_IRQ,
730 .end = SDC4_BAM_IRQ,
731 .flags = IORESOURCE_IRQ,
732 },
733#endif
734};
735
736static struct resource resources_sdc5[] = {
737 {
738 .name = "core_mem",
739 .flags = IORESOURCE_MEM,
740 .start = MSM_SDC5_BASE,
741 .end = MSM_SDC5_DML_BASE - 1,
742 },
743 {
744 .name = "core_irq",
745 .flags = IORESOURCE_IRQ,
746 .start = SDC5_IRQ_0,
747 .end = SDC5_IRQ_0
748 },
749#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
750 {
751 .name = "sdcc_dml_addr",
752 .start = MSM_SDC5_DML_BASE,
753 .end = MSM_SDC5_BAM_BASE - 1,
754 .flags = IORESOURCE_MEM,
755 },
756 {
757 .name = "sdcc_bam_addr",
758 .start = MSM_SDC5_BAM_BASE,
759 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
760 .flags = IORESOURCE_MEM,
761 },
762 {
763 .name = "sdcc_bam_irq",
764 .start = SDC5_BAM_IRQ,
765 .end = SDC5_BAM_IRQ,
766 .flags = IORESOURCE_IRQ,
767 },
768#endif
769};
770
771struct platform_device msm_device_sdc1 = {
772 .name = "msm_sdcc",
773 .id = 1,
774 .num_resources = ARRAY_SIZE(resources_sdc1),
775 .resource = resources_sdc1,
776 .dev = {
777 .coherent_dma_mask = 0xffffffff,
778 },
779};
780
781struct platform_device msm_device_sdc2 = {
782 .name = "msm_sdcc",
783 .id = 2,
784 .num_resources = ARRAY_SIZE(resources_sdc2),
785 .resource = resources_sdc2,
786 .dev = {
787 .coherent_dma_mask = 0xffffffff,
788 },
789};
790
791struct platform_device msm_device_sdc3 = {
792 .name = "msm_sdcc",
793 .id = 3,
794 .num_resources = ARRAY_SIZE(resources_sdc3),
795 .resource = resources_sdc3,
796 .dev = {
797 .coherent_dma_mask = 0xffffffff,
798 },
799};
800
801struct platform_device msm_device_sdc4 = {
802 .name = "msm_sdcc",
803 .id = 4,
804 .num_resources = ARRAY_SIZE(resources_sdc4),
805 .resource = resources_sdc4,
806 .dev = {
807 .coherent_dma_mask = 0xffffffff,
808 },
809};
810
811struct platform_device msm_device_sdc5 = {
812 .name = "msm_sdcc",
813 .id = 5,
814 .num_resources = ARRAY_SIZE(resources_sdc5),
815 .resource = resources_sdc5,
816 .dev = {
817 .coherent_dma_mask = 0xffffffff,
818 },
819};
820
Stephen Boydeb819882011-08-29 14:46:30 -0700821#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
822#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
823
824static struct resource msm_8960_q6_lpass_resources[] = {
825 {
826 .start = MSM_LPASS_QDSP6SS_PHYS,
827 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
828 .flags = IORESOURCE_MEM,
829 },
830};
831
832static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
833 .strap_tcm_base = 0x01460000,
834 .strap_ahb_upper = 0x00290000,
835 .strap_ahb_lower = 0x00000280,
836 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
Matt Wagantall39088932011-08-02 20:24:56 -0700837 .xo_id = MSM_XO_PXO,
Stephen Boydeb819882011-08-29 14:46:30 -0700838 .name = "q6",
839 .pas_id = PAS_Q6,
840};
841
842struct platform_device msm_8960_q6_lpass = {
843 .name = "pil_qdsp6v4",
844 .id = 0,
845 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
846 .resource = msm_8960_q6_lpass_resources,
847 .dev.platform_data = &msm_8960_q6_lpass_data,
848};
849
850#define MSM_MSS_ENABLE_PHYS 0x08B00000
851#define MSM_FW_QDSP6SS_PHYS 0x08800000
852#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
853#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
854
855static struct resource msm_8960_q6_mss_fw_resources[] = {
856 {
857 .start = MSM_FW_QDSP6SS_PHYS,
858 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
859 .flags = IORESOURCE_MEM,
860 },
861 {
862 .start = MSM_MSS_ENABLE_PHYS,
863 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
864 .flags = IORESOURCE_MEM,
865 },
866};
867
868static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
869 .strap_tcm_base = 0x00400000,
870 .strap_ahb_upper = 0x00090000,
871 .strap_ahb_lower = 0x00000080,
872 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
873 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
Matt Wagantall39088932011-08-02 20:24:56 -0700874 .xo_id = MSM_XO_TCXO_D0,
Stephen Boydeb819882011-08-29 14:46:30 -0700875 .name = "modem_fw",
876 .depends = "q6",
877 .pas_id = PAS_MODEM_FW,
878};
879
880struct platform_device msm_8960_q6_mss_fw = {
881 .name = "pil_qdsp6v4",
882 .id = 1,
883 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
884 .resource = msm_8960_q6_mss_fw_resources,
885 .dev.platform_data = &msm_8960_q6_mss_fw_data,
886};
887
888#define MSM_SW_QDSP6SS_PHYS 0x08900000
889#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
890#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
891
892static struct resource msm_8960_q6_mss_sw_resources[] = {
893 {
894 .start = MSM_SW_QDSP6SS_PHYS,
895 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
896 .flags = IORESOURCE_MEM,
897 },
898 {
899 .start = MSM_MSS_ENABLE_PHYS,
900 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
901 .flags = IORESOURCE_MEM,
902 },
903};
904
905static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
906 .strap_tcm_base = 0x00420000,
907 .strap_ahb_upper = 0x00090000,
908 .strap_ahb_lower = 0x00000080,
909 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
910 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
Matt Wagantall39088932011-08-02 20:24:56 -0700911 .xo_id = MSM_XO_TCXO_D0,
Stephen Boydeb819882011-08-29 14:46:30 -0700912 .name = "modem",
913 .depends = "modem_fw",
914 .pas_id = PAS_MODEM_SW,
915};
916
917struct platform_device msm_8960_q6_mss_sw = {
918 .name = "pil_qdsp6v4",
919 .id = 2,
920 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
921 .resource = msm_8960_q6_mss_sw_resources,
922 .dev.platform_data = &msm_8960_q6_mss_sw_data,
923};
924
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700925struct platform_device msm_device_smd = {
926 .name = "msm_smd",
927 .id = -1,
928};
929
930struct platform_device msm_device_bam_dmux = {
931 .name = "BAM_RMNT",
932 .id = -1,
933};
934
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700935static struct msm_watchdog_pdata msm_watchdog_pdata = {
936 .pet_time = 10000,
937 .bark_time = 11000,
938 .has_secure = true,
939};
940
941struct platform_device msm8960_device_watchdog = {
942 .name = "msm_watchdog",
943 .id = -1,
944 .dev = {
945 .platform_data = &msm_watchdog_pdata,
946 },
947};
948
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700949static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700950 {
951 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700952 .flags = IORESOURCE_IRQ,
953 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700954 {
955 .start = 0x18320000,
956 .end = 0x18320000 + SZ_1M - 1,
957 .flags = IORESOURCE_MEM,
958 },
959};
960
961static struct msm_dmov_pdata msm_dmov_pdata = {
962 .sd = 1,
963 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700964};
965
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700966struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700967 .name = "msm_dmov",
968 .id = -1,
969 .resource = msm_dmov_resource,
970 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700971 .dev = {
972 .platform_data = &msm_dmov_pdata,
973 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700974};
975
976static struct platform_device *msm_sdcc_devices[] __initdata = {
977 &msm_device_sdc1,
978 &msm_device_sdc2,
979 &msm_device_sdc3,
980 &msm_device_sdc4,
981 &msm_device_sdc5,
982};
983
984int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
985{
986 struct platform_device *pdev;
987
988 if (controller < 1 || controller > 5)
989 return -EINVAL;
990
991 pdev = msm_sdcc_devices[controller-1];
992 pdev->dev.platform_data = plat;
993 return platform_device_register(pdev);
994}
995
996static struct resource resources_qup_i2c_gsbi4[] = {
997 {
998 .name = "gsbi_qup_i2c_addr",
999 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001000 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001001 .flags = IORESOURCE_MEM,
1002 },
1003 {
1004 .name = "qup_phys_addr",
1005 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001006 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001007 .flags = IORESOURCE_MEM,
1008 },
1009 {
1010 .name = "qup_err_intr",
1011 .start = GSBI4_QUP_IRQ,
1012 .end = GSBI4_QUP_IRQ,
1013 .flags = IORESOURCE_IRQ,
1014 },
1015};
1016
1017struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1018 .name = "qup_i2c",
1019 .id = 4,
1020 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1021 .resource = resources_qup_i2c_gsbi4,
1022};
1023
1024static struct resource resources_qup_i2c_gsbi3[] = {
1025 {
1026 .name = "gsbi_qup_i2c_addr",
1027 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001028 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001029 .flags = IORESOURCE_MEM,
1030 },
1031 {
1032 .name = "qup_phys_addr",
1033 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001034 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001035 .flags = IORESOURCE_MEM,
1036 },
1037 {
1038 .name = "qup_err_intr",
1039 .start = GSBI3_QUP_IRQ,
1040 .end = GSBI3_QUP_IRQ,
1041 .flags = IORESOURCE_IRQ,
1042 },
1043};
1044
1045struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1046 .name = "qup_i2c",
1047 .id = 3,
1048 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1049 .resource = resources_qup_i2c_gsbi3,
1050};
1051
1052static struct resource resources_qup_i2c_gsbi10[] = {
1053 {
1054 .name = "gsbi_qup_i2c_addr",
1055 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001056 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001057 .flags = IORESOURCE_MEM,
1058 },
1059 {
1060 .name = "qup_phys_addr",
1061 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001062 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001063 .flags = IORESOURCE_MEM,
1064 },
1065 {
1066 .name = "qup_err_intr",
1067 .start = GSBI10_QUP_IRQ,
1068 .end = GSBI10_QUP_IRQ,
1069 .flags = IORESOURCE_IRQ,
1070 },
1071};
1072
1073struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1074 .name = "qup_i2c",
1075 .id = 10,
1076 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1077 .resource = resources_qup_i2c_gsbi10,
1078};
1079
1080static struct resource resources_qup_i2c_gsbi12[] = {
1081 {
1082 .name = "gsbi_qup_i2c_addr",
1083 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001084 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001085 .flags = IORESOURCE_MEM,
1086 },
1087 {
1088 .name = "qup_phys_addr",
1089 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001090 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001091 .flags = IORESOURCE_MEM,
1092 },
1093 {
1094 .name = "qup_err_intr",
1095 .start = GSBI12_QUP_IRQ,
1096 .end = GSBI12_QUP_IRQ,
1097 .flags = IORESOURCE_IRQ,
1098 },
1099};
1100
1101struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1102 .name = "qup_i2c",
1103 .id = 12,
1104 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1105 .resource = resources_qup_i2c_gsbi12,
1106};
1107
1108#ifdef CONFIG_MSM_CAMERA
1109struct resource msm_camera_resources[] = {
1110 {
Nishant Pandit24153d82011-08-27 16:05:13 +05301111 .name = "s3d_rw",
1112 .start = 0x008003E0,
1113 .end = 0x008003E0 + SZ_16 - 1,
1114 .flags = IORESOURCE_MEM,
1115 },
1116 {
1117 .name = "s3d_ctl",
1118 .start = 0x008020B8,
1119 .end = 0x008020B8 + SZ_16 - 1,
1120 .flags = IORESOURCE_MEM,
1121 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001122};
1123
1124int __init msm_get_cam_resources(struct msm_camera_sensor_info *s_info)
1125{
1126 s_info->resource = msm_camera_resources;
1127 s_info->num_resources = ARRAY_SIZE(msm_camera_resources);
1128 return 0;
1129}
Kevin Chanf6216f22011-10-25 18:40:11 -07001130
1131static struct resource msm_csiphy0_resources[] = {
1132 {
1133 .name = "csiphy",
1134 .start = 0x04800C00,
1135 .end = 0x04800C00 + SZ_1K - 1,
1136 .flags = IORESOURCE_MEM,
1137 },
1138 {
1139 .name = "csiphy",
1140 .start = CSIPHY_4LN_IRQ,
1141 .end = CSIPHY_4LN_IRQ,
1142 .flags = IORESOURCE_IRQ,
1143 },
1144};
1145
1146static struct resource msm_csiphy1_resources[] = {
1147 {
1148 .name = "csiphy",
1149 .start = 0x04801000,
1150 .end = 0x04801000 + SZ_1K - 1,
1151 .flags = IORESOURCE_MEM,
1152 },
1153 {
1154 .name = "csiphy",
1155 .start = MSM8960_CSIPHY_2LN_IRQ,
1156 .end = MSM8960_CSIPHY_2LN_IRQ,
1157 .flags = IORESOURCE_IRQ,
1158 },
1159};
1160
1161struct platform_device msm8960_device_csiphy0 = {
1162 .name = "msm_csiphy",
1163 .id = 0,
1164 .resource = msm_csiphy0_resources,
1165 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1166};
1167
1168struct platform_device msm8960_device_csiphy1 = {
1169 .name = "msm_csiphy",
1170 .id = 1,
1171 .resource = msm_csiphy1_resources,
1172 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1173};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001174
1175static struct resource msm_csid0_resources[] = {
1176 {
1177 .name = "csid",
1178 .start = 0x04800000,
1179 .end = 0x04800000 + SZ_1K - 1,
1180 .flags = IORESOURCE_MEM,
1181 },
1182 {
1183 .name = "csid",
1184 .start = CSI_0_IRQ,
1185 .end = CSI_0_IRQ,
1186 .flags = IORESOURCE_IRQ,
1187 },
1188};
1189
1190static struct resource msm_csid1_resources[] = {
1191 {
1192 .name = "csid",
1193 .start = 0x04800400,
1194 .end = 0x04800400 + SZ_1K - 1,
1195 .flags = IORESOURCE_MEM,
1196 },
1197 {
1198 .name = "csid",
1199 .start = CSI_1_IRQ,
1200 .end = CSI_1_IRQ,
1201 .flags = IORESOURCE_IRQ,
1202 },
1203};
1204
1205struct platform_device msm8960_device_csid0 = {
1206 .name = "msm_csid",
1207 .id = 0,
1208 .resource = msm_csid0_resources,
1209 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1210};
1211
1212struct platform_device msm8960_device_csid1 = {
1213 .name = "msm_csid",
1214 .id = 1,
1215 .resource = msm_csid1_resources,
1216 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1217};
Kevin Chane12c6672011-10-26 11:55:26 -07001218
1219struct resource msm_ispif_resources[] = {
1220 {
1221 .name = "ispif",
1222 .start = 0x04800800,
1223 .end = 0x04800800 + SZ_1K - 1,
1224 .flags = IORESOURCE_MEM,
1225 },
1226 {
1227 .name = "ispif",
1228 .start = ISPIF_IRQ,
1229 .end = ISPIF_IRQ,
1230 .flags = IORESOURCE_IRQ,
1231 },
1232};
1233
1234struct platform_device msm8960_device_ispif = {
1235 .name = "msm_ispif",
1236 .id = 0,
1237 .resource = msm_ispif_resources,
1238 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1239};
Kevin Chan5827c552011-10-28 18:36:32 -07001240
1241static struct resource msm_vfe_resources[] = {
1242 {
1243 .name = "vfe32",
1244 .start = 0x04500000,
1245 .end = 0x04500000 + SZ_1M - 1,
1246 .flags = IORESOURCE_MEM,
1247 },
1248 {
1249 .name = "vfe32",
1250 .start = VFE_IRQ,
1251 .end = VFE_IRQ,
1252 .flags = IORESOURCE_IRQ,
1253 },
1254};
1255
1256struct platform_device msm8960_device_vfe = {
1257 .name = "msm_vfe",
1258 .id = 0,
1259 .resource = msm_vfe_resources,
1260 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1261};
Kevin Chana0853122011-11-07 19:48:44 -08001262
1263static struct resource msm_vpe_resources[] = {
1264 {
1265 .name = "vpe",
1266 .start = 0x05300000,
1267 .end = 0x05300000 + SZ_1M - 1,
1268 .flags = IORESOURCE_MEM,
1269 },
1270 {
1271 .name = "vpe",
1272 .start = VPE_IRQ,
1273 .end = VPE_IRQ,
1274 .flags = IORESOURCE_IRQ,
1275 },
1276};
1277
1278struct platform_device msm8960_device_vpe = {
1279 .name = "msm_vpe",
1280 .id = 0,
1281 .resource = msm_vpe_resources,
1282 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1283};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001284#endif
1285
1286static struct resource resources_ssbi_pm8921[] = {
1287 {
1288 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1289 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1290 .flags = IORESOURCE_MEM,
1291 },
1292};
1293
1294struct platform_device msm8960_device_ssbi_pm8921 = {
1295 .name = "msm_ssbi",
1296 .id = 0,
1297 .resource = resources_ssbi_pm8921,
1298 .num_resources = ARRAY_SIZE(resources_ssbi_pm8921),
1299};
1300
1301static struct resource resources_qup_spi_gsbi1[] = {
1302 {
1303 .name = "spi_base",
1304 .start = MSM_GSBI1_QUP_PHYS,
1305 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1306 .flags = IORESOURCE_MEM,
1307 },
1308 {
1309 .name = "gsbi_base",
1310 .start = MSM_GSBI1_PHYS,
1311 .end = MSM_GSBI1_PHYS + 4 - 1,
1312 .flags = IORESOURCE_MEM,
1313 },
1314 {
1315 .name = "spi_irq_in",
1316 .start = MSM8960_GSBI1_QUP_IRQ,
1317 .end = MSM8960_GSBI1_QUP_IRQ,
1318 .flags = IORESOURCE_IRQ,
1319 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001320 {
1321 .name = "spi_clk",
1322 .start = 9,
1323 .end = 9,
1324 .flags = IORESOURCE_IO,
1325 },
1326 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001327 .name = "spi_miso",
1328 .start = 7,
1329 .end = 7,
1330 .flags = IORESOURCE_IO,
1331 },
1332 {
1333 .name = "spi_mosi",
1334 .start = 6,
1335 .end = 6,
1336 .flags = IORESOURCE_IO,
1337 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001338 {
1339 .name = "spi_cs",
1340 .start = 8,
1341 .end = 8,
1342 .flags = IORESOURCE_IO,
1343 },
1344 {
1345 .name = "spi_cs1",
1346 .start = 14,
1347 .end = 14,
1348 .flags = IORESOURCE_IO,
1349 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001350};
1351
1352struct platform_device msm8960_device_qup_spi_gsbi1 = {
1353 .name = "spi_qsd",
1354 .id = 0,
1355 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1356 .resource = resources_qup_spi_gsbi1,
1357};
1358
1359struct platform_device msm_pcm = {
1360 .name = "msm-pcm-dsp",
1361 .id = -1,
1362};
1363
1364struct platform_device msm_pcm_routing = {
1365 .name = "msm-pcm-routing",
1366 .id = -1,
1367};
1368
1369struct platform_device msm_cpudai0 = {
1370 .name = "msm-dai-q6",
1371 .id = 0x4000,
1372};
1373
1374struct platform_device msm_cpudai1 = {
1375 .name = "msm-dai-q6",
1376 .id = 0x4001,
1377};
1378
1379struct platform_device msm_cpudai_hdmi_rx = {
1380 .name = "msm-dai-q6",
1381 .id = 8,
1382};
1383
1384struct platform_device msm_cpudai_bt_rx = {
1385 .name = "msm-dai-q6",
1386 .id = 0x3000,
1387};
1388
1389struct platform_device msm_cpudai_bt_tx = {
1390 .name = "msm-dai-q6",
1391 .id = 0x3001,
1392};
1393
1394struct platform_device msm_cpudai_fm_rx = {
1395 .name = "msm-dai-q6",
1396 .id = 0x3004,
1397};
1398
1399struct platform_device msm_cpudai_fm_tx = {
1400 .name = "msm-dai-q6",
1401 .id = 0x3005,
1402};
1403
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001404/*
1405 * Machine specific data for AUX PCM Interface
1406 * which the driver will be unware of.
1407 */
1408struct msm_dai_auxpcm_pdata auxpcm_rx_pdata = {
1409 .clk = "pcm_clk",
1410 .mode = AFE_PCM_CFG_MODE_PCM,
1411 .sync = AFE_PCM_CFG_SYNC_INT,
1412 .frame = AFE_PCM_CFG_FRM_256BPF,
1413 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1414 .slot = 0,
1415 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1416 .pcm_clk_rate = 2048000,
1417};
1418
1419struct platform_device msm_cpudai_auxpcm_rx = {
1420 .name = "msm-dai-q6",
1421 .id = 2,
1422 .dev = {
1423 .platform_data = &auxpcm_rx_pdata,
1424 },
1425};
1426
1427struct platform_device msm_cpudai_auxpcm_tx = {
1428 .name = "msm-dai-q6",
1429 .id = 3,
1430};
1431
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001432struct platform_device msm_cpu_fe = {
1433 .name = "msm-dai-fe",
1434 .id = -1,
1435};
1436
1437struct platform_device msm_stub_codec = {
1438 .name = "msm-stub-codec",
1439 .id = 1,
1440};
1441
1442struct platform_device msm_voice = {
1443 .name = "msm-pcm-voice",
1444 .id = -1,
1445};
1446
1447struct platform_device msm_voip = {
1448 .name = "msm-voip-dsp",
1449 .id = -1,
1450};
1451
1452struct platform_device msm_lpa_pcm = {
1453 .name = "msm-pcm-lpa",
1454 .id = -1,
1455};
1456
1457struct platform_device msm_pcm_hostless = {
1458 .name = "msm-pcm-hostless",
1459 .id = -1,
1460};
1461
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301462struct platform_device msm_cpudai_afe_01_rx = {
1463 .name = "msm-dai-q6",
1464 .id = 0xE0,
1465};
1466
1467struct platform_device msm_cpudai_afe_01_tx = {
1468 .name = "msm-dai-q6",
1469 .id = 0xF0,
1470};
1471
1472struct platform_device msm_cpudai_afe_02_rx = {
1473 .name = "msm-dai-q6",
1474 .id = 0xF1,
1475};
1476
1477struct platform_device msm_cpudai_afe_02_tx = {
1478 .name = "msm-dai-q6",
1479 .id = 0xE1,
1480};
1481
1482struct platform_device msm_pcm_afe = {
1483 .name = "msm-pcm-afe",
1484 .id = -1,
1485};
1486
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001487struct platform_device *msm_footswitch_devices[] = {
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001488 FS_8X60(FS_MDP, "fs_mdp"),
1489 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001490 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1491 FS_8X60(FS_VFE, "fs_vfe"),
1492 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001493 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1494 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1495 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001496 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001497};
1498unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1499
1500#ifdef CONFIG_MSM_ROTATOR
1501#define ROTATOR_HW_BASE 0x04E00000
1502static struct resource resources_msm_rotator[] = {
1503 {
1504 .start = ROTATOR_HW_BASE,
1505 .end = ROTATOR_HW_BASE + 0x100000 - 1,
1506 .flags = IORESOURCE_MEM,
1507 },
1508 {
1509 .start = ROT_IRQ,
1510 .end = ROT_IRQ,
1511 .flags = IORESOURCE_IRQ,
1512 },
1513};
1514
1515static struct msm_rot_clocks rotator_clocks[] = {
1516 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001517 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001518 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07001519 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001520 },
1521 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001522 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001523 .clk_type = ROTATOR_PCLK,
1524 .clk_rate = 0,
1525 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001526};
1527
1528static struct msm_rotator_platform_data rotator_pdata = {
1529 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1530 .hardware_version_number = 0x01020309,
1531 .rotator_clks = rotator_clocks,
1532 .regulator_name = "fs_rot",
1533};
1534
1535struct platform_device msm_rotator_device = {
1536 .name = "msm_rotator",
1537 .id = 0,
1538 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1539 .resource = resources_msm_rotator,
1540 .dev = {
1541 .platform_data = &rotator_pdata,
1542 },
1543};
1544#endif
1545
1546#define MIPI_DSI_HW_BASE 0x04700000
1547#define MDP_HW_BASE 0x05100000
1548
1549static struct resource msm_mipi_dsi1_resources[] = {
1550 {
1551 .name = "mipi_dsi",
1552 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001553 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001554 .flags = IORESOURCE_MEM,
1555 },
1556 {
1557 .start = DSI1_IRQ,
1558 .end = DSI1_IRQ,
1559 .flags = IORESOURCE_IRQ,
1560 },
1561};
1562
1563struct platform_device msm_mipi_dsi1_device = {
1564 .name = "mipi_dsi",
1565 .id = 1,
1566 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
1567 .resource = msm_mipi_dsi1_resources,
1568};
1569
1570static struct resource msm_mdp_resources[] = {
1571 {
1572 .name = "mdp",
1573 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001574 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001575 .flags = IORESOURCE_MEM,
1576 },
1577 {
1578 .start = MDP_IRQ,
1579 .end = MDP_IRQ,
1580 .flags = IORESOURCE_IRQ,
1581 },
1582};
1583
1584static struct platform_device msm_mdp_device = {
1585 .name = "mdp",
1586 .id = 0,
1587 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1588 .resource = msm_mdp_resources,
1589};
1590
1591static void __init msm_register_device(struct platform_device *pdev, void *data)
1592{
1593 int ret;
1594
1595 pdev->dev.platform_data = data;
1596 ret = platform_device_register(pdev);
1597 if (ret)
1598 dev_err(&pdev->dev,
1599 "%s: platform_device_register() failed = %d\n",
1600 __func__, ret);
1601}
1602
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001603#ifdef CONFIG_MSM_BUS_SCALING
1604static struct platform_device msm_dtv_device = {
1605 .name = "dtv",
1606 .id = 0,
1607};
1608#endif
1609
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001610void __init msm_fb_register_device(char *name, void *data)
1611{
1612 if (!strncmp(name, "mdp", 3))
1613 msm_register_device(&msm_mdp_device, data);
1614 else if (!strncmp(name, "mipi_dsi", 8))
1615 msm_register_device(&msm_mipi_dsi1_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001616#ifdef CONFIG_MSM_BUS_SCALING
1617 else if (!strncmp(name, "dtv", 3))
1618 msm_register_device(&msm_dtv_device, data);
1619#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001620 else
1621 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1622}
1623
1624static struct resource resources_sps[] = {
1625 {
1626 .name = "pipe_mem",
1627 .start = 0x12800000,
1628 .end = 0x12800000 + 0x4000 - 1,
1629 .flags = IORESOURCE_MEM,
1630 },
1631 {
1632 .name = "bamdma_dma",
1633 .start = 0x12240000,
1634 .end = 0x12240000 + 0x1000 - 1,
1635 .flags = IORESOURCE_MEM,
1636 },
1637 {
1638 .name = "bamdma_bam",
1639 .start = 0x12244000,
1640 .end = 0x12244000 + 0x4000 - 1,
1641 .flags = IORESOURCE_MEM,
1642 },
1643 {
1644 .name = "bamdma_irq",
1645 .start = SPS_BAM_DMA_IRQ,
1646 .end = SPS_BAM_DMA_IRQ,
1647 .flags = IORESOURCE_IRQ,
1648 },
1649};
1650
1651struct msm_sps_platform_data msm_sps_pdata = {
1652 .bamdma_restricted_pipes = 0x06,
1653};
1654
1655struct platform_device msm_device_sps = {
1656 .name = "msm_sps",
1657 .id = -1,
1658 .num_resources = ARRAY_SIZE(resources_sps),
1659 .resource = resources_sps,
1660 .dev.platform_data = &msm_sps_pdata,
1661};
1662
1663#ifdef CONFIG_MSM_MPM
1664static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001665 [1] = MSM_GPIO_TO_INT(46),
1666 [2] = MSM_GPIO_TO_INT(150),
1667 [4] = MSM_GPIO_TO_INT(103),
1668 [5] = MSM_GPIO_TO_INT(104),
1669 [6] = MSM_GPIO_TO_INT(105),
1670 [7] = MSM_GPIO_TO_INT(106),
1671 [8] = MSM_GPIO_TO_INT(107),
1672 [9] = MSM_GPIO_TO_INT(7),
1673 [10] = MSM_GPIO_TO_INT(11),
1674 [11] = MSM_GPIO_TO_INT(15),
1675 [12] = MSM_GPIO_TO_INT(19),
1676 [13] = MSM_GPIO_TO_INT(23),
1677 [14] = MSM_GPIO_TO_INT(27),
1678 [15] = MSM_GPIO_TO_INT(31),
1679 [16] = MSM_GPIO_TO_INT(35),
1680 [19] = MSM_GPIO_TO_INT(90),
1681 [20] = MSM_GPIO_TO_INT(92),
1682 [23] = MSM_GPIO_TO_INT(85),
1683 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001684 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001685 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06001686 [29] = MSM_GPIO_TO_INT(10),
1687 [30] = MSM_GPIO_TO_INT(102),
1688 [31] = MSM_GPIO_TO_INT(81),
1689 [32] = MSM_GPIO_TO_INT(78),
1690 [33] = MSM_GPIO_TO_INT(94),
1691 [34] = MSM_GPIO_TO_INT(72),
1692 [35] = MSM_GPIO_TO_INT(39),
1693 [36] = MSM_GPIO_TO_INT(43),
1694 [37] = MSM_GPIO_TO_INT(61),
1695 [38] = MSM_GPIO_TO_INT(50),
1696 [39] = MSM_GPIO_TO_INT(42),
1697 [41] = MSM_GPIO_TO_INT(62),
1698 [42] = MSM_GPIO_TO_INT(76),
1699 [43] = MSM_GPIO_TO_INT(75),
1700 [44] = MSM_GPIO_TO_INT(70),
1701 [45] = MSM_GPIO_TO_INT(69),
1702 [46] = MSM_GPIO_TO_INT(67),
1703 [47] = MSM_GPIO_TO_INT(65),
1704 [48] = MSM_GPIO_TO_INT(58),
1705 [49] = MSM_GPIO_TO_INT(54),
1706 [50] = MSM_GPIO_TO_INT(52),
1707 [51] = MSM_GPIO_TO_INT(49),
1708 [52] = MSM_GPIO_TO_INT(40),
1709 [53] = MSM_GPIO_TO_INT(37),
1710 [54] = MSM_GPIO_TO_INT(24),
1711 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001712};
1713
1714static uint16_t msm_mpm_bypassed_apps_irqs[] = {
1715 TLMM_MSM_SUMMARY_IRQ,
1716 RPM_APCC_CPU0_GP_HIGH_IRQ,
1717 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1718 RPM_APCC_CPU0_GP_LOW_IRQ,
1719 RPM_APCC_CPU0_WAKE_UP_IRQ,
1720 RPM_APCC_CPU1_GP_HIGH_IRQ,
1721 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1722 RPM_APCC_CPU1_GP_LOW_IRQ,
1723 RPM_APCC_CPU1_WAKE_UP_IRQ,
1724 MSS_TO_APPS_IRQ_0,
1725 MSS_TO_APPS_IRQ_1,
1726 MSS_TO_APPS_IRQ_2,
1727 MSS_TO_APPS_IRQ_3,
1728 MSS_TO_APPS_IRQ_4,
1729 MSS_TO_APPS_IRQ_5,
1730 MSS_TO_APPS_IRQ_6,
1731 MSS_TO_APPS_IRQ_7,
1732 MSS_TO_APPS_IRQ_8,
1733 MSS_TO_APPS_IRQ_9,
1734 LPASS_SCSS_GP_LOW_IRQ,
1735 LPASS_SCSS_GP_MEDIUM_IRQ,
1736 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07001737 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001738 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07001739 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07001740 RIVA_APPS_WLAN_SMSM_IRQ,
1741 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1742 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001743};
1744
1745struct msm_mpm_device_data msm_mpm_dev_data = {
1746 .irqs_m2a = msm_mpm_irqs_m2a,
1747 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1748 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1749 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1750 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1751 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1752 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1753 .mpm_apps_ipc_val = BIT(1),
1754 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1755
1756};
1757#endif
1758
Stephen Boydbb600ae2011-08-02 20:11:40 -07001759static struct clk_lookup msm_clocks_8960_dummy[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001760 CLK_DUMMY("pll2", PLL2, NULL, 0),
1761 CLK_DUMMY("pll8", PLL8, NULL, 0),
1762 CLK_DUMMY("pll4", PLL4, NULL, 0),
1763
1764 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1765 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1766 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1767 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1768 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1769 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1770 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1771 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1772 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1773 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1774 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1775 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1776 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1777 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1778 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1779 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1780
Matt Wagantalle2522372011-08-17 14:52:21 -07001781 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1782 CLK_DUMMY("core_clk", GSBI2_UART_CLK, "msm_serial_hsl.0", OFF),
1783 CLK_DUMMY("core_clk", GSBI3_UART_CLK, NULL, OFF),
1784 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1785 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1786 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1787 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1788 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1789 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1790 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1791 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1792 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001793 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, "spi_qsd.0", OFF),
1794 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
1795 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
1796 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1797 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, NULL, OFF),
1798 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1799 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
1800 CLK_DUMMY("core_clk", GSBI8_QUP_CLK, NULL, OFF),
1801 CLK_DUMMY("core_clk", GSBI9_QUP_CLK, NULL, OFF),
1802 CLK_DUMMY("core_clk", GSBI10_QUP_CLK, NULL, OFF),
1803 CLK_DUMMY("core_clk", GSBI11_QUP_CLK, NULL, OFF),
1804 CLK_DUMMY("core_clk", GSBI12_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001805 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001806 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Matt Wagantallc1205292011-08-11 17:19:31 -07001807 CLK_DUMMY("core_clk", PRNG_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001808 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1809 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1810 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1811 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
1812 CLK_DUMMY("core_clk", SDC5_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001813 CLK_DUMMY("core_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001814 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001815 CLK_DUMMY("usb_hs_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1816 CLK_DUMMY("usb_phy_clk", USB_PHY0_CLK, NULL, OFF),
1817 CLK_DUMMY("usb_fs_src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1818 CLK_DUMMY("usb_fs_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1819 CLK_DUMMY("usb_fs_sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
1820 CLK_DUMMY("usb_fs_src_clk", USB_FS2_SRC_CLK, NULL, OFF),
1821 CLK_DUMMY("usb_fs_clk", USB_FS2_XCVR_CLK, NULL, OFF),
1822 CLK_DUMMY("usb_fs_sys_clk", USB_FS2_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001823 CLK_DUMMY("iface_clk", CE2_CLK, "qce.0", OFF),
1824 CLK_DUMMY("core_clk", CE1_CORE_CLK, "qce.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001825 CLK_DUMMY("iface_clk", GSBI1_P_CLK, "spi_qsd.0", OFF),
1826 CLK_DUMMY("iface_clk", GSBI2_P_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001827 "msm_serial_hsl.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001828 CLK_DUMMY("iface_clk", GSBI3_P_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001829 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001830 CLK_DUMMY("iface_clk", GSBI5_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001831 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001832 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
1833 CLK_DUMMY("iface_clk", GSBI8_P_CLK, NULL, OFF),
1834 CLK_DUMMY("iface_clk", GSBI9_P_CLK, NULL, OFF),
1835 CLK_DUMMY("iface_clk", GSBI10_P_CLK, NULL, OFF),
1836 CLK_DUMMY("iface_clk", GSBI11_P_CLK, NULL, OFF),
1837 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
1838 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001839 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001840 CLK_DUMMY("usb_fs_pclk", USB_FS1_P_CLK, NULL, OFF),
1841 CLK_DUMMY("usb_fs_pclk", USB_FS2_P_CLK, NULL, OFF),
1842 CLK_DUMMY("usb_hs_pclk", USB_HS1_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001843 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1844 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1845 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1846 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
1847 CLK_DUMMY("iface_clk", SDC5_P_CLK, NULL, OFF),
Matt Wagantalle1a86062011-08-18 17:46:10 -07001848 CLK_DUMMY("core_clk", ADM0_CLK, NULL, OFF),
1849 CLK_DUMMY("iface_clk", ADM0_P_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001850 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1851 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1852 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1853 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1854 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001855 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1856 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1857 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1858 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1859 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1860 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1861 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1862 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1863 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1864 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1865 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1866 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, "mipi_dsi.1", OFF),
1867 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, "mipi_dsi.2", OFF),
1868 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, "mipi_dsi.1", OFF),
1869 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001870 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, OFF),
1871 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, OFF),
1872 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001873 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001874 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001875 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001876 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1877 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1878 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001879 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001880 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
1881 CLK_DUMMY("tv_enc_clk", TV_ENC_CLK, NULL, OFF),
1882 CLK_DUMMY("tv_dac_clk", TV_DAC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001883 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001884 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
1885 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
1886 CLK_DUMMY("hdmi_app_clk", HDMI_APP_CLK, NULL, OFF),
1887 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1888 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1889 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1890 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1891 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1892 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001893 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001894 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1895 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1896 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1897 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
1898 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1899 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1900 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, "mipi_dsi.1", OFF),
1901 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, "mipi_dsi.1", OFF),
1902 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, "mipi_dsi.2", OFF),
1903 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001904 CLK_DUMMY("iface_clk", GFX2D0_P_CLK, NULL, OFF),
1905 CLK_DUMMY("iface_clk", GFX2D1_P_CLK, NULL, OFF),
1906 CLK_DUMMY("iface_clk", GFX3D_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001907 CLK_DUMMY("hdmi_m_pclk", HDMI_M_P_CLK, NULL, OFF),
1908 CLK_DUMMY("hdmi_s_pclk", HDMI_S_P_CLK, NULL, OFF),
1909 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1910 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001911 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001912 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001913 CLK_DUMMY("iface_clk", SMMU_P_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001914 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001915 CLK_DUMMY("tv_enc_pclk", TV_ENC_P_CLK, NULL, OFF),
1916 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1917 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1918 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1919 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1920 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1921 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1922 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1923 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1924 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1925 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1926 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1927 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1928 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1929 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001930 CLK_DUMMY("core_clk", JPEGD_AXI_CLK, NULL, 0),
1931 CLK_DUMMY("core_clk", VFE_AXI_CLK, NULL, 0),
1932 CLK_DUMMY("core_clk", VCODEC_AXI_CLK, NULL, 0),
1933 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, 0),
1934 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, 0),
1935 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001936
1937 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
1938 CLK_DUMMY("dfab_usb_hs_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001939 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, "msm_sdcc.1", 0),
1940 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, "msm_sdcc.2", 0),
1941 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, "msm_sdcc.3", 0),
1942 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, "msm_sdcc.4", 0),
1943 CLK_DUMMY("bus_clk", DFAB_SDC5_CLK, "msm_sdcc.5", 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001944 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1945 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
1946};
1947
Stephen Boydbb600ae2011-08-02 20:11:40 -07001948struct clock_init_data msm8960_dummy_clock_init_data __initdata = {
1949 .table = msm_clocks_8960_dummy,
1950 .size = ARRAY_SIZE(msm_clocks_8960_dummy),
1951};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001952
1953#define LPASS_SLIMBUS_PHYS 0x28080000
1954#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06001955#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001956/* Board info for the slimbus slave device */
1957static struct resource slimbus_res[] = {
1958 {
1959 .start = LPASS_SLIMBUS_PHYS,
1960 .end = LPASS_SLIMBUS_PHYS + 8191,
1961 .flags = IORESOURCE_MEM,
1962 .name = "slimbus_physical",
1963 },
1964 {
1965 .start = LPASS_SLIMBUS_BAM_PHYS,
1966 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
1967 .flags = IORESOURCE_MEM,
1968 .name = "slimbus_bam_physical",
1969 },
1970 {
Sagar Dhariacc969452011-09-19 10:34:30 -06001971 .start = LPASS_SLIMBUS_SLEW,
1972 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
1973 .flags = IORESOURCE_MEM,
1974 .name = "slimbus_slew_reg",
1975 },
1976 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001977 .start = SLIMBUS0_CORE_EE1_IRQ,
1978 .end = SLIMBUS0_CORE_EE1_IRQ,
1979 .flags = IORESOURCE_IRQ,
1980 .name = "slimbus_irq",
1981 },
1982 {
1983 .start = SLIMBUS0_BAM_EE1_IRQ,
1984 .end = SLIMBUS0_BAM_EE1_IRQ,
1985 .flags = IORESOURCE_IRQ,
1986 .name = "slimbus_bam_irq",
1987 },
1988};
1989
1990struct platform_device msm_slim_ctrl = {
1991 .name = "msm_slim_ctrl",
1992 .id = 1,
1993 .num_resources = ARRAY_SIZE(slimbus_res),
1994 .resource = slimbus_res,
1995 .dev = {
1996 .coherent_dma_mask = 0xffffffffULL,
1997 },
1998};
1999
2000#ifdef CONFIG_MSM_BUS_SCALING
2001static struct msm_bus_vectors grp3d_init_vectors[] = {
2002 {
2003 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2004 .dst = MSM_BUS_SLAVE_EBI_CH0,
2005 .ab = 0,
2006 .ib = 0,
2007 },
2008};
2009
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002010static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002011 {
2012 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2013 .dst = MSM_BUS_SLAVE_EBI_CH0,
2014 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002015 .ib = KGSL_CONVERT_TO_MBPS(1200),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002016 },
2017};
2018
2019static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2020 {
2021 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2022 .dst = MSM_BUS_SLAVE_EBI_CH0,
2023 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002024 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002025 },
2026};
2027
2028static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2029 {
2030 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2031 .dst = MSM_BUS_SLAVE_EBI_CH0,
2032 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002033 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002034 },
2035};
2036
2037static struct msm_bus_vectors grp3d_max_vectors[] = {
2038 {
2039 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2040 .dst = MSM_BUS_SLAVE_EBI_CH0,
2041 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002042 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002043 },
2044};
2045
2046static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2047 {
2048 ARRAY_SIZE(grp3d_init_vectors),
2049 grp3d_init_vectors,
2050 },
2051 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002052 ARRAY_SIZE(grp3d_low_vectors),
2053 grp3d_low_vectors,
2054 },
2055 {
2056 ARRAY_SIZE(grp3d_nominal_low_vectors),
2057 grp3d_nominal_low_vectors,
2058 },
2059 {
2060 ARRAY_SIZE(grp3d_nominal_high_vectors),
2061 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002062 },
2063 {
2064 ARRAY_SIZE(grp3d_max_vectors),
2065 grp3d_max_vectors,
2066 },
2067};
2068
2069static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2070 grp3d_bus_scale_usecases,
2071 ARRAY_SIZE(grp3d_bus_scale_usecases),
2072 .name = "grp3d",
2073};
2074
2075static struct msm_bus_vectors grp2d0_init_vectors[] = {
2076 {
2077 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2078 .dst = MSM_BUS_SLAVE_EBI_CH0,
2079 .ab = 0,
2080 .ib = 0,
2081 },
2082};
2083
2084static struct msm_bus_vectors grp2d0_max_vectors[] = {
2085 {
2086 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2087 .dst = MSM_BUS_SLAVE_EBI_CH0,
2088 .ab = 0,
Suman Tatiraju903a0ef2011-09-30 16:53:57 -07002089 .ib = KGSL_CONVERT_TO_MBPS(1200),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002090 },
2091};
2092
2093static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2094 {
2095 ARRAY_SIZE(grp2d0_init_vectors),
2096 grp2d0_init_vectors,
2097 },
2098 {
2099 ARRAY_SIZE(grp2d0_max_vectors),
2100 grp2d0_max_vectors,
2101 },
2102};
2103
2104struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2105 grp2d0_bus_scale_usecases,
2106 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2107 .name = "grp2d0",
2108};
2109
2110static struct msm_bus_vectors grp2d1_init_vectors[] = {
2111 {
2112 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2113 .dst = MSM_BUS_SLAVE_EBI_CH0,
2114 .ab = 0,
2115 .ib = 0,
2116 },
2117};
2118
2119static struct msm_bus_vectors grp2d1_max_vectors[] = {
2120 {
2121 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2122 .dst = MSM_BUS_SLAVE_EBI_CH0,
2123 .ab = 0,
Suman Tatiraju903a0ef2011-09-30 16:53:57 -07002124 .ib = KGSL_CONVERT_TO_MBPS(1200),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002125 },
2126};
2127
2128static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2129 {
2130 ARRAY_SIZE(grp2d1_init_vectors),
2131 grp2d1_init_vectors,
2132 },
2133 {
2134 ARRAY_SIZE(grp2d1_max_vectors),
2135 grp2d1_max_vectors,
2136 },
2137};
2138
2139struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2140 grp2d1_bus_scale_usecases,
2141 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2142 .name = "grp2d1",
2143};
2144#endif
2145
2146static struct resource kgsl_3d0_resources[] = {
2147 {
2148 .name = KGSL_3D0_REG_MEMORY,
2149 .start = 0x04300000, /* GFX3D address */
2150 .end = 0x0431ffff,
2151 .flags = IORESOURCE_MEM,
2152 },
2153 {
2154 .name = KGSL_3D0_IRQ,
2155 .start = GFX3D_IRQ,
2156 .end = GFX3D_IRQ,
2157 .flags = IORESOURCE_IRQ,
2158 },
2159};
2160
2161static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002162 .pwrlevel = {
2163 {
2164 .gpu_freq = 400000000,
2165 .bus_freq = 4,
2166 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002167 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002168 {
2169 .gpu_freq = 300000000,
2170 .bus_freq = 3,
2171 .io_fraction = 33,
2172 },
2173 {
2174 .gpu_freq = 200000000,
2175 .bus_freq = 2,
2176 .io_fraction = 100,
2177 },
2178 {
2179 .gpu_freq = 128000000,
2180 .bus_freq = 1,
2181 .io_fraction = 100,
2182 },
2183 {
2184 .gpu_freq = 27000000,
2185 .bus_freq = 0,
2186 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002187 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002188 .init_level = 0,
2189 .num_levels = 5,
2190 .set_grp_async = NULL,
2191 .idle_timeout = HZ/5,
2192 .nap_allowed = true,
2193 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002194#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002195 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002196#endif
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002197 .iommu_user_ctx_name = "gfx3d_user",
2198 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002199};
2200
2201struct platform_device msm_kgsl_3d0 = {
2202 .name = "kgsl-3d0",
2203 .id = 0,
2204 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2205 .resource = kgsl_3d0_resources,
2206 .dev = {
2207 .platform_data = &kgsl_3d0_pdata,
2208 },
2209};
2210
2211static struct resource kgsl_2d0_resources[] = {
2212 {
2213 .name = KGSL_2D0_REG_MEMORY,
2214 .start = 0x04100000, /* Z180 base address */
2215 .end = 0x04100FFF,
2216 .flags = IORESOURCE_MEM,
2217 },
2218 {
2219 .name = KGSL_2D0_IRQ,
2220 .start = GFX2D0_IRQ,
2221 .end = GFX2D0_IRQ,
2222 .flags = IORESOURCE_IRQ,
2223 },
2224};
2225
2226static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002227 .pwrlevel = {
2228 {
2229 .gpu_freq = 200000000,
2230 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002231 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002232 {
2233 .gpu_freq = 200000000,
2234 .bus_freq = 0,
2235 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002236 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002237 .init_level = 0,
2238 .num_levels = 2,
2239 .set_grp_async = NULL,
2240 .idle_timeout = HZ/10,
2241 .nap_allowed = true,
2242 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002243#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002244 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002245#endif
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002246 .iommu_user_ctx_name = "gfx2d0_2d0",
2247 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002248};
2249
2250struct platform_device msm_kgsl_2d0 = {
2251 .name = "kgsl-2d0",
2252 .id = 0,
2253 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2254 .resource = kgsl_2d0_resources,
2255 .dev = {
2256 .platform_data = &kgsl_2d0_pdata,
2257 },
2258};
2259
2260static struct resource kgsl_2d1_resources[] = {
2261 {
2262 .name = KGSL_2D1_REG_MEMORY,
2263 .start = 0x04200000, /* Z180 device 1 base address */
2264 .end = 0x04200FFF,
2265 .flags = IORESOURCE_MEM,
2266 },
2267 {
2268 .name = KGSL_2D1_IRQ,
2269 .start = GFX2D1_IRQ,
2270 .end = GFX2D1_IRQ,
2271 .flags = IORESOURCE_IRQ,
2272 },
2273};
2274
2275static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002276 .pwrlevel = {
2277 {
2278 .gpu_freq = 200000000,
2279 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002280 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002281 {
2282 .gpu_freq = 200000000,
2283 .bus_freq = 0,
2284 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002285 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002286 .init_level = 0,
2287 .num_levels = 2,
2288 .set_grp_async = NULL,
2289 .idle_timeout = HZ/10,
2290 .nap_allowed = true,
2291 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002292#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002293 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002294#endif
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06002295 .iommu_user_ctx_name = "gfx2d1_2d1",
2296 .iommu_priv_ctx_name = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002297};
2298
2299struct platform_device msm_kgsl_2d1 = {
2300 .name = "kgsl-2d1",
2301 .id = 1,
2302 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2303 .resource = kgsl_2d1_resources,
2304 .dev = {
2305 .platform_data = &kgsl_2d1_pdata,
2306 },
2307};
2308
2309#ifdef CONFIG_MSM_GEMINI
2310static struct resource msm_gemini_resources[] = {
2311 {
2312 .start = 0x04600000,
2313 .end = 0x04600000 + SZ_1M - 1,
2314 .flags = IORESOURCE_MEM,
2315 },
2316 {
2317 .start = JPEG_IRQ,
2318 .end = JPEG_IRQ,
2319 .flags = IORESOURCE_IRQ,
2320 },
2321};
2322
2323struct platform_device msm8960_gemini_device = {
2324 .name = "msm_gemini",
2325 .resource = msm_gemini_resources,
2326 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2327};
2328#endif
2329
2330struct msm_rpm_map_data rpm_map_data[] __initdata = {
2331 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2332 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2333
2334 MSM_RPM_MAP(RPM_CTL, RPM_CTL, 1),
2335
2336 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2337 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2338 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2339 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2340 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2341 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2342 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2343 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2344 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2345 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2346
2347 MSM_RPM_MAP(APPS_FABRIC_CFG_HALT_0, APPS_FABRIC_CFG_HALT, 2),
2348 MSM_RPM_MAP(APPS_FABRIC_CFG_CLKMOD_0, APPS_FABRIC_CFG_CLKMOD, 3),
2349 MSM_RPM_MAP(APPS_FABRIC_CFG_IOCTL, APPS_FABRIC_CFG_IOCTL, 1),
2350 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2351
2352 MSM_RPM_MAP(SYS_FABRIC_CFG_HALT_0, SYS_FABRIC_CFG_HALT, 2),
2353 MSM_RPM_MAP(SYS_FABRIC_CFG_CLKMOD_0, SYS_FABRIC_CFG_CLKMOD, 3),
2354 MSM_RPM_MAP(SYS_FABRIC_CFG_IOCTL, SYS_FABRIC_CFG_IOCTL, 1),
Eugene Seahd9040ad2011-07-11 13:20:54 -06002355 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002356
2357 MSM_RPM_MAP(MMSS_FABRIC_CFG_HALT_0, MMSS_FABRIC_CFG_HALT, 2),
2358 MSM_RPM_MAP(MMSS_FABRIC_CFG_CLKMOD_0, MMSS_FABRIC_CFG_CLKMOD, 3),
2359 MSM_RPM_MAP(MMSS_FABRIC_CFG_IOCTL, MMSS_FABRIC_CFG_IOCTL, 1),
2360 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2361
2362 MSM_RPM_MAP(PM8921_S1_0, PM8921_S1, 2),
2363 MSM_RPM_MAP(PM8921_S2_0, PM8921_S2, 2),
2364 MSM_RPM_MAP(PM8921_S3_0, PM8921_S3, 2),
2365 MSM_RPM_MAP(PM8921_S4_0, PM8921_S4, 2),
2366 MSM_RPM_MAP(PM8921_S5_0, PM8921_S5, 2),
2367 MSM_RPM_MAP(PM8921_S6_0, PM8921_S6, 2),
2368 MSM_RPM_MAP(PM8921_S7_0, PM8921_S7, 2),
2369 MSM_RPM_MAP(PM8921_S8_0, PM8921_S8, 2),
2370 MSM_RPM_MAP(PM8921_L1_0, PM8921_L1, 2),
2371 MSM_RPM_MAP(PM8921_L2_0, PM8921_L2, 2),
2372 MSM_RPM_MAP(PM8921_L3_0, PM8921_L3, 2),
2373 MSM_RPM_MAP(PM8921_L4_0, PM8921_L4, 2),
2374 MSM_RPM_MAP(PM8921_L5_0, PM8921_L5, 2),
2375 MSM_RPM_MAP(PM8921_L6_0, PM8921_L6, 2),
2376 MSM_RPM_MAP(PM8921_L7_0, PM8921_L7, 2),
2377 MSM_RPM_MAP(PM8921_L8_0, PM8921_L8, 2),
2378 MSM_RPM_MAP(PM8921_L9_0, PM8921_L9, 2),
2379 MSM_RPM_MAP(PM8921_L10_0, PM8921_L10, 2),
2380 MSM_RPM_MAP(PM8921_L11_0, PM8921_L11, 2),
2381 MSM_RPM_MAP(PM8921_L12_0, PM8921_L12, 2),
2382 MSM_RPM_MAP(PM8921_L13_0, PM8921_L13, 2),
2383 MSM_RPM_MAP(PM8921_L14_0, PM8921_L14, 2),
2384 MSM_RPM_MAP(PM8921_L15_0, PM8921_L15, 2),
2385 MSM_RPM_MAP(PM8921_L16_0, PM8921_L16, 2),
2386 MSM_RPM_MAP(PM8921_L17_0, PM8921_L17, 2),
2387 MSM_RPM_MAP(PM8921_L18_0, PM8921_L18, 2),
2388 MSM_RPM_MAP(PM8921_L19_0, PM8921_L19, 2),
2389 MSM_RPM_MAP(PM8921_L20_0, PM8921_L20, 2),
2390 MSM_RPM_MAP(PM8921_L21_0, PM8921_L21, 2),
2391 MSM_RPM_MAP(PM8921_L22_0, PM8921_L22, 2),
2392 MSM_RPM_MAP(PM8921_L23_0, PM8921_L23, 2),
2393 MSM_RPM_MAP(PM8921_L24_0, PM8921_L24, 2),
2394 MSM_RPM_MAP(PM8921_L25_0, PM8921_L25, 2),
2395 MSM_RPM_MAP(PM8921_L26_0, PM8921_L26, 2),
2396 MSM_RPM_MAP(PM8921_L27_0, PM8921_L27, 2),
2397 MSM_RPM_MAP(PM8921_L28_0, PM8921_L28, 2),
2398 MSM_RPM_MAP(PM8921_L29_0, PM8921_L29, 2),
2399 MSM_RPM_MAP(PM8921_CLK1_0, PM8921_CLK1, 2),
2400 MSM_RPM_MAP(PM8921_CLK2_0, PM8921_CLK2, 2),
2401 MSM_RPM_MAP(PM8921_LVS1, PM8921_LVS1, 1),
2402 MSM_RPM_MAP(PM8921_LVS2, PM8921_LVS2, 1),
2403 MSM_RPM_MAP(PM8921_LVS3, PM8921_LVS3, 1),
2404 MSM_RPM_MAP(PM8921_LVS4, PM8921_LVS4, 1),
2405 MSM_RPM_MAP(PM8921_LVS5, PM8921_LVS5, 1),
2406 MSM_RPM_MAP(PM8921_LVS6, PM8921_LVS6, 1),
2407 MSM_RPM_MAP(PM8921_LVS7, PM8921_LVS7, 1),
2408 MSM_RPM_MAP(NCP_0, NCP, 2),
2409 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2410 MSM_RPM_MAP(USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2411 MSM_RPM_MAP(HDMI_SWITCH, HDMI_SWITCH, 1),
Praveen Chidambaram27658c22011-07-07 11:00:49 -06002412 MSM_RPM_MAP(DDR_DMM_0, DDR_DMM, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002413
2414};
2415unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2416
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002417struct platform_device msm_rpm_device = {
2418 .name = "msm_rpm",
2419 .id = -1,
2420};
2421
Praveen Chidambaram7a712232011-10-28 13:39:45 -06002422static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2423 .phys_addr_base = 0x0010D204,
2424 .phys_size = SZ_8K,
2425};
2426
2427struct platform_device msm_rpm_stat_device = {
2428 .name = "msm_rpm_stat",
2429 .id = -1,
2430 .dev = {
2431 .platform_data = &msm_rpm_stat_pdata,
2432 },
2433};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002434
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002435struct platform_device msm_bus_sys_fabric = {
2436 .name = "msm_bus_fabric",
2437 .id = MSM_BUS_FAB_SYSTEM,
2438};
2439struct platform_device msm_bus_apps_fabric = {
2440 .name = "msm_bus_fabric",
2441 .id = MSM_BUS_FAB_APPSS,
2442};
2443struct platform_device msm_bus_mm_fabric = {
2444 .name = "msm_bus_fabric",
2445 .id = MSM_BUS_FAB_MMSS,
2446};
2447struct platform_device msm_bus_sys_fpb = {
2448 .name = "msm_bus_fabric",
2449 .id = MSM_BUS_FAB_SYSTEM_FPB,
2450};
2451struct platform_device msm_bus_cpss_fpb = {
2452 .name = "msm_bus_fabric",
2453 .id = MSM_BUS_FAB_CPSS_FPB,
2454};
2455
2456/* Sensors DSPS platform data */
2457#ifdef CONFIG_MSM_DSPS
2458
2459#define PPSS_REG_PHYS_BASE 0x12080000
2460
2461static struct dsps_clk_info dsps_clks[] = {};
2462static struct dsps_regulator_info dsps_regs[] = {};
2463
2464/*
2465 * Note: GPIOs field is intialized in run-time at the function
2466 * msm8960_init_dsps().
2467 */
2468
2469struct msm_dsps_platform_data msm_dsps_pdata = {
2470 .clks = dsps_clks,
2471 .clks_num = ARRAY_SIZE(dsps_clks),
2472 .gpios = NULL,
2473 .gpios_num = 0,
2474 .regs = dsps_regs,
2475 .regs_num = ARRAY_SIZE(dsps_regs),
2476 .dsps_pwr_ctl_en = 1,
2477 .signature = DSPS_SIGNATURE,
2478};
2479
2480static struct resource msm_dsps_resources[] = {
2481 {
2482 .start = PPSS_REG_PHYS_BASE,
2483 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2484 .name = "ppss_reg",
2485 .flags = IORESOURCE_MEM,
2486 },
Wentao Xua55500b2011-08-16 18:15:04 -04002487
2488 {
2489 .start = PPSS_WDOG_TIMER_IRQ,
2490 .end = PPSS_WDOG_TIMER_IRQ,
2491 .name = "ppss_wdog",
2492 .flags = IORESOURCE_IRQ,
2493 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002494};
2495
2496struct platform_device msm_dsps_device = {
2497 .name = "msm_dsps",
2498 .id = 0,
2499 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2500 .resource = msm_dsps_resources,
2501 .dev.platform_data = &msm_dsps_pdata,
2502};
2503
2504#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07002505
2506#ifdef CONFIG_MSM_QDSS
2507
2508#define MSM_QDSS_PHYS_BASE 0x01A00000
2509#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
2510#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
2511#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patelfd6f56a2011-10-10 17:47:55 -07002512#define MSM_DEBUG_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x10000)
Pratik Patel7831c082011-06-08 21:44:37 -07002513#define MSM_PTM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2514
2515static struct resource msm_etb_resources[] = {
2516 {
2517 .start = MSM_ETB_PHYS_BASE,
2518 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
2519 .flags = IORESOURCE_MEM,
2520 },
2521};
2522
2523struct platform_device msm_etb_device = {
2524 .name = "msm_etb",
2525 .id = 0,
2526 .num_resources = ARRAY_SIZE(msm_etb_resources),
2527 .resource = msm_etb_resources,
2528};
2529
2530static struct resource msm_tpiu_resources[] = {
2531 {
2532 .start = MSM_TPIU_PHYS_BASE,
2533 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
2534 .flags = IORESOURCE_MEM,
2535 },
2536};
2537
2538struct platform_device msm_tpiu_device = {
2539 .name = "msm_tpiu",
2540 .id = 0,
2541 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
2542 .resource = msm_tpiu_resources,
2543};
2544
2545static struct resource msm_funnel_resources[] = {
2546 {
2547 .start = MSM_FUNNEL_PHYS_BASE,
2548 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
2549 .flags = IORESOURCE_MEM,
2550 },
2551};
2552
2553struct platform_device msm_funnel_device = {
2554 .name = "msm_funnel",
2555 .id = 0,
2556 .num_resources = ARRAY_SIZE(msm_funnel_resources),
2557 .resource = msm_funnel_resources,
2558};
2559
Pratik Patelfd6f56a2011-10-10 17:47:55 -07002560static struct resource msm_debug_resources[] = {
2561 {
2562 .start = MSM_DEBUG_PHYS_BASE,
2563 .end = MSM_DEBUG_PHYS_BASE + SZ_4K - 1,
2564 .flags = IORESOURCE_MEM,
2565 },
2566 {
2567 .start = MSM_DEBUG_PHYS_BASE + (SZ_4K * 2),
2568 .end = MSM_DEBUG_PHYS_BASE + (SZ_4K * 2) + SZ_4K - 1,
2569 .flags = IORESOURCE_MEM,
2570 },
2571};
2572
2573struct platform_device msm_debug_device = {
2574 .name = "msm_debug",
2575 .id = 0,
2576 .num_resources = ARRAY_SIZE(msm_debug_resources),
2577 .resource = msm_debug_resources,
2578};
2579
Pratik Patel7831c082011-06-08 21:44:37 -07002580static struct resource msm_ptm_resources[] = {
2581 {
2582 .start = MSM_PTM_PHYS_BASE,
2583 .end = MSM_PTM_PHYS_BASE + (SZ_4K * 2) - 1,
2584 .flags = IORESOURCE_MEM,
2585 },
2586};
2587
2588struct platform_device msm_ptm_device = {
2589 .name = "msm_ptm",
2590 .id = 0,
2591 .num_resources = ARRAY_SIZE(msm_ptm_resources),
2592 .resource = msm_ptm_resources,
2593};
2594
2595#endif