blob: aad5c3d525d172c3a665e45968d66f5771b4d830 [file] [log] [blame]
Changhwan Youn84bbc162010-07-16 12:12:07 +09001/* linux/arch/arm/mach-s5pv310/irq-combiner.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * Based on arch/arm/common/gic.c
7 *
8 * IRQ COMBINER support
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13*/
14
15#include <linux/io.h>
16
17#include <asm/mach/irq.h>
18
19#define COMBINER_ENABLE_SET 0x0
20#define COMBINER_ENABLE_CLEAR 0x4
21#define COMBINER_INT_STATUS 0xC
22
23static DEFINE_SPINLOCK(irq_controller_lock);
24
25struct combiner_chip_data {
26 unsigned int irq_offset;
Changhwan Youn85140ad2010-11-29 17:05:16 +090027 unsigned int irq_mask;
Changhwan Youn84bbc162010-07-16 12:12:07 +090028 void __iomem *base;
29};
30
31static struct combiner_chip_data combiner_data[MAX_COMBINER_NR];
32
33static inline void __iomem *combiner_base(unsigned int irq)
34{
35 struct combiner_chip_data *combiner_data = get_irq_chip_data(irq);
36 return combiner_data->base;
37}
38
39static void combiner_mask_irq(unsigned int irq)
40{
41 u32 mask = 1 << (irq % 32);
42
43 __raw_writel(mask, combiner_base(irq) + COMBINER_ENABLE_CLEAR);
44}
45
46static void combiner_unmask_irq(unsigned int irq)
47{
48 u32 mask = 1 << (irq % 32);
49
50 __raw_writel(mask, combiner_base(irq) + COMBINER_ENABLE_SET);
51}
52
53static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
54{
55 struct combiner_chip_data *chip_data = get_irq_data(irq);
56 struct irq_chip *chip = get_irq_chip(irq);
57 unsigned int cascade_irq, combiner_irq;
58 unsigned long status;
59
60 /* primary controller ack'ing */
61 chip->ack(irq);
62
63 spin_lock(&irq_controller_lock);
64 status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
65 spin_unlock(&irq_controller_lock);
Changhwan Youn85140ad2010-11-29 17:05:16 +090066 status &= chip_data->irq_mask;
Changhwan Youn84bbc162010-07-16 12:12:07 +090067
68 if (status == 0)
69 goto out;
70
Changhwan Youn0c0f9092010-09-29 20:31:42 +090071 combiner_irq = __ffs(status);
Changhwan Youn84bbc162010-07-16 12:12:07 +090072
73 cascade_irq = combiner_irq + (chip_data->irq_offset & ~31);
74 if (unlikely(cascade_irq >= NR_IRQS))
75 do_bad_IRQ(cascade_irq, desc);
76 else
77 generic_handle_irq(cascade_irq);
78
79 out:
80 /* primary controller unmasking */
81 chip->unmask(irq);
82}
83
84static struct irq_chip combiner_chip = {
85 .name = "COMBINER",
86 .mask = combiner_mask_irq,
87 .unmask = combiner_unmask_irq,
88};
89
90void __init combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq)
91{
92 if (combiner_nr >= MAX_COMBINER_NR)
93 BUG();
94 if (set_irq_data(irq, &combiner_data[combiner_nr]) != 0)
95 BUG();
96 set_irq_chained_handler(irq, combiner_handle_cascade_irq);
97}
98
99void __init combiner_init(unsigned int combiner_nr, void __iomem *base,
100 unsigned int irq_start)
101{
102 unsigned int i;
103
104 if (combiner_nr >= MAX_COMBINER_NR)
105 BUG();
106
107 combiner_data[combiner_nr].base = base;
108 combiner_data[combiner_nr].irq_offset = irq_start;
Changhwan Youn85140ad2010-11-29 17:05:16 +0900109 combiner_data[combiner_nr].irq_mask = 0xff << ((combiner_nr % 4) << 3);
Changhwan Youn84bbc162010-07-16 12:12:07 +0900110
111 /* Disable all interrupts */
112
Changhwan Youn85140ad2010-11-29 17:05:16 +0900113 __raw_writel(combiner_data[combiner_nr].irq_mask,
114 base + COMBINER_ENABLE_CLEAR);
Changhwan Youn84bbc162010-07-16 12:12:07 +0900115
116 /* Setup the Linux IRQ subsystem */
117
118 for (i = irq_start; i < combiner_data[combiner_nr].irq_offset
119 + MAX_IRQ_IN_COMBINER; i++) {
120 set_irq_chip(i, &combiner_chip);
121 set_irq_chip_data(i, &combiner_data[combiner_nr]);
122 set_irq_handler(i, handle_level_irq);
123 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
124 }
125}