| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * Copyright (C) 2004 Matthew Wilcox <matthew@wil.cx> | 
 | 3 |  * Copyright (C) 2004 Intel Corp. | 
 | 4 |  * | 
 | 5 |  * This code is released under the GNU General Public License version 2. | 
 | 6 |  */ | 
 | 7 |  | 
 | 8 | /* | 
 | 9 |  * mmconfig.c - Low-level direct PCI config space access via MMCONFIG | 
 | 10 |  */ | 
 | 11 |  | 
 | 12 | #include <linux/pci.h> | 
 | 13 | #include <linux/init.h> | 
| Greg Kroah-Hartman | 5454939 | 2005-06-23 17:35:56 -0700 | [diff] [blame] | 14 | #include <linux/acpi.h> | 
| Arjan van de Ven | 946f2ee | 2006-04-07 19:49:30 +0200 | [diff] [blame] | 15 | #include <asm/e820.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include "pci.h" | 
 | 17 |  | 
| Andi Kleen | 8c30b1a | 2006-04-07 19:50:12 +0200 | [diff] [blame] | 18 | /* Assume systems with more busses have correct MCFG */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #define mmcfg_virt_addr ((void __iomem *) fix_to_virt(FIX_PCIE_MCFG)) | 
 | 20 |  | 
 | 21 | /* The base address of the last MMCONFIG device accessed */ | 
 | 22 | static u32 mmcfg_last_accessed_device; | 
| OGAWA Hirofumi | 8d1c481 | 2006-12-23 10:00:43 +0900 | [diff] [blame] | 23 | static int mmcfg_last_accessed_cpu; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 |  | 
 | 25 | /* | 
 | 26 |  * Functions for accessing PCI configuration space with MMCONFIG accesses | 
 | 27 |  */ | 
| Andi Kleen | d6ece54 | 2005-12-12 22:17:11 -0800 | [diff] [blame] | 28 | static u32 get_base_addr(unsigned int seg, int bus, unsigned devfn) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | { | 
| Alexey Starikovskiy | 15a58ed | 2007-02-02 19:48:22 +0300 | [diff] [blame] | 30 | 	struct acpi_mcfg_allocation *cfg; | 
| OGAWA Hirofumi | 429d512 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 31 | 	int cfg_num; | 
| Greg Kroah-Hartman | d57e26c | 2005-06-23 17:35:56 -0700 | [diff] [blame] | 32 |  | 
| Olivier Galibert | b786739 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 33 | 	if (seg == 0 && bus < PCI_MMCFG_MAX_CHECK_BUS && | 
 | 34 | 	    test_bit(PCI_SLOT(devfn) + 32*bus, pci_mmcfg_fallback_slots)) | 
| Andi Kleen | d6ece54 | 2005-12-12 22:17:11 -0800 | [diff] [blame] | 35 | 		return 0; | 
 | 36 |  | 
| OGAWA Hirofumi | 429d512 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 37 | 	for (cfg_num = 0; cfg_num < pci_mmcfg_config_num; cfg_num++) { | 
| Greg Kroah-Hartman | d57e26c | 2005-06-23 17:35:56 -0700 | [diff] [blame] | 38 | 		cfg = &pci_mmcfg_config[cfg_num]; | 
| OGAWA Hirofumi | 429d512 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 39 | 		if (cfg->pci_segment == seg && | 
 | 40 | 		    (cfg->start_bus_number <= bus) && | 
| Greg Kroah-Hartman | d57e26c | 2005-06-23 17:35:56 -0700 | [diff] [blame] | 41 | 		    (cfg->end_bus_number >= bus)) | 
| Alexey Starikovskiy | 15a58ed | 2007-02-02 19:48:22 +0300 | [diff] [blame] | 42 | 			return cfg->address; | 
| Greg Kroah-Hartman | d57e26c | 2005-06-23 17:35:56 -0700 | [diff] [blame] | 43 | 	} | 
| Andi Kleen | 3103039 | 2006-01-27 02:03:50 +0100 | [diff] [blame] | 44 |  | 
| Andi Kleen | 3103039 | 2006-01-27 02:03:50 +0100 | [diff] [blame] | 45 | 	/* Fall back to type 0 */ | 
 | 46 | 	return 0; | 
| Greg Kroah-Hartman | d57e26c | 2005-06-23 17:35:56 -0700 | [diff] [blame] | 47 | } | 
 | 48 |  | 
| Andrew Morton | be5b7a8 | 2006-09-30 23:27:10 -0700 | [diff] [blame] | 49 | /* | 
 | 50 |  * This is always called under pci_config_lock | 
 | 51 |  */ | 
 | 52 | static void pci_exp_set_dev_base(unsigned int base, int bus, int devfn) | 
| Greg Kroah-Hartman | d57e26c | 2005-06-23 17:35:56 -0700 | [diff] [blame] | 53 | { | 
| Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 54 | 	u32 dev_base = base | (bus << 20) | (devfn << 12); | 
| OGAWA Hirofumi | 8d1c481 | 2006-12-23 10:00:43 +0900 | [diff] [blame] | 55 | 	int cpu = smp_processor_id(); | 
 | 56 | 	if (dev_base != mmcfg_last_accessed_device || | 
 | 57 | 	    cpu != mmcfg_last_accessed_cpu) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | 		mmcfg_last_accessed_device = dev_base; | 
| OGAWA Hirofumi | 8d1c481 | 2006-12-23 10:00:43 +0900 | [diff] [blame] | 59 | 		mmcfg_last_accessed_cpu = cpu; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | 		set_fixmap_nocache(FIX_PCIE_MCFG, dev_base); | 
 | 61 | 	} | 
 | 62 | } | 
 | 63 |  | 
 | 64 | static int pci_mmcfg_read(unsigned int seg, unsigned int bus, | 
 | 65 | 			  unsigned int devfn, int reg, int len, u32 *value) | 
 | 66 | { | 
 | 67 | 	unsigned long flags; | 
| Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 68 | 	u32 base; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 |  | 
| Andi Kleen | ecc16ba | 2006-04-11 12:54:48 +0200 | [diff] [blame] | 70 | 	if ((bus > 255) || (devfn > 255) || (reg > 4095)) { | 
| Andi Kleen | 49c93e8 | 2006-04-07 19:50:15 +0200 | [diff] [blame] | 71 | 		*value = -1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | 		return -EINVAL; | 
| Andi Kleen | 49c93e8 | 2006-04-07 19:50:15 +0200 | [diff] [blame] | 73 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 |  | 
| Andi Kleen | d6ece54 | 2005-12-12 22:17:11 -0800 | [diff] [blame] | 75 | 	base = get_base_addr(seg, bus, devfn); | 
| Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 76 | 	if (!base) | 
 | 77 | 		return pci_conf1_read(seg,bus,devfn,reg,len,value); | 
 | 78 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | 	spin_lock_irqsave(&pci_config_lock, flags); | 
 | 80 |  | 
| Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 81 | 	pci_exp_set_dev_base(base, bus, devfn); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 |  | 
 | 83 | 	switch (len) { | 
 | 84 | 	case 1: | 
| dean gaudet | 3320ad9 | 2007-08-10 22:30:59 +0200 | [diff] [blame] | 85 | 		*value = mmio_config_readb(mmcfg_virt_addr + reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | 		break; | 
 | 87 | 	case 2: | 
| dean gaudet | 3320ad9 | 2007-08-10 22:30:59 +0200 | [diff] [blame] | 88 | 		*value = mmio_config_readw(mmcfg_virt_addr + reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | 		break; | 
 | 90 | 	case 4: | 
| dean gaudet | 3320ad9 | 2007-08-10 22:30:59 +0200 | [diff] [blame] | 91 | 		*value = mmio_config_readl(mmcfg_virt_addr + reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | 		break; | 
 | 93 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | 	spin_unlock_irqrestore(&pci_config_lock, flags); | 
 | 95 |  | 
 | 96 | 	return 0; | 
 | 97 | } | 
 | 98 |  | 
 | 99 | static int pci_mmcfg_write(unsigned int seg, unsigned int bus, | 
 | 100 | 			   unsigned int devfn, int reg, int len, u32 value) | 
 | 101 | { | 
 | 102 | 	unsigned long flags; | 
| Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 103 | 	u32 base; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 |  | 
| Alexey Starikovskiy | 15a58ed | 2007-02-02 19:48:22 +0300 | [diff] [blame] | 105 | 	if ((bus > 255) || (devfn > 255) || (reg > 4095)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | 		return -EINVAL; | 
 | 107 |  | 
| Andi Kleen | d6ece54 | 2005-12-12 22:17:11 -0800 | [diff] [blame] | 108 | 	base = get_base_addr(seg, bus, devfn); | 
| Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 109 | 	if (!base) | 
 | 110 | 		return pci_conf1_write(seg,bus,devfn,reg,len,value); | 
 | 111 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | 	spin_lock_irqsave(&pci_config_lock, flags); | 
 | 113 |  | 
| Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 114 | 	pci_exp_set_dev_base(base, bus, devfn); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 |  | 
 | 116 | 	switch (len) { | 
 | 117 | 	case 1: | 
| Linus Torvalds | c1502e2 | 2007-08-12 02:23:16 -0700 | [diff] [blame] | 118 | 		mmio_config_writeb(mmcfg_virt_addr + reg, value); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 | 		break; | 
 | 120 | 	case 2: | 
| Linus Torvalds | c1502e2 | 2007-08-12 02:23:16 -0700 | [diff] [blame] | 121 | 		mmio_config_writew(mmcfg_virt_addr + reg, value); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 122 | 		break; | 
 | 123 | 	case 4: | 
| Linus Torvalds | c1502e2 | 2007-08-12 02:23:16 -0700 | [diff] [blame] | 124 | 		mmio_config_writel(mmcfg_virt_addr + reg, value); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | 		break; | 
 | 126 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | 	spin_unlock_irqrestore(&pci_config_lock, flags); | 
 | 128 |  | 
 | 129 | 	return 0; | 
 | 130 | } | 
 | 131 |  | 
 | 132 | static struct pci_raw_ops pci_mmcfg = { | 
 | 133 | 	.read =		pci_mmcfg_read, | 
 | 134 | 	.write =	pci_mmcfg_write, | 
 | 135 | }; | 
 | 136 |  | 
| OGAWA Hirofumi | 56829d1 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 137 | int __init pci_mmcfg_arch_reachable(unsigned int seg, unsigned int bus, | 
 | 138 | 				    unsigned int devfn) | 
 | 139 | { | 
 | 140 | 	return get_base_addr(seg, bus, devfn) != 0; | 
 | 141 | } | 
 | 142 |  | 
| Olivier Galibert | b786739 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 143 | int __init pci_mmcfg_arch_init(void) | 
| Andi Kleen | d6ece54 | 2005-12-12 22:17:11 -0800 | [diff] [blame] | 144 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | 	printk(KERN_INFO "PCI: Using MMCONFIG\n"); | 
 | 146 | 	raw_pci_ops = &pci_mmcfg; | 
| Olivier Galibert | b786739 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 147 | 	return 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | } |