blob: b9fa5ec0a954aac9e7b99c6d9ff61cc03146e47e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa27x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA27x aka Bulverde.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070017#include <linux/suspend.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010018#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/hardware.h>
21#include <asm/irq.h>
Eric Miaocd491042007-06-22 04:14:09 +010022#include <asm/arch/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/arch/pxa-regs.h>
Russell King8785a8f2008-01-14 17:02:33 +000024#include <asm/arch/pxa2xx-regs.h>
Richard Purdie81f280e2005-11-12 14:22:11 +000025#include <asm/arch/ohci.h>
Russell Kinge176bb02007-05-15 11:16:10 +010026#include <asm/arch/pm.h>
Eric Miaof53f0662007-06-22 05:40:17 +010027#include <asm/arch/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010030#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010031#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33/* Crystal clock: 13MHz */
34#define BASE_CLK 13000000
35
36/*
37 * Get the clock frequency as reflected by CCSR and the turbo flag.
38 * We assume these values have been applied via a fcs.
39 * If info is not 0 we also display the current settings.
40 */
Russell King15a40332007-08-20 10:07:44 +010041unsigned int pxa27x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070042{
43 unsigned long ccsr, clkcfg;
44 unsigned int l, L, m, M, n2, N, S;
45 int cccr_a, t, ht, b;
46
47 ccsr = CCSR;
48 cccr_a = CCCR & (1 << 25);
49
50 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
51 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
Richard Purdieafe5df22006-02-01 19:25:59 +000052 t = clkcfg & (1 << 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 ht = clkcfg & (1 << 2);
54 b = clkcfg & (1 << 3);
55
56 l = ccsr & 0x1f;
57 n2 = (ccsr>>7) & 0xf;
58 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
59
60 L = l * BASE_CLK;
61 N = (L * n2) / 2;
62 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
63 S = (b) ? L : (L/2);
64
65 if (info) {
66 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
67 L / 1000000, (L % 1000000) / 10000, l );
68 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
69 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
70 (t) ? "" : "in" );
71 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
72 M / 1000000, (M % 1000000) / 10000, m );
73 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
74 S / 1000000, (S % 1000000) / 10000 );
75 }
76
77 return (t) ? (N/1000) : (L/1000);
78}
79
80/*
81 * Return the current mem clock frequency in units of 10kHz as
82 * reflected by CCCR[A], B, and L
83 */
Russell King15a40332007-08-20 10:07:44 +010084unsigned int pxa27x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085{
86 unsigned long ccsr, clkcfg;
87 unsigned int l, L, m, M;
88 int cccr_a, b;
89
90 ccsr = CCSR;
91 cccr_a = CCCR & (1 << 25);
92
93 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
94 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
95 b = clkcfg & (1 << 3);
96
97 l = ccsr & 0x1f;
98 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
99
100 L = l * BASE_CLK;
101 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
102
103 return (M / 10000);
104}
105
106/*
107 * Return the current LCD clock frequency in units of 10kHz as
108 */
Russell Kinga88a4472007-08-20 10:34:37 +0100109static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110{
111 unsigned long ccsr;
112 unsigned int l, L, k, K;
113
114 ccsr = CCSR;
115
116 l = ccsr & 0x1f;
117 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
118
119 L = l * BASE_CLK;
120 K = L / k;
121
122 return (K / 10000);
123}
124
Russell Kinga6dba202007-08-20 10:18:02 +0100125static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
126{
127 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
128}
129
130static const struct clkops clk_pxa27x_lcd_ops = {
131 .enable = clk_cken_enable,
132 .disable = clk_cken_disable,
133 .getrate = clk_pxa27x_lcd_getrate,
134};
135
136static struct clk pxa27x_clks[] = {
137 INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
138 INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
139
Russell Kinga6dba202007-08-20 10:18:02 +0100140 INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
141 INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
Russell King435b6e92007-09-02 17:08:42 +0100142 INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100143
144 INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
145 INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
146 INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa_device_udc.dev),
147 INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
148 INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
149
eric miao8854cb42007-11-20 01:35:08 +0100150 INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
Russell Kinga6dba202007-08-20 10:18:02 +0100151 INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
152 INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, NULL),
153
eric miaod8e0db12007-12-10 17:54:36 +0800154 INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
155 INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
156 INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
157
Russell Kinga6dba202007-08-20 10:18:02 +0100158 /*
159 INIT_CKEN("PWMCLK", PWM0, 13000000, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100160 INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
161 INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
162 INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
163 INIT_CKEN("IMCLK", IM, 0, 0, NULL),
164 INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
165 */
166};
167
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100168#ifdef CONFIG_PM
169
Eric Miao711be5c2007-07-18 11:38:45 +0100170#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
171#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
172
173#define RESTORE_GPLEVEL(n) do { \
174 GPSR##n = sleep_save[SLEEP_SAVE_GPLR##n]; \
175 GPCR##n = ~sleep_save[SLEEP_SAVE_GPLR##n]; \
176} while (0)
177
178/*
179 * List of global PXA peripheral registers to preserve.
180 * More ones like CP and general purpose register values are preserved
181 * with the stack pointer in sleep.S.
182 */
183enum { SLEEP_SAVE_START = 0,
184
185 SLEEP_SAVE_GPLR0, SLEEP_SAVE_GPLR1, SLEEP_SAVE_GPLR2, SLEEP_SAVE_GPLR3,
186 SLEEP_SAVE_GPDR0, SLEEP_SAVE_GPDR1, SLEEP_SAVE_GPDR2, SLEEP_SAVE_GPDR3,
187 SLEEP_SAVE_GRER0, SLEEP_SAVE_GRER1, SLEEP_SAVE_GRER2, SLEEP_SAVE_GRER3,
188 SLEEP_SAVE_GFER0, SLEEP_SAVE_GFER1, SLEEP_SAVE_GFER2, SLEEP_SAVE_GFER3,
189 SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
190
191 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
192 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
193 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
194 SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
195
196 SLEEP_SAVE_PSTR,
197
198 SLEEP_SAVE_ICMR,
199 SLEEP_SAVE_CKEN,
200
201 SLEEP_SAVE_MDREFR,
202 SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
203 SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
204
205 SLEEP_SAVE_SIZE
206};
207
208void pxa27x_cpu_pm_save(unsigned long *sleep_save)
209{
210 SAVE(GPLR0); SAVE(GPLR1); SAVE(GPLR2); SAVE(GPLR3);
211 SAVE(GPDR0); SAVE(GPDR1); SAVE(GPDR2); SAVE(GPDR3);
212 SAVE(GRER0); SAVE(GRER1); SAVE(GRER2); SAVE(GRER3);
213 SAVE(GFER0); SAVE(GFER1); SAVE(GFER2); SAVE(GFER3);
214 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
215
216 SAVE(GAFR0_L); SAVE(GAFR0_U);
217 SAVE(GAFR1_L); SAVE(GAFR1_U);
218 SAVE(GAFR2_L); SAVE(GAFR2_U);
219 SAVE(GAFR3_L); SAVE(GAFR3_U);
220
221 SAVE(MDREFR);
222 SAVE(PWER); SAVE(PCFR); SAVE(PRER);
223 SAVE(PFER); SAVE(PKWR);
224
225 SAVE(ICMR); ICMR = 0;
226 SAVE(CKEN);
227 SAVE(PSTR);
228
229 /* Clear GPIO transition detect bits */
230 GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2; GEDR3 = GEDR3;
231}
232
233void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
234{
235 /* ensure not to come back here if it wasn't intended */
236 PSPR = 0;
237
238 /* restore registers */
239 RESTORE_GPLEVEL(0); RESTORE_GPLEVEL(1);
240 RESTORE_GPLEVEL(2); RESTORE_GPLEVEL(3);
241 RESTORE(GPDR0); RESTORE(GPDR1); RESTORE(GPDR2); RESTORE(GPDR3);
242 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
243 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
244 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
245 RESTORE(GAFR3_L); RESTORE(GAFR3_U);
246 RESTORE(GRER0); RESTORE(GRER1); RESTORE(GRER2); RESTORE(GRER3);
247 RESTORE(GFER0); RESTORE(GFER1); RESTORE(GFER2); RESTORE(GFER3);
248 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
249
250 RESTORE(MDREFR);
251 RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
252 RESTORE(PFER); RESTORE(PKWR);
253
254 PSSR = PSSR_RDH | PSSR_PH;
255
256 RESTORE(CKEN);
257
258 ICLR = 0;
259 ICCR = 1;
260 RESTORE(ICMR);
261 RESTORE(PSTR);
262}
263
264void pxa27x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100265{
266 extern void pxa_cpu_standby(void);
Todd Poynor87754202005-06-03 20:52:27 +0100267
Todd Poynor26705ca2005-07-01 11:27:05 +0100268 if (state == PM_SUSPEND_STANDBY)
Eric Miao711be5c2007-07-18 11:38:45 +0100269 CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER) |
270 (1 << CKEN_LCD) | (1 << CKEN_PWM0);
Todd Poynor26705ca2005-07-01 11:27:05 +0100271 else
Richard Purdie1f750a72007-07-02 10:19:07 +0100272 CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER);
Todd Poynor87754202005-06-03 20:52:27 +0100273
274 /* ensure voltage-change sequencer not initiated, which hangs */
275 PCFR &= ~PCFR_FVC;
276
277 /* Clear edge-detect status register. */
278 PEDR = 0xDF12FE1B;
279
280 switch (state) {
Todd Poynor26705ca2005-07-01 11:27:05 +0100281 case PM_SUSPEND_STANDBY:
282 pxa_cpu_standby();
283 break;
Todd Poynor87754202005-06-03 20:52:27 +0100284 case PM_SUSPEND_MEM:
285 /* set resume return address */
286 PSPR = virt_to_phys(pxa_cpu_resume);
Eric Miaob750a092007-07-18 11:40:13 +0100287 pxa27x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100288 break;
289 }
290}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Eric Miao711be5c2007-07-18 11:38:45 +0100292static int pxa27x_cpu_pm_valid(suspend_state_t state)
Russell King88dfe982007-05-15 11:22:48 +0100293{
294 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
295}
296
Eric Miao711be5c2007-07-18 11:38:45 +0100297static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
298 .save_size = SLEEP_SAVE_SIZE,
299 .save = pxa27x_cpu_pm_save,
300 .restore = pxa27x_cpu_pm_restore,
301 .valid = pxa27x_cpu_pm_valid,
302 .enter = pxa27x_cpu_pm_enter,
Russell Kinge176bb02007-05-15 11:16:10 +0100303};
Eric Miao711be5c2007-07-18 11:38:45 +0100304
305static void __init pxa27x_init_pm(void)
306{
307 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
308}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100309#endif
310
eric miaoc95530c2007-08-29 10:22:17 +0100311/* PXA27x: Various gpios can issue wakeup events. This logic only
312 * handles the simple cases, not the WEMUX2 and WEMUX3 options
313 */
314#define PXA27x_GPIO_NOWAKE_MASK \
315 ((1 << 8) | (1 << 7) | (1 << 6) | (1 << 5) | (1 << 2))
316#define WAKEMASK(gpio) \
317 (((gpio) <= 15) \
318 ? ((1 << (gpio)) & ~PXA27x_GPIO_NOWAKE_MASK) \
319 : ((gpio == 35) ? (1 << 24) : 0))
320
321static int pxa27x_set_wake(unsigned int irq, unsigned int on)
322{
323 int gpio = IRQ_TO_GPIO(irq);
324 uint32_t mask;
325
326 if ((gpio >= 0 && gpio <= 15) || (gpio == 35)) {
327 if (WAKEMASK(gpio) == 0)
328 return -EINVAL;
329
330 mask = WAKEMASK(gpio);
331
332 if (on) {
333 if (GRER(gpio) | GPIO_bit(gpio))
334 PRER |= mask;
335 else
336 PRER &= ~mask;
337
338 if (GFER(gpio) | GPIO_bit(gpio))
339 PFER |= mask;
340 else
341 PFER &= ~mask;
342 }
343 goto set_pwer;
344 }
345
346 switch (irq) {
347 case IRQ_RTCAlrm:
348 mask = PWER_RTC;
349 break;
350 case IRQ_USB:
351 mask = 1u << 26;
352 break;
353 default:
354 return -EINVAL;
355 }
356
357set_pwer:
358 if (on)
359 PWER |= mask;
360 else
361 PWER &=~mask;
362
363 return 0;
364}
365
366void __init pxa27x_init_irq(void)
367{
368 pxa_init_irq_low();
369 pxa_init_irq_high();
370 pxa_init_irq_gpio(128);
371 pxa_init_irq_set_wake(pxa27x_set_wake);
372}
373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374/*
375 * device registration specific to PXA27x.
376 */
377
Russell King34f32312007-05-15 10:39:49 +0100378static struct resource i2c_power_resources[] = {
379 {
380 .start = 0x40f00180,
381 .end = 0x40f001a3,
382 .flags = IORESOURCE_MEM,
383 }, {
384 .start = IRQ_PWRI2C,
385 .end = IRQ_PWRI2C,
386 .flags = IORESOURCE_IRQ,
387 },
388};
389
Russell King00dc4f92007-08-20 10:09:18 +0100390struct platform_device pxa27x_device_i2c_power = {
Russell King34f32312007-05-15 10:39:49 +0100391 .name = "pxa2xx-i2c",
392 .id = 1,
393 .resource = i2c_power_resources,
394 .num_resources = ARRAY_SIZE(i2c_power_resources),
395};
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397static struct platform_device *devices[] __initdata = {
Eric Miaoe09d02e2007-07-17 10:45:58 +0100398 &pxa_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100399 &pxa_device_ffuart,
400 &pxa_device_btuart,
401 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100402 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100403 &pxa_device_rtc,
404 &pxa27x_device_i2c_power,
eric miaod8e0db12007-12-10 17:54:36 +0800405 &pxa27x_device_ssp1,
406 &pxa27x_device_ssp2,
407 &pxa27x_device_ssp3,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408};
409
410static int __init pxa27x_init(void)
411{
Russell Kinge176bb02007-05-15 11:16:10 +0100412 int ret = 0;
413 if (cpu_is_pxa27x()) {
Russell Kinga6dba202007-08-20 10:18:02 +0100414 clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
415
Eric Miaof53f0662007-06-22 05:40:17 +0100416 if ((ret = pxa_init_dma(32)))
417 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100418#ifdef CONFIG_PM
Eric Miao711be5c2007-07-18 11:38:45 +0100419 pxa27x_init_pm();
Russell Kinge176bb02007-05-15 11:16:10 +0100420#endif
421 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
422 }
423 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424}
425
426subsys_initcall(pxa27x_init);