blob: 00273e5b70bfc82a46ccbf8f6755756ac3daea20 [file] [log] [blame]
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001/*
2 * Linux network driver for Brocade Converged Network Adapter.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License (GPL) Version 2 as
6 * published by the Free Software Foundation
7 *
8 * This program is distributed in the hope that it will be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
11 * General Public License for more details.
12 */
13/*
14 * Copyright (c) 2005-2010 Brocade Communications Systems, Inc.
15 * All rights reserved
16 * www.brocade.com
17 */
Jiri Pirkof859d7c2011-07-20 04:54:14 +000018#include <linux/bitops.h>
Rasesh Mody8b230ed2010-08-23 20:24:12 -070019#include <linux/netdevice.h>
20#include <linux/skbuff.h>
21#include <linux/etherdevice.h>
22#include <linux/in.h>
23#include <linux/ethtool.h>
24#include <linux/if_vlan.h>
25#include <linux/if_ether.h>
26#include <linux/ip.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040027#include <linux/prefetch.h>
Jiri Pirkof859d7c2011-07-20 04:54:14 +000028#include <linux/if_vlan.h>
Rasesh Mody8b230ed2010-08-23 20:24:12 -070029
30#include "bnad.h"
31#include "bna.h"
32#include "cna.h"
33
Rasesh Modyb7ee31c2010-10-05 15:46:05 +000034static DEFINE_MUTEX(bnad_fwimg_mutex);
Rasesh Mody8b230ed2010-08-23 20:24:12 -070035
36/*
37 * Module params
38 */
39static uint bnad_msix_disable;
40module_param(bnad_msix_disable, uint, 0444);
41MODULE_PARM_DESC(bnad_msix_disable, "Disable MSIX mode");
42
43static uint bnad_ioc_auto_recover = 1;
44module_param(bnad_ioc_auto_recover, uint, 0444);
45MODULE_PARM_DESC(bnad_ioc_auto_recover, "Enable / Disable auto recovery");
46
47/*
48 * Global variables
49 */
50u32 bnad_rxqs_per_cq = 2;
51
Rasesh Modyb7ee31c2010-10-05 15:46:05 +000052static const u8 bnad_bcast_addr[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
Rasesh Mody8b230ed2010-08-23 20:24:12 -070053
54/*
55 * Local MACROS
56 */
57#define BNAD_TX_UNMAPQ_DEPTH (bnad->txq_depth * 2)
58
59#define BNAD_RX_UNMAPQ_DEPTH (bnad->rxq_depth)
60
61#define BNAD_GET_MBOX_IRQ(_bnad) \
62 (((_bnad)->cfg_flags & BNAD_CF_MSIX) ? \
Rasesh Mody8811e262011-07-22 08:07:44 +000063 ((_bnad)->msix_table[BNAD_MAILBOX_MSIX_INDEX].vector) : \
Rasesh Mody8b230ed2010-08-23 20:24:12 -070064 ((_bnad)->pcidev->irq))
65
66#define BNAD_FILL_UNMAPQ_MEM_REQ(_res_info, _num, _depth) \
67do { \
68 (_res_info)->res_type = BNA_RES_T_MEM; \
69 (_res_info)->res_u.mem_info.mem_type = BNA_MEM_T_KVA; \
70 (_res_info)->res_u.mem_info.num = (_num); \
71 (_res_info)->res_u.mem_info.len = \
72 sizeof(struct bnad_unmap_q) + \
73 (sizeof(struct bnad_skb_unmap) * ((_depth) - 1)); \
74} while (0)
75
Rasesh Modybe7fa322010-12-23 21:45:01 +000076#define BNAD_TXRX_SYNC_MDELAY 250 /* 250 msecs */
77
Rasesh Mody8b230ed2010-08-23 20:24:12 -070078/*
79 * Reinitialize completions in CQ, once Rx is taken down
80 */
81static void
82bnad_cq_cmpl_init(struct bnad *bnad, struct bna_ccb *ccb)
83{
84 struct bna_cq_entry *cmpl, *next_cmpl;
85 unsigned int wi_range, wis = 0, ccb_prod = 0;
86 int i;
87
88 BNA_CQ_QPGE_PTR_GET(ccb_prod, ccb->sw_qpt, cmpl,
89 wi_range);
90
91 for (i = 0; i < ccb->q_depth; i++) {
92 wis++;
93 if (likely(--wi_range))
94 next_cmpl = cmpl + 1;
95 else {
96 BNA_QE_INDX_ADD(ccb_prod, wis, ccb->q_depth);
97 wis = 0;
98 BNA_CQ_QPGE_PTR_GET(ccb_prod, ccb->sw_qpt,
99 next_cmpl, wi_range);
100 }
101 cmpl->valid = 0;
102 cmpl = next_cmpl;
103 }
104}
105
106/*
107 * Frees all pending Tx Bufs
108 * At this point no activity is expected on the Q,
109 * so DMA unmap & freeing is fine.
110 */
111static void
112bnad_free_all_txbufs(struct bnad *bnad,
113 struct bna_tcb *tcb)
114{
Rasesh Mody0120b992011-07-22 08:07:41 +0000115 u32 unmap_cons;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700116 struct bnad_unmap_q *unmap_q = tcb->unmap_q;
117 struct bnad_skb_unmap *unmap_array;
Rasesh Mody0120b992011-07-22 08:07:41 +0000118 struct sk_buff *skb = NULL;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700119 int i;
120
121 unmap_array = unmap_q->unmap_array;
122
123 unmap_cons = 0;
124 while (unmap_cons < unmap_q->q_depth) {
125 skb = unmap_array[unmap_cons].skb;
126 if (!skb) {
127 unmap_cons++;
128 continue;
129 }
130 unmap_array[unmap_cons].skb = NULL;
131
Ivan Vecera5ea74312011-02-02 04:37:02 +0000132 dma_unmap_single(&bnad->pcidev->dev,
133 dma_unmap_addr(&unmap_array[unmap_cons],
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700134 dma_addr), skb_headlen(skb),
Ivan Vecera5ea74312011-02-02 04:37:02 +0000135 DMA_TO_DEVICE);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700136
Ivan Vecera5ea74312011-02-02 04:37:02 +0000137 dma_unmap_addr_set(&unmap_array[unmap_cons], dma_addr, 0);
Rasesh Modybe7fa322010-12-23 21:45:01 +0000138 if (++unmap_cons >= unmap_q->q_depth)
139 break;
140
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700141 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Ivan Vecera5ea74312011-02-02 04:37:02 +0000142 dma_unmap_page(&bnad->pcidev->dev,
143 dma_unmap_addr(&unmap_array[unmap_cons],
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700144 dma_addr),
145 skb_shinfo(skb)->frags[i].size,
Ivan Vecera5ea74312011-02-02 04:37:02 +0000146 DMA_TO_DEVICE);
147 dma_unmap_addr_set(&unmap_array[unmap_cons], dma_addr,
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700148 0);
Rasesh Modybe7fa322010-12-23 21:45:01 +0000149 if (++unmap_cons >= unmap_q->q_depth)
150 break;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700151 }
152 dev_kfree_skb_any(skb);
153 }
154}
155
156/* Data Path Handlers */
157
158/*
159 * bnad_free_txbufs : Frees the Tx bufs on Tx completion
160 * Can be called in a) Interrupt context
161 * b) Sending context
162 * c) Tasklet context
163 */
164static u32
165bnad_free_txbufs(struct bnad *bnad,
166 struct bna_tcb *tcb)
167{
Rasesh Mody0120b992011-07-22 08:07:41 +0000168 u32 sent_packets = 0, sent_bytes = 0;
169 u16 wis, unmap_cons, updated_hw_cons;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700170 struct bnad_unmap_q *unmap_q = tcb->unmap_q;
171 struct bnad_skb_unmap *unmap_array;
Rasesh Mody0120b992011-07-22 08:07:41 +0000172 struct sk_buff *skb;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700173 int i;
174
175 /*
176 * Just return if TX is stopped. This check is useful
177 * when bnad_free_txbufs() runs out of a tasklet scheduled
Rasesh Modybe7fa322010-12-23 21:45:01 +0000178 * before bnad_cb_tx_cleanup() cleared BNAD_TXQ_TX_STARTED bit
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700179 * but this routine runs actually after the cleanup has been
180 * executed.
181 */
Rasesh Modybe7fa322010-12-23 21:45:01 +0000182 if (!test_bit(BNAD_TXQ_TX_STARTED, &tcb->flags))
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700183 return 0;
184
185 updated_hw_cons = *(tcb->hw_consumer_index);
186
187 wis = BNA_Q_INDEX_CHANGE(tcb->consumer_index,
188 updated_hw_cons, tcb->q_depth);
189
190 BUG_ON(!(wis <= BNA_QE_IN_USE_CNT(tcb, tcb->q_depth)));
191
192 unmap_array = unmap_q->unmap_array;
193 unmap_cons = unmap_q->consumer_index;
194
195 prefetch(&unmap_array[unmap_cons + 1]);
196 while (wis) {
197 skb = unmap_array[unmap_cons].skb;
198
199 unmap_array[unmap_cons].skb = NULL;
200
201 sent_packets++;
202 sent_bytes += skb->len;
203 wis -= BNA_TXQ_WI_NEEDED(1 + skb_shinfo(skb)->nr_frags);
204
Ivan Vecera5ea74312011-02-02 04:37:02 +0000205 dma_unmap_single(&bnad->pcidev->dev,
206 dma_unmap_addr(&unmap_array[unmap_cons],
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700207 dma_addr), skb_headlen(skb),
Ivan Vecera5ea74312011-02-02 04:37:02 +0000208 DMA_TO_DEVICE);
209 dma_unmap_addr_set(&unmap_array[unmap_cons], dma_addr, 0);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700210 BNA_QE_INDX_ADD(unmap_cons, 1, unmap_q->q_depth);
211
212 prefetch(&unmap_array[unmap_cons + 1]);
213 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
214 prefetch(&unmap_array[unmap_cons + 1]);
215
Ivan Vecera5ea74312011-02-02 04:37:02 +0000216 dma_unmap_page(&bnad->pcidev->dev,
217 dma_unmap_addr(&unmap_array[unmap_cons],
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700218 dma_addr),
219 skb_shinfo(skb)->frags[i].size,
Ivan Vecera5ea74312011-02-02 04:37:02 +0000220 DMA_TO_DEVICE);
221 dma_unmap_addr_set(&unmap_array[unmap_cons], dma_addr,
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700222 0);
223 BNA_QE_INDX_ADD(unmap_cons, 1, unmap_q->q_depth);
224 }
225 dev_kfree_skb_any(skb);
226 }
227
228 /* Update consumer pointers. */
229 tcb->consumer_index = updated_hw_cons;
230 unmap_q->consumer_index = unmap_cons;
231
232 tcb->txq->tx_packets += sent_packets;
233 tcb->txq->tx_bytes += sent_bytes;
234
235 return sent_packets;
236}
237
238/* Tx Free Tasklet function */
239/* Frees for all the tcb's in all the Tx's */
240/*
241 * Scheduled from sending context, so that
242 * the fat Tx lock is not held for too long
243 * in the sending context.
244 */
245static void
246bnad_tx_free_tasklet(unsigned long bnad_ptr)
247{
248 struct bnad *bnad = (struct bnad *)bnad_ptr;
249 struct bna_tcb *tcb;
Rasesh Mody0120b992011-07-22 08:07:41 +0000250 u32 acked = 0;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700251 int i, j;
252
253 for (i = 0; i < bnad->num_tx; i++) {
254 for (j = 0; j < bnad->num_txq_per_tx; j++) {
255 tcb = bnad->tx_info[i].tcb[j];
256 if (!tcb)
257 continue;
258 if (((u16) (*tcb->hw_consumer_index) !=
259 tcb->consumer_index) &&
260 (!test_and_set_bit(BNAD_TXQ_FREE_SENT,
261 &tcb->flags))) {
262 acked = bnad_free_txbufs(bnad, tcb);
Rasesh Modybe7fa322010-12-23 21:45:01 +0000263 if (likely(test_bit(BNAD_TXQ_TX_STARTED,
264 &tcb->flags)))
265 bna_ib_ack(tcb->i_dbell, acked);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700266 smp_mb__before_clear_bit();
267 clear_bit(BNAD_TXQ_FREE_SENT, &tcb->flags);
268 }
Rasesh Modyf7c0fa42010-12-23 21:45:05 +0000269 if (unlikely(!test_bit(BNAD_TXQ_TX_STARTED,
270 &tcb->flags)))
271 continue;
272 if (netif_queue_stopped(bnad->netdev)) {
273 if (acked && netif_carrier_ok(bnad->netdev) &&
274 BNA_QE_FREE_CNT(tcb, tcb->q_depth) >=
275 BNAD_NETIF_WAKE_THRESHOLD) {
276 netif_wake_queue(bnad->netdev);
277 /* TODO */
278 /* Counters for individual TxQs? */
279 BNAD_UPDATE_CTR(bnad,
280 netif_queue_wakeup);
281 }
282 }
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700283 }
284 }
285}
286
287static u32
288bnad_tx(struct bnad *bnad, struct bna_tcb *tcb)
289{
290 struct net_device *netdev = bnad->netdev;
Rasesh Modybe7fa322010-12-23 21:45:01 +0000291 u32 sent = 0;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700292
293 if (test_and_set_bit(BNAD_TXQ_FREE_SENT, &tcb->flags))
294 return 0;
295
296 sent = bnad_free_txbufs(bnad, tcb);
297 if (sent) {
298 if (netif_queue_stopped(netdev) &&
299 netif_carrier_ok(netdev) &&
300 BNA_QE_FREE_CNT(tcb, tcb->q_depth) >=
301 BNAD_NETIF_WAKE_THRESHOLD) {
Rasesh Modybe7fa322010-12-23 21:45:01 +0000302 if (test_bit(BNAD_TXQ_TX_STARTED, &tcb->flags)) {
303 netif_wake_queue(netdev);
304 BNAD_UPDATE_CTR(bnad, netif_queue_wakeup);
305 }
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700306 }
Rasesh Modybe7fa322010-12-23 21:45:01 +0000307 }
308
309 if (likely(test_bit(BNAD_TXQ_TX_STARTED, &tcb->flags)))
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700310 bna_ib_ack(tcb->i_dbell, sent);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700311
312 smp_mb__before_clear_bit();
313 clear_bit(BNAD_TXQ_FREE_SENT, &tcb->flags);
314
315 return sent;
316}
317
318/* MSIX Tx Completion Handler */
319static irqreturn_t
320bnad_msix_tx(int irq, void *data)
321{
322 struct bna_tcb *tcb = (struct bna_tcb *)data;
323 struct bnad *bnad = tcb->bnad;
324
325 bnad_tx(bnad, tcb);
326
327 return IRQ_HANDLED;
328}
329
330static void
331bnad_reset_rcb(struct bnad *bnad, struct bna_rcb *rcb)
332{
333 struct bnad_unmap_q *unmap_q = rcb->unmap_q;
334
335 rcb->producer_index = 0;
336 rcb->consumer_index = 0;
337
338 unmap_q->producer_index = 0;
339 unmap_q->consumer_index = 0;
340}
341
342static void
Rasesh Modybe7fa322010-12-23 21:45:01 +0000343bnad_free_all_rxbufs(struct bnad *bnad, struct bna_rcb *rcb)
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700344{
345 struct bnad_unmap_q *unmap_q;
Ivan Vecera5ea74312011-02-02 04:37:02 +0000346 struct bnad_skb_unmap *unmap_array;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700347 struct sk_buff *skb;
Rasesh Modybe7fa322010-12-23 21:45:01 +0000348 int unmap_cons;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700349
350 unmap_q = rcb->unmap_q;
Ivan Vecera5ea74312011-02-02 04:37:02 +0000351 unmap_array = unmap_q->unmap_array;
Rasesh Modybe7fa322010-12-23 21:45:01 +0000352 for (unmap_cons = 0; unmap_cons < unmap_q->q_depth; unmap_cons++) {
Ivan Vecera5ea74312011-02-02 04:37:02 +0000353 skb = unmap_array[unmap_cons].skb;
Rasesh Modybe7fa322010-12-23 21:45:01 +0000354 if (!skb)
355 continue;
Ivan Vecera5ea74312011-02-02 04:37:02 +0000356 unmap_array[unmap_cons].skb = NULL;
357 dma_unmap_single(&bnad->pcidev->dev,
358 dma_unmap_addr(&unmap_array[unmap_cons],
359 dma_addr),
360 rcb->rxq->buffer_size,
361 DMA_FROM_DEVICE);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700362 dev_kfree_skb(skb);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700363 }
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700364 bnad_reset_rcb(bnad, rcb);
365}
366
367static void
368bnad_alloc_n_post_rxbufs(struct bnad *bnad, struct bna_rcb *rcb)
369{
370 u16 to_alloc, alloced, unmap_prod, wi_range;
371 struct bnad_unmap_q *unmap_q = rcb->unmap_q;
372 struct bnad_skb_unmap *unmap_array;
373 struct bna_rxq_entry *rxent;
374 struct sk_buff *skb;
375 dma_addr_t dma_addr;
376
377 alloced = 0;
378 to_alloc =
379 BNA_QE_FREE_CNT(unmap_q, unmap_q->q_depth);
380
381 unmap_array = unmap_q->unmap_array;
382 unmap_prod = unmap_q->producer_index;
383
384 BNA_RXQ_QPGE_PTR_GET(unmap_prod, rcb->sw_qpt, rxent, wi_range);
385
386 while (to_alloc--) {
387 if (!wi_range) {
388 BNA_RXQ_QPGE_PTR_GET(unmap_prod, rcb->sw_qpt, rxent,
389 wi_range);
390 }
Eric Dumazet0a0e2342011-07-08 05:29:30 +0000391 skb = netdev_alloc_skb_ip_align(bnad->netdev,
392 rcb->rxq->buffer_size);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700393 if (unlikely(!skb)) {
394 BNAD_UPDATE_CTR(bnad, rxbuf_alloc_failed);
395 goto finishing;
396 }
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700397 unmap_array[unmap_prod].skb = skb;
Ivan Vecera5ea74312011-02-02 04:37:02 +0000398 dma_addr = dma_map_single(&bnad->pcidev->dev, skb->data,
399 rcb->rxq->buffer_size,
400 DMA_FROM_DEVICE);
401 dma_unmap_addr_set(&unmap_array[unmap_prod], dma_addr,
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700402 dma_addr);
403 BNA_SET_DMA_ADDR(dma_addr, &rxent->host_addr);
404 BNA_QE_INDX_ADD(unmap_prod, 1, unmap_q->q_depth);
405
406 rxent++;
407 wi_range--;
408 alloced++;
409 }
410
411finishing:
412 if (likely(alloced)) {
413 unmap_q->producer_index = unmap_prod;
414 rcb->producer_index = unmap_prod;
415 smp_mb();
Rasesh Modybe7fa322010-12-23 21:45:01 +0000416 if (likely(test_bit(BNAD_RXQ_STARTED, &rcb->flags)))
417 bna_rxq_prod_indx_doorbell(rcb);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700418 }
419}
420
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700421static inline void
422bnad_refill_rxq(struct bnad *bnad, struct bna_rcb *rcb)
423{
424 struct bnad_unmap_q *unmap_q = rcb->unmap_q;
425
426 if (!test_and_set_bit(BNAD_RXQ_REFILL, &rcb->flags)) {
427 if (BNA_QE_FREE_CNT(unmap_q, unmap_q->q_depth)
428 >> BNAD_RXQ_REFILL_THRESHOLD_SHIFT)
429 bnad_alloc_n_post_rxbufs(bnad, rcb);
430 smp_mb__before_clear_bit();
431 clear_bit(BNAD_RXQ_REFILL, &rcb->flags);
432 }
433}
434
435static u32
436bnad_poll_cq(struct bnad *bnad, struct bna_ccb *ccb, int budget)
437{
438 struct bna_cq_entry *cmpl, *next_cmpl;
439 struct bna_rcb *rcb = NULL;
440 unsigned int wi_range, packets = 0, wis = 0;
441 struct bnad_unmap_q *unmap_q;
Ivan Vecera5ea74312011-02-02 04:37:02 +0000442 struct bnad_skb_unmap *unmap_array;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700443 struct sk_buff *skb;
Ivan Vecera5ea74312011-02-02 04:37:02 +0000444 u32 flags, unmap_cons;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700445 u32 qid0 = ccb->rcb[0]->rxq->rxq_id;
446 struct bna_pkt_rate *pkt_rt = &ccb->pkt_rate;
447
Rasesh Modybe7fa322010-12-23 21:45:01 +0000448 if (!test_bit(BNAD_RXQ_STARTED, &ccb->rcb[0]->flags))
449 return 0;
450
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700451 prefetch(bnad->netdev);
452 BNA_CQ_QPGE_PTR_GET(ccb->producer_index, ccb->sw_qpt, cmpl,
453 wi_range);
454 BUG_ON(!(wi_range <= ccb->q_depth));
455 while (cmpl->valid && packets < budget) {
456 packets++;
457 BNA_UPDATE_PKT_CNT(pkt_rt, ntohs(cmpl->length));
458
459 if (qid0 == cmpl->rxq_id)
460 rcb = ccb->rcb[0];
461 else
462 rcb = ccb->rcb[1];
463
464 unmap_q = rcb->unmap_q;
Ivan Vecera5ea74312011-02-02 04:37:02 +0000465 unmap_array = unmap_q->unmap_array;
466 unmap_cons = unmap_q->consumer_index;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700467
Ivan Vecera5ea74312011-02-02 04:37:02 +0000468 skb = unmap_array[unmap_cons].skb;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700469 BUG_ON(!(skb));
Ivan Vecera5ea74312011-02-02 04:37:02 +0000470 unmap_array[unmap_cons].skb = NULL;
471 dma_unmap_single(&bnad->pcidev->dev,
472 dma_unmap_addr(&unmap_array[unmap_cons],
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700473 dma_addr),
Ivan Vecera5ea74312011-02-02 04:37:02 +0000474 rcb->rxq->buffer_size,
475 DMA_FROM_DEVICE);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700476 BNA_QE_INDX_ADD(unmap_q->consumer_index, 1, unmap_q->q_depth);
477
478 /* Should be more efficient ? Performance ? */
479 BNA_QE_INDX_ADD(rcb->consumer_index, 1, rcb->q_depth);
480
481 wis++;
482 if (likely(--wi_range))
483 next_cmpl = cmpl + 1;
484 else {
485 BNA_QE_INDX_ADD(ccb->producer_index, wis, ccb->q_depth);
486 wis = 0;
487 BNA_CQ_QPGE_PTR_GET(ccb->producer_index, ccb->sw_qpt,
488 next_cmpl, wi_range);
489 BUG_ON(!(wi_range <= ccb->q_depth));
490 }
491 prefetch(next_cmpl);
492
493 flags = ntohl(cmpl->flags);
494 if (unlikely
495 (flags &
496 (BNA_CQ_EF_MAC_ERROR | BNA_CQ_EF_FCS_ERROR |
497 BNA_CQ_EF_TOO_LONG))) {
498 dev_kfree_skb_any(skb);
499 rcb->rxq->rx_packets_with_error++;
500 goto next;
501 }
502
503 skb_put(skb, ntohs(cmpl->length));
504 if (likely
Michał Mirosławe5ee20e2011-04-12 09:38:23 +0000505 ((bnad->netdev->features & NETIF_F_RXCSUM) &&
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700506 (((flags & BNA_CQ_EF_IPV4) &&
507 (flags & BNA_CQ_EF_L3_CKSUM_OK)) ||
508 (flags & BNA_CQ_EF_IPV6)) &&
509 (flags & (BNA_CQ_EF_TCP | BNA_CQ_EF_UDP)) &&
510 (flags & BNA_CQ_EF_L4_CKSUM_OK)))
511 skb->ip_summed = CHECKSUM_UNNECESSARY;
512 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700513 skb_checksum_none_assert(skb);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700514
515 rcb->rxq->rx_packets++;
516 rcb->rxq->rx_bytes += skb->len;
517 skb->protocol = eth_type_trans(skb, bnad->netdev);
518
Jiri Pirkof859d7c2011-07-20 04:54:14 +0000519 if (flags & BNA_CQ_EF_VLAN)
520 __vlan_hwaccel_put_tag(skb, ntohs(cmpl->vlan_tag));
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700521
Jiri Pirkof859d7c2011-07-20 04:54:14 +0000522 if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
523 struct bnad_rx_ctrl *rx_ctrl;
524
525 rx_ctrl = (struct bnad_rx_ctrl *) ccb->ctrl;
526 napi_gro_receive(&rx_ctrl->napi, skb);
527 } else {
528 netif_receive_skb(skb);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700529 }
530
531next:
532 cmpl->valid = 0;
533 cmpl = next_cmpl;
534 }
535
536 BNA_QE_INDX_ADD(ccb->producer_index, wis, ccb->q_depth);
537
538 if (likely(ccb)) {
Rasesh Modybe7fa322010-12-23 21:45:01 +0000539 if (likely(test_bit(BNAD_RXQ_STARTED, &ccb->rcb[0]->flags)))
540 bna_ib_ack(ccb->i_dbell, packets);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700541 bnad_refill_rxq(bnad, ccb->rcb[0]);
542 if (ccb->rcb[1])
543 bnad_refill_rxq(bnad, ccb->rcb[1]);
Rasesh Modybe7fa322010-12-23 21:45:01 +0000544 } else {
545 if (likely(test_bit(BNAD_RXQ_STARTED, &ccb->rcb[0]->flags)))
546 bna_ib_ack(ccb->i_dbell, 0);
547 }
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700548
549 return packets;
550}
551
552static void
553bnad_disable_rx_irq(struct bnad *bnad, struct bna_ccb *ccb)
554{
Rasesh Modybe7fa322010-12-23 21:45:01 +0000555 if (unlikely(!test_bit(BNAD_RXQ_STARTED, &ccb->rcb[0]->flags)))
556 return;
557
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700558 bna_ib_coalescing_timer_set(ccb->i_dbell, 0);
559 bna_ib_ack(ccb->i_dbell, 0);
560}
561
562static void
563bnad_enable_rx_irq(struct bnad *bnad, struct bna_ccb *ccb)
564{
Rasesh Modye2fa6f22010-10-05 15:46:04 +0000565 unsigned long flags;
566
Rasesh Modyaad75b62010-12-23 21:45:08 +0000567 /* Because of polling context */
568 spin_lock_irqsave(&bnad->bna_lock, flags);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700569 bnad_enable_rx_irq_unsafe(ccb);
Rasesh Modye2fa6f22010-10-05 15:46:04 +0000570 spin_unlock_irqrestore(&bnad->bna_lock, flags);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700571}
572
573static void
574bnad_netif_rx_schedule_poll(struct bnad *bnad, struct bna_ccb *ccb)
575{
576 struct bnad_rx_ctrl *rx_ctrl = (struct bnad_rx_ctrl *)(ccb->ctrl);
Rasesh Modybe7fa322010-12-23 21:45:01 +0000577 struct napi_struct *napi = &rx_ctrl->napi;
578
579 if (likely(napi_schedule_prep(napi))) {
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700580 bnad_disable_rx_irq(bnad, ccb);
Rasesh Modybe7fa322010-12-23 21:45:01 +0000581 __napi_schedule(napi);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700582 }
583 BNAD_UPDATE_CTR(bnad, netif_rx_schedule);
584}
585
586/* MSIX Rx Path Handler */
587static irqreturn_t
588bnad_msix_rx(int irq, void *data)
589{
590 struct bna_ccb *ccb = (struct bna_ccb *)data;
591 struct bnad *bnad = ccb->bnad;
592
593 bnad_netif_rx_schedule_poll(bnad, ccb);
594
595 return IRQ_HANDLED;
596}
597
598/* Interrupt handlers */
599
600/* Mbox Interrupt Handlers */
601static irqreturn_t
602bnad_msix_mbox_handler(int irq, void *data)
603{
604 u32 intr_status;
Rasesh Modye2fa6f22010-10-05 15:46:04 +0000605 unsigned long flags;
Rasesh Modybe7fa322010-12-23 21:45:01 +0000606 struct bnad *bnad = (struct bnad *)data;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700607
Rasesh Modybe7fa322010-12-23 21:45:01 +0000608 if (unlikely(test_bit(BNAD_RF_MBOX_IRQ_DISABLED, &bnad->run_flags)))
609 return IRQ_HANDLED;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700610
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700611 spin_lock_irqsave(&bnad->bna_lock, flags);
612
613 bna_intr_status_get(&bnad->bna, intr_status);
614
615 if (BNA_IS_MBOX_ERR_INTR(intr_status))
616 bna_mbox_handler(&bnad->bna, intr_status);
617
618 spin_unlock_irqrestore(&bnad->bna_lock, flags);
619
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700620 return IRQ_HANDLED;
621}
622
623static irqreturn_t
624bnad_isr(int irq, void *data)
625{
626 int i, j;
627 u32 intr_status;
628 unsigned long flags;
Rasesh Modybe7fa322010-12-23 21:45:01 +0000629 struct bnad *bnad = (struct bnad *)data;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700630 struct bnad_rx_info *rx_info;
631 struct bnad_rx_ctrl *rx_ctrl;
632
Rasesh Modye2fa6f22010-10-05 15:46:04 +0000633 if (unlikely(test_bit(BNAD_RF_MBOX_IRQ_DISABLED, &bnad->run_flags)))
634 return IRQ_NONE;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700635
636 bna_intr_status_get(&bnad->bna, intr_status);
Rasesh Modye2fa6f22010-10-05 15:46:04 +0000637
638 if (unlikely(!intr_status))
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700639 return IRQ_NONE;
Rasesh Modye2fa6f22010-10-05 15:46:04 +0000640
641 spin_lock_irqsave(&bnad->bna_lock, flags);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700642
Rasesh Modybe7fa322010-12-23 21:45:01 +0000643 if (BNA_IS_MBOX_ERR_INTR(intr_status))
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700644 bna_mbox_handler(&bnad->bna, intr_status);
Rasesh Modybe7fa322010-12-23 21:45:01 +0000645
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700646 spin_unlock_irqrestore(&bnad->bna_lock, flags);
647
Rasesh Modybe7fa322010-12-23 21:45:01 +0000648 if (!BNA_IS_INTX_DATA_INTR(intr_status))
649 return IRQ_HANDLED;
650
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700651 /* Process data interrupts */
Rasesh Modybe7fa322010-12-23 21:45:01 +0000652 /* Tx processing */
653 for (i = 0; i < bnad->num_tx; i++) {
654 for (j = 0; j < bnad->num_txq_per_tx; j++)
655 bnad_tx(bnad, bnad->tx_info[i].tcb[j]);
656 }
657 /* Rx processing */
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700658 for (i = 0; i < bnad->num_rx; i++) {
659 rx_info = &bnad->rx_info[i];
660 if (!rx_info->rx)
661 continue;
662 for (j = 0; j < bnad->num_rxp_per_rx; j++) {
663 rx_ctrl = &rx_info->rx_ctrl[j];
664 if (rx_ctrl->ccb)
665 bnad_netif_rx_schedule_poll(bnad,
666 rx_ctrl->ccb);
667 }
668 }
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700669 return IRQ_HANDLED;
670}
671
672/*
673 * Called in interrupt / callback context
674 * with bna_lock held, so cfg_flags access is OK
675 */
676static void
677bnad_enable_mbox_irq(struct bnad *bnad)
678{
Rasesh Modybe7fa322010-12-23 21:45:01 +0000679 clear_bit(BNAD_RF_MBOX_IRQ_DISABLED, &bnad->run_flags);
Rasesh Modye2fa6f22010-10-05 15:46:04 +0000680
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700681 BNAD_UPDATE_CTR(bnad, mbox_intr_enabled);
682}
683
684/*
685 * Called with bnad->bna_lock held b'cos of
686 * bnad->cfg_flags access.
687 */
Rasesh Modyb7ee31c2010-10-05 15:46:05 +0000688static void
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700689bnad_disable_mbox_irq(struct bnad *bnad)
690{
Rasesh Modybe7fa322010-12-23 21:45:01 +0000691 set_bit(BNAD_RF_MBOX_IRQ_DISABLED, &bnad->run_flags);
Rasesh Modye2fa6f22010-10-05 15:46:04 +0000692
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700693 BNAD_UPDATE_CTR(bnad, mbox_intr_disabled);
694}
695
Rasesh Modybe7fa322010-12-23 21:45:01 +0000696static void
697bnad_set_netdev_perm_addr(struct bnad *bnad)
698{
699 struct net_device *netdev = bnad->netdev;
700
701 memcpy(netdev->perm_addr, &bnad->perm_addr, netdev->addr_len);
702 if (is_zero_ether_addr(netdev->dev_addr))
703 memcpy(netdev->dev_addr, &bnad->perm_addr, netdev->addr_len);
704}
705
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700706/* Control Path Handlers */
707
708/* Callbacks */
709void
710bnad_cb_device_enable_mbox_intr(struct bnad *bnad)
711{
712 bnad_enable_mbox_irq(bnad);
713}
714
715void
716bnad_cb_device_disable_mbox_intr(struct bnad *bnad)
717{
718 bnad_disable_mbox_irq(bnad);
719}
720
721void
722bnad_cb_device_enabled(struct bnad *bnad, enum bna_cb_status status)
723{
724 complete(&bnad->bnad_completions.ioc_comp);
725 bnad->bnad_completions.ioc_comp_status = status;
726}
727
728void
729bnad_cb_device_disabled(struct bnad *bnad, enum bna_cb_status status)
730{
731 complete(&bnad->bnad_completions.ioc_comp);
732 bnad->bnad_completions.ioc_comp_status = status;
733}
734
735static void
736bnad_cb_port_disabled(void *arg, enum bna_cb_status status)
737{
738 struct bnad *bnad = (struct bnad *)arg;
739
740 complete(&bnad->bnad_completions.port_comp);
741
742 netif_carrier_off(bnad->netdev);
743}
744
745void
746bnad_cb_port_link_status(struct bnad *bnad,
747 enum bna_link_status link_status)
748{
749 bool link_up = 0;
750
751 link_up = (link_status == BNA_LINK_UP) || (link_status == BNA_CEE_UP);
752
753 if (link_status == BNA_CEE_UP) {
754 set_bit(BNAD_RF_CEE_RUNNING, &bnad->run_flags);
755 BNAD_UPDATE_CTR(bnad, cee_up);
756 } else
757 clear_bit(BNAD_RF_CEE_RUNNING, &bnad->run_flags);
758
759 if (link_up) {
760 if (!netif_carrier_ok(bnad->netdev)) {
Rasesh Modybe7fa322010-12-23 21:45:01 +0000761 struct bna_tcb *tcb = bnad->tx_info[0].tcb[0];
762 if (!tcb)
763 return;
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700764 pr_warn("bna: %s link up\n",
765 bnad->netdev->name);
766 netif_carrier_on(bnad->netdev);
767 BNAD_UPDATE_CTR(bnad, link_toggle);
Rasesh Modybe7fa322010-12-23 21:45:01 +0000768 if (test_bit(BNAD_TXQ_TX_STARTED, &tcb->flags)) {
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700769 /* Force an immediate Transmit Schedule */
770 pr_info("bna: %s TX_STARTED\n",
771 bnad->netdev->name);
772 netif_wake_queue(bnad->netdev);
773 BNAD_UPDATE_CTR(bnad, netif_queue_wakeup);
774 } else {
775 netif_stop_queue(bnad->netdev);
776 BNAD_UPDATE_CTR(bnad, netif_queue_stop);
777 }
778 }
779 } else {
780 if (netif_carrier_ok(bnad->netdev)) {
781 pr_warn("bna: %s link down\n",
782 bnad->netdev->name);
783 netif_carrier_off(bnad->netdev);
784 BNAD_UPDATE_CTR(bnad, link_toggle);
785 }
786 }
787}
788
789static void
790bnad_cb_tx_disabled(void *arg, struct bna_tx *tx,
791 enum bna_cb_status status)
792{
793 struct bnad *bnad = (struct bnad *)arg;
794
795 complete(&bnad->bnad_completions.tx_comp);
796}
797
798static void
799bnad_cb_tcb_setup(struct bnad *bnad, struct bna_tcb *tcb)
800{
801 struct bnad_tx_info *tx_info =
802 (struct bnad_tx_info *)tcb->txq->tx->priv;
803 struct bnad_unmap_q *unmap_q = tcb->unmap_q;
804
805 tx_info->tcb[tcb->id] = tcb;
806 unmap_q->producer_index = 0;
807 unmap_q->consumer_index = 0;
808 unmap_q->q_depth = BNAD_TX_UNMAPQ_DEPTH;
809}
810
811static void
812bnad_cb_tcb_destroy(struct bnad *bnad, struct bna_tcb *tcb)
813{
814 struct bnad_tx_info *tx_info =
815 (struct bnad_tx_info *)tcb->txq->tx->priv;
Rasesh Modybe7fa322010-12-23 21:45:01 +0000816 struct bnad_unmap_q *unmap_q = tcb->unmap_q;
817
818 while (test_and_set_bit(BNAD_TXQ_FREE_SENT, &tcb->flags))
819 cpu_relax();
820
821 bnad_free_all_txbufs(bnad, tcb);
822
823 unmap_q->producer_index = 0;
824 unmap_q->consumer_index = 0;
825
826 smp_mb__before_clear_bit();
827 clear_bit(BNAD_TXQ_FREE_SENT, &tcb->flags);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700828
829 tx_info->tcb[tcb->id] = NULL;
830}
831
832static void
833bnad_cb_rcb_setup(struct bnad *bnad, struct bna_rcb *rcb)
834{
835 struct bnad_unmap_q *unmap_q = rcb->unmap_q;
836
837 unmap_q->producer_index = 0;
838 unmap_q->consumer_index = 0;
839 unmap_q->q_depth = BNAD_RX_UNMAPQ_DEPTH;
840}
841
842static void
Rasesh Modybe7fa322010-12-23 21:45:01 +0000843bnad_cb_rcb_destroy(struct bnad *bnad, struct bna_rcb *rcb)
844{
845 bnad_free_all_rxbufs(bnad, rcb);
846}
847
848static void
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700849bnad_cb_ccb_setup(struct bnad *bnad, struct bna_ccb *ccb)
850{
851 struct bnad_rx_info *rx_info =
852 (struct bnad_rx_info *)ccb->cq->rx->priv;
853
854 rx_info->rx_ctrl[ccb->id].ccb = ccb;
855 ccb->ctrl = &rx_info->rx_ctrl[ccb->id];
856}
857
858static void
859bnad_cb_ccb_destroy(struct bnad *bnad, struct bna_ccb *ccb)
860{
861 struct bnad_rx_info *rx_info =
862 (struct bnad_rx_info *)ccb->cq->rx->priv;
863
864 rx_info->rx_ctrl[ccb->id].ccb = NULL;
865}
866
867static void
868bnad_cb_tx_stall(struct bnad *bnad, struct bna_tcb *tcb)
869{
870 struct bnad_tx_info *tx_info =
871 (struct bnad_tx_info *)tcb->txq->tx->priv;
872
873 if (tx_info != &bnad->tx_info[0])
874 return;
875
Rasesh Modybe7fa322010-12-23 21:45:01 +0000876 clear_bit(BNAD_TXQ_TX_STARTED, &tcb->flags);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700877 netif_stop_queue(bnad->netdev);
878 pr_info("bna: %s TX_STOPPED\n", bnad->netdev->name);
879}
880
881static void
882bnad_cb_tx_resume(struct bnad *bnad, struct bna_tcb *tcb)
883{
Rasesh Modybe7fa322010-12-23 21:45:01 +0000884 struct bnad_unmap_q *unmap_q = tcb->unmap_q;
885
886 if (test_bit(BNAD_TXQ_TX_STARTED, &tcb->flags))
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700887 return;
888
Rasesh Modybe7fa322010-12-23 21:45:01 +0000889 clear_bit(BNAD_RF_TX_SHUTDOWN_DELAYED, &bnad->run_flags);
890
891 while (test_and_set_bit(BNAD_TXQ_FREE_SENT, &tcb->flags))
892 cpu_relax();
893
894 bnad_free_all_txbufs(bnad, tcb);
895
896 unmap_q->producer_index = 0;
897 unmap_q->consumer_index = 0;
898
899 smp_mb__before_clear_bit();
900 clear_bit(BNAD_TXQ_FREE_SENT, &tcb->flags);
901
902 /*
903 * Workaround for first device enable failure & we
904 * get a 0 MAC address. We try to get the MAC address
905 * again here.
906 */
907 if (is_zero_ether_addr(&bnad->perm_addr.mac[0])) {
908 bna_port_mac_get(&bnad->bna.port, &bnad->perm_addr);
909 bnad_set_netdev_perm_addr(bnad);
910 }
911
912 set_bit(BNAD_TXQ_TX_STARTED, &tcb->flags);
913
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700914 if (netif_carrier_ok(bnad->netdev)) {
915 pr_info("bna: %s TX_STARTED\n", bnad->netdev->name);
916 netif_wake_queue(bnad->netdev);
917 BNAD_UPDATE_CTR(bnad, netif_queue_wakeup);
918 }
919}
920
921static void
922bnad_cb_tx_cleanup(struct bnad *bnad, struct bna_tcb *tcb)
923{
Rasesh Modybe7fa322010-12-23 21:45:01 +0000924 /* Delay only once for the whole Tx Path Shutdown */
925 if (!test_and_set_bit(BNAD_RF_TX_SHUTDOWN_DELAYED, &bnad->run_flags))
926 mdelay(BNAD_TXRX_SYNC_MDELAY);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700927}
928
929static void
930bnad_cb_rx_cleanup(struct bnad *bnad,
931 struct bna_ccb *ccb)
932{
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700933 clear_bit(BNAD_RXQ_STARTED, &ccb->rcb[0]->flags);
934
Rasesh Modybe7fa322010-12-23 21:45:01 +0000935 if (ccb->rcb[1])
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700936 clear_bit(BNAD_RXQ_STARTED, &ccb->rcb[1]->flags);
Rasesh Modybe7fa322010-12-23 21:45:01 +0000937
938 if (!test_and_set_bit(BNAD_RF_RX_SHUTDOWN_DELAYED, &bnad->run_flags))
939 mdelay(BNAD_TXRX_SYNC_MDELAY);
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700940}
941
942static void
943bnad_cb_rx_post(struct bnad *bnad, struct bna_rcb *rcb)
944{
945 struct bnad_unmap_q *unmap_q = rcb->unmap_q;
946
Rasesh Modybe7fa322010-12-23 21:45:01 +0000947 clear_bit(BNAD_RF_RX_SHUTDOWN_DELAYED, &bnad->run_flags);
948
949 if (rcb == rcb->cq->ccb->rcb[0])
950 bnad_cq_cmpl_init(bnad, rcb->cq->ccb);
951
952 bnad_free_all_rxbufs(bnad, rcb);
953
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700954 set_bit(BNAD_RXQ_STARTED, &rcb->flags);
955
956 /* Now allocate & post buffers for this RCB */
957 /* !!Allocation in callback context */
958 if (!test_and_set_bit(BNAD_RXQ_REFILL, &rcb->flags)) {
959 if (BNA_QE_FREE_CNT(unmap_q, unmap_q->q_depth)
960 >> BNAD_RXQ_REFILL_THRESHOLD_SHIFT)
961 bnad_alloc_n_post_rxbufs(bnad, rcb);
962 smp_mb__before_clear_bit();
963 clear_bit(BNAD_RXQ_REFILL, &rcb->flags);
964 }
965}
966
967static void
968bnad_cb_rx_disabled(void *arg, struct bna_rx *rx,
969 enum bna_cb_status status)
970{
971 struct bnad *bnad = (struct bnad *)arg;
972
973 complete(&bnad->bnad_completions.rx_comp);
974}
975
976static void
977bnad_cb_rx_mcast_add(struct bnad *bnad, struct bna_rx *rx,
978 enum bna_cb_status status)
979{
980 bnad->bnad_completions.mcast_comp_status = status;
981 complete(&bnad->bnad_completions.mcast_comp);
982}
983
984void
985bnad_cb_stats_get(struct bnad *bnad, enum bna_cb_status status,
986 struct bna_stats *stats)
987{
988 if (status == BNA_CB_SUCCESS)
989 BNAD_UPDATE_CTR(bnad, hw_stats_updates);
990
991 if (!netif_running(bnad->netdev) ||
992 !test_bit(BNAD_RF_STATS_TIMER_RUNNING, &bnad->run_flags))
993 return;
994
995 mod_timer(&bnad->stats_timer,
996 jiffies + msecs_to_jiffies(BNAD_STATS_TIMER_FREQ));
997}
998
Rasesh Mody8b230ed2010-08-23 20:24:12 -0700999/* Resource allocation, free functions */
1000
1001static void
1002bnad_mem_free(struct bnad *bnad,
1003 struct bna_mem_info *mem_info)
1004{
1005 int i;
1006 dma_addr_t dma_pa;
1007
1008 if (mem_info->mdl == NULL)
1009 return;
1010
1011 for (i = 0; i < mem_info->num; i++) {
1012 if (mem_info->mdl[i].kva != NULL) {
1013 if (mem_info->mem_type == BNA_MEM_T_DMA) {
1014 BNA_GET_DMA_ADDR(&(mem_info->mdl[i].dma),
1015 dma_pa);
Ivan Vecera5ea74312011-02-02 04:37:02 +00001016 dma_free_coherent(&bnad->pcidev->dev,
1017 mem_info->mdl[i].len,
1018 mem_info->mdl[i].kva, dma_pa);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001019 } else
1020 kfree(mem_info->mdl[i].kva);
1021 }
1022 }
1023 kfree(mem_info->mdl);
1024 mem_info->mdl = NULL;
1025}
1026
1027static int
1028bnad_mem_alloc(struct bnad *bnad,
1029 struct bna_mem_info *mem_info)
1030{
1031 int i;
1032 dma_addr_t dma_pa;
1033
1034 if ((mem_info->num == 0) || (mem_info->len == 0)) {
1035 mem_info->mdl = NULL;
1036 return 0;
1037 }
1038
1039 mem_info->mdl = kcalloc(mem_info->num, sizeof(struct bna_mem_descr),
1040 GFP_KERNEL);
1041 if (mem_info->mdl == NULL)
1042 return -ENOMEM;
1043
1044 if (mem_info->mem_type == BNA_MEM_T_DMA) {
1045 for (i = 0; i < mem_info->num; i++) {
1046 mem_info->mdl[i].len = mem_info->len;
1047 mem_info->mdl[i].kva =
Ivan Vecera5ea74312011-02-02 04:37:02 +00001048 dma_alloc_coherent(&bnad->pcidev->dev,
1049 mem_info->len, &dma_pa,
1050 GFP_KERNEL);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001051
1052 if (mem_info->mdl[i].kva == NULL)
1053 goto err_return;
1054
1055 BNA_SET_DMA_ADDR(dma_pa,
1056 &(mem_info->mdl[i].dma));
1057 }
1058 } else {
1059 for (i = 0; i < mem_info->num; i++) {
1060 mem_info->mdl[i].len = mem_info->len;
1061 mem_info->mdl[i].kva = kzalloc(mem_info->len,
1062 GFP_KERNEL);
1063 if (mem_info->mdl[i].kva == NULL)
1064 goto err_return;
1065 }
1066 }
1067
1068 return 0;
1069
1070err_return:
1071 bnad_mem_free(bnad, mem_info);
1072 return -ENOMEM;
1073}
1074
1075/* Free IRQ for Mailbox */
1076static void
1077bnad_mbox_irq_free(struct bnad *bnad,
1078 struct bna_intr_info *intr_info)
1079{
1080 int irq;
1081 unsigned long flags;
1082
1083 if (intr_info->idl == NULL)
1084 return;
1085
1086 spin_lock_irqsave(&bnad->bna_lock, flags);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001087 bnad_disable_mbox_irq(bnad);
Rasesh Modye2fa6f22010-10-05 15:46:04 +00001088 spin_unlock_irqrestore(&bnad->bna_lock, flags);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001089
1090 irq = BNAD_GET_MBOX_IRQ(bnad);
Rasesh Modybe7fa322010-12-23 21:45:01 +00001091 free_irq(irq, bnad);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001092
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001093 kfree(intr_info->idl);
1094}
1095
1096/*
1097 * Allocates IRQ for Mailbox, but keep it disabled
1098 * This will be enabled once we get the mbox enable callback
1099 * from bna
1100 */
1101static int
1102bnad_mbox_irq_alloc(struct bnad *bnad,
1103 struct bna_intr_info *intr_info)
1104{
Rasesh Mody0120b992011-07-22 08:07:41 +00001105 int err = 0;
1106 unsigned long irq_flags, flags;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001107 u32 irq;
Rasesh Mody0120b992011-07-22 08:07:41 +00001108 irq_handler_t irq_handler;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001109
1110 /* Mbox should use only 1 vector */
1111
1112 intr_info->idl = kzalloc(sizeof(*(intr_info->idl)), GFP_KERNEL);
1113 if (!intr_info->idl)
1114 return -ENOMEM;
1115
1116 spin_lock_irqsave(&bnad->bna_lock, flags);
1117 if (bnad->cfg_flags & BNAD_CF_MSIX) {
1118 irq_handler = (irq_handler_t)bnad_msix_mbox_handler;
Rasesh Mody8811e262011-07-22 08:07:44 +00001119 irq = bnad->msix_table[BNAD_MAILBOX_MSIX_INDEX].vector;
Shyam Iyer82791712011-07-14 15:00:32 +00001120 irq_flags = 0;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001121 intr_info->intr_type = BNA_INTR_T_MSIX;
Rasesh Mody8811e262011-07-22 08:07:44 +00001122 intr_info->idl[0].vector = BNAD_MAILBOX_MSIX_INDEX;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001123 } else {
1124 irq_handler = (irq_handler_t)bnad_isr;
1125 irq = bnad->pcidev->irq;
Shyam Iyer5f778982011-06-28 08:58:05 +00001126 irq_flags = IRQF_SHARED;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001127 intr_info->intr_type = BNA_INTR_T_INTX;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001128 }
Rasesh Mody8811e262011-07-22 08:07:44 +00001129
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001130 spin_unlock_irqrestore(&bnad->bna_lock, flags);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001131 sprintf(bnad->mbox_irq_name, "%s", BNAD_NAME);
1132
Rasesh Modye2fa6f22010-10-05 15:46:04 +00001133 /*
1134 * Set the Mbox IRQ disable flag, so that the IRQ handler
1135 * called from request_irq() for SHARED IRQs do not execute
1136 */
1137 set_bit(BNAD_RF_MBOX_IRQ_DISABLED, &bnad->run_flags);
1138
Rasesh Modybe7fa322010-12-23 21:45:01 +00001139 BNAD_UPDATE_CTR(bnad, mbox_intr_disabled);
1140
Shyam Iyer82791712011-07-14 15:00:32 +00001141 err = request_irq(irq, irq_handler, irq_flags,
Rasesh Modybe7fa322010-12-23 21:45:01 +00001142 bnad->mbox_irq_name, bnad);
Rasesh Modye2fa6f22010-10-05 15:46:04 +00001143
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001144 if (err) {
1145 kfree(intr_info->idl);
1146 intr_info->idl = NULL;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001147 }
1148
Rasesh Modybe7fa322010-12-23 21:45:01 +00001149 return err;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001150}
1151
1152static void
1153bnad_txrx_irq_free(struct bnad *bnad, struct bna_intr_info *intr_info)
1154{
1155 kfree(intr_info->idl);
1156 intr_info->idl = NULL;
1157}
1158
1159/* Allocates Interrupt Descriptor List for MSIX/INT-X vectors */
1160static int
1161bnad_txrx_irq_alloc(struct bnad *bnad, enum bnad_intr_source src,
1162 uint txrx_id, struct bna_intr_info *intr_info)
1163{
1164 int i, vector_start = 0;
1165 u32 cfg_flags;
1166 unsigned long flags;
1167
1168 spin_lock_irqsave(&bnad->bna_lock, flags);
1169 cfg_flags = bnad->cfg_flags;
1170 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1171
1172 if (cfg_flags & BNAD_CF_MSIX) {
1173 intr_info->intr_type = BNA_INTR_T_MSIX;
1174 intr_info->idl = kcalloc(intr_info->num,
1175 sizeof(struct bna_intr_descr),
1176 GFP_KERNEL);
1177 if (!intr_info->idl)
1178 return -ENOMEM;
1179
1180 switch (src) {
1181 case BNAD_INTR_TX:
Rasesh Mody8811e262011-07-22 08:07:44 +00001182 vector_start = BNAD_MAILBOX_MSIX_VECTORS + txrx_id;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001183 break;
1184
1185 case BNAD_INTR_RX:
Rasesh Mody8811e262011-07-22 08:07:44 +00001186 vector_start = BNAD_MAILBOX_MSIX_VECTORS +
1187 (bnad->num_tx * bnad->num_txq_per_tx) +
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001188 txrx_id;
1189 break;
1190
1191 default:
1192 BUG();
1193 }
1194
1195 for (i = 0; i < intr_info->num; i++)
1196 intr_info->idl[i].vector = vector_start + i;
1197 } else {
1198 intr_info->intr_type = BNA_INTR_T_INTX;
1199 intr_info->num = 1;
1200 intr_info->idl = kcalloc(intr_info->num,
1201 sizeof(struct bna_intr_descr),
1202 GFP_KERNEL);
1203 if (!intr_info->idl)
1204 return -ENOMEM;
1205
1206 switch (src) {
1207 case BNAD_INTR_TX:
Rasesh Mody8811e262011-07-22 08:07:44 +00001208 intr_info->idl[0].vector = BNAD_INTX_TX_IB_BITMASK;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001209 break;
1210
1211 case BNAD_INTR_RX:
Rasesh Mody8811e262011-07-22 08:07:44 +00001212 intr_info->idl[0].vector = BNAD_INTX_RX_IB_BITMASK;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001213 break;
1214 }
1215 }
1216 return 0;
1217}
1218
1219/**
1220 * NOTE: Should be called for MSIX only
1221 * Unregisters Tx MSIX vector(s) from the kernel
1222 */
1223static void
1224bnad_tx_msix_unregister(struct bnad *bnad, struct bnad_tx_info *tx_info,
1225 int num_txqs)
1226{
1227 int i;
1228 int vector_num;
1229
1230 for (i = 0; i < num_txqs; i++) {
1231 if (tx_info->tcb[i] == NULL)
1232 continue;
1233
1234 vector_num = tx_info->tcb[i]->intr_vector;
1235 free_irq(bnad->msix_table[vector_num].vector, tx_info->tcb[i]);
1236 }
1237}
1238
1239/**
1240 * NOTE: Should be called for MSIX only
1241 * Registers Tx MSIX vector(s) and ISR(s), cookie with the kernel
1242 */
1243static int
1244bnad_tx_msix_register(struct bnad *bnad, struct bnad_tx_info *tx_info,
1245 uint tx_id, int num_txqs)
1246{
1247 int i;
1248 int err;
1249 int vector_num;
1250
1251 for (i = 0; i < num_txqs; i++) {
1252 vector_num = tx_info->tcb[i]->intr_vector;
1253 sprintf(tx_info->tcb[i]->name, "%s TXQ %d", bnad->netdev->name,
1254 tx_id + tx_info->tcb[i]->id);
1255 err = request_irq(bnad->msix_table[vector_num].vector,
1256 (irq_handler_t)bnad_msix_tx, 0,
1257 tx_info->tcb[i]->name,
1258 tx_info->tcb[i]);
1259 if (err)
1260 goto err_return;
1261 }
1262
1263 return 0;
1264
1265err_return:
1266 if (i > 0)
1267 bnad_tx_msix_unregister(bnad, tx_info, (i - 1));
1268 return -1;
1269}
1270
1271/**
1272 * NOTE: Should be called for MSIX only
1273 * Unregisters Rx MSIX vector(s) from the kernel
1274 */
1275static void
1276bnad_rx_msix_unregister(struct bnad *bnad, struct bnad_rx_info *rx_info,
1277 int num_rxps)
1278{
1279 int i;
1280 int vector_num;
1281
1282 for (i = 0; i < num_rxps; i++) {
1283 if (rx_info->rx_ctrl[i].ccb == NULL)
1284 continue;
1285
1286 vector_num = rx_info->rx_ctrl[i].ccb->intr_vector;
1287 free_irq(bnad->msix_table[vector_num].vector,
1288 rx_info->rx_ctrl[i].ccb);
1289 }
1290}
1291
1292/**
1293 * NOTE: Should be called for MSIX only
1294 * Registers Tx MSIX vector(s) and ISR(s), cookie with the kernel
1295 */
1296static int
1297bnad_rx_msix_register(struct bnad *bnad, struct bnad_rx_info *rx_info,
1298 uint rx_id, int num_rxps)
1299{
1300 int i;
1301 int err;
1302 int vector_num;
1303
1304 for (i = 0; i < num_rxps; i++) {
1305 vector_num = rx_info->rx_ctrl[i].ccb->intr_vector;
1306 sprintf(rx_info->rx_ctrl[i].ccb->name, "%s CQ %d",
1307 bnad->netdev->name,
1308 rx_id + rx_info->rx_ctrl[i].ccb->id);
1309 err = request_irq(bnad->msix_table[vector_num].vector,
1310 (irq_handler_t)bnad_msix_rx, 0,
1311 rx_info->rx_ctrl[i].ccb->name,
1312 rx_info->rx_ctrl[i].ccb);
1313 if (err)
1314 goto err_return;
1315 }
1316
1317 return 0;
1318
1319err_return:
1320 if (i > 0)
1321 bnad_rx_msix_unregister(bnad, rx_info, (i - 1));
1322 return -1;
1323}
1324
1325/* Free Tx object Resources */
1326static void
1327bnad_tx_res_free(struct bnad *bnad, struct bna_res_info *res_info)
1328{
1329 int i;
1330
1331 for (i = 0; i < BNA_TX_RES_T_MAX; i++) {
1332 if (res_info[i].res_type == BNA_RES_T_MEM)
1333 bnad_mem_free(bnad, &res_info[i].res_u.mem_info);
1334 else if (res_info[i].res_type == BNA_RES_T_INTR)
1335 bnad_txrx_irq_free(bnad, &res_info[i].res_u.intr_info);
1336 }
1337}
1338
1339/* Allocates memory and interrupt resources for Tx object */
1340static int
1341bnad_tx_res_alloc(struct bnad *bnad, struct bna_res_info *res_info,
1342 uint tx_id)
1343{
1344 int i, err = 0;
1345
1346 for (i = 0; i < BNA_TX_RES_T_MAX; i++) {
1347 if (res_info[i].res_type == BNA_RES_T_MEM)
1348 err = bnad_mem_alloc(bnad,
1349 &res_info[i].res_u.mem_info);
1350 else if (res_info[i].res_type == BNA_RES_T_INTR)
1351 err = bnad_txrx_irq_alloc(bnad, BNAD_INTR_TX, tx_id,
1352 &res_info[i].res_u.intr_info);
1353 if (err)
1354 goto err_return;
1355 }
1356 return 0;
1357
1358err_return:
1359 bnad_tx_res_free(bnad, res_info);
1360 return err;
1361}
1362
1363/* Free Rx object Resources */
1364static void
1365bnad_rx_res_free(struct bnad *bnad, struct bna_res_info *res_info)
1366{
1367 int i;
1368
1369 for (i = 0; i < BNA_RX_RES_T_MAX; i++) {
1370 if (res_info[i].res_type == BNA_RES_T_MEM)
1371 bnad_mem_free(bnad, &res_info[i].res_u.mem_info);
1372 else if (res_info[i].res_type == BNA_RES_T_INTR)
1373 bnad_txrx_irq_free(bnad, &res_info[i].res_u.intr_info);
1374 }
1375}
1376
1377/* Allocates memory and interrupt resources for Rx object */
1378static int
1379bnad_rx_res_alloc(struct bnad *bnad, struct bna_res_info *res_info,
1380 uint rx_id)
1381{
1382 int i, err = 0;
1383
1384 /* All memory needs to be allocated before setup_ccbs */
1385 for (i = 0; i < BNA_RX_RES_T_MAX; i++) {
1386 if (res_info[i].res_type == BNA_RES_T_MEM)
1387 err = bnad_mem_alloc(bnad,
1388 &res_info[i].res_u.mem_info);
1389 else if (res_info[i].res_type == BNA_RES_T_INTR)
1390 err = bnad_txrx_irq_alloc(bnad, BNAD_INTR_RX, rx_id,
1391 &res_info[i].res_u.intr_info);
1392 if (err)
1393 goto err_return;
1394 }
1395 return 0;
1396
1397err_return:
1398 bnad_rx_res_free(bnad, res_info);
1399 return err;
1400}
1401
1402/* Timer callbacks */
1403/* a) IOC timer */
1404static void
1405bnad_ioc_timeout(unsigned long data)
1406{
1407 struct bnad *bnad = (struct bnad *)data;
1408 unsigned long flags;
1409
1410 spin_lock_irqsave(&bnad->bna_lock, flags);
Rasesh Mody8a891422010-08-25 23:00:27 -07001411 bfa_nw_ioc_timeout((void *) &bnad->bna.device.ioc);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001412 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1413}
1414
1415static void
1416bnad_ioc_hb_check(unsigned long data)
1417{
1418 struct bnad *bnad = (struct bnad *)data;
1419 unsigned long flags;
1420
1421 spin_lock_irqsave(&bnad->bna_lock, flags);
Rasesh Mody8a891422010-08-25 23:00:27 -07001422 bfa_nw_ioc_hb_check((void *) &bnad->bna.device.ioc);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001423 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1424}
1425
1426static void
Rasesh Mody1d32f762010-12-23 21:45:09 +00001427bnad_iocpf_timeout(unsigned long data)
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001428{
1429 struct bnad *bnad = (struct bnad *)data;
1430 unsigned long flags;
1431
1432 spin_lock_irqsave(&bnad->bna_lock, flags);
Rasesh Mody1d32f762010-12-23 21:45:09 +00001433 bfa_nw_iocpf_timeout((void *) &bnad->bna.device.ioc);
1434 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1435}
1436
1437static void
1438bnad_iocpf_sem_timeout(unsigned long data)
1439{
1440 struct bnad *bnad = (struct bnad *)data;
1441 unsigned long flags;
1442
1443 spin_lock_irqsave(&bnad->bna_lock, flags);
1444 bfa_nw_iocpf_sem_timeout((void *) &bnad->bna.device.ioc);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001445 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1446}
1447
1448/*
1449 * All timer routines use bnad->bna_lock to protect against
1450 * the following race, which may occur in case of no locking:
Rasesh Mody0120b992011-07-22 08:07:41 +00001451 * Time CPU m CPU n
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001452 * 0 1 = test_bit
1453 * 1 clear_bit
1454 * 2 del_timer_sync
1455 * 3 mod_timer
1456 */
1457
1458/* b) Dynamic Interrupt Moderation Timer */
1459static void
1460bnad_dim_timeout(unsigned long data)
1461{
1462 struct bnad *bnad = (struct bnad *)data;
1463 struct bnad_rx_info *rx_info;
1464 struct bnad_rx_ctrl *rx_ctrl;
1465 int i, j;
1466 unsigned long flags;
1467
1468 if (!netif_carrier_ok(bnad->netdev))
1469 return;
1470
1471 spin_lock_irqsave(&bnad->bna_lock, flags);
1472 for (i = 0; i < bnad->num_rx; i++) {
1473 rx_info = &bnad->rx_info[i];
1474 if (!rx_info->rx)
1475 continue;
1476 for (j = 0; j < bnad->num_rxp_per_rx; j++) {
1477 rx_ctrl = &rx_info->rx_ctrl[j];
1478 if (!rx_ctrl->ccb)
1479 continue;
1480 bna_rx_dim_update(rx_ctrl->ccb);
1481 }
1482 }
1483
1484 /* Check for BNAD_CF_DIM_ENABLED, does not eleminate a race */
1485 if (test_bit(BNAD_RF_DIM_TIMER_RUNNING, &bnad->run_flags))
1486 mod_timer(&bnad->dim_timer,
1487 jiffies + msecs_to_jiffies(BNAD_DIM_TIMER_FREQ));
1488 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1489}
1490
1491/* c) Statistics Timer */
1492static void
1493bnad_stats_timeout(unsigned long data)
1494{
1495 struct bnad *bnad = (struct bnad *)data;
1496 unsigned long flags;
1497
1498 if (!netif_running(bnad->netdev) ||
1499 !test_bit(BNAD_RF_STATS_TIMER_RUNNING, &bnad->run_flags))
1500 return;
1501
1502 spin_lock_irqsave(&bnad->bna_lock, flags);
1503 bna_stats_get(&bnad->bna);
1504 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1505}
1506
1507/*
1508 * Set up timer for DIM
1509 * Called with bnad->bna_lock held
1510 */
1511void
1512bnad_dim_timer_start(struct bnad *bnad)
1513{
1514 if (bnad->cfg_flags & BNAD_CF_DIM_ENABLED &&
1515 !test_bit(BNAD_RF_DIM_TIMER_RUNNING, &bnad->run_flags)) {
1516 setup_timer(&bnad->dim_timer, bnad_dim_timeout,
1517 (unsigned long)bnad);
1518 set_bit(BNAD_RF_DIM_TIMER_RUNNING, &bnad->run_flags);
1519 mod_timer(&bnad->dim_timer,
1520 jiffies + msecs_to_jiffies(BNAD_DIM_TIMER_FREQ));
1521 }
1522}
1523
1524/*
1525 * Set up timer for statistics
1526 * Called with mutex_lock(&bnad->conf_mutex) held
1527 */
1528static void
1529bnad_stats_timer_start(struct bnad *bnad)
1530{
1531 unsigned long flags;
1532
1533 spin_lock_irqsave(&bnad->bna_lock, flags);
1534 if (!test_and_set_bit(BNAD_RF_STATS_TIMER_RUNNING, &bnad->run_flags)) {
1535 setup_timer(&bnad->stats_timer, bnad_stats_timeout,
1536 (unsigned long)bnad);
1537 mod_timer(&bnad->stats_timer,
1538 jiffies + msecs_to_jiffies(BNAD_STATS_TIMER_FREQ));
1539 }
1540 spin_unlock_irqrestore(&bnad->bna_lock, flags);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001541}
1542
1543/*
1544 * Stops the stats timer
1545 * Called with mutex_lock(&bnad->conf_mutex) held
1546 */
1547static void
1548bnad_stats_timer_stop(struct bnad *bnad)
1549{
1550 int to_del = 0;
1551 unsigned long flags;
1552
1553 spin_lock_irqsave(&bnad->bna_lock, flags);
1554 if (test_and_clear_bit(BNAD_RF_STATS_TIMER_RUNNING, &bnad->run_flags))
1555 to_del = 1;
1556 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1557 if (to_del)
1558 del_timer_sync(&bnad->stats_timer);
1559}
1560
1561/* Utilities */
1562
1563static void
1564bnad_netdev_mc_list_get(struct net_device *netdev, u8 *mc_list)
1565{
1566 int i = 1; /* Index 0 has broadcast address */
1567 struct netdev_hw_addr *mc_addr;
1568
1569 netdev_for_each_mc_addr(mc_addr, netdev) {
1570 memcpy(&mc_list[i * ETH_ALEN], &mc_addr->addr[0],
1571 ETH_ALEN);
1572 i++;
1573 }
1574}
1575
1576static int
1577bnad_napi_poll_rx(struct napi_struct *napi, int budget)
1578{
1579 struct bnad_rx_ctrl *rx_ctrl =
1580 container_of(napi, struct bnad_rx_ctrl, napi);
1581 struct bna_ccb *ccb;
1582 struct bnad *bnad;
1583 int rcvd = 0;
1584
1585 ccb = rx_ctrl->ccb;
1586
1587 bnad = ccb->bnad;
1588
1589 if (!netif_carrier_ok(bnad->netdev))
1590 goto poll_exit;
1591
1592 rcvd = bnad_poll_cq(bnad, ccb, budget);
1593 if (rcvd == budget)
1594 return rcvd;
1595
1596poll_exit:
1597 napi_complete((napi));
1598
1599 BNAD_UPDATE_CTR(bnad, netif_rx_complete);
1600
1601 bnad_enable_rx_irq(bnad, ccb);
1602 return rcvd;
1603}
1604
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001605static void
1606bnad_napi_enable(struct bnad *bnad, u32 rx_id)
1607{
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001608 struct bnad_rx_ctrl *rx_ctrl;
1609 int i;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001610
1611 /* Initialize & enable NAPI */
1612 for (i = 0; i < bnad->num_rxp_per_rx; i++) {
1613 rx_ctrl = &bnad->rx_info[rx_id].rx_ctrl[i];
Rasesh Modybe7fa322010-12-23 21:45:01 +00001614
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001615 netif_napi_add(bnad->netdev, &rx_ctrl->napi,
Rasesh Modybe7fa322010-12-23 21:45:01 +00001616 bnad_napi_poll_rx, 64);
1617
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001618 napi_enable(&rx_ctrl->napi);
1619 }
1620}
1621
1622static void
1623bnad_napi_disable(struct bnad *bnad, u32 rx_id)
1624{
1625 int i;
1626
1627 /* First disable and then clean up */
1628 for (i = 0; i < bnad->num_rxp_per_rx; i++) {
1629 napi_disable(&bnad->rx_info[rx_id].rx_ctrl[i].napi);
1630 netif_napi_del(&bnad->rx_info[rx_id].rx_ctrl[i].napi);
1631 }
1632}
1633
1634/* Should be held with conf_lock held */
1635void
1636bnad_cleanup_tx(struct bnad *bnad, uint tx_id)
1637{
1638 struct bnad_tx_info *tx_info = &bnad->tx_info[tx_id];
1639 struct bna_res_info *res_info = &bnad->tx_res_info[tx_id].res_info[0];
1640 unsigned long flags;
1641
1642 if (!tx_info->tx)
1643 return;
1644
1645 init_completion(&bnad->bnad_completions.tx_comp);
1646 spin_lock_irqsave(&bnad->bna_lock, flags);
1647 bna_tx_disable(tx_info->tx, BNA_HARD_CLEANUP, bnad_cb_tx_disabled);
1648 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1649 wait_for_completion(&bnad->bnad_completions.tx_comp);
1650
1651 if (tx_info->tcb[0]->intr_type == BNA_INTR_T_MSIX)
1652 bnad_tx_msix_unregister(bnad, tx_info,
1653 bnad->num_txq_per_tx);
1654
1655 spin_lock_irqsave(&bnad->bna_lock, flags);
1656 bna_tx_destroy(tx_info->tx);
1657 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1658
1659 tx_info->tx = NULL;
1660
1661 if (0 == tx_id)
1662 tasklet_kill(&bnad->tx_free_tasklet);
1663
1664 bnad_tx_res_free(bnad, res_info);
1665}
1666
1667/* Should be held with conf_lock held */
1668int
1669bnad_setup_tx(struct bnad *bnad, uint tx_id)
1670{
1671 int err;
1672 struct bnad_tx_info *tx_info = &bnad->tx_info[tx_id];
1673 struct bna_res_info *res_info = &bnad->tx_res_info[tx_id].res_info[0];
1674 struct bna_intr_info *intr_info =
1675 &res_info[BNA_TX_RES_INTR_T_TXCMPL].res_u.intr_info;
1676 struct bna_tx_config *tx_config = &bnad->tx_config[tx_id];
1677 struct bna_tx_event_cbfn tx_cbfn;
1678 struct bna_tx *tx;
1679 unsigned long flags;
1680
1681 /* Initialize the Tx object configuration */
1682 tx_config->num_txq = bnad->num_txq_per_tx;
1683 tx_config->txq_depth = bnad->txq_depth;
1684 tx_config->tx_type = BNA_TX_T_REGULAR;
1685
1686 /* Initialize the tx event handlers */
1687 tx_cbfn.tcb_setup_cbfn = bnad_cb_tcb_setup;
1688 tx_cbfn.tcb_destroy_cbfn = bnad_cb_tcb_destroy;
1689 tx_cbfn.tx_stall_cbfn = bnad_cb_tx_stall;
1690 tx_cbfn.tx_resume_cbfn = bnad_cb_tx_resume;
1691 tx_cbfn.tx_cleanup_cbfn = bnad_cb_tx_cleanup;
1692
1693 /* Get BNA's resource requirement for one tx object */
1694 spin_lock_irqsave(&bnad->bna_lock, flags);
1695 bna_tx_res_req(bnad->num_txq_per_tx,
1696 bnad->txq_depth, res_info);
1697 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1698
1699 /* Fill Unmap Q memory requirements */
1700 BNAD_FILL_UNMAPQ_MEM_REQ(
1701 &res_info[BNA_TX_RES_MEM_T_UNMAPQ],
1702 bnad->num_txq_per_tx,
1703 BNAD_TX_UNMAPQ_DEPTH);
1704
1705 /* Allocate resources */
1706 err = bnad_tx_res_alloc(bnad, res_info, tx_id);
1707 if (err)
1708 return err;
1709
1710 /* Ask BNA to create one Tx object, supplying required resources */
1711 spin_lock_irqsave(&bnad->bna_lock, flags);
1712 tx = bna_tx_create(&bnad->bna, bnad, tx_config, &tx_cbfn, res_info,
1713 tx_info);
1714 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1715 if (!tx)
1716 goto err_return;
1717 tx_info->tx = tx;
1718
1719 /* Register ISR for the Tx object */
1720 if (intr_info->intr_type == BNA_INTR_T_MSIX) {
1721 err = bnad_tx_msix_register(bnad, tx_info,
1722 tx_id, bnad->num_txq_per_tx);
1723 if (err)
1724 goto err_return;
1725 }
1726
1727 spin_lock_irqsave(&bnad->bna_lock, flags);
1728 bna_tx_enable(tx);
1729 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1730
1731 return 0;
1732
1733err_return:
1734 bnad_tx_res_free(bnad, res_info);
1735 return err;
1736}
1737
1738/* Setup the rx config for bna_rx_create */
1739/* bnad decides the configuration */
1740static void
1741bnad_init_rx_config(struct bnad *bnad, struct bna_rx_config *rx_config)
1742{
1743 rx_config->rx_type = BNA_RX_T_REGULAR;
1744 rx_config->num_paths = bnad->num_rxp_per_rx;
1745
1746 if (bnad->num_rxp_per_rx > 1) {
1747 rx_config->rss_status = BNA_STATUS_T_ENABLED;
1748 rx_config->rss_config.hash_type =
1749 (BFI_RSS_T_V4_TCP |
1750 BFI_RSS_T_V6_TCP |
1751 BFI_RSS_T_V4_IP |
1752 BFI_RSS_T_V6_IP);
1753 rx_config->rss_config.hash_mask =
1754 bnad->num_rxp_per_rx - 1;
1755 get_random_bytes(rx_config->rss_config.toeplitz_hash_key,
1756 sizeof(rx_config->rss_config.toeplitz_hash_key));
1757 } else {
1758 rx_config->rss_status = BNA_STATUS_T_DISABLED;
1759 memset(&rx_config->rss_config, 0,
1760 sizeof(rx_config->rss_config));
1761 }
1762 rx_config->rxp_type = BNA_RXP_SLR;
1763 rx_config->q_depth = bnad->rxq_depth;
1764
1765 rx_config->small_buff_size = BFI_SMALL_RXBUF_SIZE;
1766
1767 rx_config->vlan_strip_status = BNA_STATUS_T_ENABLED;
1768}
1769
1770/* Called with mutex_lock(&bnad->conf_mutex) held */
1771void
1772bnad_cleanup_rx(struct bnad *bnad, uint rx_id)
1773{
1774 struct bnad_rx_info *rx_info = &bnad->rx_info[rx_id];
1775 struct bna_rx_config *rx_config = &bnad->rx_config[rx_id];
1776 struct bna_res_info *res_info = &bnad->rx_res_info[rx_id].res_info[0];
1777 unsigned long flags;
1778 int dim_timer_del = 0;
1779
1780 if (!rx_info->rx)
1781 return;
1782
1783 if (0 == rx_id) {
1784 spin_lock_irqsave(&bnad->bna_lock, flags);
1785 dim_timer_del = bnad_dim_timer_running(bnad);
1786 if (dim_timer_del)
1787 clear_bit(BNAD_RF_DIM_TIMER_RUNNING, &bnad->run_flags);
1788 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1789 if (dim_timer_del)
1790 del_timer_sync(&bnad->dim_timer);
1791 }
1792
1793 bnad_napi_disable(bnad, rx_id);
1794
1795 init_completion(&bnad->bnad_completions.rx_comp);
1796 spin_lock_irqsave(&bnad->bna_lock, flags);
1797 bna_rx_disable(rx_info->rx, BNA_HARD_CLEANUP, bnad_cb_rx_disabled);
1798 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1799 wait_for_completion(&bnad->bnad_completions.rx_comp);
1800
1801 if (rx_info->rx_ctrl[0].ccb->intr_type == BNA_INTR_T_MSIX)
1802 bnad_rx_msix_unregister(bnad, rx_info, rx_config->num_paths);
1803
1804 spin_lock_irqsave(&bnad->bna_lock, flags);
1805 bna_rx_destroy(rx_info->rx);
1806 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1807
1808 rx_info->rx = NULL;
1809
1810 bnad_rx_res_free(bnad, res_info);
1811}
1812
1813/* Called with mutex_lock(&bnad->conf_mutex) held */
1814int
1815bnad_setup_rx(struct bnad *bnad, uint rx_id)
1816{
1817 int err;
1818 struct bnad_rx_info *rx_info = &bnad->rx_info[rx_id];
1819 struct bna_res_info *res_info = &bnad->rx_res_info[rx_id].res_info[0];
1820 struct bna_intr_info *intr_info =
1821 &res_info[BNA_RX_RES_T_INTR].res_u.intr_info;
1822 struct bna_rx_config *rx_config = &bnad->rx_config[rx_id];
1823 struct bna_rx_event_cbfn rx_cbfn;
1824 struct bna_rx *rx;
1825 unsigned long flags;
1826
1827 /* Initialize the Rx object configuration */
1828 bnad_init_rx_config(bnad, rx_config);
1829
1830 /* Initialize the Rx event handlers */
1831 rx_cbfn.rcb_setup_cbfn = bnad_cb_rcb_setup;
Rasesh Modybe7fa322010-12-23 21:45:01 +00001832 rx_cbfn.rcb_destroy_cbfn = bnad_cb_rcb_destroy;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001833 rx_cbfn.ccb_setup_cbfn = bnad_cb_ccb_setup;
1834 rx_cbfn.ccb_destroy_cbfn = bnad_cb_ccb_destroy;
1835 rx_cbfn.rx_cleanup_cbfn = bnad_cb_rx_cleanup;
1836 rx_cbfn.rx_post_cbfn = bnad_cb_rx_post;
1837
1838 /* Get BNA's resource requirement for one Rx object */
1839 spin_lock_irqsave(&bnad->bna_lock, flags);
1840 bna_rx_res_req(rx_config, res_info);
1841 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1842
1843 /* Fill Unmap Q memory requirements */
1844 BNAD_FILL_UNMAPQ_MEM_REQ(
1845 &res_info[BNA_RX_RES_MEM_T_UNMAPQ],
1846 rx_config->num_paths +
1847 ((rx_config->rxp_type == BNA_RXP_SINGLE) ? 0 :
1848 rx_config->num_paths), BNAD_RX_UNMAPQ_DEPTH);
1849
1850 /* Allocate resource */
1851 err = bnad_rx_res_alloc(bnad, res_info, rx_id);
1852 if (err)
1853 return err;
1854
1855 /* Ask BNA to create one Rx object, supplying required resources */
1856 spin_lock_irqsave(&bnad->bna_lock, flags);
1857 rx = bna_rx_create(&bnad->bna, bnad, rx_config, &rx_cbfn, res_info,
1858 rx_info);
1859 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1860 if (!rx)
1861 goto err_return;
1862 rx_info->rx = rx;
1863
1864 /* Register ISR for the Rx object */
1865 if (intr_info->intr_type == BNA_INTR_T_MSIX) {
1866 err = bnad_rx_msix_register(bnad, rx_info, rx_id,
1867 rx_config->num_paths);
1868 if (err)
1869 goto err_return;
1870 }
1871
1872 /* Enable NAPI */
1873 bnad_napi_enable(bnad, rx_id);
1874
1875 spin_lock_irqsave(&bnad->bna_lock, flags);
1876 if (0 == rx_id) {
1877 /* Set up Dynamic Interrupt Moderation Vector */
1878 if (bnad->cfg_flags & BNAD_CF_DIM_ENABLED)
1879 bna_rx_dim_reconfig(&bnad->bna, bna_napi_dim_vector);
1880
1881 /* Enable VLAN filtering only on the default Rx */
1882 bna_rx_vlanfilter_enable(rx);
1883
1884 /* Start the DIM timer */
1885 bnad_dim_timer_start(bnad);
1886 }
1887
1888 bna_rx_enable(rx);
1889 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1890
1891 return 0;
1892
1893err_return:
1894 bnad_cleanup_rx(bnad, rx_id);
1895 return err;
1896}
1897
1898/* Called with conf_lock & bnad->bna_lock held */
1899void
1900bnad_tx_coalescing_timeo_set(struct bnad *bnad)
1901{
1902 struct bnad_tx_info *tx_info;
1903
1904 tx_info = &bnad->tx_info[0];
1905 if (!tx_info->tx)
1906 return;
1907
1908 bna_tx_coalescing_timeo_set(tx_info->tx, bnad->tx_coalescing_timeo);
1909}
1910
1911/* Called with conf_lock & bnad->bna_lock held */
1912void
1913bnad_rx_coalescing_timeo_set(struct bnad *bnad)
1914{
1915 struct bnad_rx_info *rx_info;
Rasesh Mody0120b992011-07-22 08:07:41 +00001916 int i;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001917
1918 for (i = 0; i < bnad->num_rx; i++) {
1919 rx_info = &bnad->rx_info[i];
1920 if (!rx_info->rx)
1921 continue;
1922 bna_rx_coalescing_timeo_set(rx_info->rx,
1923 bnad->rx_coalescing_timeo);
1924 }
1925}
1926
1927/*
1928 * Called with bnad->bna_lock held
1929 */
1930static int
1931bnad_mac_addr_set_locked(struct bnad *bnad, u8 *mac_addr)
1932{
1933 int ret;
1934
1935 if (!is_valid_ether_addr(mac_addr))
1936 return -EADDRNOTAVAIL;
1937
1938 /* If datapath is down, pretend everything went through */
1939 if (!bnad->rx_info[0].rx)
1940 return 0;
1941
1942 ret = bna_rx_ucast_set(bnad->rx_info[0].rx, mac_addr, NULL);
1943 if (ret != BNA_CB_SUCCESS)
1944 return -EADDRNOTAVAIL;
1945
1946 return 0;
1947}
1948
1949/* Should be called with conf_lock held */
1950static int
1951bnad_enable_default_bcast(struct bnad *bnad)
1952{
1953 struct bnad_rx_info *rx_info = &bnad->rx_info[0];
1954 int ret;
1955 unsigned long flags;
1956
1957 init_completion(&bnad->bnad_completions.mcast_comp);
1958
1959 spin_lock_irqsave(&bnad->bna_lock, flags);
1960 ret = bna_rx_mcast_add(rx_info->rx, (u8 *)bnad_bcast_addr,
1961 bnad_cb_rx_mcast_add);
1962 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1963
1964 if (ret == BNA_CB_SUCCESS)
1965 wait_for_completion(&bnad->bnad_completions.mcast_comp);
1966 else
1967 return -ENODEV;
1968
1969 if (bnad->bnad_completions.mcast_comp_status != BNA_CB_SUCCESS)
1970 return -ENODEV;
1971
1972 return 0;
1973}
1974
Rasesh Modyaad75b62010-12-23 21:45:08 +00001975/* Called with bnad_conf_lock() held */
1976static void
1977bnad_restore_vlans(struct bnad *bnad, u32 rx_id)
1978{
Jiri Pirkof859d7c2011-07-20 04:54:14 +00001979 u16 vid;
Rasesh Modyaad75b62010-12-23 21:45:08 +00001980 unsigned long flags;
1981
Rasesh Modyaad75b62010-12-23 21:45:08 +00001982 BUG_ON(!(VLAN_N_VID == (BFI_MAX_VLAN + 1)));
1983
Jiri Pirkof859d7c2011-07-20 04:54:14 +00001984 for_each_set_bit(vid, bnad->active_vlans, VLAN_N_VID) {
Rasesh Modyaad75b62010-12-23 21:45:08 +00001985 spin_lock_irqsave(&bnad->bna_lock, flags);
Jiri Pirkof859d7c2011-07-20 04:54:14 +00001986 bna_rx_vlan_add(bnad->rx_info[rx_id].rx, vid);
Rasesh Modyaad75b62010-12-23 21:45:08 +00001987 spin_unlock_irqrestore(&bnad->bna_lock, flags);
1988 }
1989}
1990
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001991/* Statistics utilities */
1992void
Eric Dumazet250e0612010-09-02 12:45:02 -07001993bnad_netdev_qstats_fill(struct bnad *bnad, struct rtnl_link_stats64 *stats)
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001994{
Rasesh Mody8b230ed2010-08-23 20:24:12 -07001995 int i, j;
1996
1997 for (i = 0; i < bnad->num_rx; i++) {
1998 for (j = 0; j < bnad->num_rxp_per_rx; j++) {
1999 if (bnad->rx_info[i].rx_ctrl[j].ccb) {
Eric Dumazet250e0612010-09-02 12:45:02 -07002000 stats->rx_packets += bnad->rx_info[i].
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002001 rx_ctrl[j].ccb->rcb[0]->rxq->rx_packets;
Eric Dumazet250e0612010-09-02 12:45:02 -07002002 stats->rx_bytes += bnad->rx_info[i].
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002003 rx_ctrl[j].ccb->rcb[0]->rxq->rx_bytes;
2004 if (bnad->rx_info[i].rx_ctrl[j].ccb->rcb[1] &&
2005 bnad->rx_info[i].rx_ctrl[j].ccb->
2006 rcb[1]->rxq) {
Eric Dumazet250e0612010-09-02 12:45:02 -07002007 stats->rx_packets +=
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002008 bnad->rx_info[i].rx_ctrl[j].
2009 ccb->rcb[1]->rxq->rx_packets;
Eric Dumazet250e0612010-09-02 12:45:02 -07002010 stats->rx_bytes +=
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002011 bnad->rx_info[i].rx_ctrl[j].
2012 ccb->rcb[1]->rxq->rx_bytes;
2013 }
2014 }
2015 }
2016 }
2017 for (i = 0; i < bnad->num_tx; i++) {
2018 for (j = 0; j < bnad->num_txq_per_tx; j++) {
2019 if (bnad->tx_info[i].tcb[j]) {
Eric Dumazet250e0612010-09-02 12:45:02 -07002020 stats->tx_packets +=
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002021 bnad->tx_info[i].tcb[j]->txq->tx_packets;
Eric Dumazet250e0612010-09-02 12:45:02 -07002022 stats->tx_bytes +=
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002023 bnad->tx_info[i].tcb[j]->txq->tx_bytes;
2024 }
2025 }
2026 }
2027}
2028
2029/*
2030 * Must be called with the bna_lock held.
2031 */
2032void
Eric Dumazet250e0612010-09-02 12:45:02 -07002033bnad_netdev_hwstats_fill(struct bnad *bnad, struct rtnl_link_stats64 *stats)
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002034{
2035 struct bfi_ll_stats_mac *mac_stats;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002036 u64 bmap;
2037 int i;
2038
2039 mac_stats = &bnad->stats.bna_stats->hw_stats->mac_stats;
Eric Dumazet250e0612010-09-02 12:45:02 -07002040 stats->rx_errors =
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002041 mac_stats->rx_fcs_error + mac_stats->rx_alignment_error +
2042 mac_stats->rx_frame_length_error + mac_stats->rx_code_error +
2043 mac_stats->rx_undersize;
Eric Dumazet250e0612010-09-02 12:45:02 -07002044 stats->tx_errors = mac_stats->tx_fcs_error +
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002045 mac_stats->tx_undersize;
Eric Dumazet250e0612010-09-02 12:45:02 -07002046 stats->rx_dropped = mac_stats->rx_drop;
2047 stats->tx_dropped = mac_stats->tx_drop;
2048 stats->multicast = mac_stats->rx_multicast;
2049 stats->collisions = mac_stats->tx_total_collision;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002050
Eric Dumazet250e0612010-09-02 12:45:02 -07002051 stats->rx_length_errors = mac_stats->rx_frame_length_error;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002052
2053 /* receive ring buffer overflow ?? */
2054
Eric Dumazet250e0612010-09-02 12:45:02 -07002055 stats->rx_crc_errors = mac_stats->rx_fcs_error;
2056 stats->rx_frame_errors = mac_stats->rx_alignment_error;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002057 /* recv'r fifo overrun */
2058 bmap = (u64)bnad->stats.bna_stats->rxf_bmap[0] |
2059 ((u64)bnad->stats.bna_stats->rxf_bmap[1] << 32);
2060 for (i = 0; bmap && (i < BFI_LL_RXF_ID_MAX); i++) {
2061 if (bmap & 1) {
Eric Dumazet250e0612010-09-02 12:45:02 -07002062 stats->rx_fifo_errors +=
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002063 bnad->stats.bna_stats->
2064 hw_stats->rxf_stats[i].frame_drops;
2065 break;
2066 }
2067 bmap >>= 1;
2068 }
2069}
2070
2071static void
2072bnad_mbox_irq_sync(struct bnad *bnad)
2073{
2074 u32 irq;
2075 unsigned long flags;
2076
2077 spin_lock_irqsave(&bnad->bna_lock, flags);
2078 if (bnad->cfg_flags & BNAD_CF_MSIX)
Rasesh Mody8811e262011-07-22 08:07:44 +00002079 irq = bnad->msix_table[BNAD_MAILBOX_MSIX_INDEX].vector;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002080 else
2081 irq = bnad->pcidev->irq;
2082 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2083
2084 synchronize_irq(irq);
2085}
2086
2087/* Utility used by bnad_start_xmit, for doing TSO */
2088static int
2089bnad_tso_prepare(struct bnad *bnad, struct sk_buff *skb)
2090{
2091 int err;
2092
2093 /* SKB_GSO_TCPV4 and SKB_GSO_TCPV6 is defined since 2.6.18. */
2094 BUG_ON(!(skb_shinfo(skb)->gso_type == SKB_GSO_TCPV4 ||
2095 skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6));
2096 if (skb_header_cloned(skb)) {
2097 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
2098 if (err) {
2099 BNAD_UPDATE_CTR(bnad, tso_err);
2100 return err;
2101 }
2102 }
2103
2104 /*
2105 * For TSO, the TCP checksum field is seeded with pseudo-header sum
2106 * excluding the length field.
2107 */
2108 if (skb->protocol == htons(ETH_P_IP)) {
2109 struct iphdr *iph = ip_hdr(skb);
2110
2111 /* Do we really need these? */
2112 iph->tot_len = 0;
2113 iph->check = 0;
2114
2115 tcp_hdr(skb)->check =
2116 ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
2117 IPPROTO_TCP, 0);
2118 BNAD_UPDATE_CTR(bnad, tso4);
2119 } else {
2120 struct ipv6hdr *ipv6h = ipv6_hdr(skb);
2121
2122 BUG_ON(!(skb->protocol == htons(ETH_P_IPV6)));
2123 ipv6h->payload_len = 0;
2124 tcp_hdr(skb)->check =
2125 ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr, 0,
2126 IPPROTO_TCP, 0);
2127 BNAD_UPDATE_CTR(bnad, tso6);
2128 }
2129
2130 return 0;
2131}
2132
2133/*
2134 * Initialize Q numbers depending on Rx Paths
2135 * Called with bnad->bna_lock held, because of cfg_flags
2136 * access.
2137 */
2138static void
2139bnad_q_num_init(struct bnad *bnad)
2140{
2141 int rxps;
2142
2143 rxps = min((uint)num_online_cpus(),
2144 (uint)(BNAD_MAX_RXS * BNAD_MAX_RXPS_PER_RX));
2145
2146 if (!(bnad->cfg_flags & BNAD_CF_MSIX))
2147 rxps = 1; /* INTx */
2148
2149 bnad->num_rx = 1;
2150 bnad->num_tx = 1;
2151 bnad->num_rxp_per_rx = rxps;
2152 bnad->num_txq_per_tx = BNAD_TXQ_NUM;
2153}
2154
2155/*
2156 * Adjusts the Q numbers, given a number of msix vectors
2157 * Give preference to RSS as opposed to Tx priority Queues,
2158 * in such a case, just use 1 Tx Q
2159 * Called with bnad->bna_lock held b'cos of cfg_flags access
2160 */
2161static void
2162bnad_q_num_adjust(struct bnad *bnad, int msix_vectors)
2163{
2164 bnad->num_txq_per_tx = 1;
2165 if ((msix_vectors >= (bnad->num_tx * bnad->num_txq_per_tx) +
2166 bnad_rxqs_per_cq + BNAD_MAILBOX_MSIX_VECTORS) &&
2167 (bnad->cfg_flags & BNAD_CF_MSIX)) {
2168 bnad->num_rxp_per_rx = msix_vectors -
2169 (bnad->num_tx * bnad->num_txq_per_tx) -
2170 BNAD_MAILBOX_MSIX_VECTORS;
2171 } else
2172 bnad->num_rxp_per_rx = 1;
2173}
2174
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002175/* Enable / disable device */
2176static void
2177bnad_device_disable(struct bnad *bnad)
2178{
2179 unsigned long flags;
2180
2181 init_completion(&bnad->bnad_completions.ioc_comp);
2182
2183 spin_lock_irqsave(&bnad->bna_lock, flags);
2184 bna_device_disable(&bnad->bna.device, BNA_HARD_CLEANUP);
2185 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2186
2187 wait_for_completion(&bnad->bnad_completions.ioc_comp);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002188}
2189
2190static int
2191bnad_device_enable(struct bnad *bnad)
2192{
2193 int err = 0;
2194 unsigned long flags;
2195
2196 init_completion(&bnad->bnad_completions.ioc_comp);
2197
2198 spin_lock_irqsave(&bnad->bna_lock, flags);
2199 bna_device_enable(&bnad->bna.device);
2200 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2201
2202 wait_for_completion(&bnad->bnad_completions.ioc_comp);
2203
2204 if (bnad->bnad_completions.ioc_comp_status)
2205 err = bnad->bnad_completions.ioc_comp_status;
2206
2207 return err;
2208}
2209
2210/* Free BNA resources */
2211static void
2212bnad_res_free(struct bnad *bnad)
2213{
2214 int i;
2215 struct bna_res_info *res_info = &bnad->res_info[0];
2216
2217 for (i = 0; i < BNA_RES_T_MAX; i++) {
2218 if (res_info[i].res_type == BNA_RES_T_MEM)
2219 bnad_mem_free(bnad, &res_info[i].res_u.mem_info);
2220 else
2221 bnad_mbox_irq_free(bnad, &res_info[i].res_u.intr_info);
2222 }
2223}
2224
2225/* Allocates memory and interrupt resources for BNA */
2226static int
2227bnad_res_alloc(struct bnad *bnad)
2228{
2229 int i, err;
2230 struct bna_res_info *res_info = &bnad->res_info[0];
2231
2232 for (i = 0; i < BNA_RES_T_MAX; i++) {
2233 if (res_info[i].res_type == BNA_RES_T_MEM)
2234 err = bnad_mem_alloc(bnad, &res_info[i].res_u.mem_info);
2235 else
2236 err = bnad_mbox_irq_alloc(bnad,
2237 &res_info[i].res_u.intr_info);
2238 if (err)
2239 goto err_return;
2240 }
2241 return 0;
2242
2243err_return:
2244 bnad_res_free(bnad);
2245 return err;
2246}
2247
2248/* Interrupt enable / disable */
2249static void
2250bnad_enable_msix(struct bnad *bnad)
2251{
2252 int i, ret;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002253 unsigned long flags;
2254
2255 spin_lock_irqsave(&bnad->bna_lock, flags);
2256 if (!(bnad->cfg_flags & BNAD_CF_MSIX)) {
2257 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2258 return;
2259 }
2260 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2261
2262 if (bnad->msix_table)
2263 return;
2264
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002265 bnad->msix_table =
Rasesh Modyb7ee31c2010-10-05 15:46:05 +00002266 kcalloc(bnad->msix_num, sizeof(struct msix_entry), GFP_KERNEL);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002267
2268 if (!bnad->msix_table)
2269 goto intx_mode;
2270
Rasesh Modyb7ee31c2010-10-05 15:46:05 +00002271 for (i = 0; i < bnad->msix_num; i++)
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002272 bnad->msix_table[i].entry = i;
2273
Rasesh Modyb7ee31c2010-10-05 15:46:05 +00002274 ret = pci_enable_msix(bnad->pcidev, bnad->msix_table, bnad->msix_num);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002275 if (ret > 0) {
2276 /* Not enough MSI-X vectors. */
2277
2278 spin_lock_irqsave(&bnad->bna_lock, flags);
2279 /* ret = #of vectors that we got */
2280 bnad_q_num_adjust(bnad, ret);
2281 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2282
2283 bnad->msix_num = (bnad->num_tx * bnad->num_txq_per_tx)
2284 + (bnad->num_rx
2285 * bnad->num_rxp_per_rx) +
2286 BNAD_MAILBOX_MSIX_VECTORS;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002287
2288 /* Try once more with adjusted numbers */
2289 /* If this fails, fall back to INTx */
2290 ret = pci_enable_msix(bnad->pcidev, bnad->msix_table,
Rasesh Modyb7ee31c2010-10-05 15:46:05 +00002291 bnad->msix_num);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002292 if (ret)
2293 goto intx_mode;
2294
2295 } else if (ret < 0)
2296 goto intx_mode;
2297 return;
2298
2299intx_mode:
2300
2301 kfree(bnad->msix_table);
2302 bnad->msix_table = NULL;
2303 bnad->msix_num = 0;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002304 spin_lock_irqsave(&bnad->bna_lock, flags);
2305 bnad->cfg_flags &= ~BNAD_CF_MSIX;
2306 bnad_q_num_init(bnad);
2307 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2308}
2309
2310static void
2311bnad_disable_msix(struct bnad *bnad)
2312{
2313 u32 cfg_flags;
2314 unsigned long flags;
2315
2316 spin_lock_irqsave(&bnad->bna_lock, flags);
2317 cfg_flags = bnad->cfg_flags;
2318 if (bnad->cfg_flags & BNAD_CF_MSIX)
2319 bnad->cfg_flags &= ~BNAD_CF_MSIX;
2320 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2321
2322 if (cfg_flags & BNAD_CF_MSIX) {
2323 pci_disable_msix(bnad->pcidev);
2324 kfree(bnad->msix_table);
2325 bnad->msix_table = NULL;
2326 }
2327}
2328
2329/* Netdev entry points */
2330static int
2331bnad_open(struct net_device *netdev)
2332{
2333 int err;
2334 struct bnad *bnad = netdev_priv(netdev);
2335 struct bna_pause_config pause_config;
2336 int mtu;
2337 unsigned long flags;
2338
2339 mutex_lock(&bnad->conf_mutex);
2340
2341 /* Tx */
2342 err = bnad_setup_tx(bnad, 0);
2343 if (err)
2344 goto err_return;
2345
2346 /* Rx */
2347 err = bnad_setup_rx(bnad, 0);
2348 if (err)
2349 goto cleanup_tx;
2350
2351 /* Port */
2352 pause_config.tx_pause = 0;
2353 pause_config.rx_pause = 0;
2354
2355 mtu = ETH_HLEN + bnad->netdev->mtu + ETH_FCS_LEN;
2356
2357 spin_lock_irqsave(&bnad->bna_lock, flags);
2358 bna_port_mtu_set(&bnad->bna.port, mtu, NULL);
2359 bna_port_pause_config(&bnad->bna.port, &pause_config, NULL);
2360 bna_port_enable(&bnad->bna.port);
2361 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2362
2363 /* Enable broadcast */
2364 bnad_enable_default_bcast(bnad);
2365
Rasesh Modyaad75b62010-12-23 21:45:08 +00002366 /* Restore VLANs, if any */
2367 bnad_restore_vlans(bnad, 0);
2368
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002369 /* Set the UCAST address */
2370 spin_lock_irqsave(&bnad->bna_lock, flags);
2371 bnad_mac_addr_set_locked(bnad, netdev->dev_addr);
2372 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2373
2374 /* Start the stats timer */
2375 bnad_stats_timer_start(bnad);
2376
2377 mutex_unlock(&bnad->conf_mutex);
2378
2379 return 0;
2380
2381cleanup_tx:
2382 bnad_cleanup_tx(bnad, 0);
2383
2384err_return:
2385 mutex_unlock(&bnad->conf_mutex);
2386 return err;
2387}
2388
2389static int
2390bnad_stop(struct net_device *netdev)
2391{
2392 struct bnad *bnad = netdev_priv(netdev);
2393 unsigned long flags;
2394
2395 mutex_lock(&bnad->conf_mutex);
2396
2397 /* Stop the stats timer */
2398 bnad_stats_timer_stop(bnad);
2399
2400 init_completion(&bnad->bnad_completions.port_comp);
2401
2402 spin_lock_irqsave(&bnad->bna_lock, flags);
2403 bna_port_disable(&bnad->bna.port, BNA_HARD_CLEANUP,
2404 bnad_cb_port_disabled);
2405 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2406
2407 wait_for_completion(&bnad->bnad_completions.port_comp);
2408
2409 bnad_cleanup_tx(bnad, 0);
2410 bnad_cleanup_rx(bnad, 0);
2411
2412 /* Synchronize mailbox IRQ */
2413 bnad_mbox_irq_sync(bnad);
2414
2415 mutex_unlock(&bnad->conf_mutex);
2416
2417 return 0;
2418}
2419
2420/* TX */
2421/*
2422 * bnad_start_xmit : Netdev entry point for Transmit
2423 * Called under lock held by net_device
2424 */
2425static netdev_tx_t
2426bnad_start_xmit(struct sk_buff *skb, struct net_device *netdev)
2427{
2428 struct bnad *bnad = netdev_priv(netdev);
2429
Rasesh Mody0120b992011-07-22 08:07:41 +00002430 u16 txq_prod, vlan_tag = 0;
2431 u32 unmap_prod, wis, wis_used, wi_range;
2432 u32 vectors, vect_id, i, acked;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002433 u32 tx_id;
Rasesh Mody0120b992011-07-22 08:07:41 +00002434 int err;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002435
2436 struct bnad_tx_info *tx_info;
2437 struct bna_tcb *tcb;
2438 struct bnad_unmap_q *unmap_q;
Rasesh Mody0120b992011-07-22 08:07:41 +00002439 dma_addr_t dma_addr;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002440 struct bna_txq_entry *txqent;
Rasesh Mody0120b992011-07-22 08:07:41 +00002441 bna_txq_wi_ctrl_flag_t flags;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002442
2443 if (unlikely
2444 (skb->len <= ETH_HLEN || skb->len > BFI_TX_MAX_DATA_PER_PKT)) {
2445 dev_kfree_skb(skb);
2446 return NETDEV_TX_OK;
2447 }
2448
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002449 tx_id = 0;
2450
2451 tx_info = &bnad->tx_info[tx_id];
2452 tcb = tx_info->tcb[tx_id];
2453 unmap_q = tcb->unmap_q;
2454
Rasesh Modybe7fa322010-12-23 21:45:01 +00002455 /*
2456 * Takes care of the Tx that is scheduled between clearing the flag
2457 * and the netif_stop_queue() call.
2458 */
2459 if (unlikely(!test_bit(BNAD_TXQ_TX_STARTED, &tcb->flags))) {
2460 dev_kfree_skb(skb);
2461 return NETDEV_TX_OK;
2462 }
2463
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002464 vectors = 1 + skb_shinfo(skb)->nr_frags;
2465 if (vectors > BFI_TX_MAX_VECTORS_PER_PKT) {
2466 dev_kfree_skb(skb);
2467 return NETDEV_TX_OK;
2468 }
2469 wis = BNA_TXQ_WI_NEEDED(vectors); /* 4 vectors per work item */
2470 acked = 0;
2471 if (unlikely
2472 (wis > BNA_QE_FREE_CNT(tcb, tcb->q_depth) ||
2473 vectors > BNA_QE_FREE_CNT(unmap_q, unmap_q->q_depth))) {
2474 if ((u16) (*tcb->hw_consumer_index) !=
2475 tcb->consumer_index &&
2476 !test_and_set_bit(BNAD_TXQ_FREE_SENT, &tcb->flags)) {
2477 acked = bnad_free_txbufs(bnad, tcb);
Rasesh Modybe7fa322010-12-23 21:45:01 +00002478 if (likely(test_bit(BNAD_TXQ_TX_STARTED, &tcb->flags)))
2479 bna_ib_ack(tcb->i_dbell, acked);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002480 smp_mb__before_clear_bit();
2481 clear_bit(BNAD_TXQ_FREE_SENT, &tcb->flags);
2482 } else {
2483 netif_stop_queue(netdev);
2484 BNAD_UPDATE_CTR(bnad, netif_queue_stop);
2485 }
2486
2487 smp_mb();
2488 /*
2489 * Check again to deal with race condition between
2490 * netif_stop_queue here, and netif_wake_queue in
2491 * interrupt handler which is not inside netif tx lock.
2492 */
2493 if (likely
2494 (wis > BNA_QE_FREE_CNT(tcb, tcb->q_depth) ||
2495 vectors > BNA_QE_FREE_CNT(unmap_q, unmap_q->q_depth))) {
2496 BNAD_UPDATE_CTR(bnad, netif_queue_stop);
2497 return NETDEV_TX_BUSY;
2498 } else {
2499 netif_wake_queue(netdev);
2500 BNAD_UPDATE_CTR(bnad, netif_queue_wakeup);
2501 }
2502 }
2503
2504 unmap_prod = unmap_q->producer_index;
2505 wis_used = 1;
2506 vect_id = 0;
2507 flags = 0;
2508
2509 txq_prod = tcb->producer_index;
2510 BNA_TXQ_QPGE_PTR_GET(txq_prod, tcb->sw_qpt, txqent, wi_range);
2511 BUG_ON(!(wi_range <= tcb->q_depth));
2512 txqent->hdr.wi.reserved = 0;
2513 txqent->hdr.wi.num_vectors = vectors;
2514 txqent->hdr.wi.opcode =
2515 htons((skb_is_gso(skb) ? BNA_TXQ_WI_SEND_LSO :
2516 BNA_TXQ_WI_SEND));
2517
Jesse Grosseab6d182010-10-20 13:56:03 +00002518 if (vlan_tx_tag_present(skb)) {
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002519 vlan_tag = (u16) vlan_tx_tag_get(skb);
2520 flags |= (BNA_TXQ_WI_CF_INS_PRIO | BNA_TXQ_WI_CF_INS_VLAN);
2521 }
2522 if (test_bit(BNAD_RF_CEE_RUNNING, &bnad->run_flags)) {
2523 vlan_tag =
2524 (tcb->priority & 0x7) << 13 | (vlan_tag & 0x1fff);
2525 flags |= (BNA_TXQ_WI_CF_INS_PRIO | BNA_TXQ_WI_CF_INS_VLAN);
2526 }
2527
2528 txqent->hdr.wi.vlan_tag = htons(vlan_tag);
2529
2530 if (skb_is_gso(skb)) {
2531 err = bnad_tso_prepare(bnad, skb);
2532 if (err) {
2533 dev_kfree_skb(skb);
2534 return NETDEV_TX_OK;
2535 }
2536 txqent->hdr.wi.lso_mss = htons(skb_is_gso(skb));
2537 flags |= (BNA_TXQ_WI_CF_IP_CKSUM | BNA_TXQ_WI_CF_TCP_CKSUM);
2538 txqent->hdr.wi.l4_hdr_size_n_offset =
2539 htons(BNA_TXQ_WI_L4_HDR_N_OFFSET
2540 (tcp_hdrlen(skb) >> 2,
2541 skb_transport_offset(skb)));
2542 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
2543 u8 proto = 0;
2544
2545 txqent->hdr.wi.lso_mss = 0;
2546
2547 if (skb->protocol == htons(ETH_P_IP))
2548 proto = ip_hdr(skb)->protocol;
2549 else if (skb->protocol == htons(ETH_P_IPV6)) {
2550 /* nexthdr may not be TCP immediately. */
2551 proto = ipv6_hdr(skb)->nexthdr;
2552 }
2553 if (proto == IPPROTO_TCP) {
2554 flags |= BNA_TXQ_WI_CF_TCP_CKSUM;
2555 txqent->hdr.wi.l4_hdr_size_n_offset =
2556 htons(BNA_TXQ_WI_L4_HDR_N_OFFSET
2557 (0, skb_transport_offset(skb)));
2558
2559 BNAD_UPDATE_CTR(bnad, tcpcsum_offload);
2560
2561 BUG_ON(!(skb_headlen(skb) >=
2562 skb_transport_offset(skb) + tcp_hdrlen(skb)));
2563
2564 } else if (proto == IPPROTO_UDP) {
2565 flags |= BNA_TXQ_WI_CF_UDP_CKSUM;
2566 txqent->hdr.wi.l4_hdr_size_n_offset =
2567 htons(BNA_TXQ_WI_L4_HDR_N_OFFSET
2568 (0, skb_transport_offset(skb)));
2569
2570 BNAD_UPDATE_CTR(bnad, udpcsum_offload);
2571
2572 BUG_ON(!(skb_headlen(skb) >=
2573 skb_transport_offset(skb) +
2574 sizeof(struct udphdr)));
2575 } else {
2576 err = skb_checksum_help(skb);
2577 BNAD_UPDATE_CTR(bnad, csum_help);
2578 if (err) {
2579 dev_kfree_skb(skb);
2580 BNAD_UPDATE_CTR(bnad, csum_help_err);
2581 return NETDEV_TX_OK;
2582 }
2583 }
2584 } else {
2585 txqent->hdr.wi.lso_mss = 0;
2586 txqent->hdr.wi.l4_hdr_size_n_offset = 0;
2587 }
2588
2589 txqent->hdr.wi.flags = htons(flags);
2590
2591 txqent->hdr.wi.frame_length = htonl(skb->len);
2592
2593 unmap_q->unmap_array[unmap_prod].skb = skb;
2594 BUG_ON(!(skb_headlen(skb) <= BFI_TX_MAX_DATA_PER_VECTOR));
2595 txqent->vector[vect_id].length = htons(skb_headlen(skb));
Ivan Vecera5ea74312011-02-02 04:37:02 +00002596 dma_addr = dma_map_single(&bnad->pcidev->dev, skb->data,
2597 skb_headlen(skb), DMA_TO_DEVICE);
2598 dma_unmap_addr_set(&unmap_q->unmap_array[unmap_prod], dma_addr,
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002599 dma_addr);
2600
2601 BNA_SET_DMA_ADDR(dma_addr, &txqent->vector[vect_id].host_addr);
2602 BNA_QE_INDX_ADD(unmap_prod, 1, unmap_q->q_depth);
2603
2604 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2605 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
2606 u32 size = frag->size;
2607
2608 if (++vect_id == BFI_TX_MAX_VECTORS_PER_WI) {
2609 vect_id = 0;
2610 if (--wi_range)
2611 txqent++;
2612 else {
2613 BNA_QE_INDX_ADD(txq_prod, wis_used,
2614 tcb->q_depth);
2615 wis_used = 0;
2616 BNA_TXQ_QPGE_PTR_GET(txq_prod, tcb->sw_qpt,
2617 txqent, wi_range);
2618 BUG_ON(!(wi_range <= tcb->q_depth));
2619 }
2620 wis_used++;
2621 txqent->hdr.wi_ext.opcode = htons(BNA_TXQ_WI_EXTENSION);
2622 }
2623
2624 BUG_ON(!(size <= BFI_TX_MAX_DATA_PER_VECTOR));
2625 txqent->vector[vect_id].length = htons(size);
Ivan Vecera5ea74312011-02-02 04:37:02 +00002626 dma_addr = dma_map_page(&bnad->pcidev->dev, frag->page,
2627 frag->page_offset, size, DMA_TO_DEVICE);
2628 dma_unmap_addr_set(&unmap_q->unmap_array[unmap_prod], dma_addr,
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002629 dma_addr);
2630 BNA_SET_DMA_ADDR(dma_addr, &txqent->vector[vect_id].host_addr);
2631 BNA_QE_INDX_ADD(unmap_prod, 1, unmap_q->q_depth);
2632 }
2633
2634 unmap_q->producer_index = unmap_prod;
2635 BNA_QE_INDX_ADD(txq_prod, wis_used, tcb->q_depth);
2636 tcb->producer_index = txq_prod;
2637
2638 smp_mb();
Rasesh Modybe7fa322010-12-23 21:45:01 +00002639
2640 if (unlikely(!test_bit(BNAD_TXQ_TX_STARTED, &tcb->flags)))
2641 return NETDEV_TX_OK;
2642
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002643 bna_txq_prod_indx_doorbell(tcb);
2644
2645 if ((u16) (*tcb->hw_consumer_index) != tcb->consumer_index)
2646 tasklet_schedule(&bnad->tx_free_tasklet);
2647
2648 return NETDEV_TX_OK;
2649}
2650
2651/*
2652 * Used spin_lock to synchronize reading of stats structures, which
2653 * is written by BNA under the same lock.
2654 */
Eric Dumazet250e0612010-09-02 12:45:02 -07002655static struct rtnl_link_stats64 *
2656bnad_get_stats64(struct net_device *netdev, struct rtnl_link_stats64 *stats)
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002657{
2658 struct bnad *bnad = netdev_priv(netdev);
2659 unsigned long flags;
2660
2661 spin_lock_irqsave(&bnad->bna_lock, flags);
2662
Eric Dumazet250e0612010-09-02 12:45:02 -07002663 bnad_netdev_qstats_fill(bnad, stats);
2664 bnad_netdev_hwstats_fill(bnad, stats);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002665
2666 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2667
Eric Dumazet250e0612010-09-02 12:45:02 -07002668 return stats;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002669}
2670
2671static void
2672bnad_set_rx_mode(struct net_device *netdev)
2673{
2674 struct bnad *bnad = netdev_priv(netdev);
2675 u32 new_mask, valid_mask;
2676 unsigned long flags;
2677
2678 spin_lock_irqsave(&bnad->bna_lock, flags);
2679
2680 new_mask = valid_mask = 0;
2681
2682 if (netdev->flags & IFF_PROMISC) {
2683 if (!(bnad->cfg_flags & BNAD_CF_PROMISC)) {
2684 new_mask = BNAD_RXMODE_PROMISC_DEFAULT;
2685 valid_mask = BNAD_RXMODE_PROMISC_DEFAULT;
2686 bnad->cfg_flags |= BNAD_CF_PROMISC;
2687 }
2688 } else {
2689 if (bnad->cfg_flags & BNAD_CF_PROMISC) {
2690 new_mask = ~BNAD_RXMODE_PROMISC_DEFAULT;
2691 valid_mask = BNAD_RXMODE_PROMISC_DEFAULT;
2692 bnad->cfg_flags &= ~BNAD_CF_PROMISC;
2693 }
2694 }
2695
2696 if (netdev->flags & IFF_ALLMULTI) {
2697 if (!(bnad->cfg_flags & BNAD_CF_ALLMULTI)) {
2698 new_mask |= BNA_RXMODE_ALLMULTI;
2699 valid_mask |= BNA_RXMODE_ALLMULTI;
2700 bnad->cfg_flags |= BNAD_CF_ALLMULTI;
2701 }
2702 } else {
2703 if (bnad->cfg_flags & BNAD_CF_ALLMULTI) {
2704 new_mask &= ~BNA_RXMODE_ALLMULTI;
2705 valid_mask |= BNA_RXMODE_ALLMULTI;
2706 bnad->cfg_flags &= ~BNAD_CF_ALLMULTI;
2707 }
2708 }
2709
2710 bna_rx_mode_set(bnad->rx_info[0].rx, new_mask, valid_mask, NULL);
2711
2712 if (!netdev_mc_empty(netdev)) {
2713 u8 *mcaddr_list;
2714 int mc_count = netdev_mc_count(netdev);
2715
2716 /* Index 0 holds the broadcast address */
2717 mcaddr_list =
2718 kzalloc((mc_count + 1) * ETH_ALEN,
2719 GFP_ATOMIC);
2720 if (!mcaddr_list)
Jiri Slabyca1cef32010-09-04 02:08:41 +00002721 goto unlock;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002722
2723 memcpy(&mcaddr_list[0], &bnad_bcast_addr[0], ETH_ALEN);
2724
2725 /* Copy rest of the MC addresses */
2726 bnad_netdev_mc_list_get(netdev, mcaddr_list);
2727
2728 bna_rx_mcast_listset(bnad->rx_info[0].rx, mc_count + 1,
2729 mcaddr_list, NULL);
2730
2731 /* Should we enable BNAD_CF_ALLMULTI for err != 0 ? */
2732 kfree(mcaddr_list);
2733 }
Jiri Slabyca1cef32010-09-04 02:08:41 +00002734unlock:
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002735 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2736}
2737
2738/*
2739 * bna_lock is used to sync writes to netdev->addr
2740 * conf_lock cannot be used since this call may be made
2741 * in a non-blocking context.
2742 */
2743static int
2744bnad_set_mac_address(struct net_device *netdev, void *mac_addr)
2745{
2746 int err;
2747 struct bnad *bnad = netdev_priv(netdev);
2748 struct sockaddr *sa = (struct sockaddr *)mac_addr;
2749 unsigned long flags;
2750
2751 spin_lock_irqsave(&bnad->bna_lock, flags);
2752
2753 err = bnad_mac_addr_set_locked(bnad, sa->sa_data);
2754
2755 if (!err)
2756 memcpy(netdev->dev_addr, sa->sa_data, netdev->addr_len);
2757
2758 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2759
2760 return err;
2761}
2762
2763static int
2764bnad_change_mtu(struct net_device *netdev, int new_mtu)
2765{
2766 int mtu, err = 0;
2767 unsigned long flags;
2768
2769 struct bnad *bnad = netdev_priv(netdev);
2770
2771 if (new_mtu + ETH_HLEN < ETH_ZLEN || new_mtu > BNAD_JUMBO_MTU)
2772 return -EINVAL;
2773
2774 mutex_lock(&bnad->conf_mutex);
2775
2776 netdev->mtu = new_mtu;
2777
2778 mtu = ETH_HLEN + new_mtu + ETH_FCS_LEN;
2779
2780 spin_lock_irqsave(&bnad->bna_lock, flags);
2781 bna_port_mtu_set(&bnad->bna.port, mtu, NULL);
2782 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2783
2784 mutex_unlock(&bnad->conf_mutex);
2785 return err;
2786}
2787
2788static void
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002789bnad_vlan_rx_add_vid(struct net_device *netdev,
2790 unsigned short vid)
2791{
2792 struct bnad *bnad = netdev_priv(netdev);
2793 unsigned long flags;
2794
2795 if (!bnad->rx_info[0].rx)
2796 return;
2797
2798 mutex_lock(&bnad->conf_mutex);
2799
2800 spin_lock_irqsave(&bnad->bna_lock, flags);
2801 bna_rx_vlan_add(bnad->rx_info[0].rx, vid);
Jiri Pirkof859d7c2011-07-20 04:54:14 +00002802 set_bit(vid, bnad->active_vlans);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002803 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2804
2805 mutex_unlock(&bnad->conf_mutex);
2806}
2807
2808static void
2809bnad_vlan_rx_kill_vid(struct net_device *netdev,
2810 unsigned short vid)
2811{
2812 struct bnad *bnad = netdev_priv(netdev);
2813 unsigned long flags;
2814
2815 if (!bnad->rx_info[0].rx)
2816 return;
2817
2818 mutex_lock(&bnad->conf_mutex);
2819
2820 spin_lock_irqsave(&bnad->bna_lock, flags);
Jiri Pirkof859d7c2011-07-20 04:54:14 +00002821 clear_bit(vid, bnad->active_vlans);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002822 bna_rx_vlan_del(bnad->rx_info[0].rx, vid);
2823 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2824
2825 mutex_unlock(&bnad->conf_mutex);
2826}
2827
2828#ifdef CONFIG_NET_POLL_CONTROLLER
2829static void
2830bnad_netpoll(struct net_device *netdev)
2831{
2832 struct bnad *bnad = netdev_priv(netdev);
2833 struct bnad_rx_info *rx_info;
2834 struct bnad_rx_ctrl *rx_ctrl;
2835 u32 curr_mask;
2836 int i, j;
2837
2838 if (!(bnad->cfg_flags & BNAD_CF_MSIX)) {
2839 bna_intx_disable(&bnad->bna, curr_mask);
2840 bnad_isr(bnad->pcidev->irq, netdev);
2841 bna_intx_enable(&bnad->bna, curr_mask);
2842 } else {
2843 for (i = 0; i < bnad->num_rx; i++) {
2844 rx_info = &bnad->rx_info[i];
2845 if (!rx_info->rx)
2846 continue;
2847 for (j = 0; j < bnad->num_rxp_per_rx; j++) {
2848 rx_ctrl = &rx_info->rx_ctrl[j];
2849 if (rx_ctrl->ccb) {
2850 bnad_disable_rx_irq(bnad,
2851 rx_ctrl->ccb);
2852 bnad_netif_rx_schedule_poll(bnad,
2853 rx_ctrl->ccb);
2854 }
2855 }
2856 }
2857 }
2858}
2859#endif
2860
2861static const struct net_device_ops bnad_netdev_ops = {
2862 .ndo_open = bnad_open,
2863 .ndo_stop = bnad_stop,
2864 .ndo_start_xmit = bnad_start_xmit,
Eric Dumazet250e0612010-09-02 12:45:02 -07002865 .ndo_get_stats64 = bnad_get_stats64,
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002866 .ndo_set_rx_mode = bnad_set_rx_mode,
2867 .ndo_set_multicast_list = bnad_set_rx_mode,
2868 .ndo_validate_addr = eth_validate_addr,
2869 .ndo_set_mac_address = bnad_set_mac_address,
2870 .ndo_change_mtu = bnad_change_mtu,
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002871 .ndo_vlan_rx_add_vid = bnad_vlan_rx_add_vid,
2872 .ndo_vlan_rx_kill_vid = bnad_vlan_rx_kill_vid,
2873#ifdef CONFIG_NET_POLL_CONTROLLER
2874 .ndo_poll_controller = bnad_netpoll
2875#endif
2876};
2877
2878static void
2879bnad_netdev_init(struct bnad *bnad, bool using_dac)
2880{
2881 struct net_device *netdev = bnad->netdev;
2882
Michał Mirosławe5ee20e2011-04-12 09:38:23 +00002883 netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
2884 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2885 NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_HW_VLAN_TX;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002886
Michał Mirosławe5ee20e2011-04-12 09:38:23 +00002887 netdev->vlan_features = NETIF_F_SG | NETIF_F_HIGHDMA |
2888 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2889 NETIF_F_TSO | NETIF_F_TSO6;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002890
Michał Mirosławe5ee20e2011-04-12 09:38:23 +00002891 netdev->features |= netdev->hw_features |
2892 NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002893
2894 if (using_dac)
2895 netdev->features |= NETIF_F_HIGHDMA;
2896
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002897 netdev->mem_start = bnad->mmio_start;
2898 netdev->mem_end = bnad->mmio_start + bnad->mmio_len - 1;
2899
2900 netdev->netdev_ops = &bnad_netdev_ops;
2901 bnad_set_ethtool_ops(netdev);
2902}
2903
2904/*
2905 * 1. Initialize the bnad structure
2906 * 2. Setup netdev pointer in pci_dev
2907 * 3. Initialze Tx free tasklet
2908 * 4. Initialize no. of TxQ & CQs & MSIX vectors
2909 */
2910static int
2911bnad_init(struct bnad *bnad,
2912 struct pci_dev *pdev, struct net_device *netdev)
2913{
2914 unsigned long flags;
2915
2916 SET_NETDEV_DEV(netdev, &pdev->dev);
2917 pci_set_drvdata(pdev, netdev);
2918
2919 bnad->netdev = netdev;
2920 bnad->pcidev = pdev;
2921 bnad->mmio_start = pci_resource_start(pdev, 0);
2922 bnad->mmio_len = pci_resource_len(pdev, 0);
2923 bnad->bar0 = ioremap_nocache(bnad->mmio_start, bnad->mmio_len);
2924 if (!bnad->bar0) {
2925 dev_err(&pdev->dev, "ioremap for bar0 failed\n");
2926 pci_set_drvdata(pdev, NULL);
2927 return -ENOMEM;
2928 }
2929 pr_info("bar0 mapped to %p, len %llu\n", bnad->bar0,
2930 (unsigned long long) bnad->mmio_len);
2931
2932 spin_lock_irqsave(&bnad->bna_lock, flags);
2933 if (!bnad_msix_disable)
2934 bnad->cfg_flags = BNAD_CF_MSIX;
2935
2936 bnad->cfg_flags |= BNAD_CF_DIM_ENABLED;
2937
2938 bnad_q_num_init(bnad);
2939 spin_unlock_irqrestore(&bnad->bna_lock, flags);
2940
2941 bnad->msix_num = (bnad->num_tx * bnad->num_txq_per_tx) +
2942 (bnad->num_rx * bnad->num_rxp_per_rx) +
2943 BNAD_MAILBOX_MSIX_VECTORS;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002944
2945 bnad->txq_depth = BNAD_TXQ_DEPTH;
2946 bnad->rxq_depth = BNAD_RXQ_DEPTH;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07002947
2948 bnad->tx_coalescing_timeo = BFI_TX_COALESCING_TIMEO;
2949 bnad->rx_coalescing_timeo = BFI_RX_COALESCING_TIMEO;
2950
2951 tasklet_init(&bnad->tx_free_tasklet, bnad_tx_free_tasklet,
2952 (unsigned long)bnad);
2953
2954 return 0;
2955}
2956
2957/*
2958 * Must be called after bnad_pci_uninit()
2959 * so that iounmap() and pci_set_drvdata(NULL)
2960 * happens only after PCI uninitialization.
2961 */
2962static void
2963bnad_uninit(struct bnad *bnad)
2964{
2965 if (bnad->bar0)
2966 iounmap(bnad->bar0);
2967 pci_set_drvdata(bnad->pcidev, NULL);
2968}
2969
2970/*
2971 * Initialize locks
2972 a) Per device mutes used for serializing configuration
2973 changes from OS interface
2974 b) spin lock used to protect bna state machine
2975 */
2976static void
2977bnad_lock_init(struct bnad *bnad)
2978{
2979 spin_lock_init(&bnad->bna_lock);
2980 mutex_init(&bnad->conf_mutex);
2981}
2982
2983static void
2984bnad_lock_uninit(struct bnad *bnad)
2985{
2986 mutex_destroy(&bnad->conf_mutex);
2987}
2988
2989/* PCI Initialization */
2990static int
2991bnad_pci_init(struct bnad *bnad,
2992 struct pci_dev *pdev, bool *using_dac)
2993{
2994 int err;
2995
2996 err = pci_enable_device(pdev);
2997 if (err)
2998 return err;
2999 err = pci_request_regions(pdev, BNAD_NAME);
3000 if (err)
3001 goto disable_device;
Ivan Vecera5ea74312011-02-02 04:37:02 +00003002 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
3003 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003004 *using_dac = 1;
3005 } else {
Ivan Vecera5ea74312011-02-02 04:37:02 +00003006 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003007 if (err) {
Ivan Vecera5ea74312011-02-02 04:37:02 +00003008 err = dma_set_coherent_mask(&pdev->dev,
3009 DMA_BIT_MASK(32));
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003010 if (err)
3011 goto release_regions;
3012 }
3013 *using_dac = 0;
3014 }
3015 pci_set_master(pdev);
3016 return 0;
3017
3018release_regions:
3019 pci_release_regions(pdev);
3020disable_device:
3021 pci_disable_device(pdev);
3022
3023 return err;
3024}
3025
3026static void
3027bnad_pci_uninit(struct pci_dev *pdev)
3028{
3029 pci_release_regions(pdev);
3030 pci_disable_device(pdev);
3031}
3032
3033static int __devinit
3034bnad_pci_probe(struct pci_dev *pdev,
3035 const struct pci_device_id *pcidev_id)
3036{
Rasesh Mody0120b992011-07-22 08:07:41 +00003037 bool using_dac = false;
3038 int err;
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003039 struct bnad *bnad;
3040 struct bna *bna;
3041 struct net_device *netdev;
3042 struct bfa_pcidev pcidev_info;
3043 unsigned long flags;
3044
3045 pr_info("bnad_pci_probe : (0x%p, 0x%p) PCI Func : (%d)\n",
3046 pdev, pcidev_id, PCI_FUNC(pdev->devfn));
3047
3048 mutex_lock(&bnad_fwimg_mutex);
3049 if (!cna_get_firmware_buf(pdev)) {
3050 mutex_unlock(&bnad_fwimg_mutex);
3051 pr_warn("Failed to load Firmware Image!\n");
3052 return -ENODEV;
3053 }
3054 mutex_unlock(&bnad_fwimg_mutex);
3055
3056 /*
3057 * Allocates sizeof(struct net_device + struct bnad)
3058 * bnad = netdev->priv
3059 */
3060 netdev = alloc_etherdev(sizeof(struct bnad));
3061 if (!netdev) {
3062 dev_err(&pdev->dev, "alloc_etherdev failed\n");
3063 err = -ENOMEM;
3064 return err;
3065 }
3066 bnad = netdev_priv(netdev);
3067
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003068 /*
3069 * PCI initialization
Rasesh Mody0120b992011-07-22 08:07:41 +00003070 * Output : using_dac = 1 for 64 bit DMA
Rasesh Modybe7fa322010-12-23 21:45:01 +00003071 * = 0 for 32 bit DMA
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003072 */
3073 err = bnad_pci_init(bnad, pdev, &using_dac);
3074 if (err)
3075 goto free_netdev;
3076
3077 bnad_lock_init(bnad);
3078 /*
3079 * Initialize bnad structure
3080 * Setup relation between pci_dev & netdev
3081 * Init Tx free tasklet
3082 */
3083 err = bnad_init(bnad, pdev, netdev);
3084 if (err)
3085 goto pci_uninit;
3086 /* Initialize netdev structure, set up ethtool ops */
3087 bnad_netdev_init(bnad, using_dac);
3088
Rasesh Mody815f41e2010-12-23 21:45:03 +00003089 /* Set link to down state */
3090 netif_carrier_off(netdev);
3091
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003092 bnad_enable_msix(bnad);
3093
3094 /* Get resource requirement form bna */
3095 bna_res_req(&bnad->res_info[0]);
3096
3097 /* Allocate resources from bna */
3098 err = bnad_res_alloc(bnad);
3099 if (err)
3100 goto free_netdev;
3101
3102 bna = &bnad->bna;
3103
3104 /* Setup pcidev_info for bna_init() */
3105 pcidev_info.pci_slot = PCI_SLOT(bnad->pcidev->devfn);
3106 pcidev_info.pci_func = PCI_FUNC(bnad->pcidev->devfn);
3107 pcidev_info.device_id = bnad->pcidev->device;
3108 pcidev_info.pci_bar_kva = bnad->bar0;
3109
3110 mutex_lock(&bnad->conf_mutex);
3111
3112 spin_lock_irqsave(&bnad->bna_lock, flags);
3113 bna_init(bna, bnad, &pcidev_info, &bnad->res_info[0]);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003114 spin_unlock_irqrestore(&bnad->bna_lock, flags);
3115
3116 bnad->stats.bna_stats = &bna->stats;
3117
3118 /* Set up timers */
3119 setup_timer(&bnad->bna.device.ioc.ioc_timer, bnad_ioc_timeout,
3120 ((unsigned long)bnad));
3121 setup_timer(&bnad->bna.device.ioc.hb_timer, bnad_ioc_hb_check,
3122 ((unsigned long)bnad));
Rasesh Mody1d32f762010-12-23 21:45:09 +00003123 setup_timer(&bnad->bna.device.ioc.iocpf_timer, bnad_iocpf_timeout,
3124 ((unsigned long)bnad));
3125 setup_timer(&bnad->bna.device.ioc.sem_timer, bnad_iocpf_sem_timeout,
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003126 ((unsigned long)bnad));
3127
3128 /* Now start the timer before calling IOC */
Rasesh Mody1d32f762010-12-23 21:45:09 +00003129 mod_timer(&bnad->bna.device.ioc.iocpf_timer,
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003130 jiffies + msecs_to_jiffies(BNA_IOC_TIMER_FREQ));
3131
3132 /*
3133 * Start the chip
3134 * Don't care even if err != 0, bna state machine will
3135 * deal with it
3136 */
3137 err = bnad_device_enable(bnad);
3138
3139 /* Get the burnt-in mac */
3140 spin_lock_irqsave(&bnad->bna_lock, flags);
3141 bna_port_mac_get(&bna->port, &bnad->perm_addr);
3142 bnad_set_netdev_perm_addr(bnad);
3143 spin_unlock_irqrestore(&bnad->bna_lock, flags);
3144
3145 mutex_unlock(&bnad->conf_mutex);
3146
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003147 /* Finally, reguister with net_device layer */
3148 err = register_netdev(netdev);
3149 if (err) {
3150 pr_err("BNA : Registering with netdev failed\n");
3151 goto disable_device;
3152 }
3153
3154 return 0;
3155
3156disable_device:
3157 mutex_lock(&bnad->conf_mutex);
3158 bnad_device_disable(bnad);
3159 del_timer_sync(&bnad->bna.device.ioc.ioc_timer);
3160 del_timer_sync(&bnad->bna.device.ioc.sem_timer);
3161 del_timer_sync(&bnad->bna.device.ioc.hb_timer);
3162 spin_lock_irqsave(&bnad->bna_lock, flags);
3163 bna_uninit(bna);
3164 spin_unlock_irqrestore(&bnad->bna_lock, flags);
3165 mutex_unlock(&bnad->conf_mutex);
3166
3167 bnad_res_free(bnad);
3168 bnad_disable_msix(bnad);
3169pci_uninit:
3170 bnad_pci_uninit(pdev);
3171 bnad_lock_uninit(bnad);
3172 bnad_uninit(bnad);
3173free_netdev:
3174 free_netdev(netdev);
3175 return err;
3176}
3177
3178static void __devexit
3179bnad_pci_remove(struct pci_dev *pdev)
3180{
3181 struct net_device *netdev = pci_get_drvdata(pdev);
3182 struct bnad *bnad;
3183 struct bna *bna;
3184 unsigned long flags;
3185
3186 if (!netdev)
3187 return;
3188
3189 pr_info("%s bnad_pci_remove\n", netdev->name);
3190 bnad = netdev_priv(netdev);
3191 bna = &bnad->bna;
3192
3193 unregister_netdev(netdev);
3194
3195 mutex_lock(&bnad->conf_mutex);
3196 bnad_device_disable(bnad);
3197 del_timer_sync(&bnad->bna.device.ioc.ioc_timer);
3198 del_timer_sync(&bnad->bna.device.ioc.sem_timer);
3199 del_timer_sync(&bnad->bna.device.ioc.hb_timer);
3200 spin_lock_irqsave(&bnad->bna_lock, flags);
3201 bna_uninit(bna);
3202 spin_unlock_irqrestore(&bnad->bna_lock, flags);
3203 mutex_unlock(&bnad->conf_mutex);
3204
3205 bnad_res_free(bnad);
3206 bnad_disable_msix(bnad);
3207 bnad_pci_uninit(pdev);
3208 bnad_lock_uninit(bnad);
3209 bnad_uninit(bnad);
3210 free_netdev(netdev);
3211}
3212
Rasesh Mody0120b992011-07-22 08:07:41 +00003213static DEFINE_PCI_DEVICE_TABLE(bnad_pci_id_table) = {
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003214 {
3215 PCI_DEVICE(PCI_VENDOR_ID_BROCADE,
3216 PCI_DEVICE_ID_BROCADE_CT),
3217 .class = PCI_CLASS_NETWORK_ETHERNET << 8,
3218 .class_mask = 0xffff00
3219 }, {0, }
3220};
3221
3222MODULE_DEVICE_TABLE(pci, bnad_pci_id_table);
3223
3224static struct pci_driver bnad_pci_driver = {
3225 .name = BNAD_NAME,
3226 .id_table = bnad_pci_id_table,
3227 .probe = bnad_pci_probe,
3228 .remove = __devexit_p(bnad_pci_remove),
3229};
3230
3231static int __init
3232bnad_module_init(void)
3233{
3234 int err;
3235
Rasesh Mody5aad0012011-07-22 08:07:40 +00003236 pr_info("Brocade 10G Ethernet driver - version: %s\n",
3237 BNAD_VERSION);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003238
Rasesh Mody8a891422010-08-25 23:00:27 -07003239 bfa_nw_ioc_auto_recover(bnad_ioc_auto_recover);
Rasesh Mody8b230ed2010-08-23 20:24:12 -07003240
3241 err = pci_register_driver(&bnad_pci_driver);
3242 if (err < 0) {
3243 pr_err("bna : PCI registration failed in module init "
3244 "(%d)\n", err);
3245 return err;
3246 }
3247
3248 return 0;
3249}
3250
3251static void __exit
3252bnad_module_exit(void)
3253{
3254 pci_unregister_driver(&bnad_pci_driver);
3255
3256 if (bfi_fw)
3257 release_firmware(bfi_fw);
3258}
3259
3260module_init(bnad_module_init);
3261module_exit(bnad_module_exit);
3262
3263MODULE_AUTHOR("Brocade");
3264MODULE_LICENSE("GPL");
3265MODULE_DESCRIPTION("Brocade 10G PCIe Ethernet driver");
3266MODULE_VERSION(BNAD_VERSION);
3267MODULE_FIRMWARE(CNA_FW_FILE_CT);