blob: af58f9b192d4227ee38eb147bd35824177a62562 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030041 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Lucas De Marchi25985ed2011-03-30 22:57:33 -030047 * series chipsets do _not_ support independent device timings, but this
Alan Coxd96212e2005-12-08 19:19:50 +000048 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
Lucas De Marchi25985ed2011-03-30 22:57:33 -030050 * driver supports only the chips with independent timing (that is those
Alan Coxd96212e2005-12-08 19:19:50 +000051 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Ming Lei5e5a4f52011-10-07 11:50:22 +0800116 PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heod33f58b2006-03-01 01:25:39 +0900121 /* constants for mapping table */
122 P0 = 0, /* port 0 */
123 P1 = 1, /* port 1 */
124 P2 = 2, /* port 2 */
125 P3 = 3, /* port 3 */
126 IDE = -1, /* IDE */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 NA = -2, /* not available */
Tejun Heod33f58b2006-03-01 01:25:39 +0900128 RV = -3, /* reserved */
129
Greg Felix7b6dbd62005-07-28 15:54:15 -0400130 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900131
132 /* host->flags bits */
133 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900136enum piix_controller_ids {
137 /* controller IDs */
138 piix_pata_mwdma, /* PIIX3 MWDMA only */
139 piix_pata_33, /* PIIX4 at 33Mhz */
140 ich_pata_33, /* ICH up to UDMA 33 only */
141 ich_pata_66, /* ICH up to 66 Mhz */
142 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100143 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900144 ich5_sata,
145 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900146 ich6m_sata,
147 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900148 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900149 ich8m_apple_sata, /* locks up on second port enable */
150 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900151 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800152 ich8_sata_snb,
Youquan Songb26bcbe2013-03-06 10:49:05 -0500153 ich8_2port_sata_snb,
Chew, Chiau Ee8842c552013-05-16 15:33:29 +0800154 ich8_2port_sata_byt,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900155};
156
Tejun Heod33f58b2006-03-01 01:25:39 +0900157struct piix_map_db {
158 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400159 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900160 const int map[][4];
161};
162
Tejun Heod96715c2006-06-29 01:58:28 +0900163struct piix_host_priv {
164 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900165 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900166 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900167};
168
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400169static int piix_init_one(struct pci_dev *pdev,
170 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900171static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900172static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400173static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
174static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
175static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100176static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900177static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900178static int piix_sidpr_scr_read(struct ata_link *link,
179 unsigned int reg, u32 *val);
180static int piix_sidpr_scr_write(struct ata_link *link,
181 unsigned int reg, u32 val);
Tejun Heoa97c40062010-09-01 17:50:08 +0200182static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
183 unsigned hints);
Tejun Heo27943622010-01-19 10:49:19 +0900184static bool piix_irq_check(struct ata_port *ap);
Ming Lei5e5a4f52011-10-07 11:50:22 +0800185static int piix_port_start(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900186#ifdef CONFIG_PM
187static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
188static int piix_pci_device_resume(struct pci_dev *pdev);
189#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191static unsigned int in_module_init = 1;
192
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500193static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000194 /* Intel PIIX3 for the 430HX etc */
195 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900196 /* VMware ICH4 */
197 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400198 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
199 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
200 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400201 /* Intel PIIX4 */
202 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
203 /* Intel PIIX4 */
204 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
205 /* Intel PIIX */
206 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
207 /* Intel ICH (i810, i815, i840) UDMA 66*/
208 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
209 /* Intel ICH0 : UDMA 33*/
210 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
211 /* Intel ICH2M */
212 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
213 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
214 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
215 /* Intel ICH3M */
216 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
217 /* Intel ICH3 (E7500/1) UDMA 100 */
218 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Ben Hutchings4bb969d2010-10-10 22:42:21 +0100219 /* Intel ICH4-L */
220 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400221 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
222 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
223 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
224 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700225 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400226 /* C-ICH (i810E2) */
227 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400228 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400229 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
230 /* ICH6 (and 6) (i915) UDMA 100 */
231 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
232 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100233 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
234 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400235 /* ICH8 Mobile PATA Controller */
236 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Alan Cox7654db12009-05-06 17:10:17 +0100238 /* SATA ports */
Jeff Garzik4fca3772011-02-15 01:13:24 -0500239
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900242 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900244 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900245 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900246 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900247 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900248 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900250 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900252 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
253 * Attach iff the controller is in IDE mode. */
254 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900255 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900256 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900257 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900258 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900259 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900261 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900263 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800264 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900265 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900266 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900267 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900268 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900269 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900270 /* Mobile SATA Controller IDE (ICH8M) */
271 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800272 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900273 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800274 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900275 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800276 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900277 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800278 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900279 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800280 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900281 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800282 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900283 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700284 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900285 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800286 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900287 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800288 /* SATA Controller IDE (ICH10) */
289 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
290 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900291 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800292 /* SATA Controller IDE (ICH10) */
293 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700294 /* SATA Controller IDE (PCH) */
295 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
296 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700297 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
298 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700299 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
300 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700301 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
302 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700303 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
304 /* SATA Controller IDE (PCH) */
305 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800306 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800307 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800308 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800309 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800310 /* SATA Controller IDE (CPT) */
311 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
312 /* SATA Controller IDE (CPT) */
313 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley238e1492010-09-09 09:42:40 -0700314 /* SATA Controller IDE (PBG) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800315 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley238e1492010-09-09 09:42:40 -0700316 /* SATA Controller IDE (PBG) */
317 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley4a836c72011-04-20 08:43:37 -0700318 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800319 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700320 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800321 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700322 /* SATA Controller IDE (Panther Point) */
323 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
324 /* SATA Controller IDE (Panther Point) */
325 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley78140cf2012-01-23 16:29:50 -0800326 /* SATA Controller IDE (Lynx Point) */
327 { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
328 /* SATA Controller IDE (Lynx Point) */
329 { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
330 /* SATA Controller IDE (Lynx Point) */
Youquan Songb26bcbe2013-03-06 10:49:05 -0500331 { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
Seth Heasley78140cf2012-01-23 16:29:50 -0800332 /* SATA Controller IDE (Lynx Point) */
333 { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley96d5d962012-02-21 10:45:26 -0800334 /* SATA Controller IDE (DH89xxCC) */
335 { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley78b67672013-01-25 11:57:05 -0800336 /* SATA Controller IDE (Avoton) */
337 { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
338 /* SATA Controller IDE (Avoton) */
339 { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
340 /* SATA Controller IDE (Avoton) */
341 { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
342 /* SATA Controller IDE (Avoton) */
343 { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
James Ralstona0596542013-02-08 17:24:12 -0800344 /* SATA Controller IDE (Wellsburg) */
345 { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
346 /* SATA Controller IDE (Wellsburg) */
347 { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
348 /* SATA Controller IDE (Wellsburg) */
349 { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
350 /* SATA Controller IDE (Wellsburg) */
351 { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Chew, Chiau Ee8842c552013-05-16 15:33:29 +0800352 /* SATA Controller IDE (BayTrail) */
353 { 0x8086, 0x0F20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
354 { 0x8086, 0x0F21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
James Ralstona0596542013-02-08 17:24:12 -0800355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 { } /* terminate list */
357};
358
359static struct pci_driver piix_pci_driver = {
360 .name = DRV_NAME,
361 .id_table = piix_pci_tbl,
362 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900363 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900364#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900365 .suspend = piix_pci_device_suspend,
366 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900367#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
369
Jeff Garzik193515d2005-11-07 00:59:37 -0500370static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900371 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372};
373
Tejun Heo27943622010-01-19 10:49:19 +0900374static struct ata_port_operations piix_sata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000375 .inherits = &ata_bmdma32_port_ops,
Tejun Heo27943622010-01-19 10:49:19 +0900376 .sff_irq_check = piix_irq_check,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800377 .port_start = piix_port_start,
Tejun Heo27943622010-01-19 10:49:19 +0900378};
379
380static struct ata_port_operations piix_pata_ops = {
381 .inherits = &piix_sata_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100382 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900383 .set_piomode = piix_set_piomode,
384 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900385 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900386};
Tejun Heo25f98132008-01-07 19:38:53 +0900387
Tejun Heo029cfd62008-03-25 12:22:49 +0900388static struct ata_port_operations piix_vmw_ops = {
389 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900390 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900391};
392
Tejun Heo029cfd62008-03-25 12:22:49 +0900393static struct ata_port_operations ich_pata_ops = {
394 .inherits = &piix_pata_ops,
395 .cable_detect = ich_pata_cable_detect,
396 .set_dmamode = ich_set_dmamode,
397};
Tejun Heoc7290722008-01-18 18:36:30 +0900398
Tejun Heoa97c40062010-09-01 17:50:08 +0200399static struct device_attribute *piix_sidpr_shost_attrs[] = {
400 &dev_attr_link_power_management_policy,
401 NULL
402};
403
404static struct scsi_host_template piix_sidpr_sht = {
405 ATA_BMDMA_SHT(DRV_NAME),
406 .shost_attrs = piix_sidpr_shost_attrs,
407};
408
Tejun Heo029cfd62008-03-25 12:22:49 +0900409static struct ata_port_operations piix_sidpr_sata_ops = {
410 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900411 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900412 .scr_read = piix_sidpr_scr_read,
413 .scr_write = piix_sidpr_scr_write,
Tejun Heoa97c40062010-09-01 17:50:08 +0200414 .set_lpm = piix_sidpr_set_lpm,
Tejun Heoc7290722008-01-18 18:36:30 +0900415};
416
Tejun Heod96715c2006-06-29 01:58:28 +0900417static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900418 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400419 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900420 .map = {
421 /* PM PS SM SS MAP */
422 { P0, NA, P1, NA }, /* 000b */
423 { P1, NA, P0, NA }, /* 001b */
424 { RV, RV, RV, RV },
425 { RV, RV, RV, RV },
426 { P0, P1, IDE, IDE }, /* 100b */
427 { P1, P0, IDE, IDE }, /* 101b */
428 { IDE, IDE, P0, P1 }, /* 110b */
429 { IDE, IDE, P1, P0 }, /* 111b */
430 },
431};
432
Tejun Heod96715c2006-06-29 01:58:28 +0900433static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900434 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400435 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900436 .map = {
437 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900438 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900439 { IDE, IDE, P1, P3 }, /* 01b */
440 { P0, P2, IDE, IDE }, /* 10b */
441 { RV, RV, RV, RV },
442 },
443};
444
Tejun Heod96715c2006-06-29 01:58:28 +0900445static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900446 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400447 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900448
449 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900450 * it anyway. MAP 01b have been spotted on both ICH6M and
451 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900452 */
453 .map = {
454 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900455 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900456 { IDE, IDE, P1, P3 }, /* 01b */
457 { P0, P2, IDE, IDE }, /* 10b */
458 { RV, RV, RV, RV },
459 },
460};
461
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400462static const struct piix_map_db ich8_map_db = {
463 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900464 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400465 .map = {
466 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700467 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400468 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900469 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400470 { RV, RV, RV, RV },
471 },
472};
473
Tejun Heo00242ec2007-11-19 11:24:25 +0900474static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700475 .mask = 0x3,
476 .port_enable = 0x3,
477 .map = {
478 /* PM PS SM SS MAP */
479 { P0, NA, P1, NA }, /* 00b */
480 { RV, RV, RV, RV }, /* 01b */
481 { RV, RV, RV, RV }, /* 10b */
482 { RV, RV, RV, RV },
483 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700484};
485
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900486static const struct piix_map_db ich8m_apple_map_db = {
487 .mask = 0x3,
488 .port_enable = 0x1,
489 .map = {
490 /* PM PS SM SS MAP */
491 { P0, NA, NA, NA }, /* 00b */
492 { RV, RV, RV, RV },
493 { P0, P2, IDE, IDE }, /* 10b */
494 { RV, RV, RV, RV },
495 },
496};
497
Tejun Heo00242ec2007-11-19 11:24:25 +0900498static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700499 .mask = 0x3,
500 .port_enable = 0x3,
501 .map = {
502 /* PM PS SM SS MAP */
503 { P0, NA, P1, NA }, /* 00b */
504 { RV, RV, RV, RV }, /* 01b */
505 { RV, RV, RV, RV }, /* 10b */
506 { RV, RV, RV, RV },
507 },
508};
509
Tejun Heod96715c2006-06-29 01:58:28 +0900510static const struct piix_map_db *piix_map_db_table[] = {
511 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900512 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900513 [ich6m_sata] = &ich6m_map_db,
514 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900515 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900516 [ich8m_apple_sata] = &ich8m_apple_map_db,
517 [tolapai_sata] = &tolapai_map_db,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800518 [ich8_sata_snb] = &ich8_map_db,
Youquan Songb26bcbe2013-03-06 10:49:05 -0500519 [ich8_2port_sata_snb] = &ich8_2port_map_db,
Chew, Chiau Ee8842c552013-05-16 15:33:29 +0800520 [ich8_2port_sata_byt] = &ich8_2port_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900521};
522
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900524 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
525 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900526 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100527 .pio_mask = ATA_PIO4,
528 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900529 .port_ops = &piix_pata_ops,
530 },
531
Jeff Garzikec300d92007-09-01 07:17:36 -0400532 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900533 {
Tejun Heob3362f82006-11-10 18:08:10 +0900534 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100535 .pio_mask = ATA_PIO4,
536 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
537 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900538 .port_ops = &piix_pata_ops,
539 },
540
Jeff Garzikec300d92007-09-01 07:17:36 -0400541 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 {
Tejun Heob3362f82006-11-10 18:08:10 +0900543 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100544 .pio_mask = ATA_PIO4,
545 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
546 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400547 .port_ops = &ich_pata_ops,
548 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400549
550 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400551 {
Tejun Heob3362f82006-11-10 18:08:10 +0900552 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100553 .pio_mask = ATA_PIO4,
554 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400555 .udma_mask = ATA_UDMA4,
556 .port_ops = &ich_pata_ops,
557 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400558
Jeff Garzikec300d92007-09-01 07:17:36 -0400559 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400560 {
Tejun Heob3362f82006-11-10 18:08:10 +0900561 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100562 .pio_mask = ATA_PIO4,
563 .mwdma_mask = ATA_MWDMA12_ONLY,
564 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400565 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 },
567
Alan Coxc611bed2009-05-06 17:08:44 +0100568 [ich_pata_100_nomwdma1] =
569 {
570 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
571 .pio_mask = ATA_PIO4,
572 .mwdma_mask = ATA_MWDMA2_ONLY,
573 .udma_mask = ATA_UDMA5,
574 .port_ops = &ich_pata_ops,
575 },
576
Jeff Garzikec300d92007-09-01 07:17:36 -0400577 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 {
Tejun Heo228c1592006-11-10 18:08:10 +0900579 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100580 .pio_mask = ATA_PIO4,
581 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400582 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 .port_ops = &piix_sata_ops,
584 },
585
Jeff Garzikec300d92007-09-01 07:17:36 -0400586 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 {
Tejun Heo723159c2008-01-04 18:42:20 +0900588 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100589 .pio_mask = ATA_PIO4,
590 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400591 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 .port_ops = &piix_sata_ops,
593 },
594
Tejun Heo9c0bf672008-03-26 16:00:58 +0900595 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700596 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900597 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100598 .pio_mask = ATA_PIO4,
599 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400600 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700601 .port_ops = &piix_sata_ops,
602 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900603
Tejun Heo9c0bf672008-03-26 16:00:58 +0900604 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400605 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900606 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100607 .pio_mask = ATA_PIO4,
608 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400609 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400610 .port_ops = &piix_sata_ops,
611 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400612
Tejun Heo00242ec2007-11-19 11:24:25 +0900613 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700614 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900615 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100616 .pio_mask = ATA_PIO4,
617 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700618 .udma_mask = ATA_UDMA6,
619 .port_ops = &piix_sata_ops,
620 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700621
Tejun Heo9c0bf672008-03-26 16:00:58 +0900622 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700623 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900624 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100625 .pio_mask = ATA_PIO4,
626 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700627 .udma_mask = ATA_UDMA6,
628 .port_ops = &piix_sata_ops,
629 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900630
Tejun Heo9c0bf672008-03-26 16:00:58 +0900631 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900632 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900633 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100634 .pio_mask = ATA_PIO4,
635 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900636 .udma_mask = ATA_UDMA6,
637 .port_ops = &piix_sata_ops,
638 },
639
Tejun Heo25f98132008-01-07 19:38:53 +0900640 [piix_pata_vmw] =
641 {
Tejun Heo25f98132008-01-07 19:38:53 +0900642 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100643 .pio_mask = ATA_PIO4,
644 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
645 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900646 .port_ops = &piix_vmw_ops,
647 },
648
Ming Lei5e5a4f52011-10-07 11:50:22 +0800649 /*
650 * some Sandybridge chipsets have broken 32 mode up to now,
651 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
652 */
653 [ich8_sata_snb] =
654 {
655 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
656 .pio_mask = ATA_PIO4,
657 .mwdma_mask = ATA_MWDMA2,
658 .udma_mask = ATA_UDMA6,
659 .port_ops = &piix_sata_ops,
660 },
661
Youquan Songb26bcbe2013-03-06 10:49:05 -0500662 [ich8_2port_sata_snb] =
663 {
664 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
665 | PIIX_FLAG_PIO16,
666 .pio_mask = ATA_PIO4,
667 .mwdma_mask = ATA_MWDMA2,
668 .udma_mask = ATA_UDMA6,
669 .port_ops = &piix_sata_ops,
670 },
Chew, Chiau Ee8842c552013-05-16 15:33:29 +0800671
672 [ich8_2port_sata_byt] =
673 {
674 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
675 .pio_mask = ATA_PIO4,
676 .mwdma_mask = ATA_MWDMA2,
677 .udma_mask = ATA_UDMA6,
678 .port_ops = &piix_sata_ops,
679 },
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681};
682
683static struct pci_bits piix_enable_bits[] = {
684 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
685 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
686};
687
688MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
689MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
690MODULE_LICENSE("GPL");
691MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
692MODULE_VERSION(DRV_VERSION);
693
Alan Coxfc085152006-10-10 14:28:11 -0700694struct ich_laptop {
695 u16 device;
696 u16 subvendor;
697 u16 subdevice;
698};
699
700/*
701 * List of laptops that use short cables rather than 80 wire
702 */
703
704static const struct ich_laptop ich_laptop[] = {
705 /* devid, subvendor, subdev */
706 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000707 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900708 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500709 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700710 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400711 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200712 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300713 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500714 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200715 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200716 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
717 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500718 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100719 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700720 /* end marker */
721 { 0, }
722};
723
Ming Lei5e5a4f52011-10-07 11:50:22 +0800724static int piix_port_start(struct ata_port *ap)
725{
726 if (!(ap->flags & PIIX_FLAG_PIO16))
727 ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
728
729 return ata_bmdma_port_start(ap);
730}
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100733 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 * @ap: Port for which cable detect info is desired
735 *
736 * Read 80c cable indicator from ATA PCI device's PCI config
737 * register. This register is normally set by firmware (BIOS).
738 *
739 * LOCKING:
740 * None (inherited from caller).
741 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400742
Alan Coxeb4a2c72007-04-11 00:04:20 +0100743static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744{
Jeff Garzikcca39742006-08-24 03:19:22 -0400745 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900746 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700747 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900748 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
Alan Coxfc085152006-10-10 14:28:11 -0700750 /* Check for specials - Acer Aspire 5602WLMi */
751 while (lap->device) {
752 if (lap->device == pdev->device &&
753 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400754 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100755 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400756
Alan Coxfc085152006-10-10 14:28:11 -0700757 lap++;
758 }
759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900761 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900762 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100763 return ATA_CBL_PATA40;
764 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765}
766
767/**
Tejun Heoccc46722006-05-31 18:28:14 +0900768 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900769 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900770 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 * LOCKING:
773 * None (inherited from caller).
774 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900775static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776{
Tejun Heocc0680a2007-08-06 18:36:23 +0900777 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400778 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779
Alan Coxc9619222006-09-26 17:53:38 +0100780 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
781 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900782 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900783}
784
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200785static DEFINE_SPINLOCK(piix_lock);
786
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200787static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
788 u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789{
Jeff Garzikcca39742006-08-24 03:19:22 -0400790 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200791 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900793 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 unsigned int slave_port = 0x44;
795 u16 master_data;
796 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400797 u8 udma_enable;
798 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400799
Jeff Garzik669a5db2006-08-29 18:12:40 -0400800 /*
801 * See Intel Document 298600-004 for the timing programing rules
802 * for ICH controllers.
803 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
805 static const /* ISP RTC */
806 u8 timings[][2] = { { 0, 0 },
807 { 0, 0 },
808 { 1, 0 },
809 { 2, 1 },
810 { 2, 3 }, };
811
Jeff Garzik669a5db2006-08-29 18:12:40 -0400812 if (pio >= 2)
813 control |= 1; /* TIME1 enable */
814 if (ata_pio_need_iordy(adev))
815 control |= 2; /* IE enable */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400816 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400817 if (adev->class == ATA_DEV_ATA)
818 control |= 4; /* PPE enable */
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200819 /*
820 * If the drive MWDMA is faster than it can do PIO then
821 * we must force PIO into PIO0
822 */
823 if (adev->pio_mode < XFER_PIO_0 + pio)
824 /* Enable DMA timing only */
825 control |= 8; /* PIO cycles in PIO0 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400826
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200827 spin_lock_irqsave(&piix_lock, flags);
828
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200829 /* PIO configuration clears DTE unconditionally. It will be
830 * programmed in set_dmamode which is guaranteed to be called
831 * after set_piomode if any DMA mode is available.
832 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 pci_read_config_word(dev, master_port, &master_data);
834 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200835 /* clear TIME1|IE1|PPE1|DTE1 */
836 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400837 /* enable PPE1, IE1 and TIME1 as needed */
838 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900840 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400841 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200842 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
843 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200845 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
846 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400847 /* Enable PPE, IE and TIME as appropriate */
848 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200849 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 master_data |=
851 (timings[pio][0] << 12) |
852 (timings[pio][1] << 8);
853 }
Bartlomiej Zolnierkiewiczce986692011-10-13 15:28:30 +0200854
855 /* Enable SITRE (separate slave timing register) */
856 master_data |= 0x4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 pci_write_config_word(dev, master_port, master_data);
858 if (is_slave)
859 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400860
861 /* Ensure the UDMA bit is off - it will be turned back on if
862 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400863
Jeff Garzik669a5db2006-08-29 18:12:40 -0400864 if (ap->udma_mask) {
865 pci_read_config_byte(dev, 0x48, &udma_enable);
866 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
867 pci_write_config_byte(dev, 0x48, udma_enable);
868 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200869
870 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871}
872
873/**
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200874 * piix_set_piomode - Initialize host controller PATA PIO timings
875 * @ap: Port whose timings we are configuring
876 * @adev: Drive in question
877 *
878 * Set PIO mode for device, in host controller PCI config space.
879 *
880 * LOCKING:
881 * None (inherited from caller).
882 */
883
884static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
885{
886 piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
887}
888
889/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400890 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400892 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200893 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 *
895 * Set UDMA mode for device, in host controller PCI config space.
896 *
897 * LOCKING:
898 * None (inherited from caller).
899 */
900
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400901static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902{
Jeff Garzikcca39742006-08-24 03:19:22 -0400903 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200904 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400905 u8 speed = adev->dma_mode;
906 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800907 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 if (speed >= XFER_UDMA_0) {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200910 unsigned int udma = speed - XFER_UDMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400911 u16 udma_timing;
912 u16 ideconf;
913 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400914
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200915 spin_lock_irqsave(&piix_lock, flags);
916
917 pci_read_config_byte(dev, 0x48, &udma_enable);
918
Jeff Garzik669a5db2006-08-29 18:12:40 -0400919 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400920 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400921 * selection of dividers
922 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400923 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400924 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400925 */
926 u_speed = min(2 - (udma & 1), udma);
927 if (udma == 5)
928 u_clock = 0x1000; /* 100Mhz */
929 else if (udma > 2)
930 u_clock = 1; /* 66Mhz */
931 else
932 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400933
Jeff Garzik669a5db2006-08-29 18:12:40 -0400934 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400935
Jeff Garzik669a5db2006-08-29 18:12:40 -0400936 /* Load the CT/RP selection */
937 pci_read_config_word(dev, 0x4A, &udma_timing);
938 udma_timing &= ~(3 << (4 * devid));
939 udma_timing |= u_speed << (4 * devid);
940 pci_write_config_word(dev, 0x4A, udma_timing);
941
Jeff Garzik85cd7252006-08-31 00:03:49 -0400942 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400943 /* Select a 33/66/100Mhz clock */
944 pci_read_config_word(dev, 0x54, &ideconf);
945 ideconf &= ~(0x1001 << devid);
946 ideconf |= u_clock << devid;
947 /* For ICH or later we should set bit 10 for better
948 performance (WR_PingPong_En) */
949 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 }
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200951
952 pci_write_config_byte(dev, 0x48, udma_enable);
953
954 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 } else {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200956 /* MWDMA is driven by the PIO timings. */
957 unsigned int mwdma = speed - XFER_MW_DMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400958 const unsigned int needed_pio[3] = {
959 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
960 };
961 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400962
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200963 /* XFER_PIO_0 is never used currently */
964 piix_set_timings(ap, adev, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400966}
967
968/**
969 * piix_set_dmamode - Initialize host controller PATA DMA timings
970 * @ap: Port whose timings we are configuring
971 * @adev: um
972 *
973 * Set MW/UDMA mode for device, in host controller PCI config space.
974 *
975 * LOCKING:
976 * None (inherited from caller).
977 */
978
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400979static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400980{
981 do_pata_set_dmamode(ap, adev, 0);
982}
983
984/**
985 * ich_set_dmamode - Initialize host controller PATA DMA timings
986 * @ap: Port whose timings we are configuring
987 * @adev: um
988 *
989 * Set MW/UDMA mode for device, in host controller PCI config space.
990 *
991 * LOCKING:
992 * None (inherited from caller).
993 */
994
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400995static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400996{
997 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998}
999
Tejun Heoc7290722008-01-18 18:36:30 +09001000/*
1001 * Serial ATA Index/Data Pair Superset Registers access
1002 *
1003 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +09001004 * and data register pair located at BAR5 which means that we have
1005 * separate SCRs for master and slave. This is handled using libata
1006 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +09001007 */
1008static const int piix_sidx_map[] = {
1009 [SCR_STATUS] = 0,
1010 [SCR_ERROR] = 2,
1011 [SCR_CONTROL] = 1,
1012};
1013
Tejun Heobe77e432008-07-31 17:02:44 +09001014static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +09001015{
Tejun Heobe77e432008-07-31 17:02:44 +09001016 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +09001017 struct piix_host_priv *hpriv = ap->host->private_data;
1018
Tejun Heobe77e432008-07-31 17:02:44 +09001019 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +09001020 hpriv->sidpr + PIIX_SIDPR_IDX);
1021}
1022
Tejun Heo82ef04f2008-07-31 17:02:40 +09001023static int piix_sidpr_scr_read(struct ata_link *link,
1024 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +09001025{
Tejun Heobe77e432008-07-31 17:02:44 +09001026 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +09001027
1028 if (reg >= ARRAY_SIZE(piix_sidx_map))
1029 return -EINVAL;
1030
Tejun Heobe77e432008-07-31 17:02:44 +09001031 piix_sidpr_sel(link, reg);
1032 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001033 return 0;
1034}
1035
Tejun Heo82ef04f2008-07-31 17:02:40 +09001036static int piix_sidpr_scr_write(struct ata_link *link,
1037 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +09001038{
Tejun Heobe77e432008-07-31 17:02:44 +09001039 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +09001040
Tejun Heoc7290722008-01-18 18:36:30 +09001041 if (reg >= ARRAY_SIZE(piix_sidx_map))
1042 return -EINVAL;
1043
Tejun Heobe77e432008-07-31 17:02:44 +09001044 piix_sidpr_sel(link, reg);
1045 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001046 return 0;
1047}
1048
Tejun Heoa97c40062010-09-01 17:50:08 +02001049static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
1050 unsigned hints)
1051{
1052 return sata_link_scr_lpm(link, policy, false);
1053}
1054
Tejun Heo27943622010-01-19 10:49:19 +09001055static bool piix_irq_check(struct ata_port *ap)
1056{
1057 if (unlikely(!ap->ioaddr.bmdma_addr))
1058 return false;
1059
1060 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
1061}
1062
Tejun Heob8b275e2007-07-10 15:55:43 +09001063#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001064static int piix_broken_suspend(void)
1065{
Jeff Garzik18552562007-10-03 15:15:40 -04001066 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001067 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001068 .ident = "TECRA M3",
1069 .matches = {
1070 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1071 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1072 },
1073 },
1074 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001075 .ident = "TECRA M3",
1076 .matches = {
1077 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1078 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1079 },
1080 },
1081 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001082 .ident = "TECRA M4",
1083 .matches = {
1084 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1085 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1086 },
1087 },
1088 {
Tejun Heo040dee52008-06-13 18:05:02 +09001089 .ident = "TECRA M4",
1090 .matches = {
1091 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1092 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1093 },
1094 },
1095 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001096 .ident = "TECRA M5",
1097 .matches = {
1098 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1099 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1100 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001101 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001102 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001103 .ident = "TECRA M6",
1104 .matches = {
1105 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1106 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1107 },
1108 },
1109 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001110 .ident = "TECRA M7",
1111 .matches = {
1112 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1113 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1114 },
1115 },
1116 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001117 .ident = "TECRA A8",
1118 .matches = {
1119 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1120 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1121 },
1122 },
1123 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001124 .ident = "Satellite R20",
1125 .matches = {
1126 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1127 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1128 },
1129 },
1130 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001131 .ident = "Satellite R25",
1132 .matches = {
1133 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1134 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1135 },
1136 },
1137 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001138 .ident = "Satellite U200",
1139 .matches = {
1140 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1141 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1142 },
1143 },
1144 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001145 .ident = "Satellite U200",
1146 .matches = {
1147 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1148 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1149 },
1150 },
1151 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001152 .ident = "Satellite Pro U200",
1153 .matches = {
1154 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1155 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1156 },
1157 },
1158 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001159 .ident = "Satellite U205",
1160 .matches = {
1161 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1162 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1163 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001164 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001165 {
Tejun Heode753e52007-11-12 17:56:24 +09001166 .ident = "SATELLITE U205",
1167 .matches = {
1168 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1169 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1170 },
1171 },
1172 {
Benjamin Larssonb73fa462012-01-08 00:39:10 +01001173 .ident = "Satellite Pro A120",
1174 .matches = {
1175 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1176 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
1177 },
1178 },
1179 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001180 .ident = "Portege M500",
1181 .matches = {
1182 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1183 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1184 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001185 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001186 {
1187 .ident = "VGN-BX297XP",
1188 .matches = {
1189 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1190 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1191 },
1192 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001193
1194 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001195 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001196 static const char *oemstrs[] = {
1197 "Tecra M3,",
1198 };
1199 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001200
1201 if (dmi_check_system(sysids))
1202 return 1;
1203
Tejun Heo7abe79c2007-07-27 14:55:07 +09001204 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1205 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1206 return 1;
1207
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001208 /* TECRA M4 sometimes forgets its identify and reports bogus
1209 * DMI information. As the bogus information is a bit
1210 * generic, match as many entries as possible. This manual
1211 * matching is necessary because dmi_system_id.matches is
1212 * limited to four entries.
1213 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001214 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1215 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1216 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1217 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1218 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1219 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1220 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001221 return 1;
1222
Tejun Heo8c3832e2007-07-27 14:53:28 +09001223 return 0;
1224}
Tejun Heob8b275e2007-07-10 15:55:43 +09001225
1226static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1227{
1228 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1229 unsigned long flags;
1230 int rc = 0;
1231
1232 rc = ata_host_suspend(host, mesg);
1233 if (rc)
1234 return rc;
1235
1236 /* Some braindamaged ACPI suspend implementations expect the
1237 * controller to be awake on entry; otherwise, it burns cpu
1238 * cycles and power trying to do something to the sleeping
1239 * beauty.
1240 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001241 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001242 pci_save_state(pdev);
1243
1244 /* mark its power state as "unknown", since we don't
1245 * know if e.g. the BIOS will change its device state
1246 * when we suspend.
1247 */
1248 if (pdev->current_state == PCI_D0)
1249 pdev->current_state = PCI_UNKNOWN;
1250
1251 /* tell resume that it's waking up from broken suspend */
1252 spin_lock_irqsave(&host->lock, flags);
1253 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1254 spin_unlock_irqrestore(&host->lock, flags);
1255 } else
1256 ata_pci_device_do_suspend(pdev, mesg);
1257
1258 return 0;
1259}
1260
1261static int piix_pci_device_resume(struct pci_dev *pdev)
1262{
1263 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1264 unsigned long flags;
1265 int rc;
1266
1267 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1268 spin_lock_irqsave(&host->lock, flags);
1269 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1270 spin_unlock_irqrestore(&host->lock, flags);
1271
1272 pci_set_power_state(pdev, PCI_D0);
1273 pci_restore_state(pdev);
1274
1275 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001276 * pci_reenable_device() to avoid affecting the enable
1277 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001278 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001279 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001280 if (rc)
Joe Perchesa44fec12011-04-15 15:51:58 -07001281 dev_err(&pdev->dev,
1282 "failed to enable device after resume (%d)\n",
1283 rc);
Tejun Heob8b275e2007-07-10 15:55:43 +09001284 } else
1285 rc = ata_pci_device_do_resume(pdev);
1286
1287 if (rc == 0)
1288 ata_host_resume(host);
1289
1290 return rc;
1291}
1292#endif
1293
Tejun Heo25f98132008-01-07 19:38:53 +09001294static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1295{
1296 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1297}
1298
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299#define AHCI_PCI_BAR 5
1300#define AHCI_GLOBAL_CTL 0x04
1301#define AHCI_ENABLE (1 << 31)
1302static int piix_disable_ahci(struct pci_dev *pdev)
1303{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001304 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 u32 tmp;
1306 int rc = 0;
1307
1308 /* BUG: pci_enable_device has not yet been called. This
1309 * works because this device is usually set up by BIOS.
1310 */
1311
Jeff Garzik374b1872005-08-30 05:42:52 -04001312 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1313 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001315
Jeff Garzik374b1872005-08-30 05:42:52 -04001316 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 if (!mmio)
1318 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001319
Alan Coxc47a6312007-11-19 14:28:28 +00001320 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 if (tmp & AHCI_ENABLE) {
1322 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001323 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
Alan Coxc47a6312007-11-19 14:28:28 +00001325 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 if (tmp & AHCI_ENABLE)
1327 rc = -EIO;
1328 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001329
Jeff Garzik374b1872005-08-30 05:42:52 -04001330 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 return rc;
1332}
1333
1334/**
Alan Coxc621b142005-12-08 19:22:28 +00001335 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001336 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001337 *
Alan Coxc621b142005-12-08 19:22:28 +00001338 * Check for the present of 450NX errata #19 and errata #25. If
1339 * they are found return an error code so we can turn off DMA
1340 */
1341
1342static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1343{
1344 struct pci_dev *pdev = NULL;
1345 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001346 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001347
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001348 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001349 /* Look for 450NX PXB. Check for problem configurations
1350 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001351 pci_read_config_word(pdev, 0x41, &cfg);
1352 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001353 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001354 no_piix_dma = 1;
1355 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001356 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001357 no_piix_dma = 2;
1358 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001359 if (no_piix_dma)
Joe Perchesa44fec12011-04-15 15:51:58 -07001360 dev_warn(&ata_dev->dev,
1361 "450NX errata present, disabling IDE DMA%s\n",
1362 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1363 : "");
1364
Alan Coxc621b142005-12-08 19:22:28 +00001365 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001366}
Alan Coxc621b142005-12-08 19:22:28 +00001367
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001368static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001369 const struct piix_map_db *map_db)
1370{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001371 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001372 u16 pcs, new_pcs;
1373
1374 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1375
1376 new_pcs = pcs | map_db->port_enable;
1377
1378 if (new_pcs != pcs) {
1379 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1380 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1381 msleep(150);
1382 }
1383}
1384
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001385static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1386 struct ata_port_info *pinfo,
1387 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001388{
Al Virob4482a42007-10-14 19:35:40 +01001389 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001390 int i, invalid_map = 0;
1391 u8 map_value;
1392
1393 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1394
1395 map = map_db->map[map_value & map_db->mask];
1396
Joe Perchesa44fec12011-04-15 15:51:58 -07001397 dev_info(&pdev->dev, "MAP [");
Tejun Heod33f58b2006-03-01 01:25:39 +09001398 for (i = 0; i < 4; i++) {
1399 switch (map[i]) {
1400 case RV:
1401 invalid_map = 1;
Joe Perchesa44fec12011-04-15 15:51:58 -07001402 pr_cont(" XX");
Tejun Heod33f58b2006-03-01 01:25:39 +09001403 break;
1404
1405 case NA:
Joe Perchesa44fec12011-04-15 15:51:58 -07001406 pr_cont(" --");
Tejun Heod33f58b2006-03-01 01:25:39 +09001407 break;
1408
1409 case IDE:
1410 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001411 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001412 i++;
Joe Perchesa44fec12011-04-15 15:51:58 -07001413 pr_cont(" IDE IDE");
Tejun Heod33f58b2006-03-01 01:25:39 +09001414 break;
1415
1416 default:
Joe Perchesa44fec12011-04-15 15:51:58 -07001417 pr_cont(" P%d", map[i]);
Tejun Heod33f58b2006-03-01 01:25:39 +09001418 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001419 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001420 break;
1421 }
1422 }
Joe Perchesa44fec12011-04-15 15:51:58 -07001423 pr_cont(" ]\n");
Tejun Heod33f58b2006-03-01 01:25:39 +09001424
1425 if (invalid_map)
Joe Perchesa44fec12011-04-15 15:51:58 -07001426 dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
Tejun Heod33f58b2006-03-01 01:25:39 +09001427
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001428 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001429}
1430
Tejun Heoe9c16702009-03-03 13:52:16 +09001431static bool piix_no_sidpr(struct ata_host *host)
1432{
1433 struct pci_dev *pdev = to_pci_dev(host->dev);
1434
1435 /*
1436 * Samsung DB-P70 only has three ATA ports exposed and
1437 * curiously the unconnected first port reports link online
1438 * while not responding to SRST protocol causing excessive
1439 * detection delay.
1440 *
1441 * Unfortunately, the system doesn't carry enough DMI
1442 * information to identify the machine but does have subsystem
1443 * vendor and device set. As it's unclear whether the
1444 * subsystem vendor/device is used only for this specific
1445 * board, the port can't be disabled solely with the
1446 * information; however, turning off SIDPR access works around
1447 * the problem. Turn it off.
1448 *
1449 * This problem is reported in bnc#441240.
1450 *
1451 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1452 */
1453 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1454 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1455 pdev->subsystem_device == 0xb049) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001456 dev_warn(host->dev,
1457 "Samsung DB-P70 detected, disabling SIDPR\n");
Tejun Heoe9c16702009-03-03 13:52:16 +09001458 return true;
1459 }
1460
1461 return false;
1462}
1463
Tejun Heobe77e432008-07-31 17:02:44 +09001464static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001465{
1466 struct pci_dev *pdev = to_pci_dev(host->dev);
1467 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001468 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001469 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001470 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001471
1472 /* check for availability */
1473 for (i = 0; i < 4; i++)
1474 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001475 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001476
Tejun Heoe9c16702009-03-03 13:52:16 +09001477 /* is it blacklisted? */
1478 if (piix_no_sidpr(host))
1479 return 0;
1480
Tejun Heoc7290722008-01-18 18:36:30 +09001481 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001482 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001483
1484 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1485 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001486 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001487
1488 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001489 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001490
1491 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001492
1493 /* SCR access via SIDPR doesn't work on some configurations.
1494 * Give it a test drive by inhibiting power save modes which
1495 * we'll do anyway.
1496 */
Tejun Heobe77e432008-07-31 17:02:44 +09001497 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001498
1499 /* if IPM is already 3, SCR access is probably working. Don't
1500 * un-inhibit power save modes as BIOS might have inhibited
1501 * them for a reason.
1502 */
1503 if ((scontrol & 0xf00) != 0x300) {
1504 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001505 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1506 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001507
1508 if ((scontrol & 0xf00) != 0x300) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001509 dev_info(host->dev,
1510 "SCR access via SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001511 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001512 }
1513 }
1514
Tejun Heobe77e432008-07-31 17:02:44 +09001515 /* okay, SCRs available, set ops and ask libata for slave_link */
1516 for (i = 0; i < 2; i++) {
1517 struct ata_port *ap = host->ports[i];
1518
1519 ap->ops = &piix_sidpr_sata_ops;
1520
1521 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1522 rc = ata_slave_link_init(ap);
1523 if (rc)
1524 return rc;
1525 }
1526 }
1527
1528 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001529}
1530
Tejun Heo2852bcf2009-01-02 12:04:48 +09001531static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001532{
Jeff Garzik18552562007-10-03 15:15:40 -04001533 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001534 {
1535 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1536 * isn't used to boot the system which
1537 * disables the channel.
1538 */
1539 .ident = "M570U",
1540 .matches = {
1541 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1542 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1543 },
1544 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001545
1546 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001547 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001548 struct pci_dev *pdev = to_pci_dev(host->dev);
1549 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001550
1551 if (!dmi_check_system(sysids))
1552 return;
1553
1554 /* The datasheet says that bit 18 is NOOP but certain systems
1555 * seem to use it to disable a channel. Clear the bit on the
1556 * affected systems.
1557 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001558 if (hpriv->saved_iocfg & (1 << 18)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001559 dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001560 pci_write_config_dword(pdev, PIIX_IOCFG,
1561 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001562 }
1563}
1564
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001565static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1566{
1567 static const struct dmi_system_id broken_systems[] = {
1568 {
1569 .ident = "HP Compaq 2510p",
1570 .matches = {
1571 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1572 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1573 },
1574 /* PCI slot number of the controller */
1575 .driver_data = (void *)0x1FUL,
1576 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001577 {
1578 .ident = "HP Compaq nc6000",
1579 .matches = {
1580 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1581 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1582 },
1583 /* PCI slot number of the controller */
1584 .driver_data = (void *)0x1FUL,
1585 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001586
1587 { } /* terminate list */
1588 };
1589 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1590
1591 if (dmi) {
1592 unsigned long slot = (unsigned long)dmi->driver_data;
1593 /* apply the quirk only to on-board controllers */
1594 return slot == PCI_SLOT(pdev->devfn);
1595 }
1596
1597 return false;
1598}
1599
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001600static int prefer_ms_hyperv = 1;
1601module_param(prefer_ms_hyperv, int, 0);
1602
1603static void piix_ignore_devices_quirk(struct ata_host *host)
1604{
1605#if IS_ENABLED(CONFIG_HYPERV_STORAGE)
1606 static const struct dmi_system_id ignore_hyperv[] = {
1607 {
1608 /* On Hyper-V hypervisors the disks are exposed on
1609 * both the emulated SATA controller and on the
1610 * paravirtualised drivers. The CD/DVD devices
1611 * are only exposed on the emulated controller.
1612 * Request we ignore ATA devices on this host.
1613 */
1614 .ident = "Hyper-V Virtual Machine",
1615 .matches = {
1616 DMI_MATCH(DMI_SYS_VENDOR,
1617 "Microsoft Corporation"),
1618 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1619 },
1620 },
1621 { } /* terminate list */
1622 };
Olaf Hering7ae6c922012-09-18 17:48:01 +02001623 static const struct dmi_system_id allow_virtual_pc[] = {
1624 {
1625 /* In MS Virtual PC guests the DMI ident is nearly
1626 * identical to a Hyper-V guest. One difference is the
1627 * product version which is used here to identify
1628 * a Virtual PC guest. This entry allows ata_piix to
1629 * drive the emulated hardware.
1630 */
1631 .ident = "MS Virtual PC 2007",
1632 .matches = {
1633 DMI_MATCH(DMI_SYS_VENDOR,
1634 "Microsoft Corporation"),
1635 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1636 DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
1637 },
1638 },
1639 { } /* terminate list */
1640 };
1641 const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
1642 const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001643
Olaf Hering7ae6c922012-09-18 17:48:01 +02001644 if (ignore && !allow && prefer_ms_hyperv) {
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001645 host->flags |= ATA_HOST_IGNORE_ATA;
1646 dev_info(host->dev, "%s detected, ATA device ignore set\n",
Olaf Hering7ae6c922012-09-18 17:48:01 +02001647 ignore->ident);
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001648 }
1649#endif
1650}
1651
Alan Coxc621b142005-12-08 19:22:28 +00001652/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 * piix_init_one - Register PIIX ATA PCI device with kernel services
1654 * @pdev: PCI device to register
1655 * @ent: Entry in piix_pci_tbl matching with @pdev
1656 *
1657 * Called from kernel PCI layer. We probe for combined mode (sigh),
1658 * and then hand over control to libata, for it to do the rest.
1659 *
1660 * LOCKING:
1661 * Inherited from PCI layer (may sleep).
1662 *
1663 * RETURNS:
1664 * Zero on success, or -ERRNO value.
1665 */
1666
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001667static int __devinit piix_init_one(struct pci_dev *pdev,
1668 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669{
Tejun Heo24dc5f32007-01-20 16:00:28 +09001670 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001671 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001672 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heoa97c40062010-09-01 17:50:08 +02001673 struct scsi_host_template *sht = &piix_sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001674 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001675 struct ata_host *host;
1676 struct piix_host_priv *hpriv;
1677 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
Joe Perches06296a12011-04-15 15:52:00 -07001679 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680
Alan Cox347979a2009-05-06 17:10:08 +01001681 /* no hotplugging support for later devices (FIXME) */
1682 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 return -ENODEV;
1684
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001685 if (piix_broken_system_poweroff(pdev)) {
1686 piix_port_info[ent->driver_data].flags |=
1687 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1688 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1689 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1690 "on poweroff and hibernation\n");
1691 }
1692
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001693 port_info[0] = piix_port_info[ent->driver_data];
1694 port_info[1] = piix_port_info[ent->driver_data];
1695
1696 port_flags = port_info[0].flags;
1697
1698 /* enable device and prepare host */
1699 rc = pcim_enable_device(pdev);
1700 if (rc)
1701 return rc;
1702
Tejun Heo2852bcf2009-01-02 12:04:48 +09001703 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1704 if (!hpriv)
1705 return -ENOMEM;
1706
1707 /* Save IOCFG, this will be used for cable detection, quirk
1708 * detection and restoration on detach. This is necessary
1709 * because some ACPI implementations mess up cable related
1710 * bits on _STM. Reported on kernel bz#11879.
1711 */
1712 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1713
Tejun Heo5016d7d2008-03-26 15:46:58 +09001714 /* ICH6R may be driven by either ata_piix or ahci driver
1715 * regardless of BIOS configuration. Make sure AHCI mode is
1716 * off.
1717 */
1718 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001719 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001720 if (rc)
1721 return rc;
1722 }
1723
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001724 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001725 if (port_flags & ATA_FLAG_SATA)
1726 hpriv->map = piix_init_sata_map(pdev, port_info,
1727 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001729 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001730 if (rc)
1731 return rc;
1732 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001733
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001734 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001735 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001736 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001737 rc = piix_init_sidpr(host);
1738 if (rc)
1739 return rc;
Tejun Heoa97c40062010-09-01 17:50:08 +02001740 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1741 sht = &piix_sidpr_sht;
Tejun Heoc7290722008-01-18 18:36:30 +09001742 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Tejun Heo43a98f02007-08-23 10:15:18 +09001744 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001745 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001746
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 /* On ICH5, some BIOSen disable the interrupt using the
1748 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1749 * On ICH6, this bit has the same effect, but only when
1750 * MSI is disabled (and it is disabled, as we don't use
1751 * message-signalled interrupts currently).
1752 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001753 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001754 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
Alan Coxc621b142005-12-08 19:22:28 +00001756 if (piix_check_450nx_errata(pdev)) {
1757 /* This writes into the master table but it does not
1758 really matter for this errata as we will apply it to
1759 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001760 host->ports[0]->mwdma_mask = 0;
1761 host->ports[0]->udma_mask = 0;
1762 host->ports[1]->mwdma_mask = 0;
1763 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001764 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001765 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001766
Andy Whitcroft0d48d35d2012-05-04 22:15:11 +01001767 /* Allow hosts to specify device types to ignore when scanning. */
1768 piix_ignore_devices_quirk(host);
1769
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001770 pci_set_master(pdev);
Tejun Heoa97c40062010-09-01 17:50:08 +02001771 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772}
1773
Tejun Heo2852bcf2009-01-02 12:04:48 +09001774static void piix_remove_one(struct pci_dev *pdev)
1775{
1776 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1777 struct piix_host_priv *hpriv = host->private_data;
1778
1779 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1780
1781 ata_pci_remove_one(pdev);
1782}
1783
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784static int __init piix_init(void)
1785{
1786 int rc;
1787
Pavel Roskinb7887192006-08-10 18:13:18 +09001788 DPRINTK("pci_register_driver\n");
1789 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 if (rc)
1791 return rc;
1792
1793 in_module_init = 0;
1794
1795 DPRINTK("done\n");
1796 return 0;
1797}
1798
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799static void __exit piix_exit(void)
1800{
1801 pci_unregister_driver(&piix_pci_driver);
1802}
1803
1804module_init(piix_init);
1805module_exit(piix_exit);