blob: 99747baa367a9287442c073f479225e8cba33b31 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010017 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010020 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
Rob Herring050113e2011-10-21 17:14:27 -050027#include <linux/err.h>
Arnd Bergmann4f874102011-11-01 00:28:37 +010028#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010029#include <linux/list.h>
30#include <linux/smp.h>
Colin Cross692c3e252011-02-10 12:54:10 -080031#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010032#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010033#include <linux/io.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034#include <linux/syscore_ops.h>
Rob Herring0fc0d942011-09-28 21:27:52 -050035#include <linux/of.h>
36#include <linux/of_address.h>
37#include <linux/of_irq.h>
Rob Herringc383e042011-09-28 21:25:31 -050038#include <linux/irqdomain.h>
Trilok Sonieecb28c2011-07-20 16:24:14 +010039#include <linux/interrupt.h>
40#include <linux/percpu.h>
41#include <linux/slab.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010042
43#include <asm/irq.h>
Marc Zyngier181621e2011-09-06 09:56:17 +010044#include <asm/exception.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010045#include <asm/mach/irq.h>
46#include <asm/hardware/gic.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047#include <asm/system.h>
Trilok Sonieecb28c2011-07-20 16:24:14 +010048#include <asm/localtimer.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010049
Marc Zyngier680392b2011-11-12 16:09:49 +000050union gic_base {
51 void __iomem *common_base;
52 void __percpu __iomem **percpu_base;
53};
54
55struct gic_chip_data {
56 unsigned int irq_offset;
57 union gic_base dist_base;
58 union gic_base cpu_base;
59 unsigned int max_irq;
60#ifdef CONFIG_PM
61 unsigned int wakeup_irqs[32];
62 unsigned int enabled_irqs[32];
63#endif
64#ifdef CONFIG_CPU_PM
65 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
66 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
67 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
Rohit Vaswani26e44862012-01-05 20:26:40 -080068 u32 saved_dist_pri[DIV_ROUND_UP(1020, 4)];
Marc Zyngier680392b2011-11-12 16:09:49 +000069 u32 __percpu *saved_ppi_enable;
70 u32 __percpu *saved_ppi_conf;
71#endif
72#ifdef CONFIG_IRQ_DOMAIN
73 struct irq_domain domain;
74#endif
75 unsigned int gic_irqs;
76#ifdef CONFIG_GIC_NON_BANKED
77 void __iomem *(*get_base)(union gic_base *);
78#endif
79};
80
Thomas Gleixner450ea482009-07-03 08:44:46 -050081static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010082
Rohit Vaswani26e44862012-01-05 20:26:40 -080083#ifdef CONFIG_CPU_PM
84static unsigned int saved_dist_ctrl, saved_cpu_ctrl;
85#endif
86
Russell Kingff2e27a2010-12-04 16:13:29 +000087/* Address of GIC 0 CPU interface */
Russell Kingbef8f9e2010-12-04 16:50:58 +000088void __iomem *gic_cpu_base_addr __read_mostly;
Russell Kingff2e27a2010-12-04 16:13:29 +000089
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010090/*
91 * Supported arch specific GIC irq extension.
92 * Default make them NULL.
93 */
94struct irq_chip gic_arch_extn = {
Will Deacon1a017532011-02-09 12:01:12 +000095 .irq_eoi = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010096 .irq_mask = NULL,
97 .irq_unmask = NULL,
98 .irq_retrigger = NULL,
99 .irq_set_type = NULL,
100 .irq_set_wake = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101 .irq_disable = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100102};
103
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100104#ifndef MAX_GIC_NR
105#define MAX_GIC_NR 1
106#endif
107
Russell Kingbef8f9e2010-12-04 16:50:58 +0000108static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100109
Marc Zyngier680392b2011-11-12 16:09:49 +0000110#ifdef CONFIG_GIC_NON_BANKED
111static void __iomem *gic_get_percpu_base(union gic_base *base)
112{
113 return *__this_cpu_ptr(base->percpu_base);
114}
115
116static void __iomem *gic_get_common_base(union gic_base *base)
117{
118 return base->common_base;
119}
120
121static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
122{
123 return data->get_base(&data->dist_base);
124}
125
126static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
127{
128 return data->get_base(&data->cpu_base);
129}
130
131static inline void gic_set_base_accessor(struct gic_chip_data *data,
132 void __iomem *(*f)(union gic_base *))
133{
134 data->get_base = f;
135}
136#else
137#define gic_data_dist_base(d) ((d)->dist_base.common_base)
138#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
139#define gic_set_base_accessor(d,f)
140#endif
141
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100142static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100143{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100144 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngier680392b2011-11-12 16:09:49 +0000145 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100146}
147
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100148static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100149{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100150 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngier680392b2011-11-12 16:09:49 +0000151 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100152}
153
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100154static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100155{
Rob Herringc383e042011-09-28 21:25:31 -0500156 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100157}
158
Taniya Dasb241bd82012-03-19 17:58:06 +0530159#if defined(CONFIG_CPU_V7) && defined(CONFIG_GIC_SECURE)
Rohit Vaswani26e44862012-01-05 20:26:40 -0800160static const inline bool is_cpu_secure(void)
161{
162 unsigned int dscr;
163
164 asm volatile ("mrc p14, 0, %0, c0, c1, 0" : "=r" (dscr));
165
166 /* BIT(18) - NS bit; 1 = NS; 0 = S */
167 if (BIT(18) & dscr)
168 return false;
169 else
170 return true;
171}
172#else
173static const inline bool is_cpu_secure(void)
174{
175 return false;
176}
177#endif
178
Russell Kingf27ecac2005-08-18 21:31:00 +0100179/*
180 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100181 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100182static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100183{
Rob Herringc383e042011-09-28 21:25:31 -0500184 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100185
Thomas Gleixner450ea482009-07-03 08:44:46 -0500186 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530187 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100188 if (gic_arch_extn.irq_mask)
189 gic_arch_extn.irq_mask(d);
Thomas Gleixner450ea482009-07-03 08:44:46 -0500190 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100191}
192
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100193static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100194{
Rob Herringc383e042011-09-28 21:25:31 -0500195 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100196
Thomas Gleixner450ea482009-07-03 08:44:46 -0500197 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100198 if (gic_arch_extn.irq_unmask)
199 gic_arch_extn.irq_unmask(d);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530200 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixner450ea482009-07-03 08:44:46 -0500201 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100202}
203
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204static void gic_disable_irq(struct irq_data *d)
205{
206 if (gic_arch_extn.irq_disable)
207 gic_arch_extn.irq_disable(d);
208}
209
210#ifdef CONFIG_PM
211static int gic_suspend_one(struct gic_chip_data *gic)
212{
213 unsigned int i;
Marc Zyngier680392b2011-11-12 16:09:49 +0000214 void __iomem *base = gic_data_dist_base(gic);
Trilok Soni6278db02012-05-20 01:29:52 +0530215#ifdef CONFIG_ARCH_MSM8625
216 unsigned long flags;
217#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700218
219 for (i = 0; i * 32 < gic->max_irq; i++) {
Taniya Das66398862012-04-30 12:24:17 +0530220#ifdef CONFIG_ARCH_MSM8625
Trilok Soni6278db02012-05-20 01:29:52 +0530221 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Taniya Das66398862012-04-30 12:24:17 +0530222#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700223 gic->enabled_irqs[i]
224 = readl_relaxed(base + GIC_DIST_ENABLE_SET + i * 4);
225 /* disable all of them */
226 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4);
227 /* enable the wakeup set */
228 writel_relaxed(gic->wakeup_irqs[i],
229 base + GIC_DIST_ENABLE_SET + i * 4);
Taniya Das66398862012-04-30 12:24:17 +0530230#ifdef CONFIG_ARCH_MSM8625
Trilok Soni6278db02012-05-20 01:29:52 +0530231 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Taniya Das66398862012-04-30 12:24:17 +0530232#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700233 }
234 mb();
235 return 0;
236}
237
238static int gic_suspend(void)
239{
240 int i;
241 for (i = 0; i < MAX_GIC_NR; i++)
242 gic_suspend_one(&gic_data[i]);
243 return 0;
244}
245
246extern int msm_show_resume_irq_mask;
247
248static void gic_show_resume_irq(struct gic_chip_data *gic)
249{
250 unsigned int i;
251 u32 enabled;
252 unsigned long pending[32];
Marc Zyngier680392b2011-11-12 16:09:49 +0000253 void __iomem *base = gic_data_dist_base(gic);
Trilok Soni6278db02012-05-20 01:29:52 +0530254#ifdef CONFIG_ARCH_MSM8625
255 unsigned long flags;
256#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700257
258 if (!msm_show_resume_irq_mask)
259 return;
260
Trilok Soni6278db02012-05-20 01:29:52 +0530261#ifdef CONFIG_ARCH_MSM8625
262 raw_spin_lock_irqsave(&irq_controller_lock, flags);
263#else
Thomas Gleixner450ea482009-07-03 08:44:46 -0500264 raw_spin_lock(&irq_controller_lock);
Trilok Soni6278db02012-05-20 01:29:52 +0530265#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700266 for (i = 0; i * 32 < gic->max_irq; i++) {
267 enabled = readl_relaxed(base + GIC_DIST_ENABLE_CLEAR + i * 4);
268 pending[i] = readl_relaxed(base + GIC_DIST_PENDING_SET + i * 4);
269 pending[i] &= enabled;
270 }
Trilok Soni6278db02012-05-20 01:29:52 +0530271#ifdef CONFIG_ARCH_MSM8625
272 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
273#else
274 raw_spin_lock(&irq_controller_lock);
275#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700276
277 for (i = find_first_bit(pending, gic->max_irq);
278 i < gic->max_irq;
279 i = find_next_bit(pending, gic->max_irq, i+1)) {
280 pr_warning("%s: %d triggered", __func__,
281 i + gic->irq_offset);
282 }
283}
284
285static void gic_resume_one(struct gic_chip_data *gic)
286{
287 unsigned int i;
Marc Zyngier680392b2011-11-12 16:09:49 +0000288 void __iomem *base = gic_data_dist_base(gic);
Trilok Soni6278db02012-05-20 01:29:52 +0530289#ifdef CONFIG_ARCH_MSM8625
290 unsigned long flags;
291#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700292 gic_show_resume_irq(gic);
293 for (i = 0; i * 32 < gic->max_irq; i++) {
Taniya Das66398862012-04-30 12:24:17 +0530294#ifdef CONFIG_ARCH_MSM8625
Trilok Soni6278db02012-05-20 01:29:52 +0530295 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Taniya Das66398862012-04-30 12:24:17 +0530296#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700297 /* disable all of them */
298 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4);
299 /* enable the enabled set */
300 writel_relaxed(gic->enabled_irqs[i],
301 base + GIC_DIST_ENABLE_SET + i * 4);
Taniya Das66398862012-04-30 12:24:17 +0530302#ifdef CONFIG_ARCH_MSM8625
Trilok Soni6278db02012-05-20 01:29:52 +0530303 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Taniya Das66398862012-04-30 12:24:17 +0530304#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700305 }
306 mb();
307}
308
309static void gic_resume(void)
310{
311 int i;
312 for (i = 0; i < MAX_GIC_NR; i++)
313 gic_resume_one(&gic_data[i]);
314}
315
316static struct syscore_ops gic_syscore_ops = {
317 .suspend = gic_suspend,
318 .resume = gic_resume,
319};
320
321static int __init gic_init_sys(void)
322{
323 register_syscore_ops(&gic_syscore_ops);
324 return 0;
325}
326arch_initcall(gic_init_sys);
327
328#endif
329
Will Deacon1a017532011-02-09 12:01:12 +0000330static void gic_eoi_irq(struct irq_data *d)
331{
332 if (gic_arch_extn.irq_eoi) {
Thomas Gleixner450ea482009-07-03 08:44:46 -0500333 raw_spin_lock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000334 gic_arch_extn.irq_eoi(d);
Thomas Gleixner450ea482009-07-03 08:44:46 -0500335 raw_spin_unlock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000336 }
Taniya Das66398862012-04-30 12:24:17 +0530337#ifdef CONFIG_ARCH_MSM8625
338 raw_spin_lock(&irq_controller_lock);
339#endif
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530340 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Taniya Das66398862012-04-30 12:24:17 +0530341#ifdef CONFIG_ARCH_MSM8625
342 raw_spin_unlock(&irq_controller_lock);
343#endif
Will Deacon1a017532011-02-09 12:01:12 +0000344}
345
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100346static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100347{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100348 void __iomem *base = gic_dist_base(d);
349 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100350 u32 enablemask = 1 << (gicirq % 32);
351 u32 enableoff = (gicirq / 32) * 4;
352 u32 confmask = 0x2 << ((gicirq % 16) * 2);
353 u32 confoff = (gicirq / 16) * 4;
354 bool enabled = false;
355 u32 val;
356
357 /* Interrupt configuration for SGIs can't be changed */
358 if (gicirq < 16)
359 return -EINVAL;
360
361 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
362 return -EINVAL;
363
Thomas Gleixner450ea482009-07-03 08:44:46 -0500364 raw_spin_lock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100365
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100366 if (gic_arch_extn.irq_set_type)
367 gic_arch_extn.irq_set_type(d, type);
368
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530369 val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100370 if (type == IRQ_TYPE_LEVEL_HIGH)
371 val &= ~confmask;
372 else if (type == IRQ_TYPE_EDGE_RISING)
373 val |= confmask;
374
375 /*
376 * As recommended by the spec, disable the interrupt before changing
377 * the configuration
378 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530379 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
380 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100381 enabled = true;
382 }
383
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530384 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100385
386 if (enabled)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530387 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100388
Thomas Gleixner450ea482009-07-03 08:44:46 -0500389 raw_spin_unlock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100390
391 return 0;
392}
393
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100394static int gic_retrigger(struct irq_data *d)
395{
396 if (gic_arch_extn.irq_retrigger)
397 return gic_arch_extn.irq_retrigger(d);
398
Abhijeet Dharmapurikar9d44ea02011-10-30 16:47:19 -0700399 /* the retrigger expects 0 for failure */
400 return 0;
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100401}
402
Catalin Marinasa06f5462005-09-30 16:07:05 +0100403#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000404static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
405 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100406{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100407 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Rob Herringc383e042011-09-28 21:25:31 -0500408 unsigned int shift = (gic_irq(d) % 4) * 8;
Russell Kingf3c52e22011-07-21 15:00:57 +0100409 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
Russell Kingc1917892011-01-23 12:12:01 +0000410 u32 val, mask, bit;
411
Russell Kingf3c52e22011-07-21 15:00:57 +0100412 if (cpu >= 8 || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000413 return -EINVAL;
414
415 mask = 0xff << shift;
Will Deacona803a8d2011-08-23 22:20:03 +0100416 bit = 1 << (cpu_logical_map(cpu) + shift);
Russell Kingf27ecac2005-08-18 21:31:00 +0100417
Thomas Gleixner450ea482009-07-03 08:44:46 -0500418 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530419 val = readl_relaxed(reg) & ~mask;
420 writel_relaxed(val | bit, reg);
Thomas Gleixner450ea482009-07-03 08:44:46 -0500421 raw_spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700422
Russell Kingf3c52e22011-07-21 15:00:57 +0100423 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100424}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100425#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100426
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100427#ifdef CONFIG_PM
428static int gic_set_wake(struct irq_data *d, unsigned int on)
429{
430 int ret = -ENXIO;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700431 unsigned int reg_offset, bit_offset;
432 unsigned int gicirq = gic_irq(d);
433 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
434
435 /* per-cpu interrupts cannot be wakeup interrupts */
436 WARN_ON(gicirq < 32);
437
438 reg_offset = gicirq / 32;
439 bit_offset = gicirq % 32;
440
441 if (on)
442 gic_data->wakeup_irqs[reg_offset] |= 1 << bit_offset;
443 else
444 gic_data->wakeup_irqs[reg_offset] &= ~(1 << bit_offset);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100445
446 if (gic_arch_extn.irq_set_wake)
447 ret = gic_arch_extn.irq_set_wake(d, on);
448
449 return ret;
450}
451
452#else
Rohit Vaswani550aa1a2011-10-06 21:15:37 -0700453static int gic_set_wake(struct irq_data *d, unsigned int on)
454{
455 return 0;
456}
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100457#endif
458
Marc Zyngier181621e2011-09-06 09:56:17 +0100459asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
460{
461 u32 irqstat, irqnr;
462 struct gic_chip_data *gic = &gic_data[0];
463 void __iomem *cpu_base = gic_data_cpu_base(gic);
464
465 do {
Taniya Das66398862012-04-30 12:24:17 +0530466#ifdef CONFIG_ARCH_MSM8625
467 raw_spin_lock(&irq_controller_lock);
468#endif
Marc Zyngier181621e2011-09-06 09:56:17 +0100469 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Taniya Das66398862012-04-30 12:24:17 +0530470#ifdef CONFIG_ARCH_MSM8625
471 raw_spin_unlock(&irq_controller_lock);
472#endif
Marc Zyngier181621e2011-09-06 09:56:17 +0100473 irqnr = irqstat & ~0x1c00;
474
475 if (likely(irqnr > 15 && irqnr < 1021)) {
476 irqnr = irq_domain_to_irq(&gic->domain, irqnr);
477 handle_IRQ(irqnr, regs);
478 continue;
479 }
480 if (irqnr < 16) {
Taniya Das66398862012-04-30 12:24:17 +0530481#ifdef CONFIG_ARCH_MSM8625
482 raw_spin_lock(&irq_controller_lock);
483#endif
Marc Zyngier181621e2011-09-06 09:56:17 +0100484 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
Taniya Das66398862012-04-30 12:24:17 +0530485#ifdef CONFIG_ARCH_MSM8625
486 raw_spin_unlock(&irq_controller_lock);
487#endif
Marc Zyngier181621e2011-09-06 09:56:17 +0100488#ifdef CONFIG_SMP
489 handle_IPI(irqnr, regs);
490#endif
491 continue;
492 }
493 break;
494 } while (1);
495}
496
Russell King0f347bb2007-05-17 10:11:34 +0100497static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100498{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100499 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
500 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100501 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100502 unsigned long status;
503
Will Deacon1a017532011-02-09 12:01:12 +0000504 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100505
Thomas Gleixner450ea482009-07-03 08:44:46 -0500506 raw_spin_lock(&irq_controller_lock);
Marc Zyngier680392b2011-11-12 16:09:49 +0000507 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixner450ea482009-07-03 08:44:46 -0500508 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100509
Russell King0f347bb2007-05-17 10:11:34 +0100510 gic_irq = (status & 0x3ff);
511 if (gic_irq == 1023)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100512 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100513
Rob Herringc383e042011-09-28 21:25:31 -0500514 cascade_irq = irq_domain_to_irq(&chip_data->domain, gic_irq);
Russell King0f347bb2007-05-17 10:11:34 +0100515 if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
516 do_bad_IRQ(cascade_irq, desc);
517 else
518 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100519
520 out:
Will Deacon1a017532011-02-09 12:01:12 +0000521 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100522}
523
David Brownell38c677c2006-08-01 22:26:25 +0100524static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100525 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100526 .irq_mask = gic_mask_irq,
527 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000528 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100529 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100530 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100531#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000532 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100533#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700534 .irq_disable = gic_disable_irq,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100535 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100536};
537
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100538void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
539{
540 if (gic_nr >= MAX_GIC_NR)
541 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100542 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100543 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100544 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100545}
546
Rob Herringc383e042011-09-28 21:25:31 -0500547static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100548{
Rob Herringc383e042011-09-28 21:25:31 -0500549 unsigned int i, irq;
Will Deacona803a8d2011-08-23 22:20:03 +0100550 u32 cpumask;
Rob Herringc383e042011-09-28 21:25:31 -0500551 unsigned int gic_irqs = gic->gic_irqs;
552 struct irq_domain *domain = &gic->domain;
Marc Zyngier680392b2011-11-12 16:09:49 +0000553 void __iomem *base = gic_data_dist_base(gic);
Will Deacona803a8d2011-08-23 22:20:03 +0100554 u32 cpu = 0;
Russell Kingf27ecac2005-08-18 21:31:00 +0100555
Will Deacona803a8d2011-08-23 22:20:03 +0100556#ifdef CONFIG_SMP
557 cpu = cpu_logical_map(smp_processor_id());
558#endif
559
560 cpumask = 1 << cpu;
Russell Kingf27ecac2005-08-18 21:31:00 +0100561 cpumask |= cpumask << 8;
562 cpumask |= cpumask << 16;
563
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530564 writel_relaxed(0, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100565
566 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100567 * Set all global interrupts to be level triggered, active low.
568 */
Pawel Molle6afec92010-11-26 13:45:43 +0100569 for (i = 32; i < gic_irqs; i += 16)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530570 writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
Russell Kingf27ecac2005-08-18 21:31:00 +0100571
572 /*
573 * Set all global interrupts to this CPU only.
574 */
Pawel Molle6afec92010-11-26 13:45:43 +0100575 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530576 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100577
578 /*
Rohit Vaswani26e44862012-01-05 20:26:40 -0800579 * Set NS/S.
580 */
581 if (is_cpu_secure())
582 for (i = 32; i < gic_irqs; i += 32)
583 writel_relaxed(0xFFFFFFFF,
584 base + GIC_DIST_ISR + i * 4 / 32);
585
586 /*
Russell King9395f6e2010-11-11 23:10:30 +0000587 * Set priority on all global interrupts.
Russell Kingf27ecac2005-08-18 21:31:00 +0100588 */
Pawel Molle6afec92010-11-26 13:45:43 +0100589 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530590 writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100591
592 /*
Russell King9395f6e2010-11-11 23:10:30 +0000593 * Disable all interrupts. Leave the PPI and SGIs alone
594 * as these enables are banked registers.
Russell Kingf27ecac2005-08-18 21:31:00 +0100595 */
Pawel Molle6afec92010-11-26 13:45:43 +0100596 for (i = 32; i < gic_irqs; i += 32)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530597 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
Russell Kingf27ecac2005-08-18 21:31:00 +0100598
599 /*
600 * Setup the Linux IRQ subsystem.
601 */
Rob Herringc383e042011-09-28 21:25:31 -0500602 irq_domain_for_each_irq(domain, i, irq) {
603 if (i < 32) {
604 irq_set_percpu_devid(irq);
605 irq_set_chip_and_handler(irq, &gic_chip,
606 handle_percpu_devid_irq);
607 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
608 } else {
609 irq_set_chip_and_handler(irq, &gic_chip,
610 handle_fasteoi_irq);
611 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
612 }
613 irq_set_chip_data(irq, gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100614 }
615
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700616 gic->max_irq = gic_irqs;
617
Rohit Vaswani26e44862012-01-05 20:26:40 -0800618 if (is_cpu_secure())
619 writel_relaxed(3, base + GIC_DIST_CTRL);
620 else
621 writel_relaxed(1, base + GIC_DIST_CTRL);
622
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700623 mb();
Russell Kingf27ecac2005-08-18 21:31:00 +0100624}
625
Russell Kingbef8f9e2010-12-04 16:50:58 +0000626static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100627{
Marc Zyngier680392b2011-11-12 16:09:49 +0000628 void __iomem *dist_base = gic_data_dist_base(gic);
629 void __iomem *base = gic_data_cpu_base(gic);
Russell King9395f6e2010-11-11 23:10:30 +0000630 int i;
631
Russell King9395f6e2010-11-11 23:10:30 +0000632 /*
633 * Deal with the banked PPI and SGI interrupts - disable all
634 * PPI interrupts, ensure all SGI interrupts are enabled.
635 */
Taniya Das66398862012-04-30 12:24:17 +0530636#ifdef CONFIG_ARCH_MSM8625
637 raw_spin_lock(&irq_controller_lock);
638#endif
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530639 writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
640 writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
Russell King9395f6e2010-11-11 23:10:30 +0000641
Rohit Vaswani26e44862012-01-05 20:26:40 -0800642 /* Set NS/S */
643 if (is_cpu_secure())
644 writel_relaxed(0xFFFFFFFF, dist_base + GIC_DIST_ISR);
645
Russell King9395f6e2010-11-11 23:10:30 +0000646 /*
647 * Set priority on PPI and SGI interrupts
648 */
649 for (i = 0; i < 32; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530650 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
Russell King9395f6e2010-11-11 23:10:30 +0000651
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530652 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
Rohit Vaswani26e44862012-01-05 20:26:40 -0800653
654 if (is_cpu_secure())
655 writel_relaxed(0xF, base + GIC_CPU_CTRL);
656 else
657 writel_relaxed(1, base + GIC_CPU_CTRL);
Taniya Das66398862012-04-30 12:24:17 +0530658#ifdef CONFIG_ARCH_MSM8625
659 raw_spin_unlock(&irq_controller_lock);
660#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700661 mb();
Russell Kingf27ecac2005-08-18 21:31:00 +0100662}
663
Colin Cross692c3e252011-02-10 12:54:10 -0800664#ifdef CONFIG_CPU_PM
665/*
666 * Saves the GIC distributor registers during suspend or idle. Must be called
667 * with interrupts disabled but before powering down the GIC. After calling
668 * this function, no interrupts will be delivered by the GIC, and another
669 * platform-specific wakeup source must be enabled.
670 */
671static void gic_dist_save(unsigned int gic_nr)
672{
673 unsigned int gic_irqs;
674 void __iomem *dist_base;
675 int i;
676
677 if (gic_nr >= MAX_GIC_NR)
678 BUG();
679
680 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngier680392b2011-11-12 16:09:49 +0000681 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross692c3e252011-02-10 12:54:10 -0800682
683 if (!dist_base)
684 return;
685
Rohit Vaswani26e44862012-01-05 20:26:40 -0800686 saved_dist_ctrl = readl_relaxed(dist_base + GIC_DIST_CTRL);
687
Colin Cross692c3e252011-02-10 12:54:10 -0800688 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
689 gic_data[gic_nr].saved_spi_conf[i] =
690 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
691
692 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
693 gic_data[gic_nr].saved_spi_target[i] =
694 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
695
Rohit Vaswani26e44862012-01-05 20:26:40 -0800696 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
697 gic_data[gic_nr].saved_dist_pri[i] =
698 readl_relaxed(dist_base + GIC_DIST_PRI + i * 4);
699
Colin Cross692c3e252011-02-10 12:54:10 -0800700 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
701 gic_data[gic_nr].saved_spi_enable[i] =
702 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
703}
704
705/*
706 * Restores the GIC distributor registers during resume or when coming out of
707 * idle. Must be called before enabling interrupts. If a level interrupt
708 * that occured while the GIC was suspended is still present, it will be
709 * handled normally, but any edge interrupts that occured will not be seen by
710 * the GIC and need to be handled by the platform-specific wakeup source.
711 */
712static void gic_dist_restore(unsigned int gic_nr)
713{
714 unsigned int gic_irqs;
715 unsigned int i;
716 void __iomem *dist_base;
717
718 if (gic_nr >= MAX_GIC_NR)
719 BUG();
720
721 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngier680392b2011-11-12 16:09:49 +0000722 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross692c3e252011-02-10 12:54:10 -0800723
724 if (!dist_base)
725 return;
726
727 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
728
729 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
730 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
731 dist_base + GIC_DIST_CONFIG + i * 4);
732
733 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Rohit Vaswani26e44862012-01-05 20:26:40 -0800734 writel_relaxed(gic_data[gic_nr].saved_dist_pri[i],
Colin Cross692c3e252011-02-10 12:54:10 -0800735 dist_base + GIC_DIST_PRI + i * 4);
736
737 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
738 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
739 dist_base + GIC_DIST_TARGET + i * 4);
740
741 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
742 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
743 dist_base + GIC_DIST_ENABLE_SET + i * 4);
744
Rohit Vaswani26e44862012-01-05 20:26:40 -0800745 writel_relaxed(saved_dist_ctrl, dist_base + GIC_DIST_CTRL);
Colin Cross692c3e252011-02-10 12:54:10 -0800746}
747
748static void gic_cpu_save(unsigned int gic_nr)
749{
750 int i;
751 u32 *ptr;
752 void __iomem *dist_base;
753 void __iomem *cpu_base;
754
755 if (gic_nr >= MAX_GIC_NR)
756 BUG();
757
Marc Zyngier680392b2011-11-12 16:09:49 +0000758 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
759 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross692c3e252011-02-10 12:54:10 -0800760
761 if (!dist_base || !cpu_base)
762 return;
763
Rohit Vaswani26e44862012-01-05 20:26:40 -0800764 saved_cpu_ctrl = readl_relaxed(cpu_base + GIC_CPU_CTRL);
765
766 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
767 gic_data[gic_nr].saved_dist_pri[i] = readl_relaxed(dist_base +
768 GIC_DIST_PRI + i * 4);
769
Colin Cross692c3e252011-02-10 12:54:10 -0800770 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
771 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
772 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
773
774 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
775 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
776 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
777
778}
779
780static void gic_cpu_restore(unsigned int gic_nr)
781{
782 int i;
783 u32 *ptr;
784 void __iomem *dist_base;
785 void __iomem *cpu_base;
786
787 if (gic_nr >= MAX_GIC_NR)
788 BUG();
789
Marc Zyngier680392b2011-11-12 16:09:49 +0000790 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
791 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross692c3e252011-02-10 12:54:10 -0800792
793 if (!dist_base || !cpu_base)
794 return;
795
796 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
797 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
798 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
799
800 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
801 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
802 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
803
804 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Rohit Vaswani26e44862012-01-05 20:26:40 -0800805 writel_relaxed(gic_data[gic_nr].saved_dist_pri[i],
806 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross692c3e252011-02-10 12:54:10 -0800807
808 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
Rohit Vaswani26e44862012-01-05 20:26:40 -0800809 writel_relaxed(saved_cpu_ctrl, cpu_base + GIC_CPU_CTRL);
Colin Cross692c3e252011-02-10 12:54:10 -0800810}
811
812static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
813{
814 int i;
815
816 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngier680392b2011-11-12 16:09:49 +0000817#ifdef CONFIG_GIC_NON_BANKED
818 /* Skip over unused GICs */
819 if (!gic_data[i].get_base)
820 continue;
821#endif
Colin Cross692c3e252011-02-10 12:54:10 -0800822 switch (cmd) {
823 case CPU_PM_ENTER:
824 gic_cpu_save(i);
825 break;
826 case CPU_PM_ENTER_FAILED:
827 case CPU_PM_EXIT:
828 gic_cpu_restore(i);
829 break;
830 case CPU_CLUSTER_PM_ENTER:
831 gic_dist_save(i);
832 break;
833 case CPU_CLUSTER_PM_ENTER_FAILED:
834 case CPU_CLUSTER_PM_EXIT:
835 gic_dist_restore(i);
836 break;
837 }
838 }
839
840 return NOTIFY_OK;
841}
842
843static struct notifier_block gic_notifier_block = {
844 .notifier_call = gic_notifier,
845};
846
847static void __init gic_pm_init(struct gic_chip_data *gic)
848{
849 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
850 sizeof(u32));
851 BUG_ON(!gic->saved_ppi_enable);
852
853 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
854 sizeof(u32));
855 BUG_ON(!gic->saved_ppi_conf);
856
857 cpu_pm_register_notifier(&gic_notifier_block);
858}
859#else
860static void __init gic_pm_init(struct gic_chip_data *gic)
861{
862}
863#endif
864
Rob Herring0fc0d942011-09-28 21:27:52 -0500865#ifdef CONFIG_OF
866static int gic_irq_domain_dt_translate(struct irq_domain *d,
867 struct device_node *controller,
868 const u32 *intspec, unsigned int intsize,
869 unsigned long *out_hwirq, unsigned int *out_type)
870{
871 if (d->of_node != controller)
872 return -EINVAL;
873 if (intsize < 3)
874 return -EINVAL;
875
876 /* Get the interrupt number and add 16 to skip over SGIs */
877 *out_hwirq = intspec[1] + 16;
878
879 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
880 if (!intspec[0])
881 *out_hwirq += 16;
882
883 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
884 return 0;
885}
886#endif
887
Rob Herringc383e042011-09-28 21:25:31 -0500888const struct irq_domain_ops gic_irq_domain_ops = {
Rob Herring0fc0d942011-09-28 21:27:52 -0500889#ifdef CONFIG_OF
890 .dt_translate = gic_irq_domain_dt_translate,
891#endif
Rob Herringc383e042011-09-28 21:25:31 -0500892};
893
Marc Zyngier680392b2011-11-12 16:09:49 +0000894void __init gic_init_bases(unsigned int gic_nr, int irq_start,
895 void __iomem *dist_base, void __iomem *cpu_base,
896 u32 percpu_offset)
Russell Kingb580b892010-12-04 15:55:14 +0000897{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000898 struct gic_chip_data *gic;
Rob Herringc383e042011-09-28 21:25:31 -0500899 struct irq_domain *domain;
Michael Bohan33efecf2012-01-12 15:32:21 -0800900 int gic_irqs, rc;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000901
902 BUG_ON(gic_nr >= MAX_GIC_NR);
903
904 gic = &gic_data[gic_nr];
Rob Herringc383e042011-09-28 21:25:31 -0500905 domain = &gic->domain;
Marc Zyngier680392b2011-11-12 16:09:49 +0000906#ifdef CONFIG_GIC_NON_BANKED
907 if (percpu_offset) { /* Frankein-GIC without banked registers... */
908 unsigned int cpu;
909
910 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
911 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
912 if (WARN_ON(!gic->dist_base.percpu_base ||
Michael Bohan33efecf2012-01-12 15:32:21 -0800913 !gic->cpu_base.percpu_base))
914 goto init_bases_err;
Marc Zyngier680392b2011-11-12 16:09:49 +0000915
916 for_each_possible_cpu(cpu) {
917 unsigned long offset = percpu_offset * cpu_logical_map(cpu);
918 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
919 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
920 }
921
922 gic_set_base_accessor(gic, gic_get_percpu_base);
923 } else
924#endif
925 { /* Normal, sane GIC... */
926 WARN(percpu_offset,
927 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
928 percpu_offset);
929 gic->dist_base.common_base = dist_base;
930 gic->cpu_base.common_base = cpu_base;
931 gic_set_base_accessor(gic, gic_get_common_base);
932 }
Russell Kingbef8f9e2010-12-04 16:50:58 +0000933
Rob Herringc383e042011-09-28 21:25:31 -0500934 /*
935 * For primary GICs, skip over SGIs.
936 * For secondary GICs, skip over PPIs, too.
937 */
938 if (gic_nr == 0) {
Russell Kingff2e27a2010-12-04 16:13:29 +0000939 gic_cpu_base_addr = cpu_base;
Rob Herringc383e042011-09-28 21:25:31 -0500940 domain->hwirq_base = 16;
Rob Herring050113e2011-10-21 17:14:27 -0500941 if (irq_start > 0)
942 irq_start = (irq_start & ~31) + 16;
Rob Herringc383e042011-09-28 21:25:31 -0500943 } else
944 domain->hwirq_base = 32;
945
946 /*
947 * Find out how many interrupts are supported.
948 * The GIC only supports up to 1020 interrupt sources.
949 */
Marc Zyngier680392b2011-11-12 16:09:49 +0000950 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herringc383e042011-09-28 21:25:31 -0500951 gic_irqs = (gic_irqs + 1) * 32;
952 if (gic_irqs > 1020)
953 gic_irqs = 1020;
954 gic->gic_irqs = gic_irqs;
955
956 domain->nr_irq = gic_irqs - domain->hwirq_base;
Rob Herring050113e2011-10-21 17:14:27 -0500957 domain->irq_base = irq_alloc_descs(irq_start, 16, domain->nr_irq,
Rob Herringc383e042011-09-28 21:25:31 -0500958 numa_node_id());
Rob Herring050113e2011-10-21 17:14:27 -0500959 if (IS_ERR_VALUE(domain->irq_base)) {
960 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
961 irq_start);
962 domain->irq_base = irq_start;
963 }
Rob Herringc383e042011-09-28 21:25:31 -0500964 domain->priv = gic;
965 domain->ops = &gic_irq_domain_ops;
Michael Bohan33efecf2012-01-12 15:32:21 -0800966 rc = irq_domain_add(domain);
967 if (rc) {
968 WARN(1, "Unable to create irq_domain\n");
969 goto init_bases_err;
970 }
Michael Bohanb8635c32012-01-05 18:32:10 -0800971 irq_domain_register(domain);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000972
Colin Cross692c3e252011-02-10 12:54:10 -0800973 gic_chip.flags |= gic_arch_extn.flags;
Rob Herringc383e042011-09-28 21:25:31 -0500974 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000975 gic_cpu_init(gic);
Colin Cross692c3e252011-02-10 12:54:10 -0800976 gic_pm_init(gic);
Michael Bohan33efecf2012-01-12 15:32:21 -0800977
978 return;
979
980init_bases_err:
981 free_percpu(gic->dist_base.percpu_base);
982 free_percpu(gic->cpu_base.percpu_base);
Russell Kingb580b892010-12-04 15:55:14 +0000983}
984
Russell King38489532010-12-04 16:01:03 +0000985void __cpuinit gic_secondary_init(unsigned int gic_nr)
986{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000987 BUG_ON(gic_nr >= MAX_GIC_NR);
988
989 gic_cpu_init(&gic_data[gic_nr]);
Russell King38489532010-12-04 16:01:03 +0000990}
991
Russell Kingf27ecac2005-08-18 21:31:00 +0100992#ifdef CONFIG_SMP
Russell King82668102009-05-17 16:20:18 +0100993void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Russell Kingf27ecac2005-08-18 21:31:00 +0100994{
Will Deacona803a8d2011-08-23 22:20:03 +0100995 int cpu;
Rohit Vaswani26e44862012-01-05 20:26:40 -0800996 unsigned long sgir;
Will Deacona803a8d2011-08-23 22:20:03 +0100997 unsigned long map = 0;
Taniya Das66398862012-04-30 12:24:17 +0530998#ifdef CONFIG_ARCH_MSM8625
999 unsigned long flags;
1000#endif
Will Deacona803a8d2011-08-23 22:20:03 +01001001
1002 /* Convert our logical CPU mask into a physical one. */
1003 for_each_cpu(cpu, mask)
1004 map |= 1 << cpu_logical_map(cpu);
Russell Kingf27ecac2005-08-18 21:31:00 +01001005
Rohit Vaswani26e44862012-01-05 20:26:40 -08001006 sgir = (map << 16) | irq;
1007 if (is_cpu_secure())
1008 sgir |= (1 << 15);
1009
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +05301010 /*
1011 * Ensure that stores to Normal memory are visible to the
1012 * other CPUs before issuing the IPI.
1013 */
1014 dsb();
1015
Taniya Das66398862012-04-30 12:24:17 +05301016#ifdef CONFIG_ARCH_MSM8625
1017 raw_spin_lock_irqsave(&irq_controller_lock, flags);
1018#endif
Catalin Marinasb3a1bde2007-02-14 19:14:56 +01001019 /* this always happens on GIC0 */
Rohit Vaswani26e44862012-01-05 20:26:40 -08001020 writel_relaxed(sgir,
1021 gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Taniya Das66398862012-04-30 12:24:17 +05301022#ifdef CONFIG_ARCH_MSM8625
1023 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
1024#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001025 mb();
Russell Kingf27ecac2005-08-18 21:31:00 +01001026}
1027#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001028
Rohit Vaswani26e44862012-01-05 20:26:40 -08001029void gic_set_irq_secure(unsigned int irq)
1030{
1031 unsigned int gicd_isr_reg, gicd_pri_reg;
1032 unsigned int mask = 0xFFFFFF00;
1033 struct gic_chip_data *gic_data = &gic_data[0];
1034 struct irq_data *d = irq_get_irq_data(irq);
1035
1036 if (is_cpu_secure()) {
1037 raw_spin_lock(&irq_controller_lock);
1038 gicd_isr_reg = readl_relaxed(gic_dist_base(d) +
1039 GIC_DIST_ISR + gic_irq(d) / 32 * 4);
1040 gicd_isr_reg &= ~BIT(gic_irq(d) % 32);
1041 writel_relaxed(gicd_isr_reg, gic_dist_base(d) +
1042 GIC_DIST_ISR + gic_irq(d) / 32 * 4);
1043 /* Also increase the priority of that irq */
1044 gicd_pri_reg = readl_relaxed(gic_dist_base(d) +
1045 GIC_DIST_PRI + (gic_irq(d) * 4 / 4));
1046 gicd_pri_reg &= mask;
1047 gicd_pri_reg |= 0x80; /* Priority of 0x80 > 0xA0 */
1048 writel_relaxed(gicd_pri_reg, gic_dist_base(d) + GIC_DIST_PRI +
1049 gic_irq(d) * 4 / 4);
1050 mb();
1051 raw_spin_unlock(&irq_controller_lock);
1052 } else {
1053 WARN(1, "Trying to run secure operation from Non-secure mode");
1054 }
1055}
1056
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001057/* before calling this function the interrupts should be disabled
1058 * and the irq must be disabled at gic to avoid spurious interrupts */
1059bool gic_is_spi_pending(unsigned int irq)
1060{
1061 struct irq_data *d = irq_get_irq_data(irq);
1062 struct gic_chip_data *gic_data = &gic_data[0];
1063 u32 mask, val;
1064
1065 WARN_ON(!irqs_disabled());
Thomas Gleixner450ea482009-07-03 08:44:46 -05001066 raw_spin_lock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001067 mask = 1 << (gic_irq(d) % 32);
1068 val = readl(gic_dist_base(d) +
1069 GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
1070 /* warn if the interrupt is enabled */
1071 WARN_ON(val & mask);
1072 val = readl(gic_dist_base(d) +
1073 GIC_DIST_PENDING_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixner450ea482009-07-03 08:44:46 -05001074 raw_spin_unlock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001075 return (bool) (val & mask);
1076}
1077
1078/* before calling this function the interrupts should be disabled
1079 * and the irq must be disabled at gic to avoid spurious interrupts */
1080void gic_clear_spi_pending(unsigned int irq)
1081{
1082 struct gic_chip_data *gic_data = &gic_data[0];
1083 struct irq_data *d = irq_get_irq_data(irq);
1084
1085 u32 mask, val;
1086 WARN_ON(!irqs_disabled());
Thomas Gleixner450ea482009-07-03 08:44:46 -05001087 raw_spin_lock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001088 mask = 1 << (gic_irq(d) % 32);
1089 val = readl(gic_dist_base(d) +
1090 GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
1091 /* warn if the interrupt is enabled */
1092 WARN_ON(val & mask);
1093 writel(mask, gic_dist_base(d) +
1094 GIC_DIST_PENDING_CLEAR + (gic_irq(d) / 32) * 4);
Thomas Gleixner450ea482009-07-03 08:44:46 -05001095 raw_spin_unlock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001096}
Rob Herring0fc0d942011-09-28 21:27:52 -05001097#ifdef CONFIG_OF
1098static int gic_cnt __initdata = 0;
1099
1100int __init gic_of_init(struct device_node *node, struct device_node *parent)
1101{
1102 void __iomem *cpu_base;
1103 void __iomem *dist_base;
Marc Zyngier680392b2011-11-12 16:09:49 +00001104 u32 percpu_offset;
Rob Herring0fc0d942011-09-28 21:27:52 -05001105 int irq;
1106 struct irq_domain *domain = &gic_data[gic_cnt].domain;
1107
1108 if (WARN_ON(!node))
1109 return -ENODEV;
1110
1111 dist_base = of_iomap(node, 0);
1112 WARN(!dist_base, "unable to map gic dist registers\n");
1113
1114 cpu_base = of_iomap(node, 1);
1115 WARN(!cpu_base, "unable to map gic cpu registers\n");
1116
Marc Zyngier680392b2011-11-12 16:09:49 +00001117 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1118 percpu_offset = 0;
1119
Rob Herring0fc0d942011-09-28 21:27:52 -05001120 domain->of_node = of_node_get(node);
1121
Marc Zyngier680392b2011-11-12 16:09:49 +00001122 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset);
Rob Herring0fc0d942011-09-28 21:27:52 -05001123
1124 if (parent) {
1125 irq = irq_of_parse_and_map(node, 0);
1126 gic_cascade_irq(gic_cnt, irq);
1127 }
1128 gic_cnt++;
1129 return 0;
1130}
1131#endif
Taniya Dasbc9248a2012-04-30 19:59:11 +05301132#ifdef CONFIG_ARCH_MSM8625
1133 /*
1134 * Check for any interrupts which are enabled are pending
1135 * in the pending set or not.
1136 * Return :
1137 * 0 : No pending interrupts
1138 * 1 : Pending interrupts other than A9_M2A_5
1139 */
1140unsigned int msm_gic_spi_ppi_pending(void)
1141{
1142 unsigned int i, bit = 0;
1143 unsigned int pending_enb = 0, pending = 0;
1144 unsigned long value = 0;
1145 struct gic_chip_data *gic = &gic_data[0];
1146 void __iomem *base = gic_data_dist_base(gic);
Trilok Soni6278db02012-05-20 01:29:52 +05301147 unsigned long flags;
Taniya Dasbc9248a2012-04-30 19:59:11 +05301148
Trilok Soni6278db02012-05-20 01:29:52 +05301149 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301150 /*
1151 * PPI and SGI to be included.
1152 * MSM8625_INT_A9_M2A_5 needs to be ignored, as A9_M2A_5
1153 * requesting sleep triggers it
1154 */
1155 for (i = 0; (i * 32) < gic->max_irq; i++) {
1156 pending = readl_relaxed(base +
1157 GIC_DIST_PENDING_SET + i * 4);
1158 pending_enb = readl_relaxed(base +
1159 GIC_DIST_ENABLE_SET + i * 4);
1160 value = pending & pending_enb;
1161
1162 if (value) {
1163 for (bit = 0; bit < 32; bit++) {
1164 bit = find_next_bit(&value, 32, bit);
1165 if ((bit + 32 * i) != MSM8625_INT_A9_M2A_5) {
Trilok Soni6278db02012-05-20 01:29:52 +05301166 raw_spin_unlock_irqrestore(
1167 &irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301168 return 1;
1169 }
1170 }
1171 }
1172 }
Trilok Soni6278db02012-05-20 01:29:52 +05301173 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301174
1175 return 0;
1176}
1177
1178void msm_gic_save(bool modem_wake, int from_idle)
1179{
1180 unsigned int i;
1181 struct gic_chip_data *gic = &gic_data[0];
1182 void __iomem *base = gic_data_dist_base(gic);
1183
1184 gic_cpu_save(0);
1185 gic_dist_save(0);
Taniya Das8862d7d2012-05-21 20:11:37 +05301186
1187 /* Disable all the Interrupts, before we enter pc */
1188 for (i = 0; (i * 32) < gic->max_irq; i++) {
1189 raw_spin_lock(&irq_controller_lock);
1190 writel_relaxed(0xffffffff, base
1191 + GIC_DIST_ENABLE_CLEAR + i * 4);
1192 raw_spin_unlock(&irq_controller_lock);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301193 }
1194}
1195
1196void msm_gic_restore(void)
1197{
1198 gic_dist_restore(0);
1199 gic_cpu_restore(0);
1200}
1201
1202/*
1203 * Configure the GIC after we come out of power collapse.
1204 * This function will configure some of the GIC registers so as to prepare the
1205 * core1 to receive an SPI(ACSR_MP_CORE_IPC1, (32 + 8)), which will bring
1206 * core1 out of GDFS.
1207 */
1208void core1_gic_configure_and_raise(void)
1209{
1210 struct gic_chip_data *gic = &gic_data[0];
1211 void __iomem *base = gic_data_dist_base(gic);
1212 unsigned int value = 0;
Trilok Soni6278db02012-05-20 01:29:52 +05301213 unsigned long flags;
Taniya Dasbc9248a2012-04-30 19:59:11 +05301214
Trilok Soni6278db02012-05-20 01:29:52 +05301215 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301216
1217 value = __raw_readl(base + GIC_DIST_ACTIVE_BIT + 0x4);
1218 value |= BIT(8);
1219 __raw_writel(value, base + GIC_DIST_ACTIVE_BIT + 0x4);
1220 mb();
1221
1222 value = __raw_readl(base + GIC_DIST_TARGET + 0x24);
1223 value |= BIT(13);
1224 __raw_writel(value, base + GIC_DIST_TARGET + 0x24);
1225 mb();
1226
1227 value = __raw_readl(base + GIC_DIST_TARGET + 0x28);
1228 value |= BIT(1);
1229 __raw_writel(value, base + GIC_DIST_TARGET + 0x28);
1230 mb();
1231
1232 value = __raw_readl(base + GIC_DIST_ENABLE_SET + 0x4);
1233 value |= BIT(8);
1234 __raw_writel(value, base + GIC_DIST_ENABLE_SET + 0x4);
1235 mb();
1236
1237 value = __raw_readl(base + GIC_DIST_PENDING_SET + 0x4);
1238 value |= BIT(8);
1239 __raw_writel(value, base + GIC_DIST_PENDING_SET + 0x4);
1240 mb();
Trilok Soni6278db02012-05-20 01:29:52 +05301241 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Taniya Dasbc9248a2012-04-30 19:59:11 +05301242}
1243#endif