blob: baf053ea96eb83944d7a196598dd71399d5e40ef [file] [log] [blame]
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001/*
2 * arch/arm/kernel/kprobes-decode.c
3 *
4 * Copyright (C) 2006, 2007 Motorola Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
14 */
15
16/*
17 * We do not have hardware single-stepping on ARM, This
18 * effort is further complicated by the ARM not having a
19 * "next PC" register. Instructions that change the PC
20 * can't be safely single-stepped in a MP environment, so
21 * we have a lot of work to do:
22 *
23 * In the prepare phase:
24 * *) If it is an instruction that does anything
25 * with the CPU mode, we reject it for a kprobe.
26 * (This is out of laziness rather than need. The
27 * instructions could be simulated.)
28 *
29 * *) Otherwise, decode the instruction rewriting its
30 * registers to take fixed, ordered registers and
31 * setting a handler for it to run the instruction.
32 *
33 * In the execution phase by an instruction's handler:
34 *
35 * *) If the PC is written to by the instruction, the
36 * instruction must be fully simulated in software.
37 * If it is a conditional instruction, the handler
38 * will use insn[0] to copy its condition code to
39 * set r0 to 1 and insn[1] to "mov pc, lr" to return.
40 *
41 * *) Otherwise, a modified form of the instruction is
42 * directly executed. Its handler calls the
43 * instruction in insn[0]. In insn[1] is a
44 * "mov pc, lr" to return.
45 *
46 * Before calling, load up the reordered registers
47 * from the original instruction's registers. If one
48 * of the original input registers is the PC, compute
49 * and adjust the appropriate input register.
50 *
51 * After call completes, copy the output registers to
52 * the original instruction's original registers.
53 *
54 * We don't use a real breakpoint instruction since that
55 * would have us in the kernel go from SVC mode to SVC
56 * mode losing the link register. Instead we use an
57 * undefined instruction. To simplify processing, the
58 * undefined instruction used for kprobes must be reserved
59 * exclusively for kprobes use.
60 *
61 * TODO: ifdef out some instruction decoding based on architecture.
62 */
63
64#include <linux/kernel.h>
65#include <linux/kprobes.h>
66
67#define sign_extend(x, signbit) ((x) | (0 - ((x) & (1 << (signbit)))))
68
69#define branch_displacement(insn) sign_extend(((insn) & 0xffffff) << 2, 25)
70
71#define PSR_fs (PSR_f|PSR_s)
72
73#define KPROBE_RETURN_INSTRUCTION 0xe1a0f00e /* mov pc, lr */
Quentin Barnes35aa1df2007-06-11 22:20:10 +000074
75typedef long (insn_0arg_fn_t)(void);
76typedef long (insn_1arg_fn_t)(long);
77typedef long (insn_2arg_fn_t)(long, long);
78typedef long (insn_3arg_fn_t)(long, long, long);
79typedef long (insn_4arg_fn_t)(long, long, long, long);
80typedef long long (insn_llret_0arg_fn_t)(void);
81typedef long long (insn_llret_3arg_fn_t)(long, long, long);
82typedef long long (insn_llret_4arg_fn_t)(long, long, long, long);
83
84union reg_pair {
85 long long dr;
86#ifdef __LITTLE_ENDIAN
87 struct { long r0, r1; };
88#else
89 struct { long r1, r0; };
90#endif
91};
92
93/*
94 * For STR and STM instructions, an ARM core may choose to use either
95 * a +8 or a +12 displacement from the current instruction's address.
96 * Whichever value is chosen for a given core, it must be the same for
97 * both instructions and may not change. This function measures it.
98 */
99
100static int str_pc_offset;
101
102static void __init find_str_pc_offset(void)
103{
104 int addr, scratch, ret;
105
106 __asm__ (
107 "sub %[ret], pc, #4 \n\t"
108 "str pc, %[addr] \n\t"
109 "ldr %[scr], %[addr] \n\t"
110 "sub %[ret], %[scr], %[ret] \n\t"
111 : [ret] "=r" (ret), [scr] "=r" (scratch), [addr] "+m" (addr));
112
113 str_pc_offset = ret;
114}
115
116/*
117 * The insnslot_?arg_r[w]flags() functions below are to keep the
118 * msr -> *fn -> mrs instruction sequences indivisible so that
119 * the state of the CPSR flags aren't inadvertently modified
120 * just before or just after the call.
121 */
122
123static inline long __kprobes
124insnslot_0arg_rflags(long cpsr, insn_0arg_fn_t *fn)
125{
126 register long ret asm("r0");
127
128 __asm__ __volatile__ (
129 "msr cpsr_fs, %[cpsr] \n\t"
130 "mov lr, pc \n\t"
131 "mov pc, %[fn] \n\t"
132 : "=r" (ret)
133 : [cpsr] "r" (cpsr), [fn] "r" (fn)
134 : "lr", "cc"
135 );
136 return ret;
137}
138
139static inline long long __kprobes
140insnslot_llret_0arg_rflags(long cpsr, insn_llret_0arg_fn_t *fn)
141{
142 register long ret0 asm("r0");
143 register long ret1 asm("r1");
144 union reg_pair fnr;
145
146 __asm__ __volatile__ (
147 "msr cpsr_fs, %[cpsr] \n\t"
148 "mov lr, pc \n\t"
149 "mov pc, %[fn] \n\t"
150 : "=r" (ret0), "=r" (ret1)
151 : [cpsr] "r" (cpsr), [fn] "r" (fn)
152 : "lr", "cc"
153 );
154 fnr.r0 = ret0;
155 fnr.r1 = ret1;
156 return fnr.dr;
157}
158
159static inline long __kprobes
160insnslot_1arg_rflags(long r0, long cpsr, insn_1arg_fn_t *fn)
161{
162 register long rr0 asm("r0") = r0;
163 register long ret asm("r0");
164
165 __asm__ __volatile__ (
166 "msr cpsr_fs, %[cpsr] \n\t"
167 "mov lr, pc \n\t"
168 "mov pc, %[fn] \n\t"
169 : "=r" (ret)
170 : "0" (rr0), [cpsr] "r" (cpsr), [fn] "r" (fn)
171 : "lr", "cc"
172 );
173 return ret;
174}
175
176static inline long __kprobes
177insnslot_2arg_rflags(long r0, long r1, long cpsr, insn_2arg_fn_t *fn)
178{
179 register long rr0 asm("r0") = r0;
180 register long rr1 asm("r1") = r1;
181 register long ret asm("r0");
182
183 __asm__ __volatile__ (
184 "msr cpsr_fs, %[cpsr] \n\t"
185 "mov lr, pc \n\t"
186 "mov pc, %[fn] \n\t"
187 : "=r" (ret)
188 : "0" (rr0), "r" (rr1),
189 [cpsr] "r" (cpsr), [fn] "r" (fn)
190 : "lr", "cc"
191 );
192 return ret;
193}
194
195static inline long __kprobes
196insnslot_3arg_rflags(long r0, long r1, long r2, long cpsr, insn_3arg_fn_t *fn)
197{
198 register long rr0 asm("r0") = r0;
199 register long rr1 asm("r1") = r1;
200 register long rr2 asm("r2") = r2;
201 register long ret asm("r0");
202
203 __asm__ __volatile__ (
204 "msr cpsr_fs, %[cpsr] \n\t"
205 "mov lr, pc \n\t"
206 "mov pc, %[fn] \n\t"
207 : "=r" (ret)
208 : "0" (rr0), "r" (rr1), "r" (rr2),
209 [cpsr] "r" (cpsr), [fn] "r" (fn)
210 : "lr", "cc"
211 );
212 return ret;
213}
214
215static inline long long __kprobes
216insnslot_llret_3arg_rflags(long r0, long r1, long r2, long cpsr,
217 insn_llret_3arg_fn_t *fn)
218{
219 register long rr0 asm("r0") = r0;
220 register long rr1 asm("r1") = r1;
221 register long rr2 asm("r2") = r2;
222 register long ret0 asm("r0");
223 register long ret1 asm("r1");
224 union reg_pair fnr;
225
226 __asm__ __volatile__ (
227 "msr cpsr_fs, %[cpsr] \n\t"
228 "mov lr, pc \n\t"
229 "mov pc, %[fn] \n\t"
230 : "=r" (ret0), "=r" (ret1)
231 : "0" (rr0), "r" (rr1), "r" (rr2),
232 [cpsr] "r" (cpsr), [fn] "r" (fn)
233 : "lr", "cc"
234 );
235 fnr.r0 = ret0;
236 fnr.r1 = ret1;
237 return fnr.dr;
238}
239
240static inline long __kprobes
241insnslot_4arg_rflags(long r0, long r1, long r2, long r3, long cpsr,
242 insn_4arg_fn_t *fn)
243{
244 register long rr0 asm("r0") = r0;
245 register long rr1 asm("r1") = r1;
246 register long rr2 asm("r2") = r2;
247 register long rr3 asm("r3") = r3;
248 register long ret asm("r0");
249
250 __asm__ __volatile__ (
251 "msr cpsr_fs, %[cpsr] \n\t"
252 "mov lr, pc \n\t"
253 "mov pc, %[fn] \n\t"
254 : "=r" (ret)
255 : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
256 [cpsr] "r" (cpsr), [fn] "r" (fn)
257 : "lr", "cc"
258 );
259 return ret;
260}
261
262static inline long __kprobes
263insnslot_1arg_rwflags(long r0, long *cpsr, insn_1arg_fn_t *fn)
264{
265 register long rr0 asm("r0") = r0;
266 register long ret asm("r0");
267 long oldcpsr = *cpsr;
268 long newcpsr;
269
270 __asm__ __volatile__ (
271 "msr cpsr_fs, %[oldcpsr] \n\t"
272 "mov lr, pc \n\t"
273 "mov pc, %[fn] \n\t"
274 "mrs %[newcpsr], cpsr \n\t"
275 : "=r" (ret), [newcpsr] "=r" (newcpsr)
276 : "0" (rr0), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
277 : "lr", "cc"
278 );
279 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
280 return ret;
281}
282
283static inline long __kprobes
284insnslot_2arg_rwflags(long r0, long r1, long *cpsr, insn_2arg_fn_t *fn)
285{
286 register long rr0 asm("r0") = r0;
287 register long rr1 asm("r1") = r1;
288 register long ret asm("r0");
289 long oldcpsr = *cpsr;
290 long newcpsr;
291
292 __asm__ __volatile__ (
293 "msr cpsr_fs, %[oldcpsr] \n\t"
294 "mov lr, pc \n\t"
295 "mov pc, %[fn] \n\t"
296 "mrs %[newcpsr], cpsr \n\t"
297 : "=r" (ret), [newcpsr] "=r" (newcpsr)
298 : "0" (rr0), "r" (rr1), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
299 : "lr", "cc"
300 );
301 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
302 return ret;
303}
304
305static inline long __kprobes
306insnslot_3arg_rwflags(long r0, long r1, long r2, long *cpsr,
307 insn_3arg_fn_t *fn)
308{
309 register long rr0 asm("r0") = r0;
310 register long rr1 asm("r1") = r1;
311 register long rr2 asm("r2") = r2;
312 register long ret asm("r0");
313 long oldcpsr = *cpsr;
314 long newcpsr;
315
316 __asm__ __volatile__ (
317 "msr cpsr_fs, %[oldcpsr] \n\t"
318 "mov lr, pc \n\t"
319 "mov pc, %[fn] \n\t"
320 "mrs %[newcpsr], cpsr \n\t"
321 : "=r" (ret), [newcpsr] "=r" (newcpsr)
322 : "0" (rr0), "r" (rr1), "r" (rr2),
323 [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
324 : "lr", "cc"
325 );
326 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
327 return ret;
328}
329
330static inline long __kprobes
331insnslot_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
332 insn_4arg_fn_t *fn)
333{
334 register long rr0 asm("r0") = r0;
335 register long rr1 asm("r1") = r1;
336 register long rr2 asm("r2") = r2;
337 register long rr3 asm("r3") = r3;
338 register long ret asm("r0");
339 long oldcpsr = *cpsr;
340 long newcpsr;
341
342 __asm__ __volatile__ (
343 "msr cpsr_fs, %[oldcpsr] \n\t"
344 "mov lr, pc \n\t"
345 "mov pc, %[fn] \n\t"
346 "mrs %[newcpsr], cpsr \n\t"
347 : "=r" (ret), [newcpsr] "=r" (newcpsr)
348 : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
349 [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
350 : "lr", "cc"
351 );
352 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
353 return ret;
354}
355
356static inline long long __kprobes
357insnslot_llret_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
358 insn_llret_4arg_fn_t *fn)
359{
360 register long rr0 asm("r0") = r0;
361 register long rr1 asm("r1") = r1;
362 register long rr2 asm("r2") = r2;
363 register long rr3 asm("r3") = r3;
364 register long ret0 asm("r0");
365 register long ret1 asm("r1");
366 long oldcpsr = *cpsr;
367 long newcpsr;
368 union reg_pair fnr;
369
370 __asm__ __volatile__ (
371 "msr cpsr_fs, %[oldcpsr] \n\t"
372 "mov lr, pc \n\t"
373 "mov pc, %[fn] \n\t"
374 "mrs %[newcpsr], cpsr \n\t"
375 : "=r" (ret0), "=r" (ret1), [newcpsr] "=r" (newcpsr)
376 : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
377 [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
378 : "lr", "cc"
379 );
380 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
381 fnr.r0 = ret0;
382 fnr.r1 = ret1;
383 return fnr.dr;
384}
385
386/*
387 * To avoid the complications of mimicing single-stepping on a
388 * processor without a Next-PC or a single-step mode, and to
389 * avoid having to deal with the side-effects of boosting, we
390 * simulate or emulate (almost) all ARM instructions.
391 *
392 * "Simulation" is where the instruction's behavior is duplicated in
393 * C code. "Emulation" is where the original instruction is rewritten
394 * and executed, often by altering its registers.
395 *
396 * By having all behavior of the kprobe'd instruction completed before
397 * returning from the kprobe_handler(), all locks (scheduler and
398 * interrupt) can safely be released. There is no need for secondary
399 * breakpoints, no race with MP or preemptable kernels, nor having to
400 * clean up resources counts at a later time impacting overall system
401 * performance. By rewriting the instruction, only the minimum registers
402 * need to be loaded and saved back optimizing performance.
403 *
404 * Calling the insnslot_*_rwflags version of a function doesn't hurt
405 * anything even when the CPSR flags aren't updated by the
406 * instruction. It's just a little slower in return for saving
407 * a little space by not having a duplicate function that doesn't
408 * update the flags. (The same optimization can be said for
409 * instructions that do or don't perform register writeback)
410 * Also, instructions can either read the flags, only write the
411 * flags, or read and write the flags. To save combinations
412 * rather than for sheer performance, flag functions just assume
413 * read and write of flags.
414 */
415
416static void __kprobes simulate_bbl(struct kprobe *p, struct pt_regs *regs)
417{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000418 kprobe_opcode_t insn = p->opcode;
419 long iaddr = (long)p->addr;
420 int disp = branch_displacement(insn);
421
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000422 if (insn & (1 << 24))
423 regs->ARM_lr = iaddr + 4;
424
425 regs->ARM_pc = iaddr + 8 + disp;
426}
427
428static void __kprobes simulate_blx1(struct kprobe *p, struct pt_regs *regs)
429{
430 kprobe_opcode_t insn = p->opcode;
431 long iaddr = (long)p->addr;
432 int disp = branch_displacement(insn);
433
434 regs->ARM_lr = iaddr + 4;
435 regs->ARM_pc = iaddr + 8 + disp + ((insn >> 23) & 0x2);
436 regs->ARM_cpsr |= PSR_T_BIT;
437}
438
439static void __kprobes simulate_blx2bx(struct kprobe *p, struct pt_regs *regs)
440{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000441 kprobe_opcode_t insn = p->opcode;
442 int rm = insn & 0xf;
443 long rmv = regs->uregs[rm];
444
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000445 if (insn & (1 << 5))
446 regs->ARM_lr = (long)p->addr + 4;
447
448 regs->ARM_pc = rmv & ~0x1;
449 regs->ARM_cpsr &= ~PSR_T_BIT;
450 if (rmv & 0x1)
451 regs->ARM_cpsr |= PSR_T_BIT;
452}
453
454static void __kprobes simulate_ldm1stm1(struct kprobe *p, struct pt_regs *regs)
455{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000456 kprobe_opcode_t insn = p->opcode;
457 int rn = (insn >> 16) & 0xf;
458 int lbit = insn & (1 << 20);
459 int wbit = insn & (1 << 21);
460 int ubit = insn & (1 << 23);
461 int pbit = insn & (1 << 24);
462 long *addr = (long *)regs->uregs[rn];
463 int reg_bit_vector;
464 int reg_count;
465
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000466 reg_count = 0;
467 reg_bit_vector = insn & 0xffff;
468 while (reg_bit_vector) {
469 reg_bit_vector &= (reg_bit_vector - 1);
470 ++reg_count;
471 }
472
473 if (!ubit)
474 addr -= reg_count;
Nicolas Pitre2d4b6c92008-08-21 23:22:49 +0100475 addr += (!pbit == !ubit);
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000476
477 reg_bit_vector = insn & 0xffff;
478 while (reg_bit_vector) {
479 int reg = __ffs(reg_bit_vector);
480 reg_bit_vector &= (reg_bit_vector - 1);
481 if (lbit)
482 regs->uregs[reg] = *addr++;
483 else
484 *addr++ = regs->uregs[reg];
485 }
486
487 if (wbit) {
488 if (!ubit)
489 addr -= reg_count;
Nicolas Pitre2d4b6c92008-08-21 23:22:49 +0100490 addr -= (!pbit == !ubit);
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000491 regs->uregs[rn] = (long)addr;
492 }
493}
494
495static void __kprobes simulate_stm1_pc(struct kprobe *p, struct pt_regs *regs)
496{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000497 regs->ARM_pc = (long)p->addr + str_pc_offset;
498 simulate_ldm1stm1(p, regs);
499 regs->ARM_pc = (long)p->addr + 4;
500}
501
502static void __kprobes simulate_mov_ipsp(struct kprobe *p, struct pt_regs *regs)
503{
504 regs->uregs[12] = regs->uregs[13];
505}
506
507static void __kprobes emulate_ldcstc(struct kprobe *p, struct pt_regs *regs)
508{
509 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
510 kprobe_opcode_t insn = p->opcode;
511 int rn = (insn >> 16) & 0xf;
512 long rnv = regs->uregs[rn];
513
514 /* Save Rn in case of writeback. */
515 regs->uregs[rn] = insnslot_1arg_rflags(rnv, regs->ARM_cpsr, i_fn);
516}
517
518static void __kprobes emulate_ldrd(struct kprobe *p, struct pt_regs *regs)
519{
520 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
521 kprobe_opcode_t insn = p->opcode;
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300522 long ppc = (long)p->addr + 8;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000523 int rd = (insn >> 12) & 0xf;
524 int rn = (insn >> 16) & 0xf;
525 int rm = insn & 0xf; /* rm may be invalid, don't care. */
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300526 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
527 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000528
529 /* Not following the C calling convention here, so need asm(). */
530 __asm__ __volatile__ (
531 "ldr r0, %[rn] \n\t"
532 "ldr r1, %[rm] \n\t"
533 "msr cpsr_fs, %[cpsr]\n\t"
534 "mov lr, pc \n\t"
535 "mov pc, %[i_fn] \n\t"
536 "str r0, %[rn] \n\t" /* in case of writeback */
537 "str r2, %[rd0] \n\t"
538 "str r3, %[rd1] \n\t"
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300539 : [rn] "+m" (rnv),
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000540 [rd0] "=m" (regs->uregs[rd]),
541 [rd1] "=m" (regs->uregs[rd+1])
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300542 : [rm] "m" (rmv),
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000543 [cpsr] "r" (regs->ARM_cpsr),
544 [i_fn] "r" (i_fn)
545 : "r0", "r1", "r2", "r3", "lr", "cc"
546 );
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300547 if (rn != 15)
548 regs->uregs[rn] = rnv; /* Save Rn in case of writeback. */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000549}
550
551static void __kprobes emulate_strd(struct kprobe *p, struct pt_regs *regs)
552{
553 insn_4arg_fn_t *i_fn = (insn_4arg_fn_t *)&p->ainsn.insn[0];
554 kprobe_opcode_t insn = p->opcode;
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300555 long ppc = (long)p->addr + 8;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000556 int rd = (insn >> 12) & 0xf;
557 int rn = (insn >> 16) & 0xf;
558 int rm = insn & 0xf;
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300559 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
560 /* rm/rmv may be invalid, don't care. */
561 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
562 long rnv_wb;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000563
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300564 rnv_wb = insnslot_4arg_rflags(rnv, rmv, regs->uregs[rd],
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000565 regs->uregs[rd+1],
566 regs->ARM_cpsr, i_fn);
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300567 if (rn != 15)
568 regs->uregs[rn] = rnv_wb; /* Save Rn in case of writeback. */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000569}
570
571static void __kprobes emulate_ldr(struct kprobe *p, struct pt_regs *regs)
572{
573 insn_llret_3arg_fn_t *i_fn = (insn_llret_3arg_fn_t *)&p->ainsn.insn[0];
574 kprobe_opcode_t insn = p->opcode;
Nicolas Pitre0ebe25f2010-07-14 05:21:22 +0100575 long ppc = (long)p->addr + 8;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000576 union reg_pair fnr;
577 int rd = (insn >> 12) & 0xf;
578 int rn = (insn >> 16) & 0xf;
579 int rm = insn & 0xf;
580 long rdv;
Nicolas Pitre0ebe25f2010-07-14 05:21:22 +0100581 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
582 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000583 long cpsr = regs->ARM_cpsr;
584
585 fnr.dr = insnslot_llret_3arg_rflags(rnv, 0, rmv, cpsr, i_fn);
Viktor Rosendahl0652f062011-03-26 18:11:01 +0100586 if (rn != 15)
587 regs->uregs[rn] = fnr.r0; /* Save Rn in case of writeback. */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000588 rdv = fnr.r1;
589
590 if (rd == 15) {
591#if __LINUX_ARM_ARCH__ >= 5
592 cpsr &= ~PSR_T_BIT;
593 if (rdv & 0x1)
594 cpsr |= PSR_T_BIT;
595 regs->ARM_cpsr = cpsr;
596 rdv &= ~0x1;
597#else
598 rdv &= ~0x2;
599#endif
600 }
601 regs->uregs[rd] = rdv;
602}
603
604static void __kprobes emulate_str(struct kprobe *p, struct pt_regs *regs)
605{
606 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
607 kprobe_opcode_t insn = p->opcode;
608 long iaddr = (long)p->addr;
609 int rd = (insn >> 12) & 0xf;
610 int rn = (insn >> 16) & 0xf;
611 int rm = insn & 0xf;
612 long rdv = (rd == 15) ? iaddr + str_pc_offset : regs->uregs[rd];
613 long rnv = (rn == 15) ? iaddr + 8 : regs->uregs[rn];
614 long rmv = regs->uregs[rm]; /* rm/rmv may be invalid, don't care. */
Viktor Rosendahl0652f062011-03-26 18:11:01 +0100615 long rnv_wb;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000616
Viktor Rosendahl0652f062011-03-26 18:11:01 +0100617 rnv_wb = insnslot_3arg_rflags(rnv, rdv, rmv, regs->ARM_cpsr, i_fn);
618 if (rn != 15)
619 regs->uregs[rn] = rnv_wb; /* Save Rn in case of writeback. */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000620}
621
622static void __kprobes emulate_mrrc(struct kprobe *p, struct pt_regs *regs)
623{
624 insn_llret_0arg_fn_t *i_fn = (insn_llret_0arg_fn_t *)&p->ainsn.insn[0];
625 kprobe_opcode_t insn = p->opcode;
626 union reg_pair fnr;
627 int rd = (insn >> 12) & 0xf;
628 int rn = (insn >> 16) & 0xf;
629
630 fnr.dr = insnslot_llret_0arg_rflags(regs->ARM_cpsr, i_fn);
631 regs->uregs[rn] = fnr.r0;
632 regs->uregs[rd] = fnr.r1;
633}
634
635static void __kprobes emulate_mcrr(struct kprobe *p, struct pt_regs *regs)
636{
637 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
638 kprobe_opcode_t insn = p->opcode;
639 int rd = (insn >> 12) & 0xf;
640 int rn = (insn >> 16) & 0xf;
641 long rnv = regs->uregs[rn];
642 long rdv = regs->uregs[rd];
643
644 insnslot_2arg_rflags(rnv, rdv, regs->ARM_cpsr, i_fn);
645}
646
647static void __kprobes emulate_sat(struct kprobe *p, struct pt_regs *regs)
648{
649 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
650 kprobe_opcode_t insn = p->opcode;
651 int rd = (insn >> 12) & 0xf;
652 int rm = insn & 0xf;
653 long rmv = regs->uregs[rm];
654
655 /* Writes Q flag */
656 regs->uregs[rd] = insnslot_1arg_rwflags(rmv, &regs->ARM_cpsr, i_fn);
657}
658
659static void __kprobes emulate_sel(struct kprobe *p, struct pt_regs *regs)
660{
661 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
662 kprobe_opcode_t insn = p->opcode;
663 int rd = (insn >> 12) & 0xf;
664 int rn = (insn >> 16) & 0xf;
665 int rm = insn & 0xf;
666 long rnv = regs->uregs[rn];
667 long rmv = regs->uregs[rm];
668
669 /* Reads GE bits */
670 regs->uregs[rd] = insnslot_2arg_rflags(rnv, rmv, regs->ARM_cpsr, i_fn);
671}
672
673static void __kprobes emulate_none(struct kprobe *p, struct pt_regs *regs)
674{
675 insn_0arg_fn_t *i_fn = (insn_0arg_fn_t *)&p->ainsn.insn[0];
676
677 insnslot_0arg_rflags(regs->ARM_cpsr, i_fn);
678}
679
680static void __kprobes emulate_rd12(struct kprobe *p, struct pt_regs *regs)
681{
682 insn_0arg_fn_t *i_fn = (insn_0arg_fn_t *)&p->ainsn.insn[0];
683 kprobe_opcode_t insn = p->opcode;
684 int rd = (insn >> 12) & 0xf;
685
686 regs->uregs[rd] = insnslot_0arg_rflags(regs->ARM_cpsr, i_fn);
687}
688
689static void __kprobes emulate_ird12(struct kprobe *p, struct pt_regs *regs)
690{
691 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
692 kprobe_opcode_t insn = p->opcode;
693 int ird = (insn >> 12) & 0xf;
694
695 insnslot_1arg_rflags(regs->uregs[ird], regs->ARM_cpsr, i_fn);
696}
697
698static void __kprobes emulate_rn16(struct kprobe *p, struct pt_regs *regs)
699{
700 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
701 kprobe_opcode_t insn = p->opcode;
702 int rn = (insn >> 16) & 0xf;
703 long rnv = regs->uregs[rn];
704
705 insnslot_1arg_rflags(rnv, regs->ARM_cpsr, i_fn);
706}
707
708static void __kprobes emulate_rd12rm0(struct kprobe *p, struct pt_regs *regs)
709{
710 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
711 kprobe_opcode_t insn = p->opcode;
712 int rd = (insn >> 12) & 0xf;
713 int rm = insn & 0xf;
714 long rmv = regs->uregs[rm];
715
716 regs->uregs[rd] = insnslot_1arg_rflags(rmv, regs->ARM_cpsr, i_fn);
717}
718
719static void __kprobes
720emulate_rd12rn16rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
721{
722 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
723 kprobe_opcode_t insn = p->opcode;
724 int rd = (insn >> 12) & 0xf;
725 int rn = (insn >> 16) & 0xf;
726 int rm = insn & 0xf;
727 long rnv = regs->uregs[rn];
728 long rmv = regs->uregs[rm];
729
730 regs->uregs[rd] =
731 insnslot_2arg_rwflags(rnv, rmv, &regs->ARM_cpsr, i_fn);
732}
733
734static void __kprobes
735emulate_rd16rn12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
736{
737 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
738 kprobe_opcode_t insn = p->opcode;
739 int rd = (insn >> 16) & 0xf;
740 int rn = (insn >> 12) & 0xf;
741 int rs = (insn >> 8) & 0xf;
742 int rm = insn & 0xf;
743 long rnv = regs->uregs[rn];
744 long rsv = regs->uregs[rs];
745 long rmv = regs->uregs[rm];
746
747 regs->uregs[rd] =
748 insnslot_3arg_rwflags(rnv, rsv, rmv, &regs->ARM_cpsr, i_fn);
749}
750
751static void __kprobes
752emulate_rd16rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
753{
754 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
755 kprobe_opcode_t insn = p->opcode;
756 int rd = (insn >> 16) & 0xf;
757 int rs = (insn >> 8) & 0xf;
758 int rm = insn & 0xf;
759 long rsv = regs->uregs[rs];
760 long rmv = regs->uregs[rm];
761
762 regs->uregs[rd] =
763 insnslot_2arg_rwflags(rsv, rmv, &regs->ARM_cpsr, i_fn);
764}
765
766static void __kprobes
767emulate_rdhi16rdlo12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
768{
769 insn_llret_4arg_fn_t *i_fn = (insn_llret_4arg_fn_t *)&p->ainsn.insn[0];
770 kprobe_opcode_t insn = p->opcode;
771 union reg_pair fnr;
772 int rdhi = (insn >> 16) & 0xf;
773 int rdlo = (insn >> 12) & 0xf;
774 int rs = (insn >> 8) & 0xf;
775 int rm = insn & 0xf;
776 long rsv = regs->uregs[rs];
777 long rmv = regs->uregs[rm];
778
779 fnr.dr = insnslot_llret_4arg_rwflags(regs->uregs[rdhi],
780 regs->uregs[rdlo], rsv, rmv,
781 &regs->ARM_cpsr, i_fn);
782 regs->uregs[rdhi] = fnr.r0;
783 regs->uregs[rdlo] = fnr.r1;
784}
785
786static void __kprobes
787emulate_alu_imm_rflags(struct kprobe *p, struct pt_regs *regs)
788{
789 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
790 kprobe_opcode_t insn = p->opcode;
791 int rd = (insn >> 12) & 0xf;
792 int rn = (insn >> 16) & 0xf;
793 long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
794
795 regs->uregs[rd] = insnslot_1arg_rflags(rnv, regs->ARM_cpsr, i_fn);
796}
797
798static void __kprobes
799emulate_alu_imm_rwflags(struct kprobe *p, struct pt_regs *regs)
800{
801 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
802 kprobe_opcode_t insn = p->opcode;
803 int rd = (insn >> 12) & 0xf;
804 int rn = (insn >> 16) & 0xf;
805 long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
806
807 regs->uregs[rd] = insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
808}
809
810static void __kprobes
Jon Medhurstad111ce2011-04-06 11:17:11 +0100811emulate_alu_tests_imm(struct kprobe *p, struct pt_regs *regs)
812{
813 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
814 kprobe_opcode_t insn = p->opcode;
815 int rn = (insn >> 16) & 0xf;
816 long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
817
818 insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
819}
820
821static void __kprobes
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000822emulate_alu_rflags(struct kprobe *p, struct pt_regs *regs)
823{
824 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
825 kprobe_opcode_t insn = p->opcode;
826 long ppc = (long)p->addr + 8;
827 int rd = (insn >> 12) & 0xf;
828 int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
829 int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
830 int rm = insn & 0xf;
831 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
832 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
833 long rsv = regs->uregs[rs];
834
835 regs->uregs[rd] =
836 insnslot_3arg_rflags(rnv, rmv, rsv, regs->ARM_cpsr, i_fn);
837}
838
839static void __kprobes
840emulate_alu_rwflags(struct kprobe *p, struct pt_regs *regs)
841{
842 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
843 kprobe_opcode_t insn = p->opcode;
844 long ppc = (long)p->addr + 8;
845 int rd = (insn >> 12) & 0xf;
846 int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
847 int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
848 int rm = insn & 0xf;
849 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
850 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
851 long rsv = regs->uregs[rs];
852
853 regs->uregs[rd] =
854 insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
855}
856
Jon Medhurstad111ce2011-04-06 11:17:11 +0100857static void __kprobes
858emulate_alu_tests(struct kprobe *p, struct pt_regs *regs)
859{
860 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
861 kprobe_opcode_t insn = p->opcode;
862 long ppc = (long)p->addr + 8;
863 int rn = (insn >> 16) & 0xf;
864 int rs = (insn >> 8) & 0xf; /* rs/rsv may be invalid, don't care. */
865 int rm = insn & 0xf;
866 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
867 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
868 long rsv = regs->uregs[rs];
869
870 insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
871}
872
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000873static enum kprobe_insn __kprobes
874prep_emulate_ldr_str(kprobe_opcode_t insn, struct arch_specific_insn *asi)
875{
876 int ibit = (insn & (1 << 26)) ? 25 : 22;
877
878 insn &= 0xfff00fff;
879 insn |= 0x00001000; /* Rn = r0, Rd = r1 */
880 if (insn & (1 << ibit)) {
881 insn &= ~0xf;
882 insn |= 2; /* Rm = r2 */
883 }
884 asi->insn[0] = insn;
885 asi->insn_handler = (insn & (1 << 20)) ? emulate_ldr : emulate_str;
886 return INSN_GOOD;
887}
888
889static enum kprobe_insn __kprobes
890prep_emulate_rd12rm0(kprobe_opcode_t insn, struct arch_specific_insn *asi)
891{
892 insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
893 asi->insn[0] = insn;
894 asi->insn_handler = emulate_rd12rm0;
895 return INSN_GOOD;
896}
897
898static enum kprobe_insn __kprobes
899prep_emulate_rd12(kprobe_opcode_t insn, struct arch_specific_insn *asi)
900{
901 insn &= 0xffff0fff; /* Rd = r0 */
902 asi->insn[0] = insn;
903 asi->insn_handler = emulate_rd12;
904 return INSN_GOOD;
905}
906
907static enum kprobe_insn __kprobes
908prep_emulate_rd12rn16rm0_wflags(kprobe_opcode_t insn,
909 struct arch_specific_insn *asi)
910{
911 insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
912 insn |= 0x00000001; /* Rm = r1 */
913 asi->insn[0] = insn;
914 asi->insn_handler = emulate_rd12rn16rm0_rwflags;
915 return INSN_GOOD;
916}
917
918static enum kprobe_insn __kprobes
919prep_emulate_rd16rs8rm0_wflags(kprobe_opcode_t insn,
920 struct arch_specific_insn *asi)
921{
922 insn &= 0xfff0f0f0; /* Rd = r0, Rs = r0 */
923 insn |= 0x00000001; /* Rm = r1 */
924 asi->insn[0] = insn;
925 asi->insn_handler = emulate_rd16rs8rm0_rwflags;
926 return INSN_GOOD;
927}
928
929static enum kprobe_insn __kprobes
930prep_emulate_rd16rn12rs8rm0_wflags(kprobe_opcode_t insn,
931 struct arch_specific_insn *asi)
932{
933 insn &= 0xfff000f0; /* Rd = r0, Rn = r0 */
934 insn |= 0x00000102; /* Rs = r1, Rm = r2 */
935 asi->insn[0] = insn;
936 asi->insn_handler = emulate_rd16rn12rs8rm0_rwflags;
937 return INSN_GOOD;
938}
939
940static enum kprobe_insn __kprobes
941prep_emulate_rdhi16rdlo12rs8rm0_wflags(kprobe_opcode_t insn,
942 struct arch_specific_insn *asi)
943{
944 insn &= 0xfff000f0; /* RdHi = r0, RdLo = r1 */
945 insn |= 0x00001203; /* Rs = r2, Rm = r3 */
946 asi->insn[0] = insn;
947 asi->insn_handler = emulate_rdhi16rdlo12rs8rm0_rwflags;
948 return INSN_GOOD;
949}
950
951/*
952 * For the instruction masking and comparisons in all the "space_*"
953 * functions below, Do _not_ rearrange the order of tests unless
954 * you're very, very sure of what you are doing. For the sake of
955 * efficiency, the masks for some tests sometimes assume other test
956 * have been done prior to them so the number of patterns to test
957 * for an instruction set can be as broad as possible to reduce the
958 * number of tests needed.
959 */
960
961static enum kprobe_insn __kprobes
962space_1111(kprobe_opcode_t insn, struct arch_specific_insn *asi)
963{
964 /* CPS mmod == 1 : 1111 0001 0000 xx10 xxxx xxxx xx0x xxxx */
965 /* RFE : 1111 100x x0x1 xxxx xxxx 1010 xxxx xxxx */
966 /* SRS : 1111 100x x1x0 1101 xxxx 0101 xxxx xxxx */
967 if ((insn & 0xfff30020) == 0xf1020000 ||
968 (insn & 0xfe500f00) == 0xf8100a00 ||
969 (insn & 0xfe5f0f00) == 0xf84d0500)
970 return INSN_REJECTED;
971
972 /* PLD : 1111 01x1 x101 xxxx xxxx xxxx xxxx xxxx : */
973 if ((insn & 0xfd700000) == 0xf4500000) {
974 insn &= 0xfff0ffff; /* Rn = r0 */
975 asi->insn[0] = insn;
976 asi->insn_handler = emulate_rn16;
977 return INSN_GOOD;
978 }
979
980 /* BLX(1) : 1111 101x xxxx xxxx xxxx xxxx xxxx xxxx : */
981 if ((insn & 0xfe000000) == 0xfa000000) {
982 asi->insn_handler = simulate_blx1;
983 return INSN_GOOD_NO_SLOT;
984 }
985
986 /* SETEND : 1111 0001 0000 0001 xxxx xxxx 0000 xxxx */
987 /* CDP2 : 1111 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
988 if ((insn & 0xffff00f0) == 0xf1010000 ||
989 (insn & 0xff000010) == 0xfe000000) {
990 asi->insn[0] = insn;
991 asi->insn_handler = emulate_none;
992 return INSN_GOOD;
993 }
994
995 /* MCRR2 : 1111 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
996 /* MRRC2 : 1111 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
997 if ((insn & 0xffe00000) == 0xfc400000) {
998 insn &= 0xfff00fff; /* Rn = r0 */
999 insn |= 0x00001000; /* Rd = r1 */
1000 asi->insn[0] = insn;
1001 asi->insn_handler =
1002 (insn & (1 << 20)) ? emulate_mrrc : emulate_mcrr;
1003 return INSN_GOOD;
1004 }
1005
1006 /* LDC2 : 1111 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
1007 /* STC2 : 1111 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
1008 if ((insn & 0xfe000000) == 0xfc000000) {
1009 insn &= 0xfff0ffff; /* Rn = r0 */
1010 asi->insn[0] = insn;
1011 asi->insn_handler = emulate_ldcstc;
1012 return INSN_GOOD;
1013 }
1014
1015 /* MCR2 : 1111 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
1016 /* MRC2 : 1111 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
1017 insn &= 0xffff0fff; /* Rd = r0 */
1018 asi->insn[0] = insn;
1019 asi->insn_handler = (insn & (1 << 20)) ? emulate_rd12 : emulate_ird12;
1020 return INSN_GOOD;
1021}
1022
1023static enum kprobe_insn __kprobes
1024space_cccc_000x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1025{
1026 /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx xxx0 xxxx */
1027 if ((insn & 0x0f900010) == 0x01000000) {
1028
1029 /* BXJ : cccc 0001 0010 xxxx xxxx xxxx 0010 xxxx */
1030 /* MSR : cccc 0001 0x10 xxxx xxxx xxxx 0000 xxxx */
1031 if ((insn & 0x0ff000f0) == 0x01200020 ||
1032 (insn & 0x0fb000f0) == 0x01200000)
1033 return INSN_REJECTED;
1034
1035 /* MRS : cccc 0001 0x00 xxxx xxxx xxxx 0000 xxxx */
1036 if ((insn & 0x0fb00010) == 0x01000000)
1037 return prep_emulate_rd12(insn, asi);
1038
1039 /* SMLALxy : cccc 0001 0100 xxxx xxxx xxxx 1xx0 xxxx */
1040 if ((insn & 0x0ff00090) == 0x01400080)
1041 return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
1042
1043 /* SMULWy : cccc 0001 0010 xxxx xxxx xxxx 1x10 xxxx */
1044 /* SMULxy : cccc 0001 0110 xxxx xxxx xxxx 1xx0 xxxx */
1045 if ((insn & 0x0ff000b0) == 0x012000a0 ||
1046 (insn & 0x0ff00090) == 0x01600080)
1047 return prep_emulate_rd16rs8rm0_wflags(insn, asi);
1048
1049 /* SMLAxy : cccc 0001 0000 xxxx xxxx xxxx 1xx0 xxxx : Q */
1050 /* SMLAWy : cccc 0001 0010 xxxx xxxx xxxx 0x00 xxxx : Q */
1051 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1052
1053 }
1054
1055 /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx 0xx1 xxxx */
1056 else if ((insn & 0x0f900090) == 0x01000010) {
1057
1058 /* BKPT : 1110 0001 0010 xxxx xxxx xxxx 0111 xxxx */
1059 if ((insn & 0xfff000f0) == 0xe1200070)
1060 return INSN_REJECTED;
1061
1062 /* BLX(2) : cccc 0001 0010 xxxx xxxx xxxx 0011 xxxx */
1063 /* BX : cccc 0001 0010 xxxx xxxx xxxx 0001 xxxx */
1064 if ((insn & 0x0ff000d0) == 0x01200010) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001065 asi->insn_handler = simulate_blx2bx;
Jon Medhursta539f5d2011-04-06 11:17:10 +01001066 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001067 }
1068
1069 /* CLZ : cccc 0001 0110 xxxx xxxx xxxx 0001 xxxx */
1070 if ((insn & 0x0ff000f0) == 0x01600010)
1071 return prep_emulate_rd12rm0(insn, asi);
1072
1073 /* QADD : cccc 0001 0000 xxxx xxxx xxxx 0101 xxxx :Q */
1074 /* QSUB : cccc 0001 0010 xxxx xxxx xxxx 0101 xxxx :Q */
1075 /* QDADD : cccc 0001 0100 xxxx xxxx xxxx 0101 xxxx :Q */
1076 /* QDSUB : cccc 0001 0110 xxxx xxxx xxxx 0101 xxxx :Q */
1077 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1078 }
1079
1080 /* cccc 0000 xxxx xxxx xxxx xxxx xxxx 1001 xxxx */
1081 else if ((insn & 0x0f000090) == 0x00000090) {
1082
1083 /* MUL : cccc 0000 0000 xxxx xxxx xxxx 1001 xxxx : */
1084 /* MULS : cccc 0000 0001 xxxx xxxx xxxx 1001 xxxx :cc */
1085 /* MLA : cccc 0000 0010 xxxx xxxx xxxx 1001 xxxx : */
1086 /* MLAS : cccc 0000 0011 xxxx xxxx xxxx 1001 xxxx :cc */
1087 /* UMAAL : cccc 0000 0100 xxxx xxxx xxxx 1001 xxxx : */
1088 /* UMULL : cccc 0000 1000 xxxx xxxx xxxx 1001 xxxx : */
1089 /* UMULLS : cccc 0000 1001 xxxx xxxx xxxx 1001 xxxx :cc */
1090 /* UMLAL : cccc 0000 1010 xxxx xxxx xxxx 1001 xxxx : */
1091 /* UMLALS : cccc 0000 1011 xxxx xxxx xxxx 1001 xxxx :cc */
1092 /* SMULL : cccc 0000 1100 xxxx xxxx xxxx 1001 xxxx : */
1093 /* SMULLS : cccc 0000 1101 xxxx xxxx xxxx 1001 xxxx :cc */
1094 /* SMLAL : cccc 0000 1110 xxxx xxxx xxxx 1001 xxxx : */
1095 /* SMLALS : cccc 0000 1111 xxxx xxxx xxxx 1001 xxxx :cc */
1096 if ((insn & 0x0fe000f0) == 0x00000090) {
1097 return prep_emulate_rd16rs8rm0_wflags(insn, asi);
1098 } else if ((insn & 0x0fe000f0) == 0x00200090) {
1099 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1100 } else {
1101 return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
1102 }
1103 }
1104
1105 /* cccc 000x xxxx xxxx xxxx xxxx xxxx 1xx1 xxxx */
1106 else if ((insn & 0x0e000090) == 0x00000090) {
1107
1108 /* SWP : cccc 0001 0000 xxxx xxxx xxxx 1001 xxxx */
1109 /* SWPB : cccc 0001 0100 xxxx xxxx xxxx 1001 xxxx */
1110 /* LDRD : cccc 000x xxx0 xxxx xxxx xxxx 1101 xxxx */
1111 /* STRD : cccc 000x xxx0 xxxx xxxx xxxx 1111 xxxx */
1112 /* STREX : cccc 0001 1000 xxxx xxxx xxxx 1001 xxxx */
1113 /* LDREX : cccc 0001 1001 xxxx xxxx xxxx 1001 xxxx */
1114 /* LDRH : cccc 000x xxx1 xxxx xxxx xxxx 1011 xxxx */
1115 /* STRH : cccc 000x xxx0 xxxx xxxx xxxx 1011 xxxx */
1116 /* LDRSB : cccc 000x xxx1 xxxx xxxx xxxx 1101 xxxx */
1117 /* LDRSH : cccc 000x xxx1 xxxx xxxx xxxx 1111 xxxx */
1118 if ((insn & 0x0fb000f0) == 0x01000090) {
1119 /* SWP/SWPB */
1120 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1121 } else if ((insn & 0x0e1000d0) == 0x00000d0) {
1122 /* STRD/LDRD */
1123 insn &= 0xfff00fff;
1124 insn |= 0x00002000; /* Rn = r0, Rd = r2 */
1125 if (insn & (1 << 22)) {
1126 /* I bit */
1127 insn &= ~0xf;
1128 insn |= 1; /* Rm = r1 */
1129 }
1130 asi->insn[0] = insn;
1131 asi->insn_handler =
1132 (insn & (1 << 5)) ? emulate_strd : emulate_ldrd;
1133 return INSN_GOOD;
1134 }
1135
1136 return prep_emulate_ldr_str(insn, asi);
1137 }
1138
1139 /* cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx xxxx */
1140
1141 /*
1142 * ALU op with S bit and Rd == 15 :
1143 * cccc 000x xxx1 xxxx 1111 xxxx xxxx xxxx
1144 */
1145 if ((insn & 0x0e10f000) == 0x0010f000)
1146 return INSN_REJECTED;
1147
1148 /*
1149 * "mov ip, sp" is the most common kprobe'd instruction by far.
1150 * Check and optimize for it explicitly.
1151 */
1152 if (insn == 0xe1a0c00d) {
1153 asi->insn_handler = simulate_mov_ipsp;
1154 return INSN_GOOD_NO_SLOT;
1155 }
1156
1157 /*
1158 * Data processing: Immediate-shift / Register-shift
1159 * ALU op : cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx
1160 * CPY : cccc 0001 1010 xxxx xxxx 0000 0000 xxxx
1161 * MOV : cccc 0001 101x xxxx xxxx xxxx xxxx xxxx
1162 * *S (bit 20) updates condition codes
1163 * ADC/SBC/RSC reads the C flag
1164 */
1165 insn &= 0xfff00ff0; /* Rn = r0, Rd = r0 */
1166 insn |= 0x00000001; /* Rm = r1 */
1167 if (insn & 0x010) {
1168 insn &= 0xfffff0ff; /* register shift */
1169 insn |= 0x00000200; /* Rs = r2 */
1170 }
1171 asi->insn[0] = insn;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001172
1173 if ((insn & 0x0f900000) == 0x01100000) {
1174 /*
1175 * TST : cccc 0001 0001 xxxx xxxx xxxx xxxx xxxx
1176 * TEQ : cccc 0001 0011 xxxx xxxx xxxx xxxx xxxx
1177 * CMP : cccc 0001 0101 xxxx xxxx xxxx xxxx xxxx
1178 * CMN : cccc 0001 0111 xxxx xxxx xxxx xxxx xxxx
1179 */
1180 asi->insn_handler = emulate_alu_tests;
1181 } else {
1182 /* ALU ops which write to Rd */
1183 asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001184 emulate_alu_rwflags : emulate_alu_rflags;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001185 }
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001186 return INSN_GOOD;
1187}
1188
1189static enum kprobe_insn __kprobes
1190space_cccc_001x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1191{
1192 /*
1193 * MSR : cccc 0011 0x10 xxxx xxxx xxxx xxxx xxxx
Will Deaconccdf2e12010-09-27 18:12:12 +01001194 * Undef : cccc 0011 0100 xxxx xxxx xxxx xxxx xxxx
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001195 * ALU op with S bit and Rd == 15 :
1196 * cccc 001x xxx1 xxxx 1111 xxxx xxxx xxxx
1197 */
Will Deaconccdf2e12010-09-27 18:12:12 +01001198 if ((insn & 0x0fb00000) == 0x03200000 || /* MSR */
1199 (insn & 0x0ff00000) == 0x03400000 || /* Undef */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001200 (insn & 0x0e10f000) == 0x0210f000) /* ALU s-bit, R15 */
1201 return INSN_REJECTED;
1202
1203 /*
1204 * Data processing: 32-bit Immediate
1205 * ALU op : cccc 001x xxxx xxxx xxxx xxxx xxxx xxxx
1206 * MOV : cccc 0011 101x xxxx xxxx xxxx xxxx xxxx
1207 * *S (bit 20) updates condition codes
1208 * ADC/SBC/RSC reads the C flag
1209 */
Jon Medhurst896a74e2011-04-06 11:17:12 +01001210 insn &= 0xfff00fff; /* Rn = r0 and Rd = r0 */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001211 asi->insn[0] = insn;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001212
1213 if ((insn & 0x0f900000) == 0x03100000) {
1214 /*
1215 * TST : cccc 0011 0001 xxxx xxxx xxxx xxxx xxxx
1216 * TEQ : cccc 0011 0011 xxxx xxxx xxxx xxxx xxxx
1217 * CMP : cccc 0011 0101 xxxx xxxx xxxx xxxx xxxx
1218 * CMN : cccc 0011 0111 xxxx xxxx xxxx xxxx xxxx
1219 */
1220 asi->insn_handler = emulate_alu_tests_imm;
1221 } else {
1222 /* ALU ops which write to Rd */
1223 asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001224 emulate_alu_imm_rwflags : emulate_alu_imm_rflags;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001225 }
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001226 return INSN_GOOD;
1227}
1228
1229static enum kprobe_insn __kprobes
1230space_cccc_0110__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1231{
1232 /* SEL : cccc 0110 1000 xxxx xxxx xxxx 1011 xxxx GE: !!! */
1233 if ((insn & 0x0ff000f0) == 0x068000b0) {
1234 insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
1235 insn |= 0x00000001; /* Rm = r1 */
1236 asi->insn[0] = insn;
1237 asi->insn_handler = emulate_sel;
1238 return INSN_GOOD;
1239 }
1240
1241 /* SSAT : cccc 0110 101x xxxx xxxx xxxx xx01 xxxx :Q */
1242 /* USAT : cccc 0110 111x xxxx xxxx xxxx xx01 xxxx :Q */
1243 /* SSAT16 : cccc 0110 1010 xxxx xxxx xxxx 0011 xxxx :Q */
1244 /* USAT16 : cccc 0110 1110 xxxx xxxx xxxx 0011 xxxx :Q */
1245 if ((insn & 0x0fa00030) == 0x06a00010 ||
1246 (insn & 0x0fb000f0) == 0x06a00030) {
1247 insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
1248 asi->insn[0] = insn;
1249 asi->insn_handler = emulate_sat;
1250 return INSN_GOOD;
1251 }
1252
1253 /* REV : cccc 0110 1011 xxxx xxxx xxxx 0011 xxxx */
1254 /* REV16 : cccc 0110 1011 xxxx xxxx xxxx 1011 xxxx */
1255 /* REVSH : cccc 0110 1111 xxxx xxxx xxxx 1011 xxxx */
1256 if ((insn & 0x0ff00070) == 0x06b00030 ||
1257 (insn & 0x0ff000f0) == 0x06f000b0)
1258 return prep_emulate_rd12rm0(insn, asi);
1259
1260 /* SADD16 : cccc 0110 0001 xxxx xxxx xxxx 0001 xxxx :GE */
1261 /* SADDSUBX : cccc 0110 0001 xxxx xxxx xxxx 0011 xxxx :GE */
1262 /* SSUBADDX : cccc 0110 0001 xxxx xxxx xxxx 0101 xxxx :GE */
1263 /* SSUB16 : cccc 0110 0001 xxxx xxxx xxxx 0111 xxxx :GE */
1264 /* SADD8 : cccc 0110 0001 xxxx xxxx xxxx 1001 xxxx :GE */
1265 /* SSUB8 : cccc 0110 0001 xxxx xxxx xxxx 1111 xxxx :GE */
1266 /* QADD16 : cccc 0110 0010 xxxx xxxx xxxx 0001 xxxx : */
1267 /* QADDSUBX : cccc 0110 0010 xxxx xxxx xxxx 0011 xxxx : */
1268 /* QSUBADDX : cccc 0110 0010 xxxx xxxx xxxx 0101 xxxx : */
1269 /* QSUB16 : cccc 0110 0010 xxxx xxxx xxxx 0111 xxxx : */
1270 /* QADD8 : cccc 0110 0010 xxxx xxxx xxxx 1001 xxxx : */
1271 /* QSUB8 : cccc 0110 0010 xxxx xxxx xxxx 1111 xxxx : */
1272 /* SHADD16 : cccc 0110 0011 xxxx xxxx xxxx 0001 xxxx : */
1273 /* SHADDSUBX : cccc 0110 0011 xxxx xxxx xxxx 0011 xxxx : */
1274 /* SHSUBADDX : cccc 0110 0011 xxxx xxxx xxxx 0101 xxxx : */
1275 /* SHSUB16 : cccc 0110 0011 xxxx xxxx xxxx 0111 xxxx : */
1276 /* SHADD8 : cccc 0110 0011 xxxx xxxx xxxx 1001 xxxx : */
1277 /* SHSUB8 : cccc 0110 0011 xxxx xxxx xxxx 1111 xxxx : */
1278 /* UADD16 : cccc 0110 0101 xxxx xxxx xxxx 0001 xxxx :GE */
1279 /* UADDSUBX : cccc 0110 0101 xxxx xxxx xxxx 0011 xxxx :GE */
1280 /* USUBADDX : cccc 0110 0101 xxxx xxxx xxxx 0101 xxxx :GE */
1281 /* USUB16 : cccc 0110 0101 xxxx xxxx xxxx 0111 xxxx :GE */
1282 /* UADD8 : cccc 0110 0101 xxxx xxxx xxxx 1001 xxxx :GE */
1283 /* USUB8 : cccc 0110 0101 xxxx xxxx xxxx 1111 xxxx :GE */
1284 /* UQADD16 : cccc 0110 0110 xxxx xxxx xxxx 0001 xxxx : */
1285 /* UQADDSUBX : cccc 0110 0110 xxxx xxxx xxxx 0011 xxxx : */
1286 /* UQSUBADDX : cccc 0110 0110 xxxx xxxx xxxx 0101 xxxx : */
1287 /* UQSUB16 : cccc 0110 0110 xxxx xxxx xxxx 0111 xxxx : */
1288 /* UQADD8 : cccc 0110 0110 xxxx xxxx xxxx 1001 xxxx : */
1289 /* UQSUB8 : cccc 0110 0110 xxxx xxxx xxxx 1111 xxxx : */
1290 /* UHADD16 : cccc 0110 0111 xxxx xxxx xxxx 0001 xxxx : */
1291 /* UHADDSUBX : cccc 0110 0111 xxxx xxxx xxxx 0011 xxxx : */
1292 /* UHSUBADDX : cccc 0110 0111 xxxx xxxx xxxx 0101 xxxx : */
1293 /* UHSUB16 : cccc 0110 0111 xxxx xxxx xxxx 0111 xxxx : */
1294 /* UHADD8 : cccc 0110 0111 xxxx xxxx xxxx 1001 xxxx : */
1295 /* UHSUB8 : cccc 0110 0111 xxxx xxxx xxxx 1111 xxxx : */
1296 /* PKHBT : cccc 0110 1000 xxxx xxxx xxxx x001 xxxx : */
1297 /* PKHTB : cccc 0110 1000 xxxx xxxx xxxx x101 xxxx : */
1298 /* SXTAB16 : cccc 0110 1000 xxxx xxxx xxxx 0111 xxxx : */
1299 /* SXTB : cccc 0110 1010 xxxx xxxx xxxx 0111 xxxx : */
1300 /* SXTAB : cccc 0110 1010 xxxx xxxx xxxx 0111 xxxx : */
1301 /* SXTAH : cccc 0110 1011 xxxx xxxx xxxx 0111 xxxx : */
1302 /* UXTAB16 : cccc 0110 1100 xxxx xxxx xxxx 0111 xxxx : */
1303 /* UXTAB : cccc 0110 1110 xxxx xxxx xxxx 0111 xxxx : */
1304 /* UXTAH : cccc 0110 1111 xxxx xxxx xxxx 0111 xxxx : */
1305 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1306}
1307
1308static enum kprobe_insn __kprobes
1309space_cccc_0111__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1310{
1311 /* Undef : cccc 0111 1111 xxxx xxxx xxxx 1111 xxxx */
1312 if ((insn & 0x0ff000f0) == 0x03f000f0)
1313 return INSN_REJECTED;
1314
1315 /* USADA8 : cccc 0111 1000 xxxx xxxx xxxx 0001 xxxx */
1316 /* USAD8 : cccc 0111 1000 xxxx 1111 xxxx 0001 xxxx */
1317 if ((insn & 0x0ff000f0) == 0x07800010)
1318 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1319
1320 /* SMLALD : cccc 0111 0100 xxxx xxxx xxxx 00x1 xxxx */
1321 /* SMLSLD : cccc 0111 0100 xxxx xxxx xxxx 01x1 xxxx */
1322 if ((insn & 0x0ff00090) == 0x07400010)
1323 return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
1324
1325 /* SMLAD : cccc 0111 0000 xxxx xxxx xxxx 00x1 xxxx :Q */
1326 /* SMLSD : cccc 0111 0000 xxxx xxxx xxxx 01x1 xxxx :Q */
1327 /* SMMLA : cccc 0111 0101 xxxx xxxx xxxx 00x1 xxxx : */
1328 /* SMMLS : cccc 0111 0101 xxxx xxxx xxxx 11x1 xxxx : */
1329 if ((insn & 0x0ff00090) == 0x07000010 ||
1330 (insn & 0x0ff000d0) == 0x07500010 ||
1331 (insn & 0x0ff000d0) == 0x075000d0)
1332 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1333
1334 /* SMUSD : cccc 0111 0000 xxxx xxxx xxxx 01x1 xxxx : */
1335 /* SMUAD : cccc 0111 0000 xxxx 1111 xxxx 00x1 xxxx :Q */
1336 /* SMMUL : cccc 0111 0101 xxxx 1111 xxxx 00x1 xxxx : */
1337 return prep_emulate_rd16rs8rm0_wflags(insn, asi);
1338}
1339
1340static enum kprobe_insn __kprobes
1341space_cccc_01xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1342{
1343 /* LDR : cccc 01xx x0x1 xxxx xxxx xxxx xxxx xxxx */
1344 /* LDRB : cccc 01xx x1x1 xxxx xxxx xxxx xxxx xxxx */
1345 /* LDRBT : cccc 01x0 x111 xxxx xxxx xxxx xxxx xxxx */
1346 /* LDRT : cccc 01x0 x011 xxxx xxxx xxxx xxxx xxxx */
1347 /* STR : cccc 01xx x0x0 xxxx xxxx xxxx xxxx xxxx */
1348 /* STRB : cccc 01xx x1x0 xxxx xxxx xxxx xxxx xxxx */
1349 /* STRBT : cccc 01x0 x110 xxxx xxxx xxxx xxxx xxxx */
1350 /* STRT : cccc 01x0 x010 xxxx xxxx xxxx xxxx xxxx */
1351 return prep_emulate_ldr_str(insn, asi);
1352}
1353
1354static enum kprobe_insn __kprobes
1355space_cccc_100x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1356{
1357 /* LDM(2) : cccc 100x x101 xxxx 0xxx xxxx xxxx xxxx */
1358 /* LDM(3) : cccc 100x x1x1 xxxx 1xxx xxxx xxxx xxxx */
1359 if ((insn & 0x0e708000) == 0x85000000 ||
1360 (insn & 0x0e508000) == 0x85010000)
1361 return INSN_REJECTED;
1362
1363 /* LDM(1) : cccc 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
1364 /* STM(1) : cccc 100x x0x0 xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001365 asi->insn_handler = ((insn & 0x108000) == 0x008000) ? /* STM & R15 */
1366 simulate_stm1_pc : simulate_ldm1stm1;
Jon Medhursta539f5d2011-04-06 11:17:10 +01001367 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001368}
1369
1370static enum kprobe_insn __kprobes
1371space_cccc_101x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1372{
1373 /* B : cccc 1010 xxxx xxxx xxxx xxxx xxxx xxxx */
1374 /* BL : cccc 1011 xxxx xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001375 asi->insn_handler = simulate_bbl;
Jon Medhursta539f5d2011-04-06 11:17:10 +01001376 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001377}
1378
1379static enum kprobe_insn __kprobes
1380space_cccc_1100_010x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1381{
1382 /* MCRR : cccc 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
1383 /* MRRC : cccc 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
1384 insn &= 0xfff00fff;
1385 insn |= 0x00001000; /* Rn = r0, Rd = r1 */
1386 asi->insn[0] = insn;
1387 asi->insn_handler = (insn & (1 << 20)) ? emulate_mrrc : emulate_mcrr;
1388 return INSN_GOOD;
1389}
1390
1391static enum kprobe_insn __kprobes
1392space_cccc_110x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1393{
1394 /* LDC : cccc 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
1395 /* STC : cccc 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
1396 insn &= 0xfff0ffff; /* Rn = r0 */
1397 asi->insn[0] = insn;
1398 asi->insn_handler = emulate_ldcstc;
1399 return INSN_GOOD;
1400}
1401
1402static enum kprobe_insn __kprobes
1403space_cccc_111x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1404{
1405 /* BKPT : 1110 0001 0010 xxxx xxxx xxxx 0111 xxxx */
1406 /* SWI : cccc 1111 xxxx xxxx xxxx xxxx xxxx xxxx */
1407 if ((insn & 0xfff000f0) == 0xe1200070 ||
1408 (insn & 0x0f000000) == 0x0f000000)
1409 return INSN_REJECTED;
1410
1411 /* CDP : cccc 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
1412 if ((insn & 0x0f000010) == 0x0e000000) {
1413 asi->insn[0] = insn;
1414 asi->insn_handler = emulate_none;
1415 return INSN_GOOD;
1416 }
1417
1418 /* MCR : cccc 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
1419 /* MRC : cccc 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
1420 insn &= 0xffff0fff; /* Rd = r0 */
1421 asi->insn[0] = insn;
1422 asi->insn_handler = (insn & (1 << 20)) ? emulate_rd12 : emulate_ird12;
1423 return INSN_GOOD;
1424}
1425
Jon Medhurst073090c2011-04-06 11:17:09 +01001426static unsigned long __kprobes __check_eq(unsigned long cpsr)
1427{
1428 return cpsr & PSR_Z_BIT;
1429}
1430
1431static unsigned long __kprobes __check_ne(unsigned long cpsr)
1432{
1433 return (~cpsr) & PSR_Z_BIT;
1434}
1435
1436static unsigned long __kprobes __check_cs(unsigned long cpsr)
1437{
1438 return cpsr & PSR_C_BIT;
1439}
1440
1441static unsigned long __kprobes __check_cc(unsigned long cpsr)
1442{
1443 return (~cpsr) & PSR_C_BIT;
1444}
1445
1446static unsigned long __kprobes __check_mi(unsigned long cpsr)
1447{
1448 return cpsr & PSR_N_BIT;
1449}
1450
1451static unsigned long __kprobes __check_pl(unsigned long cpsr)
1452{
1453 return (~cpsr) & PSR_N_BIT;
1454}
1455
1456static unsigned long __kprobes __check_vs(unsigned long cpsr)
1457{
1458 return cpsr & PSR_V_BIT;
1459}
1460
1461static unsigned long __kprobes __check_vc(unsigned long cpsr)
1462{
1463 return (~cpsr) & PSR_V_BIT;
1464}
1465
1466static unsigned long __kprobes __check_hi(unsigned long cpsr)
1467{
1468 cpsr &= ~(cpsr >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
1469 return cpsr & PSR_C_BIT;
1470}
1471
1472static unsigned long __kprobes __check_ls(unsigned long cpsr)
1473{
1474 cpsr &= ~(cpsr >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
1475 return (~cpsr) & PSR_C_BIT;
1476}
1477
1478static unsigned long __kprobes __check_ge(unsigned long cpsr)
1479{
1480 cpsr ^= (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1481 return (~cpsr) & PSR_N_BIT;
1482}
1483
1484static unsigned long __kprobes __check_lt(unsigned long cpsr)
1485{
1486 cpsr ^= (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1487 return cpsr & PSR_N_BIT;
1488}
1489
1490static unsigned long __kprobes __check_gt(unsigned long cpsr)
1491{
1492 unsigned long temp = cpsr ^ (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1493 temp |= (cpsr << 1); /* PSR_N_BIT |= PSR_Z_BIT */
1494 return (~temp) & PSR_N_BIT;
1495}
1496
1497static unsigned long __kprobes __check_le(unsigned long cpsr)
1498{
1499 unsigned long temp = cpsr ^ (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1500 temp |= (cpsr << 1); /* PSR_N_BIT |= PSR_Z_BIT */
1501 return temp & PSR_N_BIT;
1502}
1503
1504static unsigned long __kprobes __check_al(unsigned long cpsr)
1505{
1506 return true;
1507}
1508
1509static kprobe_check_cc * const condition_checks[16] = {
1510 &__check_eq, &__check_ne, &__check_cs, &__check_cc,
1511 &__check_mi, &__check_pl, &__check_vs, &__check_vc,
1512 &__check_hi, &__check_ls, &__check_ge, &__check_lt,
1513 &__check_gt, &__check_le, &__check_al, &__check_al
1514};
1515
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001516/* Return:
1517 * INSN_REJECTED If instruction is one not allowed to kprobe,
1518 * INSN_GOOD If instruction is supported and uses instruction slot,
1519 * INSN_GOOD_NO_SLOT If instruction is supported but doesn't use its slot.
1520 *
1521 * For instructions we don't want to kprobe (INSN_REJECTED return result):
1522 * These are generally ones that modify the processor state making
1523 * them "hard" to simulate such as switches processor modes or
1524 * make accesses in alternate modes. Any of these could be simulated
1525 * if the work was put into it, but low return considering they
1526 * should also be very rare.
1527 */
1528enum kprobe_insn __kprobes
1529arm_kprobe_decode_insn(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1530{
Jon Medhurst073090c2011-04-06 11:17:09 +01001531 asi->insn_check_cc = condition_checks[insn>>28];
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001532 asi->insn[1] = KPROBE_RETURN_INSTRUCTION;
1533
1534 if ((insn & 0xf0000000) == 0xf0000000) {
1535
1536 return space_1111(insn, asi);
1537
1538 } else if ((insn & 0x0e000000) == 0x00000000) {
1539
1540 return space_cccc_000x(insn, asi);
1541
1542 } else if ((insn & 0x0e000000) == 0x02000000) {
1543
1544 return space_cccc_001x(insn, asi);
1545
1546 } else if ((insn & 0x0f000010) == 0x06000010) {
1547
1548 return space_cccc_0110__1(insn, asi);
1549
1550 } else if ((insn & 0x0f000010) == 0x07000010) {
1551
1552 return space_cccc_0111__1(insn, asi);
1553
1554 } else if ((insn & 0x0c000000) == 0x04000000) {
1555
1556 return space_cccc_01xx(insn, asi);
1557
1558 } else if ((insn & 0x0e000000) == 0x08000000) {
1559
1560 return space_cccc_100x(insn, asi);
1561
1562 } else if ((insn & 0x0e000000) == 0x0a000000) {
1563
1564 return space_cccc_101x(insn, asi);
1565
1566 } else if ((insn & 0x0fe00000) == 0x0c400000) {
1567
1568 return space_cccc_1100_010x(insn, asi);
1569
Nicolas Pitre5a5af732011-02-21 04:37:20 +01001570 } else if ((insn & 0x0e000000) == 0x0c000000) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001571
1572 return space_cccc_110x(insn, asi);
1573
1574 }
1575
1576 return space_cccc_111x(insn, asi);
1577}
1578
1579void __init arm_kprobe_decode_init(void)
1580{
1581 find_str_pc_offset();
1582}
1583
1584
1585/*
1586 * All ARM instructions listed below.
1587 *
1588 * Instructions and their general purpose registers are given.
1589 * If a particular register may not use R15, it is prefixed with a "!".
1590 * If marked with a "*" means the value returned by reading R15
1591 * is implementation defined.
1592 *
1593 * ADC/ADD/AND/BIC/CMN/CMP/EOR/MOV/MVN/ORR/RSB/RSC/SBC/SUB/TEQ
1594 * TST: Rd, Rn, Rm, !Rs
1595 * BX: Rm
1596 * BLX(2): !Rm
1597 * BX: Rm (R15 legal, but discouraged)
1598 * BXJ: !Rm,
1599 * CLZ: !Rd, !Rm
1600 * CPY: Rd, Rm
1601 * LDC/2,STC/2 immediate offset & unindex: Rn
1602 * LDC/2,STC/2 immediate pre/post-indexed: !Rn
1603 * LDM(1/3): !Rn, register_list
1604 * LDM(2): !Rn, !register_list
1605 * LDR,STR,PLD immediate offset: Rd, Rn
1606 * LDR,STR,PLD register offset: Rd, Rn, !Rm
1607 * LDR,STR,PLD scaled register offset: Rd, !Rn, !Rm
1608 * LDR,STR immediate pre/post-indexed: Rd, !Rn
1609 * LDR,STR register pre/post-indexed: Rd, !Rn, !Rm
1610 * LDR,STR scaled register pre/post-indexed: Rd, !Rn, !Rm
1611 * LDRB,STRB immediate offset: !Rd, Rn
1612 * LDRB,STRB register offset: !Rd, Rn, !Rm
1613 * LDRB,STRB scaled register offset: !Rd, !Rn, !Rm
1614 * LDRB,STRB immediate pre/post-indexed: !Rd, !Rn
1615 * LDRB,STRB register pre/post-indexed: !Rd, !Rn, !Rm
1616 * LDRB,STRB scaled register pre/post-indexed: !Rd, !Rn, !Rm
1617 * LDRT,LDRBT,STRBT immediate pre/post-indexed: !Rd, !Rn
1618 * LDRT,LDRBT,STRBT register pre/post-indexed: !Rd, !Rn, !Rm
1619 * LDRT,LDRBT,STRBT scaled register pre/post-indexed: !Rd, !Rn, !Rm
1620 * LDRH/SH/SB/D,STRH/SH/SB/D immediate offset: !Rd, Rn
1621 * LDRH/SH/SB/D,STRH/SH/SB/D register offset: !Rd, Rn, !Rm
1622 * LDRH/SH/SB/D,STRH/SH/SB/D immediate pre/post-indexed: !Rd, !Rn
1623 * LDRH/SH/SB/D,STRH/SH/SB/D register pre/post-indexed: !Rd, !Rn, !Rm
1624 * LDREX: !Rd, !Rn
1625 * MCR/2: !Rd
1626 * MCRR/2,MRRC/2: !Rd, !Rn
1627 * MLA: !Rd, !Rn, !Rm, !Rs
1628 * MOV: Rd
1629 * MRC/2: !Rd (if Rd==15, only changes cond codes, not the register)
1630 * MRS,MSR: !Rd
1631 * MUL: !Rd, !Rm, !Rs
1632 * PKH{BT,TB}: !Rd, !Rn, !Rm
1633 * QDADD,[U]QADD/16/8/SUBX: !Rd, !Rm, !Rn
1634 * QDSUB,[U]QSUB/16/8/ADDX: !Rd, !Rm, !Rn
1635 * REV/16/SH: !Rd, !Rm
1636 * RFE: !Rn
1637 * {S,U}[H]ADD{16,8,SUBX},{S,U}[H]SUB{16,8,ADDX}: !Rd, !Rn, !Rm
1638 * SEL: !Rd, !Rn, !Rm
1639 * SMLA<x><y>,SMLA{D,W<y>},SMLSD,SMML{A,S}: !Rd, !Rn, !Rm, !Rs
1640 * SMLAL<x><y>,SMLA{D,LD},SMLSLD,SMMULL,SMULW<y>: !RdHi, !RdLo, !Rm, !Rs
1641 * SMMUL,SMUAD,SMUL<x><y>,SMUSD: !Rd, !Rm, !Rs
1642 * SSAT/16: !Rd, !Rm
1643 * STM(1/2): !Rn, register_list* (R15 in reg list not recommended)
1644 * STRT immediate pre/post-indexed: Rd*, !Rn
1645 * STRT register pre/post-indexed: Rd*, !Rn, !Rm
1646 * STRT scaled register pre/post-indexed: Rd*, !Rn, !Rm
1647 * STREX: !Rd, !Rn, !Rm
1648 * SWP/B: !Rd, !Rn, !Rm
1649 * {S,U}XTA{B,B16,H}: !Rd, !Rn, !Rm
1650 * {S,U}XT{B,B16,H}: !Rd, !Rm
1651 * UM{AA,LA,UL}L: !RdHi, !RdLo, !Rm, !Rs
1652 * USA{D8,A8,T,T16}: !Rd, !Rm, !Rs
1653 *
1654 * May transfer control by writing R15 (possible mode changes or alternate
1655 * mode accesses marked by "*"):
1656 * ALU op (* with s-bit), B, BL, BKPT, BLX(1/2), BX, BXJ, CPS*, CPY,
1657 * LDM(1), LDM(2/3)*, LDR, MOV, RFE*, SWI*
1658 *
1659 * Instructions that do not take general registers, nor transfer control:
1660 * CDP/2, SETEND, SRS*
1661 */