blob: 0b8ffbde1e610d53d0ebd7db849ac0b811749d20 [file] [log] [blame]
Chris Leech0bbd5f42006-05-23 17:35:34 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef IOATDMA_H
22#define IOATDMA_H
23
24#include <linux/dmaengine.h>
25#include "ioatdma_hw.h"
26#include <linux/init.h>
27#include <linux/dmapool.h>
28#include <linux/cache.h>
David S. Miller57c651f2006-05-23 17:39:49 -070029#include <linux/pci_ids.h>
Chris Leech0bbd5f42006-05-23 17:35:34 -070030
31#define IOAT_LOW_COMPLETION_MASK 0xffffffc0
32
Chris Leech0bbd5f42006-05-23 17:35:34 -070033/**
Shannon Nelson8ab89562007-10-16 01:27:39 -070034 * struct ioatdma_device - internal representation of a IOAT device
Chris Leech0bbd5f42006-05-23 17:35:34 -070035 * @pdev: PCI-Express device
36 * @reg_base: MMIO register space base address
37 * @dma_pool: for allocating DMA descriptors
38 * @common: embedded struct dma_device
Shannon Nelson8ab89562007-10-16 01:27:39 -070039 * @version: version of ioatdma device
Chris Leech0bbd5f42006-05-23 17:35:34 -070040 */
41
Shannon Nelson8ab89562007-10-16 01:27:39 -070042struct ioatdma_device {
Chris Leech0bbd5f42006-05-23 17:35:34 -070043 struct pci_dev *pdev;
Al Viro47b16532006-10-10 22:45:47 +010044 void __iomem *reg_base;
Chris Leech0bbd5f42006-05-23 17:35:34 -070045 struct pci_pool *dma_pool;
46 struct pci_pool *completion_pool;
Chris Leech0bbd5f42006-05-23 17:35:34 -070047 struct dma_device common;
Shannon Nelson8ab89562007-10-16 01:27:39 -070048 u8 version;
Chris Leech0bbd5f42006-05-23 17:35:34 -070049};
50
51/**
52 * struct ioat_dma_chan - internal representation of a DMA channel
53 * @device:
54 * @reg_base:
55 * @sw_in_use:
56 * @completion:
57 * @completion_low:
58 * @completion_high:
59 * @completed_cookie: last cookie seen completed on cleanup
60 * @cookie: value of last cookie given to client
61 * @last_completion:
62 * @xfercap:
63 * @desc_lock:
64 * @free_desc:
65 * @used_desc:
66 * @resource:
67 * @device_node:
68 */
69
70struct ioat_dma_chan {
71
Al Viro47b16532006-10-10 22:45:47 +010072 void __iomem *reg_base;
Chris Leech0bbd5f42006-05-23 17:35:34 -070073
74 dma_cookie_t completed_cookie;
75 unsigned long last_completion;
76
77 u32 xfercap; /* XFERCAP register value expanded out */
78
79 spinlock_t cleanup_lock;
80 spinlock_t desc_lock;
81 struct list_head free_desc;
82 struct list_head used_desc;
83
84 int pending;
85
Shannon Nelson8ab89562007-10-16 01:27:39 -070086 struct ioatdma_device *device;
Chris Leech0bbd5f42006-05-23 17:35:34 -070087 struct dma_chan common;
88
89 dma_addr_t completion_addr;
90 union {
91 u64 full; /* HW completion writeback */
92 struct {
93 u32 low;
94 u32 high;
95 };
96 } *completion_virt;
97};
98
99/* wrapper around hardware descriptor format + additional software fields */
100
101/**
102 * struct ioat_desc_sw - wrapper around hardware descriptor
103 * @hw: hardware DMA descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700104 * @node: this descriptor will either be on the free list,
105 * or attached to a transaction list (async_tx.tx_list)
106 * @tx_cnt: number of descriptors required to complete the transaction
107 * @async_tx: the generic software descriptor for all engines
Chris Leech0bbd5f42006-05-23 17:35:34 -0700108 */
Chris Leech0bbd5f42006-05-23 17:35:34 -0700109struct ioat_desc_sw {
110 struct ioat_dma_descriptor *hw;
111 struct list_head node;
Dan Williams7405f742007-01-02 11:10:43 -0700112 int tx_cnt;
Shannon Nelson54a09fe2007-08-14 17:36:31 -0700113 DECLARE_PCI_UNMAP_LEN(len)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700114 DECLARE_PCI_UNMAP_ADDR(src)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700115 DECLARE_PCI_UNMAP_ADDR(dst)
Dan Williams7405f742007-01-02 11:10:43 -0700116 struct dma_async_tx_descriptor async_tx;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700117};
118
Shannon Nelson8ab89562007-10-16 01:27:39 -0700119#if defined(CONFIG_INTEL_IOATDMA) || defined(CONFIG_INTEL_IOATDMA_MODULE)
120struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
121 void __iomem *iobase);
122void ioat_dma_remove(struct ioatdma_device *device);
123#else
124#define ioat_dma_probe(pdev, iobase) NULL
125#define ioat_dma_remove(device) do { } while (0)
126#endif
127
Chris Leech0bbd5f42006-05-23 17:35:34 -0700128#endif /* IOATDMA_H */