blob: e33c53fb6b7ecb28b07625f4d751a7aece806f72 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070021#include "initvals.h"
22
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +053023static int btcoex_enable;
24module_param(btcoex_enable, bool, 0);
25MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");
26
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080027#define ATH9K_CLOCK_RATE_CCK 22
28#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
29#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +053033 enum ath9k_ht_macmode macmode);
Sujithcbe61d82009-02-09 13:27:12 +053034static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053035 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +053036 u32 reg, u32 value);
Sujithcbe61d82009-02-09 13:27:12 +053037static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
38static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Sujithf1dc5602008-10-29 10:16:30 +053040/********************/
41/* Helper Functions */
42/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070043
Sujithcbe61d82009-02-09 13:27:12 +053044static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053045{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080046 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053047
Sujith2660b812009-02-09 13:27:26 +053048 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080049 return clks / ATH9K_CLOCK_RATE_CCK;
50 if (conf->channel->band == IEEE80211_BAND_2GHZ)
51 return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
Sujithcbe61d82009-02-09 13:27:12 +053052
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080053 return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053054}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Sujithcbe61d82009-02-09 13:27:12 +053056static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053057{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080058 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053059
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080060 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053061 return ath9k_hw_mac_usec(ah, clks) / 2;
62 else
63 return ath9k_hw_mac_usec(ah, clks);
64}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065
Sujithcbe61d82009-02-09 13:27:12 +053066static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053067{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080068 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053069
Sujith2660b812009-02-09 13:27:26 +053070 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080071 return usecs *ATH9K_CLOCK_RATE_CCK;
72 if (conf->channel->band == IEEE80211_BAND_2GHZ)
73 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
74 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053075}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076
Sujithcbe61d82009-02-09 13:27:12 +053077static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053078{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080079 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053080
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080081 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053082 return ath9k_hw_mac_clks(ah, usecs) * 2;
83 else
84 return ath9k_hw_mac_clks(ah, usecs);
85}
86
Sujithcbe61d82009-02-09 13:27:12 +053087bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070088{
89 int i;
90
91 for (i = 0; i < (AH_TIMEOUT / AH_TIME_QUANTUM); i++) {
92 if ((REG_READ(ah, reg) & mask) == val)
93 return true;
94
95 udelay(AH_TIME_QUANTUM);
96 }
Sujith04bd4632008-11-28 22:18:05 +053097
98 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
99 "timeout on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
100 reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530101
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700102 return false;
103}
104
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700105u32 ath9k_hw_reverse_bits(u32 val, u32 n)
106{
107 u32 retval;
108 int i;
109
110 for (i = 0, retval = 0; i < n; i++) {
111 retval = (retval << 1) | (val & 1);
112 val >>= 1;
113 }
114 return retval;
115}
116
Sujithcbe61d82009-02-09 13:27:12 +0530117bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530118 u16 flags, u16 *low,
119 u16 *high)
120{
Sujith2660b812009-02-09 13:27:26 +0530121 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530122
123 if (flags & CHANNEL_5GHZ) {
124 *low = pCap->low_5ghz_chan;
125 *high = pCap->high_5ghz_chan;
126 return true;
127 }
128 if ((flags & CHANNEL_2GHZ)) {
129 *low = pCap->low_2ghz_chan;
130 *high = pCap->high_2ghz_chan;
131 return true;
132 }
133 return false;
134}
135
Sujithcbe61d82009-02-09 13:27:12 +0530136u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Sujithe63835b2008-11-18 09:07:53 +0530137 struct ath_rate_table *rates,
Sujithf1dc5602008-10-29 10:16:30 +0530138 u32 frameLen, u16 rateix,
139 bool shortPreamble)
140{
141 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
142 u32 kbps;
143
Sujithe63835b2008-11-18 09:07:53 +0530144 kbps = rates->info[rateix].ratekbps;
Sujithf1dc5602008-10-29 10:16:30 +0530145
146 if (kbps == 0)
147 return 0;
148
149 switch (rates->info[rateix].phy) {
Sujith46d14a52008-11-18 09:08:13 +0530150 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530151 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Sujithe63835b2008-11-18 09:07:53 +0530152 if (shortPreamble && rates->info[rateix].short_preamble)
Sujithf1dc5602008-10-29 10:16:30 +0530153 phyTime >>= 1;
154 numBits = frameLen << 3;
155 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
156 break;
Sujith46d14a52008-11-18 09:08:13 +0530157 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530158 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530159 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
160 numBits = OFDM_PLCP_BITS + (frameLen << 3);
161 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
162 txTime = OFDM_SIFS_TIME_QUARTER
163 + OFDM_PREAMBLE_TIME_QUARTER
164 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530165 } else if (ah->curchan &&
166 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530167 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
168 numBits = OFDM_PLCP_BITS + (frameLen << 3);
169 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
170 txTime = OFDM_SIFS_TIME_HALF +
171 OFDM_PREAMBLE_TIME_HALF
172 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
173 } else {
174 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
175 numBits = OFDM_PLCP_BITS + (frameLen << 3);
176 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
177 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
178 + (numSymbols * OFDM_SYMBOL_TIME);
179 }
180 break;
181 default:
Sujith04bd4632008-11-28 22:18:05 +0530182 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
183 "Unknown phy %u (rate ix %u)\n",
Sujithf1dc5602008-10-29 10:16:30 +0530184 rates->info[rateix].phy, rateix);
185 txTime = 0;
186 break;
187 }
188
189 return txTime;
190}
191
Sujithcbe61d82009-02-09 13:27:12 +0530192void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530193 struct ath9k_channel *chan,
194 struct chan_centers *centers)
195{
196 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530197
198 if (!IS_CHAN_HT40(chan)) {
199 centers->ctl_center = centers->ext_center =
200 centers->synth_center = chan->channel;
201 return;
202 }
203
204 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
205 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
206 centers->synth_center =
207 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
208 extoff = 1;
209 } else {
210 centers->synth_center =
211 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
212 extoff = -1;
213 }
214
215 centers->ctl_center =
216 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
217 centers->ext_center =
218 centers->synth_center + (extoff *
Sujith2660b812009-02-09 13:27:26 +0530219 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
Sujithf1dc5602008-10-29 10:16:30 +0530220 HT40_CHANNEL_CENTER_SHIFT : 15));
Sujithf1dc5602008-10-29 10:16:30 +0530221}
222
223/******************/
224/* Chip Revisions */
225/******************/
226
Sujithcbe61d82009-02-09 13:27:12 +0530227static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530228{
229 u32 val;
230
231 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
232
233 if (val == 0xFF) {
234 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530235 ah->hw_version.macVersion =
236 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530238 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530239 } else {
240 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530241 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530242
Sujithd535a422009-02-09 13:27:06 +0530243 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530244
Sujithd535a422009-02-09 13:27:06 +0530245 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530246 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530247 }
248}
249
Sujithcbe61d82009-02-09 13:27:12 +0530250static int ath9k_hw_get_radiorev(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530251{
252 u32 val;
253 int i;
254
255 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
256
257 for (i = 0; i < 8; i++)
258 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
259 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
260 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
261
262 return ath9k_hw_reverse_bits(val, 8);
263}
264
265/************************************/
266/* HW Attach, Detach, Init Routines */
267/************************************/
268
Sujithcbe61d82009-02-09 13:27:12 +0530269static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530270{
Sujithfeed0292009-01-29 11:37:35 +0530271 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530272 return;
273
274 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
275 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
276 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
277 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
278 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
279 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
280 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
281 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
282 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
283
284 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
285}
286
Sujithcbe61d82009-02-09 13:27:12 +0530287static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530288{
289 u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
290 u32 regHold[2];
291 u32 patternData[4] = { 0x55555555,
292 0xaaaaaaaa,
293 0x66666666,
294 0x99999999 };
295 int i, j;
296
297 for (i = 0; i < 2; i++) {
298 u32 addr = regAddr[i];
299 u32 wrData, rdData;
300
301 regHold[i] = REG_READ(ah, addr);
302 for (j = 0; j < 0x100; j++) {
303 wrData = (j << 16) | j;
304 REG_WRITE(ah, addr, wrData);
305 rdData = REG_READ(ah, addr);
306 if (rdData != wrData) {
307 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +0530308 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530309 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd4632008-11-28 22:18:05 +0530310 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530311 return false;
312 }
313 }
314 for (j = 0; j < 4; j++) {
315 wrData = patternData[j];
316 REG_WRITE(ah, addr, wrData);
317 rdData = REG_READ(ah, addr);
318 if (wrData != rdData) {
319 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +0530320 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530321 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd4632008-11-28 22:18:05 +0530322 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530323 return false;
324 }
325 }
326 REG_WRITE(ah, regAddr[i], regHold[i]);
327 }
328 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530329
Sujithf1dc5602008-10-29 10:16:30 +0530330 return true;
331}
332
333static const char *ath9k_hw_devname(u16 devid)
334{
335 switch (devid) {
336 case AR5416_DEVID_PCI:
Sujithf1dc5602008-10-29 10:16:30 +0530337 return "Atheros 5416";
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +0100338 case AR5416_DEVID_PCIE:
339 return "Atheros 5418";
Sujithf1dc5602008-10-29 10:16:30 +0530340 case AR9160_DEVID_PCI:
341 return "Atheros 9160";
Gabor Juhos0c1aa492009-01-14 20:17:12 +0100342 case AR5416_AR9100_DEVID:
343 return "Atheros 9100";
Sujithf1dc5602008-10-29 10:16:30 +0530344 case AR9280_DEVID_PCI:
345 case AR9280_DEVID_PCIE:
346 return "Atheros 9280";
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530347 case AR9285_DEVID_PCIE:
348 return "Atheros 9285";
Sujithf1dc5602008-10-29 10:16:30 +0530349 }
350
351 return NULL;
352}
353
Sujithcbe61d82009-02-09 13:27:12 +0530354static void ath9k_hw_set_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700355{
356 int i;
357
Sujith2660b812009-02-09 13:27:26 +0530358 ah->config.dma_beacon_response_time = 2;
359 ah->config.sw_beacon_response_time = 10;
360 ah->config.additional_swba_backoff = 0;
361 ah->config.ack_6mb = 0x0;
362 ah->config.cwm_ignore_extcca = 0;
363 ah->config.pcie_powersave_enable = 0;
364 ah->config.pcie_l1skp_enable = 0;
365 ah->config.pcie_clock_req = 0;
366 ah->config.pcie_power_reset = 0x100;
367 ah->config.pcie_restore = 0;
368 ah->config.pcie_waen = 0;
369 ah->config.analog_shiftreg = 1;
370 ah->config.ht_enable = 1;
371 ah->config.ofdm_trig_low = 200;
372 ah->config.ofdm_trig_high = 500;
373 ah->config.cck_trig_high = 200;
374 ah->config.cck_trig_low = 100;
375 ah->config.enable_ani = 1;
376 ah->config.noise_immunity_level = 4;
377 ah->config.ofdm_weaksignal_det = 1;
378 ah->config.cck_weaksignal_thr = 0;
379 ah->config.spur_immunity_level = 2;
380 ah->config.firstep_level = 0;
381 ah->config.rssi_thr_high = 40;
382 ah->config.rssi_thr_low = 7;
383 ah->config.diversity_control = 0;
384 ah->config.antenna_switch_swap = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700385
386 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530387 ah->config.spurchans[i][0] = AR_NO_SPUR;
388 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700389 }
390
Sujith2660b812009-02-09 13:27:26 +0530391 ah->config.intr_mitigation = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700392}
393
Sujithcbe61d82009-02-09 13:27:12 +0530394static struct ath_hw *ath9k_hw_newstate(u16 devid, struct ath_softc *sc,
395 int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396{
Sujithcbe61d82009-02-09 13:27:12 +0530397 struct ath_hw *ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700398
Sujithcbe61d82009-02-09 13:27:12 +0530399 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
400 if (ah == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700401 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530402 "Cannot allocate memory for state block\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700403 *status = -ENOMEM;
404 return NULL;
405 }
406
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700407 ah->ah_sc = sc;
Sujithd535a422009-02-09 13:27:06 +0530408 ah->hw_version.magic = AR5416_MAGIC;
Sujithd6bad492009-02-09 13:27:08 +0530409 ah->regulatory.country_code = CTRY_DEFAULT;
Sujithd535a422009-02-09 13:27:06 +0530410 ah->hw_version.devid = devid;
411 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412
413 ah->ah_flags = 0;
414 if ((devid == AR5416_AR9100_DEVID))
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416 if (!AR_SREV_9100(ah))
417 ah->ah_flags = AH_USE_EEPROM;
418
Sujithd6bad492009-02-09 13:27:08 +0530419 ah->regulatory.power_limit = MAX_RATE_POWER;
420 ah->regulatory.tp_scale = ATH9K_TP_SCALE_MAX;
Sujith2660b812009-02-09 13:27:26 +0530421 ah->atim_window = 0;
422 ah->diversity_control = ah->config.diversity_control;
423 ah->antenna_switch_swap =
424 ah->config.antenna_switch_swap;
425 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
426 ah->beacon_interval = 100;
427 ah->enable_32kHz_clock = DONT_USE_32KHZ;
428 ah->slottime = (u32) -1;
429 ah->acktimeout = (u32) -1;
430 ah->ctstimeout = (u32) -1;
431 ah->globaltxtimeout = (u32) -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432
Sujith2660b812009-02-09 13:27:26 +0530433 ah->gbeacon_rate = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700434
Sujithcbe61d82009-02-09 13:27:12 +0530435 return ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436}
437
Sujithcbe61d82009-02-09 13:27:12 +0530438static int ath9k_hw_rfattach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439{
440 bool rfStatus = false;
441 int ecode = 0;
442
443 rfStatus = ath9k_hw_init_rf(ah, &ecode);
444 if (!rfStatus) {
445 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530446 "RF setup failed, status %u\n", ecode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447 return ecode;
448 }
449
450 return 0;
451}
452
Sujithcbe61d82009-02-09 13:27:12 +0530453static int ath9k_hw_rf_claim(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454{
455 u32 val;
456
457 REG_WRITE(ah, AR_PHY(0), 0x00000007);
458
459 val = ath9k_hw_get_radiorev(ah);
460 switch (val & AR_RADIO_SREV_MAJOR) {
461 case 0:
462 val = AR_RAD5133_SREV_MAJOR;
463 break;
464 case AR_RAD5133_SREV_MAJOR:
465 case AR_RAD5122_SREV_MAJOR:
466 case AR_RAD2133_SREV_MAJOR:
467 case AR_RAD2122_SREV_MAJOR:
468 break;
469 default:
470 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +0530471 "5G Radio Chip Rev 0x%02X is not "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472 "supported by this driver\n",
Sujithd535a422009-02-09 13:27:06 +0530473 ah->hw_version.analog5GhzRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700474 return -EOPNOTSUPP;
475 }
476
Sujithd535a422009-02-09 13:27:06 +0530477 ah->hw_version.analog5GhzRev = val;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700478
479 return 0;
480}
481
Sujithcbe61d82009-02-09 13:27:12 +0530482static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700483{
Sujithf1dc5602008-10-29 10:16:30 +0530484 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700485 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530486 u16 eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700487
Sujithf1dc5602008-10-29 10:16:30 +0530488 sum = 0;
489 for (i = 0; i < 3; i++) {
Sujithf74df6f2009-02-09 13:27:24 +0530490 eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
Sujithf1dc5602008-10-29 10:16:30 +0530491 sum += eeval;
Sujithba52da52009-02-09 13:27:10 +0530492 ah->macaddr[2 * i] = eeval >> 8;
493 ah->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700494 }
Sujithf1dc5602008-10-29 10:16:30 +0530495 if (sum == 0 || sum == 0xffff * 3) {
496 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujith04bd4632008-11-28 22:18:05 +0530497 "mac address read failed: %pM\n",
Sujithba52da52009-02-09 13:27:10 +0530498 ah->macaddr);
Sujithf1dc5602008-10-29 10:16:30 +0530499 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700500 }
501
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502 return 0;
503}
504
Sujithcbe61d82009-02-09 13:27:12 +0530505static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530506{
507 u32 rxgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530508
Sujithf74df6f2009-02-09 13:27:24 +0530509 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
510 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530511
512 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530513 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530514 ar9280Modes_backoff_13db_rxgain_9280_2,
515 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
516 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530517 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530518 ar9280Modes_backoff_23db_rxgain_9280_2,
519 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
520 else
Sujith2660b812009-02-09 13:27:26 +0530521 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530522 ar9280Modes_original_rxgain_9280_2,
523 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530524 } else {
Sujith2660b812009-02-09 13:27:26 +0530525 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530526 ar9280Modes_original_rxgain_9280_2,
527 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530528 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530529}
530
Sujithcbe61d82009-02-09 13:27:12 +0530531static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530532{
533 u32 txgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530534
Sujithf74df6f2009-02-09 13:27:24 +0530535 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
536 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530537
538 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
Sujith2660b812009-02-09 13:27:26 +0530539 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530540 ar9280Modes_high_power_tx_gain_9280_2,
541 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
542 else
Sujith2660b812009-02-09 13:27:26 +0530543 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530544 ar9280Modes_original_tx_gain_9280_2,
545 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530546 } else {
Sujith2660b812009-02-09 13:27:26 +0530547 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530548 ar9280Modes_original_tx_gain_9280_2,
549 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530550 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530551}
552
Sujithcbe61d82009-02-09 13:27:12 +0530553static int ath9k_hw_post_attach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700554{
555 int ecode;
556
557 if (!ath9k_hw_chip_test(ah)) {
558 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +0530559 "hardware self-test failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700560 return -ENODEV;
561 }
562
563 ecode = ath9k_hw_rf_claim(ah);
564 if (ecode != 0)
565 return ecode;
566
567 ecode = ath9k_hw_eeprom_attach(ah);
568 if (ecode != 0)
569 return ecode;
570 ecode = ath9k_hw_rfattach(ah);
571 if (ecode != 0)
572 return ecode;
573
574 if (!AR_SREV_9100(ah)) {
575 ath9k_hw_ani_setup(ah);
576 ath9k_hw_ani_attach(ah);
577 }
Sujithf1dc5602008-10-29 10:16:30 +0530578
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700579 return 0;
580}
581
Sujithcbe61d82009-02-09 13:27:12 +0530582static struct ath_hw *ath9k_hw_do_attach(u16 devid, struct ath_softc *sc,
583 int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700584{
Sujithcbe61d82009-02-09 13:27:12 +0530585 struct ath_hw *ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700586 int ecode;
Sujithf6688cd2008-12-07 21:43:10 +0530587 u32 i, j;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700588
Sujithcbe61d82009-02-09 13:27:12 +0530589 ah = ath9k_hw_newstate(devid, sc, status);
590 if (ah == NULL)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700591 return NULL;
592
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700593 ath9k_hw_set_defaults(ah);
594
Sujith2660b812009-02-09 13:27:26 +0530595 if (ah->config.intr_mitigation != 0)
596 ah->intr_mitigation = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597
598 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithcbe61d82009-02-09 13:27:12 +0530599 DPRINTF(sc, ATH_DBG_RESET, "Couldn't reset chip\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600 ecode = -EIO;
601 goto bad;
602 }
603
604 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Sujithcbe61d82009-02-09 13:27:12 +0530605 DPRINTF(sc, ATH_DBG_RESET, "Couldn't wakeup chip\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606 ecode = -EIO;
607 goto bad;
608 }
609
Sujith2660b812009-02-09 13:27:26 +0530610 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Sujithd535a422009-02-09 13:27:06 +0530611 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) {
Sujith2660b812009-02-09 13:27:26 +0530612 ah->config.serialize_regmode =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700613 SER_REG_MODE_ON;
614 } else {
Sujith2660b812009-02-09 13:27:26 +0530615 ah->config.serialize_regmode =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616 SER_REG_MODE_OFF;
617 }
618 }
Sujithf1dc5602008-10-29 10:16:30 +0530619
Sujithcbe61d82009-02-09 13:27:12 +0530620 DPRINTF(sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
Sujith2660b812009-02-09 13:27:26 +0530621 ah->config.serialize_regmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700622
Sujithd535a422009-02-09 13:27:06 +0530623 if ((ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCI) &&
624 (ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCIE) &&
625 (ah->hw_version.macVersion != AR_SREV_VERSION_9160) &&
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530626 (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah)) && (!AR_SREV_9285(ah))) {
Sujithcbe61d82009-02-09 13:27:12 +0530627 DPRINTF(sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530628 "Mac Chip Rev 0x%02x.%x is not supported by "
Sujithd535a422009-02-09 13:27:06 +0530629 "this driver\n", ah->hw_version.macVersion,
630 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631 ecode = -EOPNOTSUPP;
632 goto bad;
633 }
634
635 if (AR_SREV_9100(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530636 ah->iq_caldata.calData = &iq_cal_multi_sample;
637 ah->supp_cals = IQ_MISMATCH_CAL;
638 ah->is_pciexpress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639 }
Sujithd535a422009-02-09 13:27:06 +0530640 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700641
642 if (AR_SREV_9160_10_OR_LATER(ah)) {
643 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530644 ah->iq_caldata.calData = &iq_cal_single_sample;
645 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700646 &adc_gain_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530647 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700648 &adc_dc_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530649 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650 &adc_init_dc_cal;
651 } else {
Sujith2660b812009-02-09 13:27:26 +0530652 ah->iq_caldata.calData = &iq_cal_multi_sample;
653 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700654 &adc_gain_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530655 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700656 &adc_dc_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530657 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700658 &adc_init_dc_cal;
659 }
Sujith2660b812009-02-09 13:27:26 +0530660 ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700661 }
662
663 if (AR_SREV_9160(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530664 ah->config.enable_ani = 1;
665 ah->ani_function = (ATH9K_ANI_SPUR_IMMUNITY_LEVEL |
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700666 ATH9K_ANI_FIRSTEP_LEVEL);
667 } else {
Sujith2660b812009-02-09 13:27:26 +0530668 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700669 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530670 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671 }
672 }
673
Sujithcbe61d82009-02-09 13:27:12 +0530674 DPRINTF(sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530675 "This Mac Chip Rev 0x%02x.%x is \n",
Sujithd535a422009-02-09 13:27:06 +0530676 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700677
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530678 if (AR_SREV_9285_12_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530679 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530680 ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530681 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530682 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
683
Sujith2660b812009-02-09 13:27:26 +0530684 if (ah->config.pcie_clock_req) {
685 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530686 ar9285PciePhy_clkreq_off_L1_9285_1_2,
687 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
688 } else {
Sujith2660b812009-02-09 13:27:26 +0530689 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530690 ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
691 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
692 2);
693 }
694 } else if (AR_SREV_9285_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530695 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530696 ARRAY_SIZE(ar9285Modes_9285), 6);
Sujith2660b812009-02-09 13:27:26 +0530697 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530698 ARRAY_SIZE(ar9285Common_9285), 2);
699
Sujith2660b812009-02-09 13:27:26 +0530700 if (ah->config.pcie_clock_req) {
701 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530702 ar9285PciePhy_clkreq_off_L1_9285,
703 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
704 } else {
Sujith2660b812009-02-09 13:27:26 +0530705 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530706 ar9285PciePhy_clkreq_always_on_L1_9285,
707 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
708 }
709 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530710 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700711 ARRAY_SIZE(ar9280Modes_9280_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530712 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700713 ARRAY_SIZE(ar9280Common_9280_2), 2);
714
Sujith2660b812009-02-09 13:27:26 +0530715 if (ah->config.pcie_clock_req) {
716 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530717 ar9280PciePhy_clkreq_off_L1_9280,
718 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700719 } else {
Sujith2660b812009-02-09 13:27:26 +0530720 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530721 ar9280PciePhy_clkreq_always_on_L1_9280,
722 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700723 }
Sujith2660b812009-02-09 13:27:26 +0530724 INIT_INI_ARRAY(&ah->iniModesAdditional,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700725 ar9280Modes_fast_clock_9280_2,
Sujithf1dc5602008-10-29 10:16:30 +0530726 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700727 } else if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530728 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700729 ARRAY_SIZE(ar9280Modes_9280), 6);
Sujith2660b812009-02-09 13:27:26 +0530730 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700731 ARRAY_SIZE(ar9280Common_9280), 2);
732 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530733 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700734 ARRAY_SIZE(ar5416Modes_9160), 6);
Sujith2660b812009-02-09 13:27:26 +0530735 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700736 ARRAY_SIZE(ar5416Common_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530737 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700738 ARRAY_SIZE(ar5416Bank0_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530739 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700740 ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530741 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700742 ARRAY_SIZE(ar5416Bank1_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530743 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700744 ARRAY_SIZE(ar5416Bank2_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530745 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700746 ARRAY_SIZE(ar5416Bank3_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530747 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700748 ARRAY_SIZE(ar5416Bank6_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530749 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700750 ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530751 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700752 ARRAY_SIZE(ar5416Bank7_9160), 2);
753 if (AR_SREV_9160_11(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530754 INIT_INI_ARRAY(&ah->iniAddac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700755 ar5416Addac_91601_1,
756 ARRAY_SIZE(ar5416Addac_91601_1), 2);
757 } else {
Sujith2660b812009-02-09 13:27:26 +0530758 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700759 ARRAY_SIZE(ar5416Addac_9160), 2);
760 }
761 } else if (AR_SREV_9100_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530762 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700763 ARRAY_SIZE(ar5416Modes_9100), 6);
Sujith2660b812009-02-09 13:27:26 +0530764 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700765 ARRAY_SIZE(ar5416Common_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530766 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767 ARRAY_SIZE(ar5416Bank0_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530768 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700769 ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530770 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700771 ARRAY_SIZE(ar5416Bank1_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530772 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700773 ARRAY_SIZE(ar5416Bank2_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530774 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700775 ARRAY_SIZE(ar5416Bank3_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530776 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700777 ARRAY_SIZE(ar5416Bank6_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530778 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700779 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530780 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700781 ARRAY_SIZE(ar5416Bank7_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530782 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700783 ARRAY_SIZE(ar5416Addac_9100), 2);
784 } else {
Sujith2660b812009-02-09 13:27:26 +0530785 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700786 ARRAY_SIZE(ar5416Modes), 6);
Sujith2660b812009-02-09 13:27:26 +0530787 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788 ARRAY_SIZE(ar5416Common), 2);
Sujith2660b812009-02-09 13:27:26 +0530789 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700790 ARRAY_SIZE(ar5416Bank0), 2);
Sujith2660b812009-02-09 13:27:26 +0530791 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700792 ARRAY_SIZE(ar5416BB_RfGain), 3);
Sujith2660b812009-02-09 13:27:26 +0530793 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700794 ARRAY_SIZE(ar5416Bank1), 2);
Sujith2660b812009-02-09 13:27:26 +0530795 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700796 ARRAY_SIZE(ar5416Bank2), 2);
Sujith2660b812009-02-09 13:27:26 +0530797 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700798 ARRAY_SIZE(ar5416Bank3), 3);
Sujith2660b812009-02-09 13:27:26 +0530799 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700800 ARRAY_SIZE(ar5416Bank6), 3);
Sujith2660b812009-02-09 13:27:26 +0530801 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700802 ARRAY_SIZE(ar5416Bank6TPC), 3);
Sujith2660b812009-02-09 13:27:26 +0530803 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700804 ARRAY_SIZE(ar5416Bank7), 2);
Sujith2660b812009-02-09 13:27:26 +0530805 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700806 ARRAY_SIZE(ar5416Addac), 2);
807 }
808
Sujith2660b812009-02-09 13:27:26 +0530809 if (ah->is_pciexpress)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700810 ath9k_hw_configpcipowersave(ah, 0);
811 else
Sujithf1dc5602008-10-29 10:16:30 +0530812 ath9k_hw_disablepcie(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813
814 ecode = ath9k_hw_post_attach(ah);
815 if (ecode != 0)
816 goto bad;
817
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530818 /* rxgain table */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530819 if (AR_SREV_9280_20(ah))
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530820 ath9k_hw_init_rxgain_ini(ah);
821
822 /* txgain table */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530823 if (AR_SREV_9280_20(ah))
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530824 ath9k_hw_init_txgain_ini(ah);
825
Sujith06d0f062009-02-12 10:06:45 +0530826 if (!ath9k_hw_fill_cap_info(ah)) {
827 DPRINTF(sc, ATH_DBG_RESET, "failed ath9k_hw_fill_cap_info\n");
828 ecode = -EINVAL;
829 goto bad;
830 }
831
832 if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
833 test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {
834
835 /* EEPROM Fixup */
Sujith2660b812009-02-09 13:27:26 +0530836 for (i = 0; i < ah->iniModes.ia_rows; i++) {
837 u32 reg = INI_RA(&ah->iniModes, i, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700838
Sujith2660b812009-02-09 13:27:26 +0530839 for (j = 1; j < ah->iniModes.ia_columns; j++) {
840 u32 val = INI_RA(&ah->iniModes, i, j);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700841
Sujith2660b812009-02-09 13:27:26 +0530842 INI_RA(&ah->iniModes, i, j) =
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530843 ath9k_hw_ini_fixup(ah,
Sujith2660b812009-02-09 13:27:26 +0530844 &ah->eeprom.def,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700845 reg, val);
846 }
847 }
848 }
Sujithf6688cd2008-12-07 21:43:10 +0530849
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700850 ecode = ath9k_hw_init_macaddr(ah);
851 if (ecode != 0) {
Sujithcbe61d82009-02-09 13:27:12 +0530852 DPRINTF(sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +0530853 "failed initializing mac address\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700854 goto bad;
855 }
856
857 if (AR_SREV_9285(ah))
Sujith2660b812009-02-09 13:27:26 +0530858 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700859 else
Sujith2660b812009-02-09 13:27:26 +0530860 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700861
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700862 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700863
864 return ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700865bad:
Sujithcbe61d82009-02-09 13:27:12 +0530866 if (ah)
867 ath9k_hw_detach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700868 if (status)
869 *status = ecode;
Sujithf1dc5602008-10-29 10:16:30 +0530870
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700871 return NULL;
872}
873
Sujithcbe61d82009-02-09 13:27:12 +0530874static void ath9k_hw_init_bb(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530875 struct ath9k_channel *chan)
876{
877 u32 synthDelay;
878
879 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +0530880 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +0530881 synthDelay = (4 * synthDelay) / 22;
882 else
883 synthDelay /= 10;
884
885 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
886
887 udelay(synthDelay + BASE_ACTIVATE_DELAY);
888}
889
Sujithcbe61d82009-02-09 13:27:12 +0530890static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530891{
892 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
893 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
894
895 REG_WRITE(ah, AR_QOS_NO_ACK,
896 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
897 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
898 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
899
900 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
901 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
902 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
903 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
904 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
905}
906
Sujithcbe61d82009-02-09 13:27:12 +0530907static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530908 struct ath9k_channel *chan)
909{
910 u32 pll;
911
912 if (AR_SREV_9100(ah)) {
913 if (chan && IS_CHAN_5GHZ(chan))
914 pll = 0x1450;
915 else
916 pll = 0x1458;
917 } else {
918 if (AR_SREV_9280_10_OR_LATER(ah)) {
919 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
920
921 if (chan && IS_CHAN_HALF_RATE(chan))
922 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
923 else if (chan && IS_CHAN_QUARTER_RATE(chan))
924 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
925
926 if (chan && IS_CHAN_5GHZ(chan)) {
927 pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
928
929
930 if (AR_SREV_9280_20(ah)) {
931 if (((chan->channel % 20) == 0)
932 || ((chan->channel % 10) == 0))
933 pll = 0x2850;
934 else
935 pll = 0x142c;
936 }
937 } else {
938 pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
939 }
940
941 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
942
943 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
944
945 if (chan && IS_CHAN_HALF_RATE(chan))
946 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
947 else if (chan && IS_CHAN_QUARTER_RATE(chan))
948 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
949
950 if (chan && IS_CHAN_5GHZ(chan))
951 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
952 else
953 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
954 } else {
955 pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
956
957 if (chan && IS_CHAN_HALF_RATE(chan))
958 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
959 else if (chan && IS_CHAN_QUARTER_RATE(chan))
960 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
961
962 if (chan && IS_CHAN_5GHZ(chan))
963 pll |= SM(0xa, AR_RTC_PLL_DIV);
964 else
965 pll |= SM(0xb, AR_RTC_PLL_DIV);
966 }
967 }
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100968 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530969
970 udelay(RTC_PLL_SETTLE_DELAY);
971
972 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
973}
974
Sujithcbe61d82009-02-09 13:27:12 +0530975static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530976{
Sujithf1dc5602008-10-29 10:16:30 +0530977 int rx_chainmask, tx_chainmask;
978
Sujith2660b812009-02-09 13:27:26 +0530979 rx_chainmask = ah->rxchainmask;
980 tx_chainmask = ah->txchainmask;
Sujithf1dc5602008-10-29 10:16:30 +0530981
982 switch (rx_chainmask) {
983 case 0x5:
984 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
985 AR_PHY_SWAP_ALT_CHAIN);
986 case 0x3:
Sujithd535a422009-02-09 13:27:06 +0530987 if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
Sujithf1dc5602008-10-29 10:16:30 +0530988 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
989 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
990 break;
991 }
992 case 0x1:
993 case 0x2:
Sujithf1dc5602008-10-29 10:16:30 +0530994 case 0x7:
995 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
996 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
997 break;
998 default:
999 break;
1000 }
1001
1002 REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
1003 if (tx_chainmask == 0x5) {
1004 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1005 AR_PHY_SWAP_ALT_CHAIN);
1006 }
1007 if (AR_SREV_9100(ah))
1008 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
1009 REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
1010}
1011
Sujithcbe61d82009-02-09 13:27:12 +05301012static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -08001013 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301014{
Sujith2660b812009-02-09 13:27:26 +05301015 ah->mask_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +05301016 AR_IMR_TXURN |
1017 AR_IMR_RXERR |
1018 AR_IMR_RXORN |
1019 AR_IMR_BCNMISC;
1020
Sujith2660b812009-02-09 13:27:26 +05301021 if (ah->intr_mitigation)
1022 ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
Sujithf1dc5602008-10-29 10:16:30 +05301023 else
Sujith2660b812009-02-09 13:27:26 +05301024 ah->mask_reg |= AR_IMR_RXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301025
Sujith2660b812009-02-09 13:27:26 +05301026 ah->mask_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301027
Colin McCabed97809d2008-12-01 13:38:55 -08001028 if (opmode == NL80211_IFTYPE_AP)
Sujith2660b812009-02-09 13:27:26 +05301029 ah->mask_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +05301030
Sujith2660b812009-02-09 13:27:26 +05301031 REG_WRITE(ah, AR_IMR, ah->mask_reg);
Sujithf1dc5602008-10-29 10:16:30 +05301032 REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1033
1034 if (!AR_SREV_9100(ah)) {
1035 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
1036 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
1037 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
1038 }
1039}
1040
Sujithcbe61d82009-02-09 13:27:12 +05301041static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301042{
Sujithf1dc5602008-10-29 10:16:30 +05301043 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
Sujith04bd4632008-11-28 22:18:05 +05301044 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301045 ah->acktimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301046 return false;
1047 } else {
1048 REG_RMW_FIELD(ah, AR_TIME_OUT,
1049 AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301050 ah->acktimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301051 return true;
1052 }
1053}
1054
Sujithcbe61d82009-02-09 13:27:12 +05301055static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301056{
Sujithf1dc5602008-10-29 10:16:30 +05301057 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
Sujith04bd4632008-11-28 22:18:05 +05301058 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301059 ah->ctstimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301060 return false;
1061 } else {
1062 REG_RMW_FIELD(ah, AR_TIME_OUT,
1063 AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301064 ah->ctstimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301065 return true;
1066 }
1067}
1068
Sujithcbe61d82009-02-09 13:27:12 +05301069static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301070{
Sujithf1dc5602008-10-29 10:16:30 +05301071 if (tu > 0xFFFF) {
1072 DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
Sujith04bd4632008-11-28 22:18:05 +05301073 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +05301074 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301075 return false;
1076 } else {
1077 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301078 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301079 return true;
1080 }
1081}
1082
Sujithcbe61d82009-02-09 13:27:12 +05301083static void ath9k_hw_init_user_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301084{
Sujith2660b812009-02-09 13:27:26 +05301085 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1086 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301087
Sujith2660b812009-02-09 13:27:26 +05301088 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +05301089 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +05301090 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1091 if (ah->slottime != (u32) -1)
1092 ath9k_hw_setslottime(ah, ah->slottime);
1093 if (ah->acktimeout != (u32) -1)
1094 ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
1095 if (ah->ctstimeout != (u32) -1)
1096 ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
1097 if (ah->globaltxtimeout != (u32) -1)
1098 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +05301099}
1100
1101const char *ath9k_hw_probe(u16 vendorid, u16 devid)
1102{
1103 return vendorid == ATHEROS_VENDOR_ID ?
1104 ath9k_hw_devname(devid) : NULL;
1105}
1106
Sujithcbe61d82009-02-09 13:27:12 +05301107void ath9k_hw_detach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001108{
1109 if (!AR_SREV_9100(ah))
1110 ath9k_hw_ani_detach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001111
Sujithf1dc5602008-10-29 10:16:30 +05301112 ath9k_hw_rfdetach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001113 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1114 kfree(ah);
1115}
1116
Sujithcbe61d82009-02-09 13:27:12 +05301117struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001118{
Sujithcbe61d82009-02-09 13:27:12 +05301119 struct ath_hw *ah = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001120
Sujithf1dc5602008-10-29 10:16:30 +05301121 switch (devid) {
1122 case AR5416_DEVID_PCI:
1123 case AR5416_DEVID_PCIE:
Gabor Juhos0c1aa492009-01-14 20:17:12 +01001124 case AR5416_AR9100_DEVID:
Sujithf1dc5602008-10-29 10:16:30 +05301125 case AR9160_DEVID_PCI:
1126 case AR9280_DEVID_PCI:
1127 case AR9280_DEVID_PCIE:
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301128 case AR9285_DEVID_PCIE:
Sujithcbe61d82009-02-09 13:27:12 +05301129 ah = ath9k_hw_do_attach(devid, sc, error);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001130 break;
Sujithf1dc5602008-10-29 10:16:30 +05301131 default:
Sujithf1dc5602008-10-29 10:16:30 +05301132 *error = -ENXIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001133 break;
1134 }
1135
Sujithf1dc5602008-10-29 10:16:30 +05301136 return ah;
1137}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001138
Sujithf1dc5602008-10-29 10:16:30 +05301139/*******/
1140/* INI */
1141/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001142
Sujithcbe61d82009-02-09 13:27:12 +05301143static void ath9k_hw_override_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301144 struct ath9k_channel *chan)
1145{
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301146 /*
1147 * Set the RX_ABORT and RX_DIS and clear if off only after
1148 * RXE is set for MAC. This prevents frames with corrupted
1149 * descriptor status.
1150 */
1151 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1152
1153
Sujithf1dc5602008-10-29 10:16:30 +05301154 if (!AR_SREV_5416_V20_OR_LATER(ah) ||
1155 AR_SREV_9280_10_OR_LATER(ah))
1156 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001157
Sujithf1dc5602008-10-29 10:16:30 +05301158 REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1159}
1160
Sujithcbe61d82009-02-09 13:27:12 +05301161static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301162 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +05301163 u32 reg, u32 value)
1164{
1165 struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1166
Sujithd535a422009-02-09 13:27:06 +05301167 switch (ah->hw_version.devid) {
Sujithf1dc5602008-10-29 10:16:30 +05301168 case AR9280_DEVID_PCI:
1169 if (reg == 0x7894) {
1170 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1171 "ini VAL: %x EEPROM: %x\n", value,
1172 (pBase->version & 0xff));
1173
1174 if ((pBase->version & 0xff) > 0x0a) {
1175 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1176 "PWDCLKIND: %d\n",
1177 pBase->pwdclkind);
1178 value &= ~AR_AN_TOP2_PWDCLKIND;
1179 value |= AR_AN_TOP2_PWDCLKIND &
1180 (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
1181 } else {
1182 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1183 "PWDCLKIND Earlier Rev\n");
1184 }
1185
1186 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
1187 "final ini VAL: %x\n", value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001188 }
Sujithf1dc5602008-10-29 10:16:30 +05301189 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001190 }
1191
Sujithf1dc5602008-10-29 10:16:30 +05301192 return value;
1193}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001194
Sujithcbe61d82009-02-09 13:27:12 +05301195static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301196 struct ar5416_eeprom_def *pEepData,
1197 u32 reg, u32 value)
1198{
Sujith2660b812009-02-09 13:27:26 +05301199 if (ah->eep_map == EEP_MAP_4KBITS)
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301200 return value;
1201 else
1202 return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
1203}
1204
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301205static void ath9k_olc_init(struct ath_hw *ah)
1206{
1207 u32 i;
1208
1209 for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
1210 ah->originalGain[i] =
1211 MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
1212 AR_PHY_TX_GAIN);
1213 ah->PDADCdelta = 0;
1214}
1215
Sujithcbe61d82009-02-09 13:27:12 +05301216static int ath9k_hw_process_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301217 struct ath9k_channel *chan,
1218 enum ath9k_ht_macmode macmode)
1219{
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301220#define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \
1221 ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
Sujithf1dc5602008-10-29 10:16:30 +05301222 int i, regWrites = 0;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001223 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301224 u32 modesIndex, freqIndex;
1225 int status;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001226
Sujithf1dc5602008-10-29 10:16:30 +05301227 switch (chan->chanmode) {
1228 case CHANNEL_A:
1229 case CHANNEL_A_HT20:
1230 modesIndex = 1;
1231 freqIndex = 1;
1232 break;
1233 case CHANNEL_A_HT40PLUS:
1234 case CHANNEL_A_HT40MINUS:
1235 modesIndex = 2;
1236 freqIndex = 1;
1237 break;
1238 case CHANNEL_G:
1239 case CHANNEL_G_HT20:
1240 case CHANNEL_B:
1241 modesIndex = 4;
1242 freqIndex = 2;
1243 break;
1244 case CHANNEL_G_HT40PLUS:
1245 case CHANNEL_G_HT40MINUS:
1246 modesIndex = 3;
1247 freqIndex = 2;
1248 break;
1249
1250 default:
1251 return -EINVAL;
1252 }
1253
1254 REG_WRITE(ah, AR_PHY(0), 0x00000007);
Sujithf1dc5602008-10-29 10:16:30 +05301255 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
Sujithf74df6f2009-02-09 13:27:24 +05301256 ah->eep_ops->set_addac(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301257
1258 if (AR_SREV_5416_V22_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +05301259 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301260 } else {
1261 struct ar5416IniArray temp;
1262 u32 addacSize =
Sujith2660b812009-02-09 13:27:26 +05301263 sizeof(u32) * ah->iniAddac.ia_rows *
1264 ah->iniAddac.ia_columns;
Sujithf1dc5602008-10-29 10:16:30 +05301265
Sujith2660b812009-02-09 13:27:26 +05301266 memcpy(ah->addac5416_21,
1267 ah->iniAddac.ia_array, addacSize);
Sujithf1dc5602008-10-29 10:16:30 +05301268
Sujith2660b812009-02-09 13:27:26 +05301269 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301270
Sujith2660b812009-02-09 13:27:26 +05301271 temp.ia_array = ah->addac5416_21;
1272 temp.ia_columns = ah->iniAddac.ia_columns;
1273 temp.ia_rows = ah->iniAddac.ia_rows;
Sujithf1dc5602008-10-29 10:16:30 +05301274 REG_WRITE_ARRAY(&temp, 1, regWrites);
1275 }
1276
1277 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
1278
Sujith2660b812009-02-09 13:27:26 +05301279 for (i = 0; i < ah->iniModes.ia_rows; i++) {
1280 u32 reg = INI_RA(&ah->iniModes, i, 0);
1281 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
Sujithf1dc5602008-10-29 10:16:30 +05301282
Sujithf1dc5602008-10-29 10:16:30 +05301283 REG_WRITE(ah, reg, val);
1284
1285 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301286 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301287 udelay(100);
1288 }
1289
1290 DO_DELAY(regWrites);
1291 }
1292
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301293 if (AR_SREV_9280(ah))
Sujith2660b812009-02-09 13:27:26 +05301294 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301295
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301296 if (AR_SREV_9280(ah))
Sujith2660b812009-02-09 13:27:26 +05301297 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301298
Sujith2660b812009-02-09 13:27:26 +05301299 for (i = 0; i < ah->iniCommon.ia_rows; i++) {
1300 u32 reg = INI_RA(&ah->iniCommon, i, 0);
1301 u32 val = INI_RA(&ah->iniCommon, i, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301302
1303 REG_WRITE(ah, reg, val);
1304
1305 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301306 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301307 udelay(100);
1308 }
1309
1310 DO_DELAY(regWrites);
1311 }
1312
1313 ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
1314
1315 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
Sujith2660b812009-02-09 13:27:26 +05301316 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
Sujithf1dc5602008-10-29 10:16:30 +05301317 regWrites);
1318 }
1319
1320 ath9k_hw_override_ini(ah, chan);
1321 ath9k_hw_set_regs(ah, chan, macmode);
1322 ath9k_hw_init_chain_masks(ah);
1323
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301324 if (OLC_FOR_AR9280_20_LATER)
1325 ath9k_olc_init(ah);
1326
Sujithf74df6f2009-02-09 13:27:24 +05301327 status = ah->eep_ops->set_txpower(ah, chan,
1328 ath9k_regd_get_ctl(ah, chan),
1329 channel->max_antenna_gain * 2,
1330 channel->max_power * 2,
1331 min((u32) MAX_RATE_POWER,
1332 (u32) ah->regulatory.power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301333 if (status != 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001334 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
Sujith04bd4632008-11-28 22:18:05 +05301335 "error init'ing transmit power\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001336 return -EIO;
1337 }
1338
Sujithf1dc5602008-10-29 10:16:30 +05301339 if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1340 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
Sujith04bd4632008-11-28 22:18:05 +05301341 "ar5416SetRfRegs failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001342 return -EIO;
1343 }
1344
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001345 return 0;
1346}
1347
Sujithf1dc5602008-10-29 10:16:30 +05301348/****************************************/
1349/* Reset and Channel Switching Routines */
1350/****************************************/
1351
Sujithcbe61d82009-02-09 13:27:12 +05301352static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301353{
1354 u32 rfMode = 0;
1355
1356 if (chan == NULL)
1357 return;
1358
1359 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
1360 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
1361
1362 if (!AR_SREV_9280_10_OR_LATER(ah))
1363 rfMode |= (IS_CHAN_5GHZ(chan)) ?
1364 AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
1365
1366 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
1367 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
1368
1369 REG_WRITE(ah, AR_PHY_MODE, rfMode);
1370}
1371
Sujithcbe61d82009-02-09 13:27:12 +05301372static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301373{
1374 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1375}
1376
Sujithcbe61d82009-02-09 13:27:12 +05301377static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301378{
1379 u32 regval;
1380
1381 regval = REG_READ(ah, AR_AHB_MODE);
1382 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
1383
1384 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
1385 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
1386
Sujith2660b812009-02-09 13:27:26 +05301387 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301388
1389 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
1390 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
1391
1392 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1393
1394 if (AR_SREV_9285(ah)) {
1395 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1396 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1397 } else {
1398 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1399 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1400 }
1401}
1402
Sujithcbe61d82009-02-09 13:27:12 +05301403static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301404{
1405 u32 val;
1406
1407 val = REG_READ(ah, AR_STA_ID1);
1408 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
1409 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001410 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +05301411 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
1412 | AR_STA_ID1_KSRCH_MODE);
1413 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1414 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001415 case NL80211_IFTYPE_ADHOC:
Sujithf1dc5602008-10-29 10:16:30 +05301416 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
1417 | AR_STA_ID1_KSRCH_MODE);
1418 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1419 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001420 case NL80211_IFTYPE_STATION:
1421 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +05301422 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1423 break;
1424 }
1425}
1426
Sujithcbe61d82009-02-09 13:27:12 +05301427static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001428 u32 coef_scaled,
1429 u32 *coef_mantissa,
1430 u32 *coef_exponent)
1431{
1432 u32 coef_exp, coef_man;
1433
1434 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1435 if ((coef_scaled >> coef_exp) & 0x1)
1436 break;
1437
1438 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1439
1440 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1441
1442 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1443 *coef_exponent = coef_exp - 16;
1444}
1445
Sujithcbe61d82009-02-09 13:27:12 +05301446static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301447 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001448{
1449 u32 coef_scaled, ds_coef_exp, ds_coef_man;
1450 u32 clockMhzScaled = 0x64000000;
1451 struct chan_centers centers;
1452
1453 if (IS_CHAN_HALF_RATE(chan))
1454 clockMhzScaled = clockMhzScaled >> 1;
1455 else if (IS_CHAN_QUARTER_RATE(chan))
1456 clockMhzScaled = clockMhzScaled >> 2;
1457
1458 ath9k_hw_get_channel_centers(ah, chan, &centers);
1459 coef_scaled = clockMhzScaled / centers.synth_center;
1460
1461 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1462 &ds_coef_exp);
1463
1464 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1465 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1466 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1467 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1468
1469 coef_scaled = (9 * coef_scaled) / 10;
1470
1471 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1472 &ds_coef_exp);
1473
1474 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1475 AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
1476 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1477 AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
1478}
1479
Sujithcbe61d82009-02-09 13:27:12 +05301480static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301481{
1482 u32 rst_flags;
1483 u32 tmpReg;
1484
1485 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1486 AR_RTC_FORCE_WAKE_ON_INT);
1487
1488 if (AR_SREV_9100(ah)) {
1489 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1490 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1491 } else {
1492 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1493 if (tmpReg &
1494 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1495 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1496 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1497 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1498 } else {
1499 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1500 }
1501
1502 rst_flags = AR_RTC_RC_MAC_WARM;
1503 if (type == ATH9K_RESET_COLD)
1504 rst_flags |= AR_RTC_RC_MAC_COLD;
1505 }
1506
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001507 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +05301508 udelay(50);
1509
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001510 REG_WRITE(ah, AR_RTC_RC, 0);
1511 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0)) {
Sujithf1dc5602008-10-29 10:16:30 +05301512 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301513 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301514 return false;
1515 }
1516
1517 if (!AR_SREV_9100(ah))
1518 REG_WRITE(ah, AR_RC, 0);
1519
1520 ath9k_hw_init_pll(ah, NULL);
1521
1522 if (AR_SREV_9100(ah))
1523 udelay(50);
1524
1525 return true;
1526}
1527
Sujithcbe61d82009-02-09 13:27:12 +05301528static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301529{
1530 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1531 AR_RTC_FORCE_WAKE_ON_INT);
1532
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001533 REG_WRITE(ah, AR_RTC_RESET, 0);
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301534 udelay(2);
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001535 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301536
1537 if (!ath9k_hw_wait(ah,
1538 AR_RTC_STATUS,
1539 AR_RTC_STATUS_M,
1540 AR_RTC_STATUS_ON)) {
Sujith04bd4632008-11-28 22:18:05 +05301541 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301542 return false;
1543 }
1544
1545 ath9k_hw_read_revisions(ah);
1546
1547 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1548}
1549
Sujithcbe61d82009-02-09 13:27:12 +05301550static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301551{
1552 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1553 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1554
1555 switch (type) {
1556 case ATH9K_RESET_POWER_ON:
1557 return ath9k_hw_set_reset_power_on(ah);
1558 break;
1559 case ATH9K_RESET_WARM:
1560 case ATH9K_RESET_COLD:
1561 return ath9k_hw_set_reset(ah, type);
1562 break;
1563 default:
1564 return false;
1565 }
1566}
1567
Sujithcbe61d82009-02-09 13:27:12 +05301568static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +05301569 enum ath9k_ht_macmode macmode)
1570{
1571 u32 phymode;
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301572 u32 enableDacFifo = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301573
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301574 if (AR_SREV_9285_10_OR_LATER(ah))
1575 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
1576 AR_PHY_FC_ENABLE_DAC_FIFO);
1577
Sujithf1dc5602008-10-29 10:16:30 +05301578 phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301579 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
Sujithf1dc5602008-10-29 10:16:30 +05301580
1581 if (IS_CHAN_HT40(chan)) {
1582 phymode |= AR_PHY_FC_DYN2040_EN;
1583
1584 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
1585 (chan->chanmode == CHANNEL_G_HT40PLUS))
1586 phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1587
Sujith2660b812009-02-09 13:27:26 +05301588 if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
Sujithf1dc5602008-10-29 10:16:30 +05301589 phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1590 }
1591 REG_WRITE(ah, AR_PHY_TURBO, phymode);
1592
1593 ath9k_hw_set11nmac2040(ah, macmode);
1594
1595 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
1596 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1597}
1598
Sujithcbe61d82009-02-09 13:27:12 +05301599static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301600 struct ath9k_channel *chan)
1601{
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301602 if (OLC_FOR_AR9280_20_LATER) {
1603 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1604 return false;
1605 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301606 return false;
1607
1608 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1609 return false;
1610
Sujith2660b812009-02-09 13:27:26 +05301611 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301612 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301613 ath9k_hw_set_rfmode(ah, chan);
1614
1615 return true;
1616}
1617
Sujithcbe61d82009-02-09 13:27:12 +05301618static bool ath9k_hw_channel_change(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301619 struct ath9k_channel *chan,
1620 enum ath9k_ht_macmode macmode)
1621{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001622 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301623 u32 synthDelay, qnum;
1624
1625 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1626 if (ath9k_hw_numtxpending(ah, qnum)) {
1627 DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
Sujith04bd4632008-11-28 22:18:05 +05301628 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301629 return false;
1630 }
1631 }
1632
1633 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1634 if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
1635 AR_PHY_RFBUS_GRANT_EN)) {
Sujith04bd4632008-11-28 22:18:05 +05301636 DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
1637 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301638 return false;
1639 }
1640
1641 ath9k_hw_set_regs(ah, chan, macmode);
1642
1643 if (AR_SREV_9280_10_OR_LATER(ah)) {
1644 if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
1645 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +05301646 "failed to set channel\n");
Sujithf1dc5602008-10-29 10:16:30 +05301647 return false;
1648 }
1649 } else {
1650 if (!(ath9k_hw_set_channel(ah, chan))) {
1651 DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
Sujith04bd4632008-11-28 22:18:05 +05301652 "failed to set channel\n");
Sujithf1dc5602008-10-29 10:16:30 +05301653 return false;
1654 }
1655 }
1656
Sujithf74df6f2009-02-09 13:27:24 +05301657 if (ah->eep_ops->set_txpower(ah, chan,
1658 ath9k_regd_get_ctl(ah, chan),
1659 channel->max_antenna_gain * 2,
1660 channel->max_power * 2,
1661 min((u32) MAX_RATE_POWER,
1662 (u32) ah->regulatory.power_limit)) != 0) {
Sujithf1dc5602008-10-29 10:16:30 +05301663 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujith04bd4632008-11-28 22:18:05 +05301664 "error init'ing transmit power\n");
Sujithf1dc5602008-10-29 10:16:30 +05301665 return false;
1666 }
1667
1668 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301669 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301670 synthDelay = (4 * synthDelay) / 22;
1671 else
1672 synthDelay /= 10;
1673
1674 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1675
1676 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1677
1678 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1679 ath9k_hw_set_delta_slope(ah, chan);
1680
1681 if (AR_SREV_9280_10_OR_LATER(ah))
1682 ath9k_hw_9280_spur_mitigate(ah, chan);
1683 else
1684 ath9k_hw_spur_mitigate(ah, chan);
1685
1686 if (!chan->oneTimeCalsDone)
1687 chan->oneTimeCalsDone = true;
1688
1689 return true;
1690}
1691
Sujithcbe61d82009-02-09 13:27:12 +05301692static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001693{
1694 int bb_spur = AR_NO_SPUR;
1695 int freq;
1696 int bin, cur_bin;
1697 int bb_spur_off, spur_subchannel_sd;
1698 int spur_freq_sd;
1699 int spur_delta_phase;
1700 int denominator;
1701 int upper, lower, cur_vit_mask;
1702 int tmp, newVal;
1703 int i;
1704 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1705 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1706 };
1707 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1708 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1709 };
1710 int inc[4] = { 0, 100, 0, 0 };
1711 struct chan_centers centers;
1712
1713 int8_t mask_m[123];
1714 int8_t mask_p[123];
1715 int8_t mask_amt;
1716 int tmp_mask;
1717 int cur_bb_spur;
1718 bool is2GHz = IS_CHAN_2GHZ(chan);
1719
1720 memset(&mask_m, 0, sizeof(int8_t) * 123);
1721 memset(&mask_p, 0, sizeof(int8_t) * 123);
1722
1723 ath9k_hw_get_channel_centers(ah, chan, &centers);
1724 freq = centers.synth_center;
1725
Sujith2660b812009-02-09 13:27:26 +05301726 ah->config.spurmode = SPUR_ENABLE_EEPROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001727 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301728 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001729
1730 if (is2GHz)
1731 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
1732 else
1733 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
1734
1735 if (AR_NO_SPUR == cur_bb_spur)
1736 break;
1737 cur_bb_spur = cur_bb_spur - freq;
1738
1739 if (IS_CHAN_HT40(chan)) {
1740 if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
1741 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
1742 bb_spur = cur_bb_spur;
1743 break;
1744 }
1745 } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
1746 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
1747 bb_spur = cur_bb_spur;
1748 break;
1749 }
1750 }
1751
1752 if (AR_NO_SPUR == bb_spur) {
1753 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1754 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1755 return;
1756 } else {
1757 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1758 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1759 }
1760
1761 bin = bb_spur * 320;
1762
1763 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
1764
1765 newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
1766 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
1767 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
1768 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
1769 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
1770
1771 newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
1772 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
1773 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
1774 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
1775 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
1776 REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
1777
1778 if (IS_CHAN_HT40(chan)) {
1779 if (bb_spur < 0) {
1780 spur_subchannel_sd = 1;
1781 bb_spur_off = bb_spur + 10;
1782 } else {
1783 spur_subchannel_sd = 0;
1784 bb_spur_off = bb_spur - 10;
1785 }
1786 } else {
1787 spur_subchannel_sd = 0;
1788 bb_spur_off = bb_spur;
1789 }
1790
1791 if (IS_CHAN_HT40(chan))
1792 spur_delta_phase =
1793 ((bb_spur * 262144) /
1794 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1795 else
1796 spur_delta_phase =
1797 ((bb_spur * 524288) /
1798 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1799
1800 denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
1801 spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
1802
1803 newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
1804 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
1805 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
1806 REG_WRITE(ah, AR_PHY_TIMING11, newVal);
1807
1808 newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
1809 REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
1810
1811 cur_bin = -6000;
1812 upper = bin + 100;
1813 lower = bin - 100;
1814
1815 for (i = 0; i < 4; i++) {
1816 int pilot_mask = 0;
1817 int chan_mask = 0;
1818 int bp = 0;
1819 for (bp = 0; bp < 30; bp++) {
1820 if ((cur_bin > lower) && (cur_bin < upper)) {
1821 pilot_mask = pilot_mask | 0x1 << bp;
1822 chan_mask = chan_mask | 0x1 << bp;
1823 }
1824 cur_bin += 100;
1825 }
1826 cur_bin += inc[i];
1827 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
1828 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
1829 }
1830
1831 cur_vit_mask = 6100;
1832 upper = bin + 120;
1833 lower = bin - 120;
1834
1835 for (i = 0; i < 123; i++) {
1836 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03001837
1838 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08001839 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03001840
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08001841 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001842 mask_amt = 1;
1843 else
1844 mask_amt = 0;
1845 if (cur_vit_mask < 0)
1846 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
1847 else
1848 mask_p[cur_vit_mask / 100] = mask_amt;
1849 }
1850 cur_vit_mask -= 100;
1851 }
1852
1853 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
1854 | (mask_m[48] << 26) | (mask_m[49] << 24)
1855 | (mask_m[50] << 22) | (mask_m[51] << 20)
1856 | (mask_m[52] << 18) | (mask_m[53] << 16)
1857 | (mask_m[54] << 14) | (mask_m[55] << 12)
1858 | (mask_m[56] << 10) | (mask_m[57] << 8)
1859 | (mask_m[58] << 6) | (mask_m[59] << 4)
1860 | (mask_m[60] << 2) | (mask_m[61] << 0);
1861 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
1862 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
1863
1864 tmp_mask = (mask_m[31] << 28)
1865 | (mask_m[32] << 26) | (mask_m[33] << 24)
1866 | (mask_m[34] << 22) | (mask_m[35] << 20)
1867 | (mask_m[36] << 18) | (mask_m[37] << 16)
1868 | (mask_m[48] << 14) | (mask_m[39] << 12)
1869 | (mask_m[40] << 10) | (mask_m[41] << 8)
1870 | (mask_m[42] << 6) | (mask_m[43] << 4)
1871 | (mask_m[44] << 2) | (mask_m[45] << 0);
1872 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
1873 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
1874
1875 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
1876 | (mask_m[18] << 26) | (mask_m[18] << 24)
1877 | (mask_m[20] << 22) | (mask_m[20] << 20)
1878 | (mask_m[22] << 18) | (mask_m[22] << 16)
1879 | (mask_m[24] << 14) | (mask_m[24] << 12)
1880 | (mask_m[25] << 10) | (mask_m[26] << 8)
1881 | (mask_m[27] << 6) | (mask_m[28] << 4)
1882 | (mask_m[29] << 2) | (mask_m[30] << 0);
1883 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
1884 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
1885
1886 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
1887 | (mask_m[2] << 26) | (mask_m[3] << 24)
1888 | (mask_m[4] << 22) | (mask_m[5] << 20)
1889 | (mask_m[6] << 18) | (mask_m[7] << 16)
1890 | (mask_m[8] << 14) | (mask_m[9] << 12)
1891 | (mask_m[10] << 10) | (mask_m[11] << 8)
1892 | (mask_m[12] << 6) | (mask_m[13] << 4)
1893 | (mask_m[14] << 2) | (mask_m[15] << 0);
1894 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
1895 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
1896
1897 tmp_mask = (mask_p[15] << 28)
1898 | (mask_p[14] << 26) | (mask_p[13] << 24)
1899 | (mask_p[12] << 22) | (mask_p[11] << 20)
1900 | (mask_p[10] << 18) | (mask_p[9] << 16)
1901 | (mask_p[8] << 14) | (mask_p[7] << 12)
1902 | (mask_p[6] << 10) | (mask_p[5] << 8)
1903 | (mask_p[4] << 6) | (mask_p[3] << 4)
1904 | (mask_p[2] << 2) | (mask_p[1] << 0);
1905 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
1906 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
1907
1908 tmp_mask = (mask_p[30] << 28)
1909 | (mask_p[29] << 26) | (mask_p[28] << 24)
1910 | (mask_p[27] << 22) | (mask_p[26] << 20)
1911 | (mask_p[25] << 18) | (mask_p[24] << 16)
1912 | (mask_p[23] << 14) | (mask_p[22] << 12)
1913 | (mask_p[21] << 10) | (mask_p[20] << 8)
1914 | (mask_p[19] << 6) | (mask_p[18] << 4)
1915 | (mask_p[17] << 2) | (mask_p[16] << 0);
1916 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
1917 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
1918
1919 tmp_mask = (mask_p[45] << 28)
1920 | (mask_p[44] << 26) | (mask_p[43] << 24)
1921 | (mask_p[42] << 22) | (mask_p[41] << 20)
1922 | (mask_p[40] << 18) | (mask_p[39] << 16)
1923 | (mask_p[38] << 14) | (mask_p[37] << 12)
1924 | (mask_p[36] << 10) | (mask_p[35] << 8)
1925 | (mask_p[34] << 6) | (mask_p[33] << 4)
1926 | (mask_p[32] << 2) | (mask_p[31] << 0);
1927 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
1928 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
1929
1930 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
1931 | (mask_p[59] << 26) | (mask_p[58] << 24)
1932 | (mask_p[57] << 22) | (mask_p[56] << 20)
1933 | (mask_p[55] << 18) | (mask_p[54] << 16)
1934 | (mask_p[53] << 14) | (mask_p[52] << 12)
1935 | (mask_p[51] << 10) | (mask_p[50] << 8)
1936 | (mask_p[49] << 6) | (mask_p[48] << 4)
1937 | (mask_p[47] << 2) | (mask_p[46] << 0);
1938 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
1939 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
1940}
1941
Sujithcbe61d82009-02-09 13:27:12 +05301942static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943{
1944 int bb_spur = AR_NO_SPUR;
1945 int bin, cur_bin;
1946 int spur_freq_sd;
1947 int spur_delta_phase;
1948 int denominator;
1949 int upper, lower, cur_vit_mask;
1950 int tmp, new;
1951 int i;
1952 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1953 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1954 };
1955 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1956 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1957 };
1958 int inc[4] = { 0, 100, 0, 0 };
1959
1960 int8_t mask_m[123];
1961 int8_t mask_p[123];
1962 int8_t mask_amt;
1963 int tmp_mask;
1964 int cur_bb_spur;
1965 bool is2GHz = IS_CHAN_2GHZ(chan);
1966
1967 memset(&mask_m, 0, sizeof(int8_t) * 123);
1968 memset(&mask_p, 0, sizeof(int8_t) * 123);
1969
1970 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301971 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972 if (AR_NO_SPUR == cur_bb_spur)
1973 break;
1974 cur_bb_spur = cur_bb_spur - (chan->channel * 10);
1975 if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
1976 bb_spur = cur_bb_spur;
1977 break;
1978 }
1979 }
1980
1981 if (AR_NO_SPUR == bb_spur)
1982 return;
1983
1984 bin = bb_spur * 32;
1985
1986 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
1987 new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
1988 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
1989 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
1990 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
1991
1992 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
1993
1994 new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
1995 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
1996 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
1997 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
1998 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
1999 REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2000
2001 spur_delta_phase = ((bb_spur * 524288) / 100) &
2002 AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2003
2004 denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
2005 spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2006
2007 new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
2008 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
2009 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
2010 REG_WRITE(ah, AR_PHY_TIMING11, new);
2011
2012 cur_bin = -6000;
2013 upper = bin + 100;
2014 lower = bin - 100;
2015
2016 for (i = 0; i < 4; i++) {
2017 int pilot_mask = 0;
2018 int chan_mask = 0;
2019 int bp = 0;
2020 for (bp = 0; bp < 30; bp++) {
2021 if ((cur_bin > lower) && (cur_bin < upper)) {
2022 pilot_mask = pilot_mask | 0x1 << bp;
2023 chan_mask = chan_mask | 0x1 << bp;
2024 }
2025 cur_bin += 100;
2026 }
2027 cur_bin += inc[i];
2028 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2029 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2030 }
2031
2032 cur_vit_mask = 6100;
2033 upper = bin + 120;
2034 lower = bin - 120;
2035
2036 for (i = 0; i < 123; i++) {
2037 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002038
2039 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002040 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002041
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002042 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002043 mask_amt = 1;
2044 else
2045 mask_amt = 0;
2046 if (cur_vit_mask < 0)
2047 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2048 else
2049 mask_p[cur_vit_mask / 100] = mask_amt;
2050 }
2051 cur_vit_mask -= 100;
2052 }
2053
2054 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2055 | (mask_m[48] << 26) | (mask_m[49] << 24)
2056 | (mask_m[50] << 22) | (mask_m[51] << 20)
2057 | (mask_m[52] << 18) | (mask_m[53] << 16)
2058 | (mask_m[54] << 14) | (mask_m[55] << 12)
2059 | (mask_m[56] << 10) | (mask_m[57] << 8)
2060 | (mask_m[58] << 6) | (mask_m[59] << 4)
2061 | (mask_m[60] << 2) | (mask_m[61] << 0);
2062 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2063 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2064
2065 tmp_mask = (mask_m[31] << 28)
2066 | (mask_m[32] << 26) | (mask_m[33] << 24)
2067 | (mask_m[34] << 22) | (mask_m[35] << 20)
2068 | (mask_m[36] << 18) | (mask_m[37] << 16)
2069 | (mask_m[48] << 14) | (mask_m[39] << 12)
2070 | (mask_m[40] << 10) | (mask_m[41] << 8)
2071 | (mask_m[42] << 6) | (mask_m[43] << 4)
2072 | (mask_m[44] << 2) | (mask_m[45] << 0);
2073 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2074 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2075
2076 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2077 | (mask_m[18] << 26) | (mask_m[18] << 24)
2078 | (mask_m[20] << 22) | (mask_m[20] << 20)
2079 | (mask_m[22] << 18) | (mask_m[22] << 16)
2080 | (mask_m[24] << 14) | (mask_m[24] << 12)
2081 | (mask_m[25] << 10) | (mask_m[26] << 8)
2082 | (mask_m[27] << 6) | (mask_m[28] << 4)
2083 | (mask_m[29] << 2) | (mask_m[30] << 0);
2084 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2085 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2086
2087 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2088 | (mask_m[2] << 26) | (mask_m[3] << 24)
2089 | (mask_m[4] << 22) | (mask_m[5] << 20)
2090 | (mask_m[6] << 18) | (mask_m[7] << 16)
2091 | (mask_m[8] << 14) | (mask_m[9] << 12)
2092 | (mask_m[10] << 10) | (mask_m[11] << 8)
2093 | (mask_m[12] << 6) | (mask_m[13] << 4)
2094 | (mask_m[14] << 2) | (mask_m[15] << 0);
2095 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2096 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2097
2098 tmp_mask = (mask_p[15] << 28)
2099 | (mask_p[14] << 26) | (mask_p[13] << 24)
2100 | (mask_p[12] << 22) | (mask_p[11] << 20)
2101 | (mask_p[10] << 18) | (mask_p[9] << 16)
2102 | (mask_p[8] << 14) | (mask_p[7] << 12)
2103 | (mask_p[6] << 10) | (mask_p[5] << 8)
2104 | (mask_p[4] << 6) | (mask_p[3] << 4)
2105 | (mask_p[2] << 2) | (mask_p[1] << 0);
2106 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2107 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2108
2109 tmp_mask = (mask_p[30] << 28)
2110 | (mask_p[29] << 26) | (mask_p[28] << 24)
2111 | (mask_p[27] << 22) | (mask_p[26] << 20)
2112 | (mask_p[25] << 18) | (mask_p[24] << 16)
2113 | (mask_p[23] << 14) | (mask_p[22] << 12)
2114 | (mask_p[21] << 10) | (mask_p[20] << 8)
2115 | (mask_p[19] << 6) | (mask_p[18] << 4)
2116 | (mask_p[17] << 2) | (mask_p[16] << 0);
2117 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2118 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2119
2120 tmp_mask = (mask_p[45] << 28)
2121 | (mask_p[44] << 26) | (mask_p[43] << 24)
2122 | (mask_p[42] << 22) | (mask_p[41] << 20)
2123 | (mask_p[40] << 18) | (mask_p[39] << 16)
2124 | (mask_p[38] << 14) | (mask_p[37] << 12)
2125 | (mask_p[36] << 10) | (mask_p[35] << 8)
2126 | (mask_p[34] << 6) | (mask_p[33] << 4)
2127 | (mask_p[32] << 2) | (mask_p[31] << 0);
2128 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2129 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2130
2131 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2132 | (mask_p[59] << 26) | (mask_p[58] << 24)
2133 | (mask_p[57] << 22) | (mask_p[56] << 20)
2134 | (mask_p[55] << 18) | (mask_p[54] << 16)
2135 | (mask_p[53] << 14) | (mask_p[52] << 12)
2136 | (mask_p[51] << 10) | (mask_p[50] << 8)
2137 | (mask_p[49] << 6) | (mask_p[48] << 4)
2138 | (mask_p[47] << 2) | (mask_p[46] << 0);
2139 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2140 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2141}
2142
Sujithcbe61d82009-02-09 13:27:12 +05302143int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002144 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002145{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002146 u32 saveLedState;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002147 struct ath_softc *sc = ah->ah_sc;
Sujith2660b812009-02-09 13:27:26 +05302148 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002149 u32 saveDefAntenna;
2150 u32 macStaId1;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002151 int i, rx_chainmask, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002152
Sujith2660b812009-02-09 13:27:26 +05302153 ah->extprotspacing = sc->ht_extprotspacing;
2154 ah->txchainmask = sc->tx_chainmask;
2155 ah->rxchainmask = sc->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002156
Senthil Balasubramanian793c5922009-01-26 20:28:14 +05302157 if (AR_SREV_9285(ah)) {
Sujith2660b812009-02-09 13:27:26 +05302158 ah->txchainmask &= 0x1;
2159 ah->rxchainmask &= 0x1;
Senthil Balasubramanian793c5922009-01-26 20:28:14 +05302160 } else if (AR_SREV_9280(ah)) {
Sujith2660b812009-02-09 13:27:26 +05302161 ah->txchainmask &= 0x3;
2162 ah->rxchainmask &= 0x3;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002163 }
2164
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002165 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2166 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002167
2168 if (curchan)
2169 ath9k_hw_getnf(ah, curchan);
2170
2171 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05302172 (ah->chip_fullsleep != true) &&
2173 (ah->curchan != NULL) &&
2174 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002175 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05302176 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177 (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
Sujith2660b812009-02-09 13:27:26 +05302178 !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002179
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002180 if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
Sujith2660b812009-02-09 13:27:26 +05302181 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002182 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002183 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002184 }
2185 }
2186
2187 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
2188 if (saveDefAntenna == 0)
2189 saveDefAntenna = 1;
2190
2191 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
2192
2193 saveLedState = REG_READ(ah, AR_CFG_LED) &
2194 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
2195 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
2196
2197 ath9k_hw_mark_phy_inactive(ah);
2198
2199 if (!ath9k_hw_chip_reset(ah, chan)) {
Sujith04bd4632008-11-28 22:18:05 +05302200 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002201 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202 }
2203
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05302204 if (AR_SREV_9280_10_OR_LATER(ah))
2205 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002206
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002207 r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
2208 if (r)
2209 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002210
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002211 /* Setup MFP options for CCMP */
2212 if (AR_SREV_9280_20_OR_LATER(ah)) {
2213 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
2214 * frames when constructing CCMP AAD. */
2215 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
2216 0xc7ff);
2217 ah->sw_mgmt_crypto = false;
2218 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
2219 /* Disable hardware crypto for management frames */
2220 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
2221 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
2222 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2223 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
2224 ah->sw_mgmt_crypto = true;
2225 } else
2226 ah->sw_mgmt_crypto = true;
2227
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002228 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
2229 ath9k_hw_set_delta_slope(ah, chan);
2230
2231 if (AR_SREV_9280_10_OR_LATER(ah))
2232 ath9k_hw_9280_spur_mitigate(ah, chan);
2233 else
2234 ath9k_hw_spur_mitigate(ah, chan);
2235
Sujithf74df6f2009-02-09 13:27:24 +05302236 if (!ah->eep_ops->set_board_values(ah, chan)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002237 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujith04bd4632008-11-28 22:18:05 +05302238 "error setting board options\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002239 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002240 }
2241
2242 ath9k_hw_decrease_chain_power(ah, chan);
2243
Sujithba52da52009-02-09 13:27:10 +05302244 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
2245 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002246 | macStaId1
2247 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05302248 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302249 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05302250 | ah->sta_id1_defaults);
2251 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002252
Sujithba52da52009-02-09 13:27:10 +05302253 REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
2254 REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002255
2256 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
2257
Sujithba52da52009-02-09 13:27:10 +05302258 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
2259 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
2260 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261
2262 REG_WRITE(ah, AR_ISR, ~0);
2263
2264 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2265
2266 if (AR_SREV_9280_10_OR_LATER(ah)) {
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002267 if (!(ath9k_hw_ar9280_set_channel(ah, chan)))
2268 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269 } else {
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002270 if (!(ath9k_hw_set_channel(ah, chan)))
2271 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002272 }
2273
2274 for (i = 0; i < AR_NUM_DCU; i++)
2275 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
2276
Sujith2660b812009-02-09 13:27:26 +05302277 ah->intr_txqs = 0;
2278 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002279 ath9k_hw_resettxqueue(ah, i);
2280
Sujith2660b812009-02-09 13:27:26 +05302281 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002282 ath9k_hw_init_qos(ah);
2283
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302284#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302285 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302286 ath9k_enable_rfkill(ah);
2287#endif
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002288 ath9k_hw_init_user_settings(ah);
2289
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002290 REG_WRITE(ah, AR_STA_ID1,
2291 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
2292
2293 ath9k_hw_set_dma(ah);
2294
2295 REG_WRITE(ah, AR_OBS, 8);
2296
Sujith2660b812009-02-09 13:27:26 +05302297 if (ah->intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298
2299 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2300 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2301 }
2302
2303 ath9k_hw_init_bb(ah, chan);
2304
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002305 if (!ath9k_hw_init_cal(ah, chan))
2306 return -EIO;;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002307
Sujith2660b812009-02-09 13:27:26 +05302308 rx_chainmask = ah->rxchainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002309 if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
2310 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
2311 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
2312 }
2313
2314 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2315
2316 if (AR_SREV_9100(ah)) {
2317 u32 mask;
2318 mask = REG_READ(ah, AR_CFG);
2319 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2320 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302321 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322 } else {
2323 mask =
2324 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
2325 REG_WRITE(ah, AR_CFG, mask);
2326 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302327 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328 }
2329 } else {
2330#ifdef __BIG_ENDIAN
2331 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2332#endif
2333 }
2334
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002335 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002336}
2337
Sujithf1dc5602008-10-29 10:16:30 +05302338/************************/
2339/* Key Cache Management */
2340/************************/
2341
Sujithcbe61d82009-02-09 13:27:12 +05302342bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002343{
Sujithf1dc5602008-10-29 10:16:30 +05302344 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002345
Sujith2660b812009-02-09 13:27:26 +05302346 if (entry >= ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302347 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302348 "entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002349 return false;
2350 }
2351
Sujithf1dc5602008-10-29 10:16:30 +05302352 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002353
Sujithf1dc5602008-10-29 10:16:30 +05302354 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
2355 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
2356 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
2357 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
2358 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
2359 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
2360 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
2361 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2362
2363 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2364 u16 micentry = entry + 64;
2365
2366 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
2367 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2368 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
2369 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2370
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002371 }
2372
Sujith2660b812009-02-09 13:27:26 +05302373 if (ah->curchan == NULL)
Sujithf1dc5602008-10-29 10:16:30 +05302374 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002375
2376 return true;
2377}
2378
Sujithcbe61d82009-02-09 13:27:12 +05302379bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002380{
Sujithf1dc5602008-10-29 10:16:30 +05302381 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002382
Sujith2660b812009-02-09 13:27:26 +05302383 if (entry >= ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302384 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302385 "entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002386 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002387 }
2388
Sujithf1dc5602008-10-29 10:16:30 +05302389 if (mac != NULL) {
2390 macHi = (mac[5] << 8) | mac[4];
2391 macLo = (mac[3] << 24) |
2392 (mac[2] << 16) |
2393 (mac[1] << 8) |
2394 mac[0];
2395 macLo >>= 1;
2396 macLo |= (macHi & 1) << 31;
2397 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002398 } else {
Sujithf1dc5602008-10-29 10:16:30 +05302399 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002400 }
Sujithf1dc5602008-10-29 10:16:30 +05302401 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
2402 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002403
2404 return true;
2405}
2406
Sujithcbe61d82009-02-09 13:27:12 +05302407bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05302408 const struct ath9k_keyval *k,
2409 const u8 *mac, int xorKey)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002410{
Sujith2660b812009-02-09 13:27:26 +05302411 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +05302412 u32 key0, key1, key2, key3, key4;
2413 u32 keyType;
2414 u32 xorMask = xorKey ?
2415 (ATH9K_KEY_XOR << 24 | ATH9K_KEY_XOR << 16 | ATH9K_KEY_XOR << 8
2416 | ATH9K_KEY_XOR) : 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002417
Sujithf1dc5602008-10-29 10:16:30 +05302418 if (entry >= pCap->keycache_size) {
2419 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302420 "entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05302421 return false;
2422 }
2423
2424 switch (k->kv_type) {
2425 case ATH9K_CIPHER_AES_OCB:
2426 keyType = AR_KEYTABLE_TYPE_AES;
2427 break;
2428 case ATH9K_CIPHER_AES_CCM:
2429 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2430 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302431 "AES-CCM not supported by mac rev 0x%x\n",
Sujithd535a422009-02-09 13:27:06 +05302432 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002433 return false;
2434 }
Sujithf1dc5602008-10-29 10:16:30 +05302435 keyType = AR_KEYTABLE_TYPE_CCM;
2436 break;
2437 case ATH9K_CIPHER_TKIP:
2438 keyType = AR_KEYTABLE_TYPE_TKIP;
2439 if (ATH9K_IS_MIC_ENABLED(ah)
2440 && entry + 64 >= pCap->keycache_size) {
2441 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302442 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002443 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002444 }
Sujithf1dc5602008-10-29 10:16:30 +05302445 break;
2446 case ATH9K_CIPHER_WEP:
2447 if (k->kv_len < LEN_WEP40) {
2448 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302449 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05302450 return false;
2451 }
2452 if (k->kv_len <= LEN_WEP40)
2453 keyType = AR_KEYTABLE_TYPE_40;
2454 else if (k->kv_len <= LEN_WEP104)
2455 keyType = AR_KEYTABLE_TYPE_104;
2456 else
2457 keyType = AR_KEYTABLE_TYPE_128;
2458 break;
2459 case ATH9K_CIPHER_CLR:
2460 keyType = AR_KEYTABLE_TYPE_CLR;
2461 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002462 default:
Sujithf1dc5602008-10-29 10:16:30 +05302463 DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05302464 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002465 return false;
2466 }
Sujithf1dc5602008-10-29 10:16:30 +05302467
2468 key0 = get_unaligned_le32(k->kv_val + 0) ^ xorMask;
2469 key1 = (get_unaligned_le16(k->kv_val + 4) ^ xorMask) & 0xffff;
2470 key2 = get_unaligned_le32(k->kv_val + 6) ^ xorMask;
2471 key3 = (get_unaligned_le16(k->kv_val + 10) ^ xorMask) & 0xffff;
2472 key4 = get_unaligned_le32(k->kv_val + 12) ^ xorMask;
2473 if (k->kv_len <= LEN_WEP104)
2474 key4 &= 0xff;
2475
2476 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2477 u16 micentry = entry + 64;
2478
2479 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
2480 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2481 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2482 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2483 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2484 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2485 (void) ath9k_hw_keysetmac(ah, entry, mac);
2486
Sujith2660b812009-02-09 13:27:26 +05302487 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Sujithf1dc5602008-10-29 10:16:30 +05302488 u32 mic0, mic1, mic2, mic3, mic4;
2489
2490 mic0 = get_unaligned_le32(k->kv_mic + 0);
2491 mic2 = get_unaligned_le32(k->kv_mic + 4);
2492 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
2493 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
2494 mic4 = get_unaligned_le32(k->kv_txmic + 4);
2495 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2496 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2497 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2498 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2499 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
2500 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2501 AR_KEYTABLE_TYPE_CLR);
2502
2503 } else {
2504 u32 mic0, mic2;
2505
2506 mic0 = get_unaligned_le32(k->kv_mic + 0);
2507 mic2 = get_unaligned_le32(k->kv_mic + 4);
2508 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2509 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2510 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2511 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2512 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
2513 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2514 AR_KEYTABLE_TYPE_CLR);
2515 }
2516 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
2517 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2518 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2519 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2520 } else {
2521 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2522 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2523 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2524 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2525 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2526 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2527
2528 (void) ath9k_hw_keysetmac(ah, entry, mac);
2529 }
2530
Sujith2660b812009-02-09 13:27:26 +05302531 if (ah->curchan == NULL)
Sujithf1dc5602008-10-29 10:16:30 +05302532 return true;
2533
2534 return true;
2535}
2536
Sujithcbe61d82009-02-09 13:27:12 +05302537bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05302538{
Sujith2660b812009-02-09 13:27:26 +05302539 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302540 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
2541 if (val & AR_KEYTABLE_VALID)
2542 return true;
2543 }
2544 return false;
2545}
2546
2547/******************************/
2548/* Power Management (Chipset) */
2549/******************************/
2550
Sujithcbe61d82009-02-09 13:27:12 +05302551static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302552{
2553 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2554 if (setChip) {
2555 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2556 AR_RTC_FORCE_WAKE_EN);
2557 if (!AR_SREV_9100(ah))
2558 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2559
Gabor Juhosd03a66c2009-01-14 20:17:09 +01002560 REG_CLR_BIT(ah, (AR_RTC_RESET),
Sujithf1dc5602008-10-29 10:16:30 +05302561 AR_RTC_RESET_EN);
2562 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002563}
2564
Sujithcbe61d82009-02-09 13:27:12 +05302565static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002566{
Sujithf1dc5602008-10-29 10:16:30 +05302567 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2568 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05302569 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002570
Sujithf1dc5602008-10-29 10:16:30 +05302571 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2572 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2573 AR_RTC_FORCE_WAKE_ON_INT);
2574 } else {
2575 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2576 AR_RTC_FORCE_WAKE_EN);
2577 }
2578 }
2579}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002580
Sujithcbe61d82009-02-09 13:27:12 +05302581static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302582{
2583 u32 val;
2584 int i;
2585
2586 if (setChip) {
2587 if ((REG_READ(ah, AR_RTC_STATUS) &
2588 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2589 if (ath9k_hw_set_reset_reg(ah,
2590 ATH9K_RESET_POWER_ON) != true) {
2591 return false;
2592 }
2593 }
2594 if (AR_SREV_9100(ah))
2595 REG_SET_BIT(ah, AR_RTC_RESET,
2596 AR_RTC_RESET_EN);
2597
2598 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2599 AR_RTC_FORCE_WAKE_EN);
2600 udelay(50);
2601
2602 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2603 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2604 if (val == AR_RTC_STATUS_ON)
2605 break;
2606 udelay(50);
2607 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2608 AR_RTC_FORCE_WAKE_EN);
2609 }
2610 if (i == 0) {
2611 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
Sujith04bd4632008-11-28 22:18:05 +05302612 "Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302613 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002614 }
2615 }
2616
Sujithf1dc5602008-10-29 10:16:30 +05302617 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2618
2619 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002620}
2621
Sujithcbe61d82009-02-09 13:27:12 +05302622bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302623{
Sujithcbe61d82009-02-09 13:27:12 +05302624 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302625 static const char *modes[] = {
2626 "AWAKE",
2627 "FULL-SLEEP",
2628 "NETWORK SLEEP",
2629 "UNDEFINED"
2630 };
Sujithf1dc5602008-10-29 10:16:30 +05302631
Sujith04bd4632008-11-28 22:18:05 +05302632 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT, "%s -> %s (%s)\n",
Sujith2660b812009-02-09 13:27:26 +05302633 modes[ah->power_mode], modes[mode],
Sujithf1dc5602008-10-29 10:16:30 +05302634 setChip ? "set chip " : "");
2635
2636 switch (mode) {
2637 case ATH9K_PM_AWAKE:
2638 status = ath9k_hw_set_power_awake(ah, setChip);
2639 break;
2640 case ATH9K_PM_FULL_SLEEP:
2641 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05302642 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302643 break;
2644 case ATH9K_PM_NETWORK_SLEEP:
2645 ath9k_set_power_network_sleep(ah, setChip);
2646 break;
2647 default:
2648 DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
Sujith04bd4632008-11-28 22:18:05 +05302649 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302650 return false;
2651 }
Sujith2660b812009-02-09 13:27:26 +05302652 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302653
2654 return status;
2655}
2656
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002657/*
2658 * Helper for ASPM support.
2659 *
2660 * Disable PLL when in L0s as well as receiver clock when in L1.
2661 * This power saving option must be enabled through the SerDes.
2662 *
2663 * Programming the SerDes must go through the same 288 bit serial shift
2664 * register as the other analog registers. Hence the 9 writes.
2665 */
Sujithcbe61d82009-02-09 13:27:12 +05302666void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
Sujithf1dc5602008-10-29 10:16:30 +05302667{
Sujithf1dc5602008-10-29 10:16:30 +05302668 u8 i;
2669
Sujith2660b812009-02-09 13:27:26 +05302670 if (ah->is_pciexpress != true)
Sujithf1dc5602008-10-29 10:16:30 +05302671 return;
2672
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002673 /* Do not touch SerDes registers */
Sujith2660b812009-02-09 13:27:26 +05302674 if (ah->config.pcie_powersave_enable == 2)
Sujithf1dc5602008-10-29 10:16:30 +05302675 return;
2676
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002677 /* Nothing to do on restore for 11N */
Sujithf1dc5602008-10-29 10:16:30 +05302678 if (restore)
2679 return;
2680
2681 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002682 /*
2683 * AR9280 2.0 or later chips use SerDes values from the
2684 * initvals.h initialized depending on chipset during
2685 * ath9k_hw_do_attach()
2686 */
Sujith2660b812009-02-09 13:27:26 +05302687 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
2688 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
2689 INI_RA(&ah->iniPcieSerdes, i, 1));
Sujithf1dc5602008-10-29 10:16:30 +05302690 }
Sujithf1dc5602008-10-29 10:16:30 +05302691 } else if (AR_SREV_9280(ah) &&
Sujithd535a422009-02-09 13:27:06 +05302692 (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
Sujithf1dc5602008-10-29 10:16:30 +05302693 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
2694 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
2695
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002696 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05302697 REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
2698 REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
2699 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
2700
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002701 /* Shut off CLKREQ active in L1 */
Sujith2660b812009-02-09 13:27:26 +05302702 if (ah->config.pcie_clock_req)
Sujithf1dc5602008-10-29 10:16:30 +05302703 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
2704 else
2705 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
2706
2707 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2708 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2709 REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
2710
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002711 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05302712 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2713
Sujithf1dc5602008-10-29 10:16:30 +05302714 } else {
2715 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
2716 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002717
2718 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05302719 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
2720 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
2721 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002722
2723 /*
2724 * Ignore ah->ah_config.pcie_clock_req setting for
2725 * pre-AR9280 11n
2726 */
Sujithf1dc5602008-10-29 10:16:30 +05302727 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002728
Sujithf1dc5602008-10-29 10:16:30 +05302729 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2730 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2731 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002732
2733 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05302734 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2735 }
2736
Luis R. Rodriguez6d08b9b2009-02-10 15:35:27 -08002737 udelay(1000);
2738
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002739 /* set bit 19 to allow forcing of pcie core into L1 state */
Sujithf1dc5602008-10-29 10:16:30 +05302740 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2741
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002742 /* Several PCIe massages to ensure proper behaviour */
Sujith2660b812009-02-09 13:27:26 +05302743 if (ah->config.pcie_waen) {
2744 REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
Sujithf1dc5602008-10-29 10:16:30 +05302745 } else {
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302746 if (AR_SREV_9285(ah))
2747 REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002748 /*
2749 * On AR9280 chips bit 22 of 0x4004 needs to be set to
2750 * otherwise card may disappear.
2751 */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302752 else if (AR_SREV_9280(ah))
2753 REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05302754 else
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302755 REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05302756 }
2757}
2758
2759/**********************/
2760/* Interrupt Handling */
2761/**********************/
2762
Sujithcbe61d82009-02-09 13:27:12 +05302763bool ath9k_hw_intrpend(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002764{
2765 u32 host_isr;
2766
2767 if (AR_SREV_9100(ah))
2768 return true;
2769
2770 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
2771 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
2772 return true;
2773
2774 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
2775 if ((host_isr & AR_INTR_SYNC_DEFAULT)
2776 && (host_isr != AR_INTR_SPURIOUS))
2777 return true;
2778
2779 return false;
2780}
2781
Sujithcbe61d82009-02-09 13:27:12 +05302782bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002783{
2784 u32 isr = 0;
2785 u32 mask2 = 0;
Sujith2660b812009-02-09 13:27:26 +05302786 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002787 u32 sync_cause = 0;
2788 bool fatal_int = false;
2789
2790 if (!AR_SREV_9100(ah)) {
2791 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
2792 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
2793 == AR_RTC_STATUS_ON) {
2794 isr = REG_READ(ah, AR_ISR);
2795 }
2796 }
2797
Sujithf1dc5602008-10-29 10:16:30 +05302798 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
2799 AR_INTR_SYNC_DEFAULT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002800
2801 *masked = 0;
2802
2803 if (!isr && !sync_cause)
2804 return false;
2805 } else {
2806 *masked = 0;
2807 isr = REG_READ(ah, AR_ISR);
2808 }
2809
2810 if (isr) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002811 if (isr & AR_ISR_BCNMISC) {
2812 u32 isr2;
2813 isr2 = REG_READ(ah, AR_ISR_S2);
2814 if (isr2 & AR_ISR_S2_TIM)
2815 mask2 |= ATH9K_INT_TIM;
2816 if (isr2 & AR_ISR_S2_DTIM)
2817 mask2 |= ATH9K_INT_DTIM;
2818 if (isr2 & AR_ISR_S2_DTIMSYNC)
2819 mask2 |= ATH9K_INT_DTIMSYNC;
2820 if (isr2 & (AR_ISR_S2_CABEND))
2821 mask2 |= ATH9K_INT_CABEND;
2822 if (isr2 & AR_ISR_S2_GTT)
2823 mask2 |= ATH9K_INT_GTT;
2824 if (isr2 & AR_ISR_S2_CST)
2825 mask2 |= ATH9K_INT_CST;
Sujith4af9cf42009-02-12 10:06:47 +05302826 if (isr2 & AR_ISR_S2_TSFOOR)
2827 mask2 |= ATH9K_INT_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002828 }
2829
2830 isr = REG_READ(ah, AR_ISR_RAC);
2831 if (isr == 0xffffffff) {
2832 *masked = 0;
2833 return false;
2834 }
2835
2836 *masked = isr & ATH9K_INT_COMMON;
2837
Sujith2660b812009-02-09 13:27:26 +05302838 if (ah->intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002839 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
2840 *masked |= ATH9K_INT_RX;
2841 }
2842
2843 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
2844 *masked |= ATH9K_INT_RX;
2845 if (isr &
2846 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
2847 AR_ISR_TXEOL)) {
2848 u32 s0_s, s1_s;
2849
2850 *masked |= ATH9K_INT_TX;
2851
2852 s0_s = REG_READ(ah, AR_ISR_S0_S);
Sujith2660b812009-02-09 13:27:26 +05302853 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
2854 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002855
2856 s1_s = REG_READ(ah, AR_ISR_S1_S);
Sujith2660b812009-02-09 13:27:26 +05302857 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
2858 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002859 }
2860
2861 if (isr & AR_ISR_RXORN) {
2862 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05302863 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002864 }
2865
2866 if (!AR_SREV_9100(ah)) {
Sujith60b67f52008-08-07 10:52:38 +05302867 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002868 u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
2869 if (isr5 & AR_ISR_S5_TIM_TIMER)
2870 *masked |= ATH9K_INT_TIM_TIMER;
2871 }
2872 }
2873
2874 *masked |= mask2;
2875 }
Sujithf1dc5602008-10-29 10:16:30 +05302876
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002877 if (AR_SREV_9100(ah))
2878 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302879
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002880 if (sync_cause) {
2881 fatal_int =
2882 (sync_cause &
2883 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
2884 ? true : false;
2885
2886 if (fatal_int) {
2887 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2888 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05302889 "received PCI FATAL interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002890 }
2891 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2892 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05302893 "received PCI PERR interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002894 }
2895 }
2896 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2897 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05302898 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002899 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
2900 REG_WRITE(ah, AR_RC, 0);
2901 *masked |= ATH9K_INT_FATAL;
2902 }
2903 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2904 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05302905 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002906 }
2907
2908 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
2909 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
2910 }
Sujithf1dc5602008-10-29 10:16:30 +05302911
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002912 return true;
2913}
2914
Sujithcbe61d82009-02-09 13:27:12 +05302915enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002916{
Sujith2660b812009-02-09 13:27:26 +05302917 return ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002918}
2919
Sujithcbe61d82009-02-09 13:27:12 +05302920enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002921{
Sujith2660b812009-02-09 13:27:26 +05302922 u32 omask = ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002923 u32 mask, mask2;
Sujith2660b812009-02-09 13:27:26 +05302924 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002925
Sujith04bd4632008-11-28 22:18:05 +05302926 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002927
2928 if (omask & ATH9K_INT_GLOBAL) {
Sujith04bd4632008-11-28 22:18:05 +05302929 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002930 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
2931 (void) REG_READ(ah, AR_IER);
2932 if (!AR_SREV_9100(ah)) {
2933 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
2934 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
2935
2936 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
2937 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
2938 }
2939 }
2940
2941 mask = ints & ATH9K_INT_COMMON;
2942 mask2 = 0;
2943
2944 if (ints & ATH9K_INT_TX) {
Sujith2660b812009-02-09 13:27:26 +05302945 if (ah->txok_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002946 mask |= AR_IMR_TXOK;
Sujith2660b812009-02-09 13:27:26 +05302947 if (ah->txdesc_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002948 mask |= AR_IMR_TXDESC;
Sujith2660b812009-02-09 13:27:26 +05302949 if (ah->txerr_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002950 mask |= AR_IMR_TXERR;
Sujith2660b812009-02-09 13:27:26 +05302951 if (ah->txeol_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002952 mask |= AR_IMR_TXEOL;
2953 }
2954 if (ints & ATH9K_INT_RX) {
2955 mask |= AR_IMR_RXERR;
Sujith2660b812009-02-09 13:27:26 +05302956 if (ah->intr_mitigation)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002957 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
2958 else
2959 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
Sujith60b67f52008-08-07 10:52:38 +05302960 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002961 mask |= AR_IMR_GENTMR;
2962 }
2963
2964 if (ints & (ATH9K_INT_BMISC)) {
2965 mask |= AR_IMR_BCNMISC;
2966 if (ints & ATH9K_INT_TIM)
2967 mask2 |= AR_IMR_S2_TIM;
2968 if (ints & ATH9K_INT_DTIM)
2969 mask2 |= AR_IMR_S2_DTIM;
2970 if (ints & ATH9K_INT_DTIMSYNC)
2971 mask2 |= AR_IMR_S2_DTIMSYNC;
2972 if (ints & ATH9K_INT_CABEND)
Sujith4af9cf42009-02-12 10:06:47 +05302973 mask2 |= AR_IMR_S2_CABEND;
2974 if (ints & ATH9K_INT_TSFOOR)
2975 mask2 |= AR_IMR_S2_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002976 }
2977
2978 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
2979 mask |= AR_IMR_BCNMISC;
2980 if (ints & ATH9K_INT_GTT)
2981 mask2 |= AR_IMR_S2_GTT;
2982 if (ints & ATH9K_INT_CST)
2983 mask2 |= AR_IMR_S2_CST;
2984 }
2985
Sujith04bd4632008-11-28 22:18:05 +05302986 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002987 REG_WRITE(ah, AR_IMR, mask);
2988 mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
2989 AR_IMR_S2_DTIM |
2990 AR_IMR_S2_DTIMSYNC |
2991 AR_IMR_S2_CABEND |
2992 AR_IMR_S2_CABTO |
2993 AR_IMR_S2_TSFOOR |
2994 AR_IMR_S2_GTT | AR_IMR_S2_CST);
2995 REG_WRITE(ah, AR_IMR_S2, mask | mask2);
Sujith2660b812009-02-09 13:27:26 +05302996 ah->mask_reg = ints;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002997
Sujith60b67f52008-08-07 10:52:38 +05302998 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002999 if (ints & ATH9K_INT_TIM_TIMER)
3000 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3001 else
3002 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3003 }
3004
3005 if (ints & ATH9K_INT_GLOBAL) {
Sujith04bd4632008-11-28 22:18:05 +05303006 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003007 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
3008 if (!AR_SREV_9100(ah)) {
3009 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
3010 AR_INTR_MAC_IRQ);
3011 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
3012
3013
3014 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
3015 AR_INTR_SYNC_DEFAULT);
3016 REG_WRITE(ah, AR_INTR_SYNC_MASK,
3017 AR_INTR_SYNC_DEFAULT);
3018 }
3019 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
3020 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
3021 }
3022
3023 return omask;
3024}
3025
Sujithf1dc5602008-10-29 10:16:30 +05303026/*******************/
3027/* Beacon Handling */
3028/*******************/
3029
Sujithcbe61d82009-02-09 13:27:12 +05303030void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003031{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003032 int flags = 0;
3033
Sujith2660b812009-02-09 13:27:26 +05303034 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003035
Sujith2660b812009-02-09 13:27:26 +05303036 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08003037 case NL80211_IFTYPE_STATION:
3038 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003039 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3040 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
3041 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
3042 flags |= AR_TBTT_TIMER_EN;
3043 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003044 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003045 REG_SET_BIT(ah, AR_TXCFG,
3046 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
3047 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
3048 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05303049 (ah->atim_window ? ah->
3050 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003051 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08003052 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003053 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3054 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
3055 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303056 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303057 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003058 REG_WRITE(ah, AR_NEXT_SWBA,
3059 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303060 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303061 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003062 flags |=
3063 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
3064 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003065 default:
3066 DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
3067 "%s: unsupported opmode: %d\n",
Sujith2660b812009-02-09 13:27:26 +05303068 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08003069 return;
3070 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003071 }
3072
3073 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3074 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3075 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
3076 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
3077
3078 beacon_period &= ~ATH9K_BEACON_ENA;
3079 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
3080 beacon_period &= ~ATH9K_BEACON_RESET_TSF;
3081 ath9k_hw_reset_tsf(ah);
3082 }
3083
3084 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
3085}
3086
Sujithcbe61d82009-02-09 13:27:12 +05303087void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303088 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003089{
3090 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05303091 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003092
3093 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
3094
3095 REG_WRITE(ah, AR_BEACON_PERIOD,
3096 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3097 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
3098 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3099
3100 REG_RMW_FIELD(ah, AR_RSSI_THR,
3101 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
3102
3103 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
3104
3105 if (bs->bs_sleepduration > beaconintval)
3106 beaconintval = bs->bs_sleepduration;
3107
3108 dtimperiod = bs->bs_dtimperiod;
3109 if (bs->bs_sleepduration > dtimperiod)
3110 dtimperiod = bs->bs_sleepduration;
3111
3112 if (beaconintval == dtimperiod)
3113 nextTbtt = bs->bs_nextdtim;
3114 else
3115 nextTbtt = bs->bs_nexttbtt;
3116
Sujith04bd4632008-11-28 22:18:05 +05303117 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
3118 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
3119 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
3120 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003121
3122 REG_WRITE(ah, AR_NEXT_DTIM,
3123 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
3124 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3125
3126 REG_WRITE(ah, AR_SLEEP1,
3127 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
3128 | AR_SLEEP1_ASSUME_DTIM);
3129
Sujith60b67f52008-08-07 10:52:38 +05303130 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003131 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
3132 else
3133 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3134
3135 REG_WRITE(ah, AR_SLEEP2,
3136 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3137
3138 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
3139 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3140
3141 REG_SET_BIT(ah, AR_TIMER_MODE,
3142 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
3143 AR_DTIM_TIMER_EN);
3144
Sujith4af9cf42009-02-12 10:06:47 +05303145 /* TSF Out of Range Threshold */
3146 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003147}
3148
Sujithf1dc5602008-10-29 10:16:30 +05303149/*******************/
3150/* HW Capabilities */
3151/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003152
Sujithcbe61d82009-02-09 13:27:12 +05303153bool ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003154{
Sujith2660b812009-02-09 13:27:26 +05303155 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +05303156 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003157
Sujithf74df6f2009-02-09 13:27:24 +05303158 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Sujithd6bad492009-02-09 13:27:08 +05303159 ah->regulatory.current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303160
Sujithf74df6f2009-02-09 13:27:24 +05303161 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05303162 if (AR_SREV_9285_10_OR_LATER(ah))
3163 eeval |= AR9285_RDEXT_DEFAULT;
Sujithd6bad492009-02-09 13:27:08 +05303164 ah->regulatory.current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303165
Sujithf74df6f2009-02-09 13:27:24 +05303166 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05303167
Sujith2660b812009-02-09 13:27:26 +05303168 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05303169 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Sujithd6bad492009-02-09 13:27:08 +05303170 if (ah->regulatory.current_rd == 0x64 ||
3171 ah->regulatory.current_rd == 0x65)
3172 ah->regulatory.current_rd += 5;
3173 else if (ah->regulatory.current_rd == 0x41)
3174 ah->regulatory.current_rd = 0x43;
Sujithf1dc5602008-10-29 10:16:30 +05303175 DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
Sujithd6bad492009-02-09 13:27:08 +05303176 "regdomain mapped to 0x%x\n", ah->regulatory.current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003177 }
Sujithdc2222a2008-08-14 13:26:55 +05303178
Sujithf74df6f2009-02-09 13:27:24 +05303179 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Sujithf1dc5602008-10-29 10:16:30 +05303180 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003181
Sujithf1dc5602008-10-29 10:16:30 +05303182 if (eeval & AR5416_OPFLAGS_11A) {
3183 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303184 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303185 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
3186 set_bit(ATH9K_MODE_11NA_HT20,
3187 pCap->wireless_modes);
3188 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
3189 set_bit(ATH9K_MODE_11NA_HT40PLUS,
3190 pCap->wireless_modes);
3191 set_bit(ATH9K_MODE_11NA_HT40MINUS,
3192 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003193 }
3194 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003195 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003196
Sujithf1dc5602008-10-29 10:16:30 +05303197 if (eeval & AR5416_OPFLAGS_11G) {
3198 set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
3199 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303200 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303201 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
3202 set_bit(ATH9K_MODE_11NG_HT20,
3203 pCap->wireless_modes);
3204 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
3205 set_bit(ATH9K_MODE_11NG_HT40PLUS,
3206 pCap->wireless_modes);
3207 set_bit(ATH9K_MODE_11NG_HT40MINUS,
3208 pCap->wireless_modes);
3209 }
3210 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003211 }
Sujithf1dc5602008-10-29 10:16:30 +05303212
Sujithf74df6f2009-02-09 13:27:24 +05303213 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Sujith2660b812009-02-09 13:27:26 +05303214 if ((ah->is_pciexpress)
Sujithf1dc5602008-10-29 10:16:30 +05303215 || (eeval & AR5416_OPFLAGS_11A)) {
3216 pCap->rx_chainmask =
Sujithf74df6f2009-02-09 13:27:24 +05303217 ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05303218 } else {
3219 pCap->rx_chainmask =
3220 (ath9k_hw_gpio_get(ah, 0)) ? 0x5 : 0x7;
3221 }
3222
Sujithd535a422009-02-09 13:27:06 +05303223 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05303224 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05303225
3226 pCap->low_2ghz_chan = 2312;
3227 pCap->high_2ghz_chan = 2732;
3228
3229 pCap->low_5ghz_chan = 4920;
3230 pCap->high_5ghz_chan = 6100;
3231
3232 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
3233 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
3234 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3235
3236 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
3237 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
3238 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3239
3240 pCap->hw_caps |= ATH9K_HW_CAP_CHAN_SPREAD;
3241
Sujith2660b812009-02-09 13:27:26 +05303242 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05303243 pCap->hw_caps |= ATH9K_HW_CAP_HT;
3244 else
3245 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3246
3247 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
3248 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
3249 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
3250 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3251
3252 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
3253 pCap->total_queues =
3254 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
3255 else
3256 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3257
3258 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
3259 pCap->keycache_size =
3260 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
3261 else
3262 pCap->keycache_size = AR_KEYTABLE_SIZE;
3263
3264 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
3265 pCap->num_mr_retries = 4;
3266 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3267
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303268 if (AR_SREV_9285_10_OR_LATER(ah))
3269 pCap->num_gpio_pins = AR9285_NUM_GPIO;
3270 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303271 pCap->num_gpio_pins = AR928X_NUM_GPIO;
3272 else
3273 pCap->num_gpio_pins = AR_NUM_GPIO;
3274
3275 if (AR_SREV_9280_10_OR_LATER(ah)) {
3276 pCap->hw_caps |= ATH9K_HW_CAP_WOW;
3277 pCap->hw_caps |= ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
3278 } else {
3279 pCap->hw_caps &= ~ATH9K_HW_CAP_WOW;
3280 pCap->hw_caps &= ~ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
3281 }
3282
3283 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
3284 pCap->hw_caps |= ATH9K_HW_CAP_CST;
3285 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
3286 } else {
3287 pCap->rts_aggr_limit = (8 * 1024);
3288 }
3289
3290 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
3291
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303292#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05303293 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
3294 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
3295 ah->rfkill_gpio =
3296 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
3297 ah->rfkill_polarity =
3298 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05303299
3300 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3301 }
3302#endif
3303
Sujithd535a422009-02-09 13:27:06 +05303304 if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
3305 (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
3306 (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
3307 (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
3308 (ah->hw_version.macVersion == AR_SREV_VERSION_9280))
Sujithf1dc5602008-10-29 10:16:30 +05303309 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3310 else
3311 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
3312
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303313 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303314 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
3315 else
3316 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3317
Sujithd6bad492009-02-09 13:27:08 +05303318 if (ah->regulatory.current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05303319 pCap->reg_cap =
3320 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3321 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
3322 AR_EEPROM_EEREGCAP_EN_KK_U2 |
3323 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3324 } else {
3325 pCap->reg_cap =
3326 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3327 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3328 }
3329
3330 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
3331
3332 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303333 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303334 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303335 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303336
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +05303337 if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303338 pCap->hw_caps |= ATH9K_HW_CAP_BT_COEX;
Sujith2660b812009-02-09 13:27:26 +05303339 ah->btactive_gpio = 6;
3340 ah->wlanactive_gpio = 5;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303341 }
3342
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003343 return true;
3344}
3345
Sujithcbe61d82009-02-09 13:27:12 +05303346bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303347 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003348{
Sujith2660b812009-02-09 13:27:26 +05303349 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003350
Sujithf1dc5602008-10-29 10:16:30 +05303351 switch (type) {
3352 case ATH9K_CAP_CIPHER:
3353 switch (capability) {
3354 case ATH9K_CIPHER_AES_CCM:
3355 case ATH9K_CIPHER_AES_OCB:
3356 case ATH9K_CIPHER_TKIP:
3357 case ATH9K_CIPHER_WEP:
3358 case ATH9K_CIPHER_MIC:
3359 case ATH9K_CIPHER_CLR:
3360 return true;
3361 default:
3362 return false;
3363 }
3364 case ATH9K_CAP_TKIP_MIC:
3365 switch (capability) {
3366 case 0:
3367 return true;
3368 case 1:
Sujith2660b812009-02-09 13:27:26 +05303369 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303370 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
3371 false;
3372 }
3373 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05303374 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05303375 false : true;
3376 case ATH9K_CAP_WME_TKIPMIC:
3377 return 0;
3378 case ATH9K_CAP_PHYCOUNTERS:
Sujith2660b812009-02-09 13:27:26 +05303379 return ah->has_hw_phycounters ? 0 : -ENXIO;
Sujithf1dc5602008-10-29 10:16:30 +05303380 case ATH9K_CAP_DIVERSITY:
3381 return (REG_READ(ah, AR_PHY_CCK_DETECT) &
3382 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
3383 true : false;
3384 case ATH9K_CAP_PHYDIAG:
3385 return true;
3386 case ATH9K_CAP_MCAST_KEYSRCH:
3387 switch (capability) {
3388 case 0:
3389 return true;
3390 case 1:
3391 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
3392 return false;
3393 } else {
Sujith2660b812009-02-09 13:27:26 +05303394 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303395 AR_STA_ID1_MCAST_KSRCH) ? true :
3396 false;
3397 }
3398 }
3399 return false;
3400 case ATH9K_CAP_TSF_ADJUST:
Sujith2660b812009-02-09 13:27:26 +05303401 return (ah->misc_mode & AR_PCU_TX_ADD_TSF) ?
Sujithf1dc5602008-10-29 10:16:30 +05303402 true : false;
3403 case ATH9K_CAP_RFSILENT:
3404 if (capability == 3)
3405 return false;
3406 case ATH9K_CAP_ANT_CFG_2GHZ:
3407 *result = pCap->num_antcfg_2ghz;
3408 return true;
3409 case ATH9K_CAP_ANT_CFG_5GHZ:
3410 *result = pCap->num_antcfg_5ghz;
3411 return true;
3412 case ATH9K_CAP_TXPOW:
3413 switch (capability) {
3414 case 0:
3415 return 0;
3416 case 1:
Sujithd6bad492009-02-09 13:27:08 +05303417 *result = ah->regulatory.power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05303418 return 0;
3419 case 2:
Sujithd6bad492009-02-09 13:27:08 +05303420 *result = ah->regulatory.max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05303421 return 0;
3422 case 3:
Sujithd6bad492009-02-09 13:27:08 +05303423 *result = ah->regulatory.tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05303424 return 0;
3425 }
3426 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05303427 case ATH9K_CAP_DS:
3428 return (AR_SREV_9280_20_OR_LATER(ah) &&
3429 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
3430 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303431 default:
3432 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003433 }
Sujithf1dc5602008-10-29 10:16:30 +05303434}
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003435
Sujithcbe61d82009-02-09 13:27:12 +05303436bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303437 u32 capability, u32 setting, int *status)
3438{
Sujithf1dc5602008-10-29 10:16:30 +05303439 u32 v;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003440
Sujithf1dc5602008-10-29 10:16:30 +05303441 switch (type) {
3442 case ATH9K_CAP_TKIP_MIC:
3443 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303444 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05303445 AR_STA_ID1_CRPT_MIC_ENABLE;
3446 else
Sujith2660b812009-02-09 13:27:26 +05303447 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05303448 ~AR_STA_ID1_CRPT_MIC_ENABLE;
3449 return true;
3450 case ATH9K_CAP_DIVERSITY:
3451 v = REG_READ(ah, AR_PHY_CCK_DETECT);
3452 if (setting)
3453 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3454 else
3455 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3456 REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
3457 return true;
3458 case ATH9K_CAP_MCAST_KEYSRCH:
3459 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303460 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303461 else
Sujith2660b812009-02-09 13:27:26 +05303462 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303463 return true;
3464 case ATH9K_CAP_TSF_ADJUST:
3465 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303466 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Sujithf1dc5602008-10-29 10:16:30 +05303467 else
Sujith2660b812009-02-09 13:27:26 +05303468 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Sujithf1dc5602008-10-29 10:16:30 +05303469 return true;
3470 default:
3471 return false;
3472 }
3473}
3474
3475/****************************/
3476/* GPIO / RFKILL / Antennae */
3477/****************************/
3478
Sujithcbe61d82009-02-09 13:27:12 +05303479static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303480 u32 gpio, u32 type)
3481{
3482 int addr;
3483 u32 gpio_shift, tmp;
3484
3485 if (gpio > 11)
3486 addr = AR_GPIO_OUTPUT_MUX3;
3487 else if (gpio > 5)
3488 addr = AR_GPIO_OUTPUT_MUX2;
3489 else
3490 addr = AR_GPIO_OUTPUT_MUX1;
3491
3492 gpio_shift = (gpio % 6) * 5;
3493
3494 if (AR_SREV_9280_20_OR_LATER(ah)
3495 || (addr != AR_GPIO_OUTPUT_MUX1)) {
3496 REG_RMW(ah, addr, (type << gpio_shift),
3497 (0x1f << gpio_shift));
3498 } else {
3499 tmp = REG_READ(ah, addr);
3500 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
3501 tmp &= ~(0x1f << gpio_shift);
3502 tmp |= (type << gpio_shift);
3503 REG_WRITE(ah, addr, tmp);
3504 }
3505}
3506
Sujithcbe61d82009-02-09 13:27:12 +05303507void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303508{
3509 u32 gpio_shift;
3510
Sujith2660b812009-02-09 13:27:26 +05303511 ASSERT(gpio < ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05303512
3513 gpio_shift = gpio << 1;
3514
3515 REG_RMW(ah,
3516 AR_GPIO_OE_OUT,
3517 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
3518 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3519}
3520
Sujithcbe61d82009-02-09 13:27:12 +05303521u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303522{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303523#define MS_REG_READ(x, y) \
3524 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
3525
Sujith2660b812009-02-09 13:27:26 +05303526 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05303527 return 0xffffffff;
3528
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303529 if (AR_SREV_9285_10_OR_LATER(ah))
3530 return MS_REG_READ(AR9285, gpio) != 0;
3531 else if (AR_SREV_9280_10_OR_LATER(ah))
3532 return MS_REG_READ(AR928X, gpio) != 0;
3533 else
3534 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05303535}
3536
Sujithcbe61d82009-02-09 13:27:12 +05303537void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05303538 u32 ah_signal_type)
3539{
3540 u32 gpio_shift;
3541
3542 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3543
3544 gpio_shift = 2 * gpio;
3545
3546 REG_RMW(ah,
3547 AR_GPIO_OE_OUT,
3548 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
3549 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3550}
3551
Sujithcbe61d82009-02-09 13:27:12 +05303552void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05303553{
3554 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
3555 AR_GPIO_BIT(gpio));
3556}
3557
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303558#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujithcbe61d82009-02-09 13:27:12 +05303559void ath9k_enable_rfkill(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303560{
3561 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3562 AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
3563
3564 REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
3565 AR_GPIO_INPUT_MUX2_RFSILENT);
3566
Sujith2660b812009-02-09 13:27:26 +05303567 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05303568 REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
3569}
3570#endif
3571
Sujithcbe61d82009-02-09 13:27:12 +05303572u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303573{
3574 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3575}
3576
Sujithcbe61d82009-02-09 13:27:12 +05303577void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05303578{
3579 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3580}
3581
Sujithcbe61d82009-02-09 13:27:12 +05303582bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303583 enum ath9k_ant_setting settings,
3584 struct ath9k_channel *chan,
3585 u8 *tx_chainmask,
3586 u8 *rx_chainmask,
3587 u8 *antenna_cfgd)
3588{
Sujithf1dc5602008-10-29 10:16:30 +05303589 static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3590
3591 if (AR_SREV_9280(ah)) {
3592 if (!tx_chainmask_cfg) {
3593
3594 tx_chainmask_cfg = *tx_chainmask;
3595 rx_chainmask_cfg = *rx_chainmask;
3596 }
3597
3598 switch (settings) {
3599 case ATH9K_ANT_FIXED_A:
3600 *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3601 *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3602 *antenna_cfgd = true;
3603 break;
3604 case ATH9K_ANT_FIXED_B:
Sujith2660b812009-02-09 13:27:26 +05303605 if (ah->caps.tx_chainmask >
Sujithf1dc5602008-10-29 10:16:30 +05303606 ATH9K_ANTENNA1_CHAINMASK) {
3607 *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3608 }
3609 *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3610 *antenna_cfgd = true;
3611 break;
3612 case ATH9K_ANT_VARIABLE:
3613 *tx_chainmask = tx_chainmask_cfg;
3614 *rx_chainmask = rx_chainmask_cfg;
3615 *antenna_cfgd = true;
3616 break;
3617 default:
3618 break;
3619 }
3620 } else {
Sujith2660b812009-02-09 13:27:26 +05303621 ah->diversity_control = settings;
Sujithf1dc5602008-10-29 10:16:30 +05303622 }
3623
3624 return true;
3625}
3626
3627/*********************/
3628/* General Operation */
3629/*********************/
3630
Sujithcbe61d82009-02-09 13:27:12 +05303631u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303632{
3633 u32 bits = REG_READ(ah, AR_RX_FILTER);
3634 u32 phybits = REG_READ(ah, AR_PHY_ERR);
3635
3636 if (phybits & AR_PHY_ERR_RADAR)
3637 bits |= ATH9K_RX_FILTER_PHYRADAR;
3638 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
3639 bits |= ATH9K_RX_FILTER_PHYERR;
3640
3641 return bits;
3642}
3643
Sujithcbe61d82009-02-09 13:27:12 +05303644void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05303645{
3646 u32 phybits;
3647
3648 REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
3649 phybits = 0;
3650 if (bits & ATH9K_RX_FILTER_PHYRADAR)
3651 phybits |= AR_PHY_ERR_RADAR;
3652 if (bits & ATH9K_RX_FILTER_PHYERR)
3653 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
3654 REG_WRITE(ah, AR_PHY_ERR, phybits);
3655
3656 if (phybits)
3657 REG_WRITE(ah, AR_RXCFG,
3658 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
3659 else
3660 REG_WRITE(ah, AR_RXCFG,
3661 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
3662}
3663
Sujithcbe61d82009-02-09 13:27:12 +05303664bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303665{
3666 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
3667}
3668
Sujithcbe61d82009-02-09 13:27:12 +05303669bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303670{
3671 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
3672 return false;
3673
3674 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3675}
3676
Sujithcbe61d82009-02-09 13:27:12 +05303677bool ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05303678{
Sujith2660b812009-02-09 13:27:26 +05303679 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08003680 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05303681
Sujithd6bad492009-02-09 13:27:08 +05303682 ah->regulatory.power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05303683
Sujithf74df6f2009-02-09 13:27:24 +05303684 if (ah->eep_ops->set_txpower(ah, chan,
3685 ath9k_regd_get_ctl(ah, chan),
3686 channel->max_antenna_gain * 2,
3687 channel->max_power * 2,
3688 min((u32) MAX_RATE_POWER,
3689 (u32) ah->regulatory.power_limit)) != 0)
Sujithf1dc5602008-10-29 10:16:30 +05303690 return false;
3691
3692 return true;
3693}
3694
Sujithcbe61d82009-02-09 13:27:12 +05303695void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05303696{
Sujithba52da52009-02-09 13:27:10 +05303697 memcpy(ah->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05303698}
3699
Sujithcbe61d82009-02-09 13:27:12 +05303700void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303701{
Sujith2660b812009-02-09 13:27:26 +05303702 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05303703}
3704
Sujithcbe61d82009-02-09 13:27:12 +05303705void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05303706{
3707 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
3708 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3709}
3710
Sujithba52da52009-02-09 13:27:10 +05303711void ath9k_hw_setbssidmask(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05303712{
Sujithba52da52009-02-09 13:27:10 +05303713 REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
3714 REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Sujithf1dc5602008-10-29 10:16:30 +05303715}
3716
Sujithba52da52009-02-09 13:27:10 +05303717void ath9k_hw_write_associd(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05303718{
Sujithba52da52009-02-09 13:27:10 +05303719 REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
3720 REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
3721 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05303722}
3723
Sujithcbe61d82009-02-09 13:27:12 +05303724u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303725{
3726 u64 tsf;
3727
3728 tsf = REG_READ(ah, AR_TSF_U32);
3729 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3730
3731 return tsf;
3732}
3733
Sujithcbe61d82009-02-09 13:27:12 +05303734void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003735{
3736 REG_WRITE(ah, AR_TSF_L32, 0x00000000);
3737 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3738 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
3739}
3740
Sujithcbe61d82009-02-09 13:27:12 +05303741void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303742{
3743 int count;
3744
3745 count = 0;
3746 while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
3747 count++;
3748 if (count > 10) {
3749 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05303750 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Sujithf1dc5602008-10-29 10:16:30 +05303751 break;
3752 }
3753 udelay(10);
3754 }
3755 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003756}
3757
Sujithcbe61d82009-02-09 13:27:12 +05303758bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003759{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003760 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303761 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003762 else
Sujith2660b812009-02-09 13:27:26 +05303763 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Sujithf1dc5602008-10-29 10:16:30 +05303764
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003765 return true;
3766}
3767
Sujithcbe61d82009-02-09 13:27:12 +05303768bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003769{
Sujithf1dc5602008-10-29 10:16:30 +05303770 if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
Sujith04bd4632008-11-28 22:18:05 +05303771 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05303772 ah->slottime = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05303773 return false;
3774 } else {
3775 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05303776 ah->slottime = us;
Sujithf1dc5602008-10-29 10:16:30 +05303777 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003778 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003779}
3780
Sujithcbe61d82009-02-09 13:27:12 +05303781void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003782{
Sujithf1dc5602008-10-29 10:16:30 +05303783 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003784
Sujithf1dc5602008-10-29 10:16:30 +05303785 if (mode == ATH9K_HT_MACMODE_2040 &&
Sujith2660b812009-02-09 13:27:26 +05303786 !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05303787 macmode = AR_2040_JOINED_RX_CLEAR;
3788 else
3789 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003790
Sujithf1dc5602008-10-29 10:16:30 +05303791 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003792}
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303793
3794/***************************/
3795/* Bluetooth Coexistence */
3796/***************************/
3797
Sujithcbe61d82009-02-09 13:27:12 +05303798void ath9k_hw_btcoex_enable(struct ath_hw *ah)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303799{
3800 /* connect bt_active to baseband */
3801 REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3802 (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
3803 AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
3804
3805 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3806 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
3807
3808 /* Set input mux for bt_active to gpio pin */
3809 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
3810 AR_GPIO_INPUT_MUX1_BT_ACTIVE,
Sujith2660b812009-02-09 13:27:26 +05303811 ah->btactive_gpio);
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303812
3813 /* Configure the desired gpio port for input */
Sujith2660b812009-02-09 13:27:26 +05303814 ath9k_hw_cfg_gpio_input(ah, ah->btactive_gpio);
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303815
3816 /* Configure the desired GPIO port for TX_FRAME output */
Sujith2660b812009-02-09 13:27:26 +05303817 ath9k_hw_cfg_output(ah, ah->wlanactive_gpio,
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303818 AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
3819}