blob: 48f16b07dc9f7d1caffe65437c8b6c9fcae358d3 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
23
24#include "clock-local2.h"
25#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070026#include "clock-rpm.h"
27#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070028
29enum {
30 GCC_BASE,
31 MMSS_BASE,
32 LPASS_BASE,
33 MSS_BASE,
34 N_BASES,
35};
36
37static void __iomem *virt_bases[N_BASES];
38
39#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
40#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
41#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
42#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
43
44#define GPLL0_MODE_REG 0x0000
45#define GPLL0_L_REG 0x0004
46#define GPLL0_M_REG 0x0008
47#define GPLL0_N_REG 0x000C
48#define GPLL0_USER_CTL_REG 0x0010
49#define GPLL0_CONFIG_CTL_REG 0x0014
50#define GPLL0_TEST_CTL_REG 0x0018
51#define GPLL0_STATUS_REG 0x001C
52
53#define GPLL1_MODE_REG 0x0040
54#define GPLL1_L_REG 0x0044
55#define GPLL1_M_REG 0x0048
56#define GPLL1_N_REG 0x004C
57#define GPLL1_USER_CTL_REG 0x0050
58#define GPLL1_CONFIG_CTL_REG 0x0054
59#define GPLL1_TEST_CTL_REG 0x0058
60#define GPLL1_STATUS_REG 0x005C
61
62#define MMPLL0_MODE_REG 0x0000
63#define MMPLL0_L_REG 0x0004
64#define MMPLL0_M_REG 0x0008
65#define MMPLL0_N_REG 0x000C
66#define MMPLL0_USER_CTL_REG 0x0010
67#define MMPLL0_CONFIG_CTL_REG 0x0014
68#define MMPLL0_TEST_CTL_REG 0x0018
69#define MMPLL0_STATUS_REG 0x001C
70
71#define MMPLL1_MODE_REG 0x0040
72#define MMPLL1_L_REG 0x0044
73#define MMPLL1_M_REG 0x0048
74#define MMPLL1_N_REG 0x004C
75#define MMPLL1_USER_CTL_REG 0x0050
76#define MMPLL1_CONFIG_CTL_REG 0x0054
77#define MMPLL1_TEST_CTL_REG 0x0058
78#define MMPLL1_STATUS_REG 0x005C
79
80#define MMPLL3_MODE_REG 0x0080
81#define MMPLL3_L_REG 0x0084
82#define MMPLL3_M_REG 0x0088
83#define MMPLL3_N_REG 0x008C
84#define MMPLL3_USER_CTL_REG 0x0090
85#define MMPLL3_CONFIG_CTL_REG 0x0094
86#define MMPLL3_TEST_CTL_REG 0x0098
87#define MMPLL3_STATUS_REG 0x009C
88
89#define LPAPLL_MODE_REG 0x0000
90#define LPAPLL_L_REG 0x0004
91#define LPAPLL_M_REG 0x0008
92#define LPAPLL_N_REG 0x000C
93#define LPAPLL_USER_CTL_REG 0x0010
94#define LPAPLL_CONFIG_CTL_REG 0x0014
95#define LPAPLL_TEST_CTL_REG 0x0018
96#define LPAPLL_STATUS_REG 0x001C
97
98#define GCC_DEBUG_CLK_CTL_REG 0x1880
99#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
100#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
101#define GCC_XO_DIV4_CBCR_REG 0x10C8
102#define APCS_GPLL_ENA_VOTE_REG 0x1480
103#define MMSS_PLL_VOTE_APCS_REG 0x0100
104#define MMSS_DEBUG_CLK_CTL_REG 0x0900
105#define LPASS_DEBUG_CLK_CTL_REG 0x29000
106#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700107#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108
109#define USB30_MASTER_CMD_RCGR 0x03D4
110#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
111#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
112#define USB_HSIC_CMD_RCGR 0x0440
113#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
114#define USB_HS_SYSTEM_CMD_RCGR 0x0490
115#define SDCC1_APPS_CMD_RCGR 0x04D0
116#define SDCC2_APPS_CMD_RCGR 0x0510
117#define SDCC3_APPS_CMD_RCGR 0x0550
118#define SDCC4_APPS_CMD_RCGR 0x0590
119#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
120#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
121#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
122#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
123#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
124#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
125#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
126#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
127#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
128#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
129#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
130#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
131#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
132#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
133#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
134#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
135#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
136#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
137#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
138#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
139#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
140#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
141#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
142#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
143#define PDM2_CMD_RCGR 0x0CD0
144#define TSIF_REF_CMD_RCGR 0x0D90
145#define CE1_CMD_RCGR 0x1050
146#define CE2_CMD_RCGR 0x1090
147#define GP1_CMD_RCGR 0x1904
148#define GP2_CMD_RCGR 0x1944
149#define GP3_CMD_RCGR 0x1984
150#define LPAIF_SPKR_CMD_RCGR 0xA000
151#define LPAIF_PRI_CMD_RCGR 0xB000
152#define LPAIF_SEC_CMD_RCGR 0xC000
153#define LPAIF_TER_CMD_RCGR 0xD000
154#define LPAIF_QUAD_CMD_RCGR 0xE000
155#define LPAIF_PCM0_CMD_RCGR 0xF000
156#define LPAIF_PCM1_CMD_RCGR 0x10000
157#define RESAMPLER_CMD_RCGR 0x11000
158#define SLIMBUS_CMD_RCGR 0x12000
159#define LPAIF_PCMOE_CMD_RCGR 0x13000
160#define AHBFABRIC_CMD_RCGR 0x18000
161#define VCODEC0_CMD_RCGR 0x1000
162#define PCLK0_CMD_RCGR 0x2000
163#define PCLK1_CMD_RCGR 0x2020
164#define MDP_CMD_RCGR 0x2040
165#define EXTPCLK_CMD_RCGR 0x2060
166#define VSYNC_CMD_RCGR 0x2080
167#define EDPPIXEL_CMD_RCGR 0x20A0
168#define EDPLINK_CMD_RCGR 0x20C0
169#define EDPAUX_CMD_RCGR 0x20E0
170#define HDMI_CMD_RCGR 0x2100
171#define BYTE0_CMD_RCGR 0x2120
172#define BYTE1_CMD_RCGR 0x2140
173#define ESC0_CMD_RCGR 0x2160
174#define ESC1_CMD_RCGR 0x2180
175#define CSI0PHYTIMER_CMD_RCGR 0x3000
176#define CSI1PHYTIMER_CMD_RCGR 0x3030
177#define CSI2PHYTIMER_CMD_RCGR 0x3060
178#define CSI0_CMD_RCGR 0x3090
179#define CSI1_CMD_RCGR 0x3100
180#define CSI2_CMD_RCGR 0x3160
181#define CSI3_CMD_RCGR 0x31C0
182#define CCI_CMD_RCGR 0x3300
183#define MCLK0_CMD_RCGR 0x3360
184#define MCLK1_CMD_RCGR 0x3390
185#define MCLK2_CMD_RCGR 0x33C0
186#define MCLK3_CMD_RCGR 0x33F0
187#define MMSS_GP0_CMD_RCGR 0x3420
188#define MMSS_GP1_CMD_RCGR 0x3450
189#define JPEG0_CMD_RCGR 0x3500
190#define JPEG1_CMD_RCGR 0x3520
191#define JPEG2_CMD_RCGR 0x3540
192#define VFE0_CMD_RCGR 0x3600
193#define VFE1_CMD_RCGR 0x3620
194#define CPP_CMD_RCGR 0x3640
195#define GFX3D_CMD_RCGR 0x4000
196#define RBCPR_CMD_RCGR 0x4060
197#define AHB_CMD_RCGR 0x5000
198#define AXI_CMD_RCGR 0x5040
199#define OCMEMNOC_CMD_RCGR 0x5090
200
201#define MMSS_BCR 0x0240
202#define USB_30_BCR 0x03C0
203#define USB3_PHY_BCR 0x03FC
204#define USB_HS_HSIC_BCR 0x0400
205#define USB_HS_BCR 0x0480
206#define SDCC1_BCR 0x04C0
207#define SDCC2_BCR 0x0500
208#define SDCC3_BCR 0x0540
209#define SDCC4_BCR 0x0580
210#define BLSP1_BCR 0x05C0
211#define BLSP1_QUP1_BCR 0x0640
212#define BLSP1_UART1_BCR 0x0680
213#define BLSP1_QUP2_BCR 0x06C0
214#define BLSP1_UART2_BCR 0x0700
215#define BLSP1_QUP3_BCR 0x0740
216#define BLSP1_UART3_BCR 0x0780
217#define BLSP1_QUP4_BCR 0x07C0
218#define BLSP1_UART4_BCR 0x0800
219#define BLSP1_QUP5_BCR 0x0840
220#define BLSP1_UART5_BCR 0x0880
221#define BLSP1_QUP6_BCR 0x08C0
222#define BLSP1_UART6_BCR 0x0900
223#define BLSP2_BCR 0x0940
224#define BLSP2_QUP1_BCR 0x0980
225#define BLSP2_UART1_BCR 0x09C0
226#define BLSP2_QUP2_BCR 0x0A00
227#define BLSP2_UART2_BCR 0x0A40
228#define BLSP2_QUP3_BCR 0x0A80
229#define BLSP2_UART3_BCR 0x0AC0
230#define BLSP2_QUP4_BCR 0x0B00
231#define BLSP2_UART4_BCR 0x0B40
232#define BLSP2_QUP5_BCR 0x0B80
233#define BLSP2_UART5_BCR 0x0BC0
234#define BLSP2_QUP6_BCR 0x0C00
235#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700236#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700237#define PDM_BCR 0x0CC0
238#define PRNG_BCR 0x0D00
239#define BAM_DMA_BCR 0x0D40
240#define TSIF_BCR 0x0D80
241#define CE1_BCR 0x1040
242#define CE2_BCR 0x1080
243#define AUDIO_CORE_BCR 0x4000
244#define VENUS0_BCR 0x1020
245#define MDSS_BCR 0x2300
246#define CAMSS_PHY0_BCR 0x3020
247#define CAMSS_PHY1_BCR 0x3050
248#define CAMSS_PHY2_BCR 0x3080
249#define CAMSS_CSI0_BCR 0x30B0
250#define CAMSS_CSI0PHY_BCR 0x30C0
251#define CAMSS_CSI0RDI_BCR 0x30D0
252#define CAMSS_CSI0PIX_BCR 0x30E0
253#define CAMSS_CSI1_BCR 0x3120
254#define CAMSS_CSI1PHY_BCR 0x3130
255#define CAMSS_CSI1RDI_BCR 0x3140
256#define CAMSS_CSI1PIX_BCR 0x3150
257#define CAMSS_CSI2_BCR 0x3180
258#define CAMSS_CSI2PHY_BCR 0x3190
259#define CAMSS_CSI2RDI_BCR 0x31A0
260#define CAMSS_CSI2PIX_BCR 0x31B0
261#define CAMSS_CSI3_BCR 0x31E0
262#define CAMSS_CSI3PHY_BCR 0x31F0
263#define CAMSS_CSI3RDI_BCR 0x3200
264#define CAMSS_CSI3PIX_BCR 0x3210
265#define CAMSS_ISPIF_BCR 0x3220
266#define CAMSS_CCI_BCR 0x3340
267#define CAMSS_MCLK0_BCR 0x3380
268#define CAMSS_MCLK1_BCR 0x33B0
269#define CAMSS_MCLK2_BCR 0x33E0
270#define CAMSS_MCLK3_BCR 0x3410
271#define CAMSS_GP0_BCR 0x3440
272#define CAMSS_GP1_BCR 0x3470
273#define CAMSS_TOP_BCR 0x3480
274#define CAMSS_MICRO_BCR 0x3490
275#define CAMSS_JPEG_BCR 0x35A0
276#define CAMSS_VFE_BCR 0x36A0
277#define CAMSS_CSI_VFE0_BCR 0x3700
278#define CAMSS_CSI_VFE1_BCR 0x3710
279#define OCMEMNOC_BCR 0x50B0
280#define MMSSNOCAHB_BCR 0x5020
281#define MMSSNOCAXI_BCR 0x5060
282#define OXILI_GFX3D_CBCR 0x4028
283#define OXILICX_AHB_CBCR 0x403C
284#define OXILICX_AXI_CBCR 0x4038
285#define OXILI_BCR 0x4020
286#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700287#define LPASS_Q6SS_BCR 0x6000
288#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700289
290#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
291#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
292#define MMSS_NOC_CFG_AHB_CBCR 0x024C
293
294#define USB30_MASTER_CBCR 0x03C8
295#define USB30_MOCK_UTMI_CBCR 0x03D0
296#define USB_HSIC_AHB_CBCR 0x0408
297#define USB_HSIC_SYSTEM_CBCR 0x040C
298#define USB_HSIC_CBCR 0x0410
299#define USB_HSIC_IO_CAL_CBCR 0x0414
300#define USB_HS_SYSTEM_CBCR 0x0484
301#define USB_HS_AHB_CBCR 0x0488
302#define SDCC1_APPS_CBCR 0x04C4
303#define SDCC1_AHB_CBCR 0x04C8
304#define SDCC2_APPS_CBCR 0x0504
305#define SDCC2_AHB_CBCR 0x0508
306#define SDCC3_APPS_CBCR 0x0544
307#define SDCC3_AHB_CBCR 0x0548
308#define SDCC4_APPS_CBCR 0x0584
309#define SDCC4_AHB_CBCR 0x0588
310#define BLSP1_AHB_CBCR 0x05C4
311#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
312#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
313#define BLSP1_UART1_APPS_CBCR 0x0684
314#define BLSP1_UART1_SIM_CBCR 0x0688
315#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
316#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
317#define BLSP1_UART2_APPS_CBCR 0x0704
318#define BLSP1_UART2_SIM_CBCR 0x0708
319#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
320#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
321#define BLSP1_UART3_APPS_CBCR 0x0784
322#define BLSP1_UART3_SIM_CBCR 0x0788
323#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
324#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
325#define BLSP1_UART4_APPS_CBCR 0x0804
326#define BLSP1_UART4_SIM_CBCR 0x0808
327#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
328#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
329#define BLSP1_UART5_APPS_CBCR 0x0884
330#define BLSP1_UART5_SIM_CBCR 0x0888
331#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
332#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
333#define BLSP1_UART6_APPS_CBCR 0x0904
334#define BLSP1_UART6_SIM_CBCR 0x0908
335#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700336#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700337#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
338#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
339#define BLSP2_UART1_APPS_CBCR 0x09C4
340#define BLSP2_UART1_SIM_CBCR 0x09C8
341#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
342#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
343#define BLSP2_UART2_APPS_CBCR 0x0A44
344#define BLSP2_UART2_SIM_CBCR 0x0A48
345#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
346#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
347#define BLSP2_UART3_APPS_CBCR 0x0AC4
348#define BLSP2_UART3_SIM_CBCR 0x0AC8
349#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
350#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
351#define BLSP2_UART4_APPS_CBCR 0x0B44
352#define BLSP2_UART4_SIM_CBCR 0x0B48
353#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
354#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
355#define BLSP2_UART5_APPS_CBCR 0x0BC4
356#define BLSP2_UART5_SIM_CBCR 0x0BC8
357#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
358#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
359#define BLSP2_UART6_APPS_CBCR 0x0C44
360#define BLSP2_UART6_SIM_CBCR 0x0C48
361#define PDM_AHB_CBCR 0x0CC4
362#define PDM_XO4_CBCR 0x0CC8
363#define PDM2_CBCR 0x0CCC
364#define PRNG_AHB_CBCR 0x0D04
365#define BAM_DMA_AHB_CBCR 0x0D44
366#define TSIF_AHB_CBCR 0x0D84
367#define TSIF_REF_CBCR 0x0D88
368#define MSG_RAM_AHB_CBCR 0x0E44
369#define CE1_CBCR 0x1044
370#define CE1_AXI_CBCR 0x1048
371#define CE1_AHB_CBCR 0x104C
372#define CE2_CBCR 0x1084
373#define CE2_AXI_CBCR 0x1088
374#define CE2_AHB_CBCR 0x108C
375#define GCC_AHB_CBCR 0x10C0
376#define GP1_CBCR 0x1900
377#define GP2_CBCR 0x1940
378#define GP3_CBCR 0x1980
379#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
380#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
382#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
383#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
384#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
385#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
386#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
387#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
388#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
389#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
390#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
391#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
392#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
393#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
394#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
395#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
396#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
397#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
398#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
399#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
400#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
401#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
402#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
403#define VENUS0_VCODEC0_CBCR 0x1028
404#define VENUS0_AHB_CBCR 0x1030
405#define VENUS0_AXI_CBCR 0x1034
406#define VENUS0_OCMEMNOC_CBCR 0x1038
407#define MDSS_AHB_CBCR 0x2308
408#define MDSS_HDMI_AHB_CBCR 0x230C
409#define MDSS_AXI_CBCR 0x2310
410#define MDSS_PCLK0_CBCR 0x2314
411#define MDSS_PCLK1_CBCR 0x2318
412#define MDSS_MDP_CBCR 0x231C
413#define MDSS_MDP_LUT_CBCR 0x2320
414#define MDSS_EXTPCLK_CBCR 0x2324
415#define MDSS_VSYNC_CBCR 0x2328
416#define MDSS_EDPPIXEL_CBCR 0x232C
417#define MDSS_EDPLINK_CBCR 0x2330
418#define MDSS_EDPAUX_CBCR 0x2334
419#define MDSS_HDMI_CBCR 0x2338
420#define MDSS_BYTE0_CBCR 0x233C
421#define MDSS_BYTE1_CBCR 0x2340
422#define MDSS_ESC0_CBCR 0x2344
423#define MDSS_ESC1_CBCR 0x2348
424#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
425#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
426#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
427#define CAMSS_CSI0_CBCR 0x30B4
428#define CAMSS_CSI0_AHB_CBCR 0x30BC
429#define CAMSS_CSI0PHY_CBCR 0x30C4
430#define CAMSS_CSI0RDI_CBCR 0x30D4
431#define CAMSS_CSI0PIX_CBCR 0x30E4
432#define CAMSS_CSI1_CBCR 0x3124
433#define CAMSS_CSI1_AHB_CBCR 0x3128
434#define CAMSS_CSI1PHY_CBCR 0x3134
435#define CAMSS_CSI1RDI_CBCR 0x3144
436#define CAMSS_CSI1PIX_CBCR 0x3154
437#define CAMSS_CSI2_CBCR 0x3184
438#define CAMSS_CSI2_AHB_CBCR 0x3188
439#define CAMSS_CSI2PHY_CBCR 0x3194
440#define CAMSS_CSI2RDI_CBCR 0x31A4
441#define CAMSS_CSI2PIX_CBCR 0x31B4
442#define CAMSS_CSI3_CBCR 0x31E4
443#define CAMSS_CSI3_AHB_CBCR 0x31E8
444#define CAMSS_CSI3PHY_CBCR 0x31F4
445#define CAMSS_CSI3RDI_CBCR 0x3204
446#define CAMSS_CSI3PIX_CBCR 0x3214
447#define CAMSS_ISPIF_AHB_CBCR 0x3224
448#define CAMSS_CCI_CCI_CBCR 0x3344
449#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
450#define CAMSS_MCLK0_CBCR 0x3384
451#define CAMSS_MCLK1_CBCR 0x33B4
452#define CAMSS_MCLK2_CBCR 0x33E4
453#define CAMSS_MCLK3_CBCR 0x3414
454#define CAMSS_GP0_CBCR 0x3444
455#define CAMSS_GP1_CBCR 0x3474
456#define CAMSS_TOP_AHB_CBCR 0x3484
457#define CAMSS_MICRO_AHB_CBCR 0x3494
458#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
459#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
460#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
461#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
462#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
463#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
464#define CAMSS_VFE_VFE0_CBCR 0x36A8
465#define CAMSS_VFE_VFE1_CBCR 0x36AC
466#define CAMSS_VFE_CPP_CBCR 0x36B0
467#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
468#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
469#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
470#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
471#define CAMSS_CSI_VFE0_CBCR 0x3704
472#define CAMSS_CSI_VFE1_CBCR 0x3714
473#define MMSS_MMSSNOC_AXI_CBCR 0x506C
474#define MMSS_MMSSNOC_AHB_CBCR 0x5024
475#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
476#define MMSS_MISC_AHB_CBCR 0x502C
477#define MMSS_S0_AXI_CBCR 0x5064
478#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700479#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
480#define LPASS_Q6SS_XO_CBCR 0x26000
481#define MSS_XO_Q6_CBCR 0x108C
482#define MSS_BUS_Q6_CBCR 0x10A4
483#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700484
485#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
486#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
487
488/* Mux source select values */
489#define cxo_source_val 0
490#define gpll0_source_val 1
491#define gpll1_source_val 2
492#define gnd_source_val 5
493#define mmpll0_mm_source_val 1
494#define mmpll1_mm_source_val 2
495#define mmpll3_mm_source_val 3
496#define gpll0_mm_source_val 5
497#define cxo_mm_source_val 0
498#define mm_gnd_source_val 6
499#define gpll1_hsic_source_val 4
500#define cxo_lpass_source_val 0
501#define lpapll0_lpass_source_val 1
502#define gpll0_lpass_source_val 5
503#define edppll_270_mm_source_val 4
504#define edppll_350_mm_source_val 4
505#define dsipll_750_mm_source_val 1
506#define dsipll_250_mm_source_val 2
507#define hdmipll_297_mm_source_val 3
508
509#define F(f, s, div, m, n) \
510 { \
511 .freq_hz = (f), \
512 .src_clk = &s##_clk_src.c, \
513 .m_val = (m), \
514 .n_val = ~((n)-(m)), \
515 .d_val = ~(n),\
516 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
517 | BVAL(10, 8, s##_source_val), \
518 }
519
520#define F_MM(f, s, div, m, n) \
521 { \
522 .freq_hz = (f), \
523 .src_clk = &s##_clk_src.c, \
524 .m_val = (m), \
525 .n_val = ~((n)-(m)), \
526 .d_val = ~(n),\
527 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
528 | BVAL(10, 8, s##_mm_source_val), \
529 }
530
531#define F_MDSS(f, s, div, m, n) \
532 { \
533 .freq_hz = (f), \
534 .m_val = (m), \
535 .n_val = ~((n)-(m)), \
536 .d_val = ~(n),\
537 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
538 | BVAL(10, 8, s##_mm_source_val), \
539 }
540
541#define F_HSIC(f, s, div, m, n) \
542 { \
543 .freq_hz = (f), \
544 .src_clk = &s##_clk_src.c, \
545 .m_val = (m), \
546 .n_val = ~((n)-(m)), \
547 .d_val = ~(n),\
548 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
549 | BVAL(10, 8, s##_hsic_source_val), \
550 }
551
552#define F_LPASS(f, s, div, m, n) \
553 { \
554 .freq_hz = (f), \
555 .src_clk = &s##_clk_src.c, \
556 .m_val = (m), \
557 .n_val = ~((n)-(m)), \
558 .d_val = ~(n),\
559 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
560 | BVAL(10, 8, s##_lpass_source_val), \
561 }
562
563#define VDD_DIG_FMAX_MAP1(l1, f1) \
564 .vdd_class = &vdd_dig, \
565 .fmax[VDD_DIG_##l1] = (f1)
566#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
567 .vdd_class = &vdd_dig, \
568 .fmax[VDD_DIG_##l1] = (f1), \
569 .fmax[VDD_DIG_##l2] = (f2)
570#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
571 .vdd_class = &vdd_dig, \
572 .fmax[VDD_DIG_##l1] = (f1), \
573 .fmax[VDD_DIG_##l2] = (f2), \
574 .fmax[VDD_DIG_##l3] = (f3)
575
576enum vdd_dig_levels {
577 VDD_DIG_NONE,
578 VDD_DIG_LOW,
579 VDD_DIG_NOMINAL,
580 VDD_DIG_HIGH
581};
582
583static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
584{
585 /* TODO: Actually call into regulator APIs to set VDD_DIG here. */
586 return 0;
587}
588
589static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
590
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700591#define RPM_MISC_CLK_TYPE 0x306b6c63
592#define RPM_BUS_CLK_TYPE 0x316b6c63
593#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700594
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700595#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700596#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700597
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700598#define PNOC_ID 0x0
599#define SNOC_ID 0x1
600#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700601#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700602
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700603#define BIMC_ID 0x0
604#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700605
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700606DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
607DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
608DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700609DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
610 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700611
612DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
613DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
614 NULL);
615
616DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
617 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700618DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700619
620static struct pll_vote_clk gpll0_clk_src = {
621 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700622 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
623 .status_mask = BIT(17),
624 .parent = &cxo_clk_src.c,
625 .base = &virt_bases[GCC_BASE],
626 .c = {
627 .rate = 600000000,
628 .dbg_name = "gpll0_clk_src",
629 .ops = &clk_ops_pll_vote,
630 .warned = true,
631 CLK_INIT(gpll0_clk_src.c),
632 },
633};
634
635static struct pll_vote_clk gpll1_clk_src = {
636 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
637 .en_mask = BIT(1),
638 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
639 .status_mask = BIT(17),
640 .parent = &cxo_clk_src.c,
641 .base = &virt_bases[GCC_BASE],
642 .c = {
643 .rate = 480000000,
644 .dbg_name = "gpll1_clk_src",
645 .ops = &clk_ops_pll_vote,
646 .warned = true,
647 CLK_INIT(gpll1_clk_src.c),
648 },
649};
650
651static struct pll_vote_clk lpapll0_clk_src = {
652 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
653 .en_mask = BIT(0),
654 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
655 .status_mask = BIT(17),
656 .parent = &cxo_clk_src.c,
657 .base = &virt_bases[LPASS_BASE],
658 .c = {
659 .rate = 491520000,
660 .dbg_name = "lpapll0_clk_src",
661 .ops = &clk_ops_pll_vote,
662 .warned = true,
663 CLK_INIT(lpapll0_clk_src.c),
664 },
665};
666
667static struct pll_vote_clk mmpll0_clk_src = {
668 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
669 .en_mask = BIT(0),
670 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
671 .status_mask = BIT(17),
672 .parent = &cxo_clk_src.c,
673 .base = &virt_bases[MMSS_BASE],
674 .c = {
675 .dbg_name = "mmpll0_clk_src",
676 .rate = 800000000,
677 .ops = &clk_ops_pll_vote,
678 .warned = true,
679 CLK_INIT(mmpll0_clk_src.c),
680 },
681};
682
683static struct pll_vote_clk mmpll1_clk_src = {
684 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
685 .en_mask = BIT(1),
686 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
687 .status_mask = BIT(17),
688 .parent = &cxo_clk_src.c,
689 .base = &virt_bases[MMSS_BASE],
690 .c = {
691 .dbg_name = "mmpll1_clk_src",
692 .rate = 1000000000,
693 .ops = &clk_ops_pll_vote,
694 .warned = true,
695 CLK_INIT(mmpll1_clk_src.c),
696 },
697};
698
699static struct pll_clk mmpll3_clk_src = {
700 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
701 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
702 .parent = &cxo_clk_src.c,
703 .base = &virt_bases[MMSS_BASE],
704 .c = {
705 .dbg_name = "mmpll3_clk_src",
706 .rate = 1000000000,
707 .ops = &clk_ops_local_pll,
708 CLK_INIT(mmpll3_clk_src.c),
709 },
710};
711
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700712static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
713static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
714static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
715static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
716static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
717static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
718
719static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
720static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
721static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
722static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
723static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
724
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530725static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
726static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
727static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
728static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
729
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700730static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
731 F(125000000, gpll0, 1, 5, 24),
732 F_END
733};
734
735static struct rcg_clk usb30_master_clk_src = {
736 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
737 .set_rate = set_rate_mnd,
738 .freq_tbl = ftbl_gcc_usb30_master_clk,
739 .current_freq = &rcg_dummy_freq,
740 .base = &virt_bases[GCC_BASE],
741 .c = {
742 .dbg_name = "usb30_master_clk_src",
743 .ops = &clk_ops_rcg_mnd,
744 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
745 CLK_INIT(usb30_master_clk_src.c),
746 },
747};
748
749static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
750 F( 960000, cxo, 10, 1, 2),
751 F( 4800000, cxo, 4, 0, 0),
752 F( 9600000, cxo, 2, 0, 0),
753 F(15000000, gpll0, 10, 1, 4),
754 F(19200000, cxo, 1, 0, 0),
755 F(25000000, gpll0, 12, 1, 2),
756 F(50000000, gpll0, 12, 0, 0),
757 F_END
758};
759
760static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
761 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
762 .set_rate = set_rate_mnd,
763 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
764 .current_freq = &rcg_dummy_freq,
765 .base = &virt_bases[GCC_BASE],
766 .c = {
767 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
768 .ops = &clk_ops_rcg_mnd,
769 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
770 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
771 },
772};
773
774static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
775 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
776 .set_rate = set_rate_mnd,
777 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
778 .current_freq = &rcg_dummy_freq,
779 .base = &virt_bases[GCC_BASE],
780 .c = {
781 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
782 .ops = &clk_ops_rcg_mnd,
783 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
784 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
785 },
786};
787
788static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
789 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
790 .set_rate = set_rate_mnd,
791 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
792 .current_freq = &rcg_dummy_freq,
793 .base = &virt_bases[GCC_BASE],
794 .c = {
795 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
796 .ops = &clk_ops_rcg_mnd,
797 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
798 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
799 },
800};
801
802static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
803 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
804 .set_rate = set_rate_mnd,
805 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
806 .current_freq = &rcg_dummy_freq,
807 .base = &virt_bases[GCC_BASE],
808 .c = {
809 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
810 .ops = &clk_ops_rcg_mnd,
811 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
812 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
813 },
814};
815
816static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
817 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
818 .set_rate = set_rate_mnd,
819 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
820 .current_freq = &rcg_dummy_freq,
821 .base = &virt_bases[GCC_BASE],
822 .c = {
823 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
824 .ops = &clk_ops_rcg_mnd,
825 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
826 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
827 },
828};
829
830static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
831 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
832 .set_rate = set_rate_mnd,
833 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
834 .current_freq = &rcg_dummy_freq,
835 .base = &virt_bases[GCC_BASE],
836 .c = {
837 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
838 .ops = &clk_ops_rcg_mnd,
839 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
840 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
841 },
842};
843
844static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
845 F( 3686400, gpll0, 1, 96, 15625),
846 F( 7372800, gpll0, 1, 192, 15625),
847 F(14745600, gpll0, 1, 384, 15625),
848 F(16000000, gpll0, 5, 2, 15),
849 F(19200000, cxo, 1, 0, 0),
850 F(24000000, gpll0, 5, 1, 5),
851 F(32000000, gpll0, 1, 4, 75),
852 F(40000000, gpll0, 15, 0, 0),
853 F(46400000, gpll0, 1, 29, 375),
854 F(48000000, gpll0, 12.5, 0, 0),
855 F(51200000, gpll0, 1, 32, 375),
856 F(56000000, gpll0, 1, 7, 75),
857 F(58982400, gpll0, 1, 1536, 15625),
858 F(60000000, gpll0, 10, 0, 0),
859 F_END
860};
861
862static struct rcg_clk blsp1_uart1_apps_clk_src = {
863 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
864 .set_rate = set_rate_mnd,
865 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
866 .current_freq = &rcg_dummy_freq,
867 .base = &virt_bases[GCC_BASE],
868 .c = {
869 .dbg_name = "blsp1_uart1_apps_clk_src",
870 .ops = &clk_ops_rcg_mnd,
871 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
872 CLK_INIT(blsp1_uart1_apps_clk_src.c),
873 },
874};
875
876static struct rcg_clk blsp1_uart2_apps_clk_src = {
877 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
878 .set_rate = set_rate_mnd,
879 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
880 .current_freq = &rcg_dummy_freq,
881 .base = &virt_bases[GCC_BASE],
882 .c = {
883 .dbg_name = "blsp1_uart2_apps_clk_src",
884 .ops = &clk_ops_rcg_mnd,
885 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
886 CLK_INIT(blsp1_uart2_apps_clk_src.c),
887 },
888};
889
890static struct rcg_clk blsp1_uart3_apps_clk_src = {
891 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
892 .set_rate = set_rate_mnd,
893 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
894 .current_freq = &rcg_dummy_freq,
895 .base = &virt_bases[GCC_BASE],
896 .c = {
897 .dbg_name = "blsp1_uart3_apps_clk_src",
898 .ops = &clk_ops_rcg_mnd,
899 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
900 CLK_INIT(blsp1_uart3_apps_clk_src.c),
901 },
902};
903
904static struct rcg_clk blsp1_uart4_apps_clk_src = {
905 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
906 .set_rate = set_rate_mnd,
907 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
908 .current_freq = &rcg_dummy_freq,
909 .base = &virt_bases[GCC_BASE],
910 .c = {
911 .dbg_name = "blsp1_uart4_apps_clk_src",
912 .ops = &clk_ops_rcg_mnd,
913 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
914 CLK_INIT(blsp1_uart4_apps_clk_src.c),
915 },
916};
917
918static struct rcg_clk blsp1_uart5_apps_clk_src = {
919 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
920 .set_rate = set_rate_mnd,
921 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
922 .current_freq = &rcg_dummy_freq,
923 .base = &virt_bases[GCC_BASE],
924 .c = {
925 .dbg_name = "blsp1_uart5_apps_clk_src",
926 .ops = &clk_ops_rcg_mnd,
927 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
928 CLK_INIT(blsp1_uart5_apps_clk_src.c),
929 },
930};
931
932static struct rcg_clk blsp1_uart6_apps_clk_src = {
933 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
934 .set_rate = set_rate_mnd,
935 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
936 .current_freq = &rcg_dummy_freq,
937 .base = &virt_bases[GCC_BASE],
938 .c = {
939 .dbg_name = "blsp1_uart6_apps_clk_src",
940 .ops = &clk_ops_rcg_mnd,
941 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
942 CLK_INIT(blsp1_uart6_apps_clk_src.c),
943 },
944};
945
946static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
947 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
948 .set_rate = set_rate_mnd,
949 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
950 .current_freq = &rcg_dummy_freq,
951 .base = &virt_bases[GCC_BASE],
952 .c = {
953 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
954 .ops = &clk_ops_rcg_mnd,
955 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
956 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
957 },
958};
959
960static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
961 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
962 .set_rate = set_rate_mnd,
963 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
964 .current_freq = &rcg_dummy_freq,
965 .base = &virt_bases[GCC_BASE],
966 .c = {
967 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
968 .ops = &clk_ops_rcg_mnd,
969 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
970 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
971 },
972};
973
974static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
975 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
976 .set_rate = set_rate_mnd,
977 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
978 .current_freq = &rcg_dummy_freq,
979 .base = &virt_bases[GCC_BASE],
980 .c = {
981 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
982 .ops = &clk_ops_rcg_mnd,
983 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
984 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
985 },
986};
987
988static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
989 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
990 .set_rate = set_rate_mnd,
991 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
992 .current_freq = &rcg_dummy_freq,
993 .base = &virt_bases[GCC_BASE],
994 .c = {
995 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
996 .ops = &clk_ops_rcg_mnd,
997 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
998 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
999 },
1000};
1001
1002static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1003 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1004 .set_rate = set_rate_mnd,
1005 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1006 .current_freq = &rcg_dummy_freq,
1007 .base = &virt_bases[GCC_BASE],
1008 .c = {
1009 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1010 .ops = &clk_ops_rcg_mnd,
1011 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1012 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1013 },
1014};
1015
1016static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1017 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1018 .set_rate = set_rate_mnd,
1019 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1020 .current_freq = &rcg_dummy_freq,
1021 .base = &virt_bases[GCC_BASE],
1022 .c = {
1023 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1024 .ops = &clk_ops_rcg_mnd,
1025 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1026 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1027 },
1028};
1029
1030static struct rcg_clk blsp2_uart1_apps_clk_src = {
1031 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1032 .set_rate = set_rate_mnd,
1033 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1034 .current_freq = &rcg_dummy_freq,
1035 .base = &virt_bases[GCC_BASE],
1036 .c = {
1037 .dbg_name = "blsp2_uart1_apps_clk_src",
1038 .ops = &clk_ops_rcg_mnd,
1039 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1040 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1041 },
1042};
1043
1044static struct rcg_clk blsp2_uart2_apps_clk_src = {
1045 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1046 .set_rate = set_rate_mnd,
1047 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1048 .current_freq = &rcg_dummy_freq,
1049 .base = &virt_bases[GCC_BASE],
1050 .c = {
1051 .dbg_name = "blsp2_uart2_apps_clk_src",
1052 .ops = &clk_ops_rcg_mnd,
1053 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1054 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1055 },
1056};
1057
1058static struct rcg_clk blsp2_uart3_apps_clk_src = {
1059 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1060 .set_rate = set_rate_mnd,
1061 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1062 .current_freq = &rcg_dummy_freq,
1063 .base = &virt_bases[GCC_BASE],
1064 .c = {
1065 .dbg_name = "blsp2_uart3_apps_clk_src",
1066 .ops = &clk_ops_rcg_mnd,
1067 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1068 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1069 },
1070};
1071
1072static struct rcg_clk blsp2_uart4_apps_clk_src = {
1073 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1074 .set_rate = set_rate_mnd,
1075 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1076 .current_freq = &rcg_dummy_freq,
1077 .base = &virt_bases[GCC_BASE],
1078 .c = {
1079 .dbg_name = "blsp2_uart4_apps_clk_src",
1080 .ops = &clk_ops_rcg_mnd,
1081 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1082 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1083 },
1084};
1085
1086static struct rcg_clk blsp2_uart5_apps_clk_src = {
1087 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1088 .set_rate = set_rate_mnd,
1089 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1090 .current_freq = &rcg_dummy_freq,
1091 .base = &virt_bases[GCC_BASE],
1092 .c = {
1093 .dbg_name = "blsp2_uart5_apps_clk_src",
1094 .ops = &clk_ops_rcg_mnd,
1095 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1096 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1097 },
1098};
1099
1100static struct rcg_clk blsp2_uart6_apps_clk_src = {
1101 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1102 .set_rate = set_rate_mnd,
1103 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1104 .current_freq = &rcg_dummy_freq,
1105 .base = &virt_bases[GCC_BASE],
1106 .c = {
1107 .dbg_name = "blsp2_uart6_apps_clk_src",
1108 .ops = &clk_ops_rcg_mnd,
1109 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1110 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1111 },
1112};
1113
1114static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1115 F( 50000000, gpll0, 12, 0, 0),
1116 F(100000000, gpll0, 6, 0, 0),
1117 F_END
1118};
1119
1120static struct rcg_clk ce1_clk_src = {
1121 .cmd_rcgr_reg = CE1_CMD_RCGR,
1122 .set_rate = set_rate_hid,
1123 .freq_tbl = ftbl_gcc_ce1_clk,
1124 .current_freq = &rcg_dummy_freq,
1125 .base = &virt_bases[GCC_BASE],
1126 .c = {
1127 .dbg_name = "ce1_clk_src",
1128 .ops = &clk_ops_rcg,
1129 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1130 CLK_INIT(ce1_clk_src.c),
1131 },
1132};
1133
1134static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1135 F( 50000000, gpll0, 12, 0, 0),
1136 F(100000000, gpll0, 6, 0, 0),
1137 F_END
1138};
1139
1140static struct rcg_clk ce2_clk_src = {
1141 .cmd_rcgr_reg = CE2_CMD_RCGR,
1142 .set_rate = set_rate_hid,
1143 .freq_tbl = ftbl_gcc_ce2_clk,
1144 .current_freq = &rcg_dummy_freq,
1145 .base = &virt_bases[GCC_BASE],
1146 .c = {
1147 .dbg_name = "ce2_clk_src",
1148 .ops = &clk_ops_rcg,
1149 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1150 CLK_INIT(ce2_clk_src.c),
1151 },
1152};
1153
1154static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1155 F(19200000, cxo, 1, 0, 0),
1156 F_END
1157};
1158
1159static struct rcg_clk gp1_clk_src = {
1160 .cmd_rcgr_reg = GP1_CMD_RCGR,
1161 .set_rate = set_rate_mnd,
1162 .freq_tbl = ftbl_gcc_gp_clk,
1163 .current_freq = &rcg_dummy_freq,
1164 .base = &virt_bases[GCC_BASE],
1165 .c = {
1166 .dbg_name = "gp1_clk_src",
1167 .ops = &clk_ops_rcg_mnd,
1168 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1169 CLK_INIT(gp1_clk_src.c),
1170 },
1171};
1172
1173static struct rcg_clk gp2_clk_src = {
1174 .cmd_rcgr_reg = GP2_CMD_RCGR,
1175 .set_rate = set_rate_mnd,
1176 .freq_tbl = ftbl_gcc_gp_clk,
1177 .current_freq = &rcg_dummy_freq,
1178 .base = &virt_bases[GCC_BASE],
1179 .c = {
1180 .dbg_name = "gp2_clk_src",
1181 .ops = &clk_ops_rcg_mnd,
1182 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1183 CLK_INIT(gp2_clk_src.c),
1184 },
1185};
1186
1187static struct rcg_clk gp3_clk_src = {
1188 .cmd_rcgr_reg = GP3_CMD_RCGR,
1189 .set_rate = set_rate_mnd,
1190 .freq_tbl = ftbl_gcc_gp_clk,
1191 .current_freq = &rcg_dummy_freq,
1192 .base = &virt_bases[GCC_BASE],
1193 .c = {
1194 .dbg_name = "gp3_clk_src",
1195 .ops = &clk_ops_rcg_mnd,
1196 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1197 CLK_INIT(gp3_clk_src.c),
1198 },
1199};
1200
1201static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1202 F(60000000, gpll0, 10, 0, 0),
1203 F_END
1204};
1205
1206static struct rcg_clk pdm2_clk_src = {
1207 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1208 .set_rate = set_rate_hid,
1209 .freq_tbl = ftbl_gcc_pdm2_clk,
1210 .current_freq = &rcg_dummy_freq,
1211 .base = &virt_bases[GCC_BASE],
1212 .c = {
1213 .dbg_name = "pdm2_clk_src",
1214 .ops = &clk_ops_rcg,
1215 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1216 CLK_INIT(pdm2_clk_src.c),
1217 },
1218};
1219
1220static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1221 F( 144000, cxo, 16, 3, 25),
1222 F( 400000, cxo, 12, 1, 4),
1223 F( 20000000, gpll0, 15, 1, 2),
1224 F( 25000000, gpll0, 12, 1, 2),
1225 F( 50000000, gpll0, 12, 0, 0),
1226 F(100000000, gpll0, 6, 0, 0),
1227 F(200000000, gpll0, 3, 0, 0),
1228 F_END
1229};
1230
1231static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1232 F( 144000, cxo, 16, 3, 25),
1233 F( 400000, cxo, 12, 1, 4),
1234 F( 20000000, gpll0, 15, 1, 2),
1235 F( 25000000, gpll0, 12, 1, 2),
1236 F( 50000000, gpll0, 12, 0, 0),
1237 F(100000000, gpll0, 6, 0, 0),
1238 F_END
1239};
1240
1241static struct rcg_clk sdcc1_apps_clk_src = {
1242 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1243 .set_rate = set_rate_mnd,
1244 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1245 .current_freq = &rcg_dummy_freq,
1246 .base = &virt_bases[GCC_BASE],
1247 .c = {
1248 .dbg_name = "sdcc1_apps_clk_src",
1249 .ops = &clk_ops_rcg_mnd,
1250 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1251 CLK_INIT(sdcc1_apps_clk_src.c),
1252 },
1253};
1254
1255static struct rcg_clk sdcc2_apps_clk_src = {
1256 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1257 .set_rate = set_rate_mnd,
1258 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1259 .current_freq = &rcg_dummy_freq,
1260 .base = &virt_bases[GCC_BASE],
1261 .c = {
1262 .dbg_name = "sdcc2_apps_clk_src",
1263 .ops = &clk_ops_rcg_mnd,
1264 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1265 CLK_INIT(sdcc2_apps_clk_src.c),
1266 },
1267};
1268
1269static struct rcg_clk sdcc3_apps_clk_src = {
1270 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1271 .set_rate = set_rate_mnd,
1272 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1273 .current_freq = &rcg_dummy_freq,
1274 .base = &virt_bases[GCC_BASE],
1275 .c = {
1276 .dbg_name = "sdcc3_apps_clk_src",
1277 .ops = &clk_ops_rcg_mnd,
1278 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1279 CLK_INIT(sdcc3_apps_clk_src.c),
1280 },
1281};
1282
1283static struct rcg_clk sdcc4_apps_clk_src = {
1284 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1285 .set_rate = set_rate_mnd,
1286 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1287 .current_freq = &rcg_dummy_freq,
1288 .base = &virt_bases[GCC_BASE],
1289 .c = {
1290 .dbg_name = "sdcc4_apps_clk_src",
1291 .ops = &clk_ops_rcg_mnd,
1292 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1293 CLK_INIT(sdcc4_apps_clk_src.c),
1294 },
1295};
1296
1297static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1298 F(105000, cxo, 2, 1, 91),
1299 F_END
1300};
1301
1302static struct rcg_clk tsif_ref_clk_src = {
1303 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1304 .set_rate = set_rate_mnd,
1305 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1306 .current_freq = &rcg_dummy_freq,
1307 .base = &virt_bases[GCC_BASE],
1308 .c = {
1309 .dbg_name = "tsif_ref_clk_src",
1310 .ops = &clk_ops_rcg_mnd,
1311 VDD_DIG_FMAX_MAP1(LOW, 105500),
1312 CLK_INIT(tsif_ref_clk_src.c),
1313 },
1314};
1315
1316static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1317 F(60000000, gpll0, 10, 0, 0),
1318 F_END
1319};
1320
1321static struct rcg_clk usb30_mock_utmi_clk_src = {
1322 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1323 .set_rate = set_rate_hid,
1324 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1325 .current_freq = &rcg_dummy_freq,
1326 .base = &virt_bases[GCC_BASE],
1327 .c = {
1328 .dbg_name = "usb30_mock_utmi_clk_src",
1329 .ops = &clk_ops_rcg,
1330 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1331 CLK_INIT(usb30_mock_utmi_clk_src.c),
1332 },
1333};
1334
1335static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1336 F(75000000, gpll0, 8, 0, 0),
1337 F_END
1338};
1339
1340static struct rcg_clk usb_hs_system_clk_src = {
1341 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1342 .set_rate = set_rate_hid,
1343 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1344 .current_freq = &rcg_dummy_freq,
1345 .base = &virt_bases[GCC_BASE],
1346 .c = {
1347 .dbg_name = "usb_hs_system_clk_src",
1348 .ops = &clk_ops_rcg,
1349 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1350 CLK_INIT(usb_hs_system_clk_src.c),
1351 },
1352};
1353
1354static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1355 F_HSIC(480000000, gpll1, 1, 0, 0),
1356 F_END
1357};
1358
1359static struct rcg_clk usb_hsic_clk_src = {
1360 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1361 .set_rate = set_rate_hid,
1362 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1363 .current_freq = &rcg_dummy_freq,
1364 .base = &virt_bases[GCC_BASE],
1365 .c = {
1366 .dbg_name = "usb_hsic_clk_src",
1367 .ops = &clk_ops_rcg,
1368 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1369 CLK_INIT(usb_hsic_clk_src.c),
1370 },
1371};
1372
1373static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1374 F(9600000, cxo, 2, 0, 0),
1375 F_END
1376};
1377
1378static struct rcg_clk usb_hsic_io_cal_clk_src = {
1379 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1380 .set_rate = set_rate_hid,
1381 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1382 .current_freq = &rcg_dummy_freq,
1383 .base = &virt_bases[GCC_BASE],
1384 .c = {
1385 .dbg_name = "usb_hsic_io_cal_clk_src",
1386 .ops = &clk_ops_rcg,
1387 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1388 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1389 },
1390};
1391
1392static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1393 F(75000000, gpll0, 8, 0, 0),
1394 F_END
1395};
1396
1397static struct rcg_clk usb_hsic_system_clk_src = {
1398 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1399 .set_rate = set_rate_hid,
1400 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1401 .current_freq = &rcg_dummy_freq,
1402 .base = &virt_bases[GCC_BASE],
1403 .c = {
1404 .dbg_name = "usb_hsic_system_clk_src",
1405 .ops = &clk_ops_rcg,
1406 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1407 CLK_INIT(usb_hsic_system_clk_src.c),
1408 },
1409};
1410
1411static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1412 .cbcr_reg = BAM_DMA_AHB_CBCR,
1413 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1414 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001415 .base = &virt_bases[GCC_BASE],
1416 .c = {
1417 .dbg_name = "gcc_bam_dma_ahb_clk",
1418 .ops = &clk_ops_vote,
1419 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1420 },
1421};
1422
1423static struct local_vote_clk gcc_blsp1_ahb_clk = {
1424 .cbcr_reg = BLSP1_AHB_CBCR,
1425 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1426 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001427 .base = &virt_bases[GCC_BASE],
1428 .c = {
1429 .dbg_name = "gcc_blsp1_ahb_clk",
1430 .ops = &clk_ops_vote,
1431 CLK_INIT(gcc_blsp1_ahb_clk.c),
1432 },
1433};
1434
1435static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1436 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1437 .parent = &cxo_clk_src.c,
1438 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001439 .base = &virt_bases[GCC_BASE],
1440 .c = {
1441 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1442 .ops = &clk_ops_branch,
1443 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1444 },
1445};
1446
1447static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1448 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1449 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001450 .base = &virt_bases[GCC_BASE],
1451 .c = {
1452 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1453 .ops = &clk_ops_branch,
1454 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1455 },
1456};
1457
1458static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1459 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1460 .parent = &cxo_clk_src.c,
1461 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001462 .base = &virt_bases[GCC_BASE],
1463 .c = {
1464 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1465 .ops = &clk_ops_branch,
1466 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1467 },
1468};
1469
1470static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1471 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1472 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001473 .base = &virt_bases[GCC_BASE],
1474 .c = {
1475 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1476 .ops = &clk_ops_branch,
1477 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1478 },
1479};
1480
1481static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1482 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1483 .parent = &cxo_clk_src.c,
1484 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001485 .base = &virt_bases[GCC_BASE],
1486 .c = {
1487 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1488 .ops = &clk_ops_branch,
1489 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1490 },
1491};
1492
1493static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1494 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1495 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001496 .base = &virt_bases[GCC_BASE],
1497 .c = {
1498 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1499 .ops = &clk_ops_branch,
1500 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1501 },
1502};
1503
1504static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1505 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1506 .parent = &cxo_clk_src.c,
1507 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001508 .base = &virt_bases[GCC_BASE],
1509 .c = {
1510 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1511 .ops = &clk_ops_branch,
1512 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1513 },
1514};
1515
1516static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1517 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1518 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001519 .base = &virt_bases[GCC_BASE],
1520 .c = {
1521 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1522 .ops = &clk_ops_branch,
1523 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1524 },
1525};
1526
1527static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1528 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1529 .parent = &cxo_clk_src.c,
1530 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001531 .base = &virt_bases[GCC_BASE],
1532 .c = {
1533 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1534 .ops = &clk_ops_branch,
1535 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1536 },
1537};
1538
1539static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1540 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1541 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001542 .base = &virt_bases[GCC_BASE],
1543 .c = {
1544 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1545 .ops = &clk_ops_branch,
1546 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1547 },
1548};
1549
1550static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1551 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1552 .parent = &cxo_clk_src.c,
1553 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001554 .base = &virt_bases[GCC_BASE],
1555 .c = {
1556 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1557 .ops = &clk_ops_branch,
1558 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1559 },
1560};
1561
1562static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1563 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1564 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001565 .base = &virt_bases[GCC_BASE],
1566 .c = {
1567 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1568 .ops = &clk_ops_branch,
1569 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1570 },
1571};
1572
1573static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1574 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1575 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001576 .base = &virt_bases[GCC_BASE],
1577 .c = {
1578 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1579 .ops = &clk_ops_branch,
1580 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1581 },
1582};
1583
1584static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1585 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1586 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001587 .base = &virt_bases[GCC_BASE],
1588 .c = {
1589 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1590 .ops = &clk_ops_branch,
1591 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1592 },
1593};
1594
1595static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1596 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1597 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001598 .base = &virt_bases[GCC_BASE],
1599 .c = {
1600 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1601 .ops = &clk_ops_branch,
1602 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1603 },
1604};
1605
1606static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1607 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1608 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001609 .base = &virt_bases[GCC_BASE],
1610 .c = {
1611 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1612 .ops = &clk_ops_branch,
1613 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1614 },
1615};
1616
1617static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1618 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1619 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001620 .base = &virt_bases[GCC_BASE],
1621 .c = {
1622 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1623 .ops = &clk_ops_branch,
1624 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1625 },
1626};
1627
1628static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1629 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1630 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001631 .base = &virt_bases[GCC_BASE],
1632 .c = {
1633 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1634 .ops = &clk_ops_branch,
1635 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1636 },
1637};
1638
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001639static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1640 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1641 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1642 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001643 .base = &virt_bases[GCC_BASE],
1644 .c = {
1645 .dbg_name = "gcc_boot_rom_ahb_clk",
1646 .ops = &clk_ops_vote,
1647 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1648 },
1649};
1650
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001651static struct local_vote_clk gcc_blsp2_ahb_clk = {
1652 .cbcr_reg = BLSP2_AHB_CBCR,
1653 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1654 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001655 .base = &virt_bases[GCC_BASE],
1656 .c = {
1657 .dbg_name = "gcc_blsp2_ahb_clk",
1658 .ops = &clk_ops_vote,
1659 CLK_INIT(gcc_blsp2_ahb_clk.c),
1660 },
1661};
1662
1663static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1664 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1665 .parent = &cxo_clk_src.c,
1666 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001667 .base = &virt_bases[GCC_BASE],
1668 .c = {
1669 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1670 .ops = &clk_ops_branch,
1671 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1672 },
1673};
1674
1675static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1676 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1677 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001678 .base = &virt_bases[GCC_BASE],
1679 .c = {
1680 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1681 .ops = &clk_ops_branch,
1682 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1683 },
1684};
1685
1686static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1687 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1688 .parent = &cxo_clk_src.c,
1689 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001690 .base = &virt_bases[GCC_BASE],
1691 .c = {
1692 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1693 .ops = &clk_ops_branch,
1694 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1695 },
1696};
1697
1698static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1699 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1700 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001701 .base = &virt_bases[GCC_BASE],
1702 .c = {
1703 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1704 .ops = &clk_ops_branch,
1705 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1706 },
1707};
1708
1709static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1710 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1711 .parent = &cxo_clk_src.c,
1712 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001713 .base = &virt_bases[GCC_BASE],
1714 .c = {
1715 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1716 .ops = &clk_ops_branch,
1717 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1718 },
1719};
1720
1721static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1722 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1723 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001724 .base = &virt_bases[GCC_BASE],
1725 .c = {
1726 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1727 .ops = &clk_ops_branch,
1728 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1729 },
1730};
1731
1732static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1733 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1734 .parent = &cxo_clk_src.c,
1735 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001736 .base = &virt_bases[GCC_BASE],
1737 .c = {
1738 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1739 .ops = &clk_ops_branch,
1740 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1741 },
1742};
1743
1744static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1745 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1746 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001747 .base = &virt_bases[GCC_BASE],
1748 .c = {
1749 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1750 .ops = &clk_ops_branch,
1751 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1752 },
1753};
1754
1755static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1756 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1757 .parent = &cxo_clk_src.c,
1758 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001759 .base = &virt_bases[GCC_BASE],
1760 .c = {
1761 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1762 .ops = &clk_ops_branch,
1763 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1764 },
1765};
1766
1767static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1768 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1769 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001770 .base = &virt_bases[GCC_BASE],
1771 .c = {
1772 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1773 .ops = &clk_ops_branch,
1774 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1775 },
1776};
1777
1778static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1779 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1780 .parent = &cxo_clk_src.c,
1781 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001782 .base = &virt_bases[GCC_BASE],
1783 .c = {
1784 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1785 .ops = &clk_ops_branch,
1786 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1787 },
1788};
1789
1790static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1791 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1792 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001793 .base = &virt_bases[GCC_BASE],
1794 .c = {
1795 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1796 .ops = &clk_ops_branch,
1797 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1798 },
1799};
1800
1801static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1802 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1803 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001804 .base = &virt_bases[GCC_BASE],
1805 .c = {
1806 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1807 .ops = &clk_ops_branch,
1808 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1809 },
1810};
1811
1812static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1813 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1814 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001815 .base = &virt_bases[GCC_BASE],
1816 .c = {
1817 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1818 .ops = &clk_ops_branch,
1819 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1820 },
1821};
1822
1823static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1824 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1825 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001826 .base = &virt_bases[GCC_BASE],
1827 .c = {
1828 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1829 .ops = &clk_ops_branch,
1830 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1831 },
1832};
1833
1834static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1835 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1836 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001837 .base = &virt_bases[GCC_BASE],
1838 .c = {
1839 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1840 .ops = &clk_ops_branch,
1841 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1842 },
1843};
1844
1845static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1846 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1847 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001848 .base = &virt_bases[GCC_BASE],
1849 .c = {
1850 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1851 .ops = &clk_ops_branch,
1852 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1853 },
1854};
1855
1856static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1857 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1858 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001859 .base = &virt_bases[GCC_BASE],
1860 .c = {
1861 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1862 .ops = &clk_ops_branch,
1863 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1864 },
1865};
1866
1867static struct local_vote_clk gcc_ce1_clk = {
1868 .cbcr_reg = CE1_CBCR,
1869 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1870 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001871 .base = &virt_bases[GCC_BASE],
1872 .c = {
1873 .dbg_name = "gcc_ce1_clk",
1874 .ops = &clk_ops_vote,
1875 CLK_INIT(gcc_ce1_clk.c),
1876 },
1877};
1878
1879static struct local_vote_clk gcc_ce1_ahb_clk = {
1880 .cbcr_reg = CE1_AHB_CBCR,
1881 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1882 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001883 .base = &virt_bases[GCC_BASE],
1884 .c = {
1885 .dbg_name = "gcc_ce1_ahb_clk",
1886 .ops = &clk_ops_vote,
1887 CLK_INIT(gcc_ce1_ahb_clk.c),
1888 },
1889};
1890
1891static struct local_vote_clk gcc_ce1_axi_clk = {
1892 .cbcr_reg = CE1_AXI_CBCR,
1893 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1894 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001895 .base = &virt_bases[GCC_BASE],
1896 .c = {
1897 .dbg_name = "gcc_ce1_axi_clk",
1898 .ops = &clk_ops_vote,
1899 CLK_INIT(gcc_ce1_axi_clk.c),
1900 },
1901};
1902
1903static struct local_vote_clk gcc_ce2_clk = {
1904 .cbcr_reg = CE2_CBCR,
1905 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1906 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001907 .base = &virt_bases[GCC_BASE],
1908 .c = {
1909 .dbg_name = "gcc_ce2_clk",
1910 .ops = &clk_ops_vote,
1911 CLK_INIT(gcc_ce2_clk.c),
1912 },
1913};
1914
1915static struct local_vote_clk gcc_ce2_ahb_clk = {
1916 .cbcr_reg = CE2_AHB_CBCR,
1917 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1918 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001919 .base = &virt_bases[GCC_BASE],
1920 .c = {
1921 .dbg_name = "gcc_ce1_ahb_clk",
1922 .ops = &clk_ops_vote,
1923 CLK_INIT(gcc_ce1_ahb_clk.c),
1924 },
1925};
1926
1927static struct local_vote_clk gcc_ce2_axi_clk = {
1928 .cbcr_reg = CE2_AXI_CBCR,
1929 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1930 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001931 .base = &virt_bases[GCC_BASE],
1932 .c = {
1933 .dbg_name = "gcc_ce1_axi_clk",
1934 .ops = &clk_ops_vote,
1935 CLK_INIT(gcc_ce2_axi_clk.c),
1936 },
1937};
1938
1939static struct branch_clk gcc_gp1_clk = {
1940 .cbcr_reg = GP1_CBCR,
1941 .parent = &gp1_clk_src.c,
1942 .base = &virt_bases[GCC_BASE],
1943 .c = {
1944 .dbg_name = "gcc_gp1_clk",
1945 .ops = &clk_ops_branch,
1946 CLK_INIT(gcc_gp1_clk.c),
1947 },
1948};
1949
1950static struct branch_clk gcc_gp2_clk = {
1951 .cbcr_reg = GP2_CBCR,
1952 .parent = &gp2_clk_src.c,
1953 .base = &virt_bases[GCC_BASE],
1954 .c = {
1955 .dbg_name = "gcc_gp2_clk",
1956 .ops = &clk_ops_branch,
1957 CLK_INIT(gcc_gp2_clk.c),
1958 },
1959};
1960
1961static struct branch_clk gcc_gp3_clk = {
1962 .cbcr_reg = GP3_CBCR,
1963 .parent = &gp3_clk_src.c,
1964 .base = &virt_bases[GCC_BASE],
1965 .c = {
1966 .dbg_name = "gcc_gp3_clk",
1967 .ops = &clk_ops_branch,
1968 CLK_INIT(gcc_gp3_clk.c),
1969 },
1970};
1971
1972static struct branch_clk gcc_pdm2_clk = {
1973 .cbcr_reg = PDM2_CBCR,
1974 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001975 .base = &virt_bases[GCC_BASE],
1976 .c = {
1977 .dbg_name = "gcc_pdm2_clk",
1978 .ops = &clk_ops_branch,
1979 CLK_INIT(gcc_pdm2_clk.c),
1980 },
1981};
1982
1983static struct branch_clk gcc_pdm_ahb_clk = {
1984 .cbcr_reg = PDM_AHB_CBCR,
1985 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001986 .base = &virt_bases[GCC_BASE],
1987 .c = {
1988 .dbg_name = "gcc_pdm_ahb_clk",
1989 .ops = &clk_ops_branch,
1990 CLK_INIT(gcc_pdm_ahb_clk.c),
1991 },
1992};
1993
1994static struct local_vote_clk gcc_prng_ahb_clk = {
1995 .cbcr_reg = PRNG_AHB_CBCR,
1996 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1997 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001998 .base = &virt_bases[GCC_BASE],
1999 .c = {
2000 .dbg_name = "gcc_prng_ahb_clk",
2001 .ops = &clk_ops_vote,
2002 CLK_INIT(gcc_prng_ahb_clk.c),
2003 },
2004};
2005
2006static struct branch_clk gcc_sdcc1_ahb_clk = {
2007 .cbcr_reg = SDCC1_AHB_CBCR,
2008 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002009 .base = &virt_bases[GCC_BASE],
2010 .c = {
2011 .dbg_name = "gcc_sdcc1_ahb_clk",
2012 .ops = &clk_ops_branch,
2013 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2014 },
2015};
2016
2017static struct branch_clk gcc_sdcc1_apps_clk = {
2018 .cbcr_reg = SDCC1_APPS_CBCR,
2019 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002020 .base = &virt_bases[GCC_BASE],
2021 .c = {
2022 .dbg_name = "gcc_sdcc1_apps_clk",
2023 .ops = &clk_ops_branch,
2024 CLK_INIT(gcc_sdcc1_apps_clk.c),
2025 },
2026};
2027
2028static struct branch_clk gcc_sdcc2_ahb_clk = {
2029 .cbcr_reg = SDCC2_AHB_CBCR,
2030 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002031 .base = &virt_bases[GCC_BASE],
2032 .c = {
2033 .dbg_name = "gcc_sdcc2_ahb_clk",
2034 .ops = &clk_ops_branch,
2035 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2036 },
2037};
2038
2039static struct branch_clk gcc_sdcc2_apps_clk = {
2040 .cbcr_reg = SDCC2_APPS_CBCR,
2041 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002042 .base = &virt_bases[GCC_BASE],
2043 .c = {
2044 .dbg_name = "gcc_sdcc2_apps_clk",
2045 .ops = &clk_ops_branch,
2046 CLK_INIT(gcc_sdcc2_apps_clk.c),
2047 },
2048};
2049
2050static struct branch_clk gcc_sdcc3_ahb_clk = {
2051 .cbcr_reg = SDCC3_AHB_CBCR,
2052 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002053 .base = &virt_bases[GCC_BASE],
2054 .c = {
2055 .dbg_name = "gcc_sdcc3_ahb_clk",
2056 .ops = &clk_ops_branch,
2057 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2058 },
2059};
2060
2061static struct branch_clk gcc_sdcc3_apps_clk = {
2062 .cbcr_reg = SDCC3_APPS_CBCR,
2063 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002064 .base = &virt_bases[GCC_BASE],
2065 .c = {
2066 .dbg_name = "gcc_sdcc3_apps_clk",
2067 .ops = &clk_ops_branch,
2068 CLK_INIT(gcc_sdcc3_apps_clk.c),
2069 },
2070};
2071
2072static struct branch_clk gcc_sdcc4_ahb_clk = {
2073 .cbcr_reg = SDCC4_AHB_CBCR,
2074 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002075 .base = &virt_bases[GCC_BASE],
2076 .c = {
2077 .dbg_name = "gcc_sdcc4_ahb_clk",
2078 .ops = &clk_ops_branch,
2079 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2080 },
2081};
2082
2083static struct branch_clk gcc_sdcc4_apps_clk = {
2084 .cbcr_reg = SDCC4_APPS_CBCR,
2085 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002086 .base = &virt_bases[GCC_BASE],
2087 .c = {
2088 .dbg_name = "gcc_sdcc4_apps_clk",
2089 .ops = &clk_ops_branch,
2090 CLK_INIT(gcc_sdcc4_apps_clk.c),
2091 },
2092};
2093
2094static struct branch_clk gcc_tsif_ahb_clk = {
2095 .cbcr_reg = TSIF_AHB_CBCR,
2096 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002097 .base = &virt_bases[GCC_BASE],
2098 .c = {
2099 .dbg_name = "gcc_tsif_ahb_clk",
2100 .ops = &clk_ops_branch,
2101 CLK_INIT(gcc_tsif_ahb_clk.c),
2102 },
2103};
2104
2105static struct branch_clk gcc_tsif_ref_clk = {
2106 .cbcr_reg = TSIF_REF_CBCR,
2107 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002108 .base = &virt_bases[GCC_BASE],
2109 .c = {
2110 .dbg_name = "gcc_tsif_ref_clk",
2111 .ops = &clk_ops_branch,
2112 CLK_INIT(gcc_tsif_ref_clk.c),
2113 },
2114};
2115
2116static struct branch_clk gcc_usb30_master_clk = {
2117 .cbcr_reg = USB30_MASTER_CBCR,
2118 .parent = &usb30_master_clk_src.c,
2119 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002120 .base = &virt_bases[GCC_BASE],
2121 .c = {
2122 .dbg_name = "gcc_usb30_master_clk",
2123 .ops = &clk_ops_branch,
2124 CLK_INIT(gcc_usb30_master_clk.c),
2125 },
2126};
2127
2128static struct branch_clk gcc_usb30_mock_utmi_clk = {
2129 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2130 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002131 .base = &virt_bases[GCC_BASE],
2132 .c = {
2133 .dbg_name = "gcc_usb30_mock_utmi_clk",
2134 .ops = &clk_ops_branch,
2135 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2136 },
2137};
2138
2139static struct branch_clk gcc_usb_hs_ahb_clk = {
2140 .cbcr_reg = USB_HS_AHB_CBCR,
2141 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002142 .base = &virt_bases[GCC_BASE],
2143 .c = {
2144 .dbg_name = "gcc_usb_hs_ahb_clk",
2145 .ops = &clk_ops_branch,
2146 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2147 },
2148};
2149
2150static struct branch_clk gcc_usb_hs_system_clk = {
2151 .cbcr_reg = USB_HS_SYSTEM_CBCR,
2152 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002153 .base = &virt_bases[GCC_BASE],
2154 .c = {
2155 .dbg_name = "gcc_usb_hs_system_clk",
2156 .ops = &clk_ops_branch,
2157 CLK_INIT(gcc_usb_hs_system_clk.c),
2158 },
2159};
2160
2161static struct branch_clk gcc_usb_hsic_ahb_clk = {
2162 .cbcr_reg = USB_HSIC_AHB_CBCR,
2163 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002164 .base = &virt_bases[GCC_BASE],
2165 .c = {
2166 .dbg_name = "gcc_usb_hsic_ahb_clk",
2167 .ops = &clk_ops_branch,
2168 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2169 },
2170};
2171
2172static struct branch_clk gcc_usb_hsic_clk = {
2173 .cbcr_reg = USB_HSIC_CBCR,
2174 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002175 .base = &virt_bases[GCC_BASE],
2176 .c = {
2177 .dbg_name = "gcc_usb_hsic_clk",
2178 .ops = &clk_ops_branch,
2179 CLK_INIT(gcc_usb_hsic_clk.c),
2180 },
2181};
2182
2183static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2184 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2185 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002186 .base = &virt_bases[GCC_BASE],
2187 .c = {
2188 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2189 .ops = &clk_ops_branch,
2190 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2191 },
2192};
2193
2194static struct branch_clk gcc_usb_hsic_system_clk = {
2195 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2196 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002197 .base = &virt_bases[GCC_BASE],
2198 .c = {
2199 .dbg_name = "gcc_usb_hsic_system_clk",
2200 .ops = &clk_ops_branch,
2201 CLK_INIT(gcc_usb_hsic_system_clk.c),
2202 },
2203};
2204
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002205static struct branch_clk gcc_mss_cfg_ahb_clk = {
2206 .cbcr_reg = MSS_CFG_AHB_CBCR,
2207 .has_sibling = 1,
2208 .base = &virt_bases[GCC_BASE],
2209 .c = {
2210 .dbg_name = "gcc_mss_cfg_ahb_clk",
2211 .ops = &clk_ops_branch,
2212 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2213 },
2214};
2215
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002216static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
2217 F_MM( 19200000, cxo, 1, 0, 0),
2218 F_MM(150000000, gpll0, 4, 0, 0),
2219 F_MM(333330000, mmpll1, 3, 0, 0),
2220 F_MM(400000000, mmpll0, 2, 0, 0),
2221 F_END
2222};
2223
2224static struct rcg_clk axi_clk_src = {
2225 .cmd_rcgr_reg = 0x5040,
2226 .set_rate = set_rate_hid,
2227 .freq_tbl = ftbl_mmss_axi_clk,
2228 .current_freq = &rcg_dummy_freq,
2229 .base = &virt_bases[MMSS_BASE],
2230 .c = {
2231 .dbg_name = "axi_clk_src",
2232 .ops = &clk_ops_rcg,
2233 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2234 HIGH, 400000000),
2235 CLK_INIT(axi_clk_src.c),
2236 },
2237};
2238
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002239static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2240 F_MM( 19200000, cxo, 1, 0, 0),
2241 F_MM(150000000, gpll0, 4, 0, 0),
2242 F_MM(333330000, mmpll1, 3, 0, 0),
2243 F_MM(400000000, mmpll0, 2, 0, 0),
2244 F_END
2245};
2246
2247struct rcg_clk ocmemnoc_clk_src = {
2248 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2249 .set_rate = set_rate_hid,
2250 .freq_tbl = ftbl_ocmemnoc_clk,
2251 .current_freq = &rcg_dummy_freq,
2252 .base = &virt_bases[MMSS_BASE],
2253 .c = {
2254 .dbg_name = "ocmemnoc_clk_src",
2255 .ops = &clk_ops_rcg,
2256 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2257 HIGH, 400000000),
2258 CLK_INIT(ocmemnoc_clk_src.c),
2259 },
2260};
2261
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002262static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2263 F_MM(100000000, gpll0, 6, 0, 0),
2264 F_MM(200000000, mmpll0, 4, 0, 0),
2265 F_END
2266};
2267
2268static struct rcg_clk csi0_clk_src = {
2269 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2270 .set_rate = set_rate_hid,
2271 .freq_tbl = ftbl_camss_csi0_3_clk,
2272 .current_freq = &rcg_dummy_freq,
2273 .base = &virt_bases[MMSS_BASE],
2274 .c = {
2275 .dbg_name = "csi0_clk_src",
2276 .ops = &clk_ops_rcg,
2277 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2278 CLK_INIT(csi0_clk_src.c),
2279 },
2280};
2281
2282static struct rcg_clk csi1_clk_src = {
2283 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2284 .set_rate = set_rate_hid,
2285 .freq_tbl = ftbl_camss_csi0_3_clk,
2286 .current_freq = &rcg_dummy_freq,
2287 .base = &virt_bases[MMSS_BASE],
2288 .c = {
2289 .dbg_name = "csi1_clk_src",
2290 .ops = &clk_ops_rcg,
2291 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2292 CLK_INIT(csi1_clk_src.c),
2293 },
2294};
2295
2296static struct rcg_clk csi2_clk_src = {
2297 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2298 .set_rate = set_rate_hid,
2299 .freq_tbl = ftbl_camss_csi0_3_clk,
2300 .current_freq = &rcg_dummy_freq,
2301 .base = &virt_bases[MMSS_BASE],
2302 .c = {
2303 .dbg_name = "csi2_clk_src",
2304 .ops = &clk_ops_rcg,
2305 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2306 CLK_INIT(csi2_clk_src.c),
2307 },
2308};
2309
2310static struct rcg_clk csi3_clk_src = {
2311 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2312 .set_rate = set_rate_hid,
2313 .freq_tbl = ftbl_camss_csi0_3_clk,
2314 .current_freq = &rcg_dummy_freq,
2315 .base = &virt_bases[MMSS_BASE],
2316 .c = {
2317 .dbg_name = "csi3_clk_src",
2318 .ops = &clk_ops_rcg,
2319 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2320 CLK_INIT(csi3_clk_src.c),
2321 },
2322};
2323
2324static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2325 F_MM( 37500000, gpll0, 16, 0, 0),
2326 F_MM( 50000000, gpll0, 12, 0, 0),
2327 F_MM( 60000000, gpll0, 10, 0, 0),
2328 F_MM( 80000000, gpll0, 7.5, 0, 0),
2329 F_MM(100000000, gpll0, 6, 0, 0),
2330 F_MM(109090000, gpll0, 5.5, 0, 0),
2331 F_MM(150000000, gpll0, 4, 0, 0),
2332 F_MM(200000000, gpll0, 3, 0, 0),
2333 F_MM(228570000, mmpll0, 3.5, 0, 0),
2334 F_MM(266670000, mmpll0, 3, 0, 0),
2335 F_MM(320000000, mmpll0, 2.5, 0, 0),
2336 F_END
2337};
2338
2339static struct rcg_clk vfe0_clk_src = {
2340 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2341 .set_rate = set_rate_hid,
2342 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2343 .current_freq = &rcg_dummy_freq,
2344 .base = &virt_bases[MMSS_BASE],
2345 .c = {
2346 .dbg_name = "vfe0_clk_src",
2347 .ops = &clk_ops_rcg,
2348 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2349 HIGH, 320000000),
2350 CLK_INIT(vfe0_clk_src.c),
2351 },
2352};
2353
2354static struct rcg_clk vfe1_clk_src = {
2355 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2356 .set_rate = set_rate_hid,
2357 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2358 .current_freq = &rcg_dummy_freq,
2359 .base = &virt_bases[MMSS_BASE],
2360 .c = {
2361 .dbg_name = "vfe1_clk_src",
2362 .ops = &clk_ops_rcg,
2363 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2364 HIGH, 320000000),
2365 CLK_INIT(vfe1_clk_src.c),
2366 },
2367};
2368
2369static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2370 F_MM( 37500000, gpll0, 16, 0, 0),
2371 F_MM( 60000000, gpll0, 10, 0, 0),
2372 F_MM( 75000000, gpll0, 8, 0, 0),
2373 F_MM( 85710000, gpll0, 7, 0, 0),
2374 F_MM(100000000, gpll0, 6, 0, 0),
2375 F_MM(133330000, mmpll0, 6, 0, 0),
2376 F_MM(160000000, mmpll0, 5, 0, 0),
2377 F_MM(200000000, mmpll0, 4, 0, 0),
2378 F_MM(266670000, mmpll0, 3, 0, 0),
2379 F_MM(320000000, mmpll0, 2.5, 0, 0),
2380 F_END
2381};
2382
2383static struct rcg_clk mdp_clk_src = {
2384 .cmd_rcgr_reg = MDP_CMD_RCGR,
2385 .set_rate = set_rate_hid,
2386 .freq_tbl = ftbl_mdss_mdp_clk,
2387 .current_freq = &rcg_dummy_freq,
2388 .base = &virt_bases[MMSS_BASE],
2389 .c = {
2390 .dbg_name = "mdp_clk_src",
2391 .ops = &clk_ops_rcg,
2392 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2393 HIGH, 320000000),
2394 CLK_INIT(mdp_clk_src.c),
2395 },
2396};
2397
2398static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2399 F_MM(19200000, cxo, 1, 0, 0),
2400 F_END
2401};
2402
2403static struct rcg_clk cci_clk_src = {
2404 .cmd_rcgr_reg = CCI_CMD_RCGR,
2405 .set_rate = set_rate_hid,
2406 .freq_tbl = ftbl_camss_cci_cci_clk,
2407 .current_freq = &rcg_dummy_freq,
2408 .base = &virt_bases[MMSS_BASE],
2409 .c = {
2410 .dbg_name = "cci_clk_src",
2411 .ops = &clk_ops_rcg,
2412 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2413 CLK_INIT(cci_clk_src.c),
2414 },
2415};
2416
2417static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2418 F_MM( 10000, cxo, 16, 1, 120),
2419 F_MM( 20000, cxo, 16, 1, 50),
2420 F_MM( 6000000, gpll0, 10, 1, 10),
2421 F_MM(12000000, gpll0, 10, 1, 5),
2422 F_MM(13000000, gpll0, 10, 13, 60),
2423 F_MM(24000000, gpll0, 5, 1, 5),
2424 F_END
2425};
2426
2427static struct rcg_clk mmss_gp0_clk_src = {
2428 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2429 .set_rate = set_rate_mnd,
2430 .freq_tbl = ftbl_camss_gp0_1_clk,
2431 .current_freq = &rcg_dummy_freq,
2432 .base = &virt_bases[MMSS_BASE],
2433 .c = {
2434 .dbg_name = "mmss_gp0_clk_src",
2435 .ops = &clk_ops_rcg_mnd,
2436 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2437 CLK_INIT(mmss_gp0_clk_src.c),
2438 },
2439};
2440
2441static struct rcg_clk mmss_gp1_clk_src = {
2442 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2443 .set_rate = set_rate_mnd,
2444 .freq_tbl = ftbl_camss_gp0_1_clk,
2445 .current_freq = &rcg_dummy_freq,
2446 .base = &virt_bases[MMSS_BASE],
2447 .c = {
2448 .dbg_name = "mmss_gp1_clk_src",
2449 .ops = &clk_ops_rcg_mnd,
2450 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2451 CLK_INIT(mmss_gp1_clk_src.c),
2452 },
2453};
2454
2455static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2456 F_MM( 75000000, gpll0, 8, 0, 0),
2457 F_MM(150000000, gpll0, 4, 0, 0),
2458 F_MM(200000000, gpll0, 3, 0, 0),
2459 F_MM(228570000, mmpll0, 3.5, 0, 0),
2460 F_MM(266670000, mmpll0, 3, 0, 0),
2461 F_MM(320000000, mmpll0, 2.5, 0, 0),
2462 F_END
2463};
2464
2465static struct rcg_clk jpeg0_clk_src = {
2466 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2467 .set_rate = set_rate_hid,
2468 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2469 .current_freq = &rcg_dummy_freq,
2470 .base = &virt_bases[MMSS_BASE],
2471 .c = {
2472 .dbg_name = "jpeg0_clk_src",
2473 .ops = &clk_ops_rcg,
2474 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2475 HIGH, 320000000),
2476 CLK_INIT(jpeg0_clk_src.c),
2477 },
2478};
2479
2480static struct rcg_clk jpeg1_clk_src = {
2481 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2482 .set_rate = set_rate_hid,
2483 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2484 .current_freq = &rcg_dummy_freq,
2485 .base = &virt_bases[MMSS_BASE],
2486 .c = {
2487 .dbg_name = "jpeg1_clk_src",
2488 .ops = &clk_ops_rcg,
2489 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2490 HIGH, 320000000),
2491 CLK_INIT(jpeg1_clk_src.c),
2492 },
2493};
2494
2495static struct rcg_clk jpeg2_clk_src = {
2496 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2497 .set_rate = set_rate_hid,
2498 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2499 .current_freq = &rcg_dummy_freq,
2500 .base = &virt_bases[MMSS_BASE],
2501 .c = {
2502 .dbg_name = "jpeg2_clk_src",
2503 .ops = &clk_ops_rcg,
2504 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2505 HIGH, 320000000),
2506 CLK_INIT(jpeg2_clk_src.c),
2507 },
2508};
2509
2510static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2511 F_MM(66670000, gpll0, 9, 0, 0),
2512 F_END
2513};
2514
2515static struct rcg_clk mclk0_clk_src = {
2516 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2517 .set_rate = set_rate_hid,
2518 .freq_tbl = ftbl_camss_mclk0_3_clk,
2519 .current_freq = &rcg_dummy_freq,
2520 .base = &virt_bases[MMSS_BASE],
2521 .c = {
2522 .dbg_name = "mclk0_clk_src",
2523 .ops = &clk_ops_rcg,
2524 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2525 CLK_INIT(mclk0_clk_src.c),
2526 },
2527};
2528
2529static struct rcg_clk mclk1_clk_src = {
2530 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2531 .set_rate = set_rate_hid,
2532 .freq_tbl = ftbl_camss_mclk0_3_clk,
2533 .current_freq = &rcg_dummy_freq,
2534 .base = &virt_bases[MMSS_BASE],
2535 .c = {
2536 .dbg_name = "mclk1_clk_src",
2537 .ops = &clk_ops_rcg,
2538 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2539 CLK_INIT(mclk1_clk_src.c),
2540 },
2541};
2542
2543static struct rcg_clk mclk2_clk_src = {
2544 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2545 .set_rate = set_rate_hid,
2546 .freq_tbl = ftbl_camss_mclk0_3_clk,
2547 .current_freq = &rcg_dummy_freq,
2548 .base = &virt_bases[MMSS_BASE],
2549 .c = {
2550 .dbg_name = "mclk2_clk_src",
2551 .ops = &clk_ops_rcg,
2552 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2553 CLK_INIT(mclk2_clk_src.c),
2554 },
2555};
2556
2557static struct rcg_clk mclk3_clk_src = {
2558 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2559 .set_rate = set_rate_hid,
2560 .freq_tbl = ftbl_camss_mclk0_3_clk,
2561 .current_freq = &rcg_dummy_freq,
2562 .base = &virt_bases[MMSS_BASE],
2563 .c = {
2564 .dbg_name = "mclk3_clk_src",
2565 .ops = &clk_ops_rcg,
2566 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2567 CLK_INIT(mclk3_clk_src.c),
2568 },
2569};
2570
2571static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2572 F_MM(100000000, gpll0, 6, 0, 0),
2573 F_MM(200000000, mmpll0, 4, 0, 0),
2574 F_END
2575};
2576
2577static struct rcg_clk csi0phytimer_clk_src = {
2578 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2579 .set_rate = set_rate_hid,
2580 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2581 .current_freq = &rcg_dummy_freq,
2582 .base = &virt_bases[MMSS_BASE],
2583 .c = {
2584 .dbg_name = "csi0phytimer_clk_src",
2585 .ops = &clk_ops_rcg,
2586 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2587 CLK_INIT(csi0phytimer_clk_src.c),
2588 },
2589};
2590
2591static struct rcg_clk csi1phytimer_clk_src = {
2592 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2593 .set_rate = set_rate_hid,
2594 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2595 .current_freq = &rcg_dummy_freq,
2596 .base = &virt_bases[MMSS_BASE],
2597 .c = {
2598 .dbg_name = "csi1phytimer_clk_src",
2599 .ops = &clk_ops_rcg,
2600 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2601 CLK_INIT(csi1phytimer_clk_src.c),
2602 },
2603};
2604
2605static struct rcg_clk csi2phytimer_clk_src = {
2606 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2607 .set_rate = set_rate_hid,
2608 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2609 .current_freq = &rcg_dummy_freq,
2610 .base = &virt_bases[MMSS_BASE],
2611 .c = {
2612 .dbg_name = "csi2phytimer_clk_src",
2613 .ops = &clk_ops_rcg,
2614 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2615 CLK_INIT(csi2phytimer_clk_src.c),
2616 },
2617};
2618
2619static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2620 F_MM(150000000, gpll0, 4, 0, 0),
2621 F_MM(266670000, mmpll0, 3, 0, 0),
2622 F_MM(320000000, mmpll0, 2.5, 0, 0),
2623 F_END
2624};
2625
2626static struct rcg_clk cpp_clk_src = {
2627 .cmd_rcgr_reg = CPP_CMD_RCGR,
2628 .set_rate = set_rate_hid,
2629 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2630 .current_freq = &rcg_dummy_freq,
2631 .base = &virt_bases[MMSS_BASE],
2632 .c = {
2633 .dbg_name = "cpp_clk_src",
2634 .ops = &clk_ops_rcg,
2635 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2636 HIGH, 320000000),
2637 CLK_INIT(cpp_clk_src.c),
2638 },
2639};
2640
2641static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2642 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2643 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2644 F_END
2645};
2646
2647static struct rcg_clk byte0_clk_src = {
2648 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2649 .set_rate = set_rate_hid,
2650 .freq_tbl = ftbl_mdss_byte0_1_clk,
2651 .current_freq = &rcg_dummy_freq,
2652 .base = &virt_bases[MMSS_BASE],
2653 .c = {
2654 .dbg_name = "byte0_clk_src",
2655 .ops = &clk_ops_rcg,
2656 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2657 HIGH, 188000000),
2658 CLK_INIT(byte0_clk_src.c),
2659 },
2660};
2661
2662static struct rcg_clk byte1_clk_src = {
2663 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2664 .set_rate = set_rate_hid,
2665 .freq_tbl = ftbl_mdss_byte0_1_clk,
2666 .current_freq = &rcg_dummy_freq,
2667 .base = &virt_bases[MMSS_BASE],
2668 .c = {
2669 .dbg_name = "byte1_clk_src",
2670 .ops = &clk_ops_rcg,
2671 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2672 HIGH, 188000000),
2673 CLK_INIT(byte1_clk_src.c),
2674 },
2675};
2676
2677static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2678 F_MM(19200000, cxo, 1, 0, 0),
2679 F_END
2680};
2681
2682static struct rcg_clk edpaux_clk_src = {
2683 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2684 .set_rate = set_rate_hid,
2685 .freq_tbl = ftbl_mdss_edpaux_clk,
2686 .current_freq = &rcg_dummy_freq,
2687 .base = &virt_bases[MMSS_BASE],
2688 .c = {
2689 .dbg_name = "edpaux_clk_src",
2690 .ops = &clk_ops_rcg,
2691 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2692 CLK_INIT(edpaux_clk_src.c),
2693 },
2694};
2695
2696static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2697 F_MDSS(135000000, edppll_270, 2, 0, 0),
2698 F_MDSS(270000000, edppll_270, 11, 0, 0),
2699 F_END
2700};
2701
2702static struct rcg_clk edplink_clk_src = {
2703 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2704 .set_rate = set_rate_hid,
2705 .freq_tbl = ftbl_mdss_edplink_clk,
2706 .current_freq = &rcg_dummy_freq,
2707 .base = &virt_bases[MMSS_BASE],
2708 .c = {
2709 .dbg_name = "edplink_clk_src",
2710 .ops = &clk_ops_rcg,
2711 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2712 CLK_INIT(edplink_clk_src.c),
2713 },
2714};
2715
2716static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2717 F_MDSS(175000000, edppll_350, 2, 0, 0),
2718 F_MDSS(350000000, edppll_350, 11, 0, 0),
2719 F_END
2720};
2721
2722static struct rcg_clk edppixel_clk_src = {
2723 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2724 .set_rate = set_rate_mnd,
2725 .freq_tbl = ftbl_mdss_edppixel_clk,
2726 .current_freq = &rcg_dummy_freq,
2727 .base = &virt_bases[MMSS_BASE],
2728 .c = {
2729 .dbg_name = "edppixel_clk_src",
2730 .ops = &clk_ops_rcg_mnd,
2731 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2732 CLK_INIT(edppixel_clk_src.c),
2733 },
2734};
2735
2736static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2737 F_MM(19200000, cxo, 1, 0, 0),
2738 F_END
2739};
2740
2741static struct rcg_clk esc0_clk_src = {
2742 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2743 .set_rate = set_rate_hid,
2744 .freq_tbl = ftbl_mdss_esc0_1_clk,
2745 .current_freq = &rcg_dummy_freq,
2746 .base = &virt_bases[MMSS_BASE],
2747 .c = {
2748 .dbg_name = "esc0_clk_src",
2749 .ops = &clk_ops_rcg,
2750 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2751 CLK_INIT(esc0_clk_src.c),
2752 },
2753};
2754
2755static struct rcg_clk esc1_clk_src = {
2756 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2757 .set_rate = set_rate_hid,
2758 .freq_tbl = ftbl_mdss_esc0_1_clk,
2759 .current_freq = &rcg_dummy_freq,
2760 .base = &virt_bases[MMSS_BASE],
2761 .c = {
2762 .dbg_name = "esc1_clk_src",
2763 .ops = &clk_ops_rcg,
2764 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2765 CLK_INIT(esc1_clk_src.c),
2766 },
2767};
2768
2769static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2770 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2771 F_END
2772};
2773
2774static struct rcg_clk extpclk_clk_src = {
2775 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2776 .set_rate = set_rate_hid,
2777 .freq_tbl = ftbl_mdss_extpclk_clk,
2778 .current_freq = &rcg_dummy_freq,
2779 .base = &virt_bases[MMSS_BASE],
2780 .c = {
2781 .dbg_name = "extpclk_clk_src",
2782 .ops = &clk_ops_rcg,
2783 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2784 CLK_INIT(extpclk_clk_src.c),
2785 },
2786};
2787
2788static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2789 F_MDSS(19200000, cxo, 1, 0, 0),
2790 F_END
2791};
2792
2793static struct rcg_clk hdmi_clk_src = {
2794 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2795 .set_rate = set_rate_hid,
2796 .freq_tbl = ftbl_mdss_hdmi_clk,
2797 .current_freq = &rcg_dummy_freq,
2798 .base = &virt_bases[MMSS_BASE],
2799 .c = {
2800 .dbg_name = "hdmi_clk_src",
2801 .ops = &clk_ops_rcg,
2802 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2803 CLK_INIT(hdmi_clk_src.c),
2804 },
2805};
2806
2807static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2808 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2809 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2810 F_END
2811};
2812
2813static struct rcg_clk pclk0_clk_src = {
2814 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2815 .set_rate = set_rate_mnd,
2816 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2817 .current_freq = &rcg_dummy_freq,
2818 .base = &virt_bases[MMSS_BASE],
2819 .c = {
2820 .dbg_name = "pclk0_clk_src",
2821 .ops = &clk_ops_rcg_mnd,
2822 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2823 CLK_INIT(pclk0_clk_src.c),
2824 },
2825};
2826
2827static struct rcg_clk pclk1_clk_src = {
2828 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2829 .set_rate = set_rate_mnd,
2830 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2831 .current_freq = &rcg_dummy_freq,
2832 .base = &virt_bases[MMSS_BASE],
2833 .c = {
2834 .dbg_name = "pclk1_clk_src",
2835 .ops = &clk_ops_rcg_mnd,
2836 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2837 CLK_INIT(pclk1_clk_src.c),
2838 },
2839};
2840
2841static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2842 F_MDSS(19200000, cxo, 1, 0, 0),
2843 F_END
2844};
2845
2846static struct rcg_clk vsync_clk_src = {
2847 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2848 .set_rate = set_rate_hid,
2849 .freq_tbl = ftbl_mdss_vsync_clk,
2850 .current_freq = &rcg_dummy_freq,
2851 .base = &virt_bases[MMSS_BASE],
2852 .c = {
2853 .dbg_name = "vsync_clk_src",
2854 .ops = &clk_ops_rcg,
2855 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2856 CLK_INIT(vsync_clk_src.c),
2857 },
2858};
2859
2860static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2861 F_MM( 50000000, gpll0, 12, 0, 0),
2862 F_MM(100000000, gpll0, 6, 0, 0),
2863 F_MM(133330000, mmpll0, 6, 0, 0),
2864 F_MM(200000000, mmpll0, 4, 0, 0),
2865 F_MM(266670000, mmpll0, 3, 0, 0),
2866 F_MM(410000000, mmpll3, 2, 0, 0),
2867 F_END
2868};
2869
2870static struct rcg_clk vcodec0_clk_src = {
2871 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2872 .set_rate = set_rate_mnd,
2873 .freq_tbl = ftbl_venus0_vcodec0_clk,
2874 .current_freq = &rcg_dummy_freq,
2875 .base = &virt_bases[MMSS_BASE],
2876 .c = {
2877 .dbg_name = "vcodec0_clk_src",
2878 .ops = &clk_ops_rcg_mnd,
2879 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2880 HIGH, 410000000),
2881 CLK_INIT(vcodec0_clk_src.c),
2882 },
2883};
2884
2885static struct branch_clk camss_cci_cci_ahb_clk = {
2886 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002887 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002888 .base = &virt_bases[MMSS_BASE],
2889 .c = {
2890 .dbg_name = "camss_cci_cci_ahb_clk",
2891 .ops = &clk_ops_branch,
2892 CLK_INIT(camss_cci_cci_ahb_clk.c),
2893 },
2894};
2895
2896static struct branch_clk camss_cci_cci_clk = {
2897 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2898 .parent = &cci_clk_src.c,
2899 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002900 .base = &virt_bases[MMSS_BASE],
2901 .c = {
2902 .dbg_name = "camss_cci_cci_clk",
2903 .ops = &clk_ops_branch,
2904 CLK_INIT(camss_cci_cci_clk.c),
2905 },
2906};
2907
2908static struct branch_clk camss_csi0_ahb_clk = {
2909 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002910 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002911 .base = &virt_bases[MMSS_BASE],
2912 .c = {
2913 .dbg_name = "camss_csi0_ahb_clk",
2914 .ops = &clk_ops_branch,
2915 CLK_INIT(camss_csi0_ahb_clk.c),
2916 },
2917};
2918
2919static struct branch_clk camss_csi0_clk = {
2920 .cbcr_reg = CAMSS_CSI0_CBCR,
2921 .parent = &csi0_clk_src.c,
2922 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002923 .base = &virt_bases[MMSS_BASE],
2924 .c = {
2925 .dbg_name = "camss_csi0_clk",
2926 .ops = &clk_ops_branch,
2927 CLK_INIT(camss_csi0_clk.c),
2928 },
2929};
2930
2931static struct branch_clk camss_csi0phy_clk = {
2932 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2933 .parent = &csi0_clk_src.c,
2934 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002935 .base = &virt_bases[MMSS_BASE],
2936 .c = {
2937 .dbg_name = "camss_csi0phy_clk",
2938 .ops = &clk_ops_branch,
2939 CLK_INIT(camss_csi0phy_clk.c),
2940 },
2941};
2942
2943static struct branch_clk camss_csi0pix_clk = {
2944 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2945 .parent = &csi0_clk_src.c,
2946 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002947 .base = &virt_bases[MMSS_BASE],
2948 .c = {
2949 .dbg_name = "camss_csi0pix_clk",
2950 .ops = &clk_ops_branch,
2951 CLK_INIT(camss_csi0pix_clk.c),
2952 },
2953};
2954
2955static struct branch_clk camss_csi0rdi_clk = {
2956 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2957 .parent = &csi0_clk_src.c,
2958 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002959 .base = &virt_bases[MMSS_BASE],
2960 .c = {
2961 .dbg_name = "camss_csi0rdi_clk",
2962 .ops = &clk_ops_branch,
2963 CLK_INIT(camss_csi0rdi_clk.c),
2964 },
2965};
2966
2967static struct branch_clk camss_csi1_ahb_clk = {
2968 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002969 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002970 .base = &virt_bases[MMSS_BASE],
2971 .c = {
2972 .dbg_name = "camss_csi1_ahb_clk",
2973 .ops = &clk_ops_branch,
2974 CLK_INIT(camss_csi1_ahb_clk.c),
2975 },
2976};
2977
2978static struct branch_clk camss_csi1_clk = {
2979 .cbcr_reg = CAMSS_CSI1_CBCR,
2980 .parent = &csi1_clk_src.c,
2981 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002982 .base = &virt_bases[MMSS_BASE],
2983 .c = {
2984 .dbg_name = "camss_csi1_clk",
2985 .ops = &clk_ops_branch,
2986 CLK_INIT(camss_csi1_clk.c),
2987 },
2988};
2989
2990static struct branch_clk camss_csi1phy_clk = {
2991 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
2992 .parent = &csi1_clk_src.c,
2993 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002994 .base = &virt_bases[MMSS_BASE],
2995 .c = {
2996 .dbg_name = "camss_csi1phy_clk",
2997 .ops = &clk_ops_branch,
2998 CLK_INIT(camss_csi1phy_clk.c),
2999 },
3000};
3001
3002static struct branch_clk camss_csi1pix_clk = {
3003 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3004 .parent = &csi1_clk_src.c,
3005 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003006 .base = &virt_bases[MMSS_BASE],
3007 .c = {
3008 .dbg_name = "camss_csi1pix_clk",
3009 .ops = &clk_ops_branch,
3010 CLK_INIT(camss_csi1pix_clk.c),
3011 },
3012};
3013
3014static struct branch_clk camss_csi1rdi_clk = {
3015 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3016 .parent = &csi1_clk_src.c,
3017 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003018 .base = &virt_bases[MMSS_BASE],
3019 .c = {
3020 .dbg_name = "camss_csi1rdi_clk",
3021 .ops = &clk_ops_branch,
3022 CLK_INIT(camss_csi1rdi_clk.c),
3023 },
3024};
3025
3026static struct branch_clk camss_csi2_ahb_clk = {
3027 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003028 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003029 .base = &virt_bases[MMSS_BASE],
3030 .c = {
3031 .dbg_name = "camss_csi2_ahb_clk",
3032 .ops = &clk_ops_branch,
3033 CLK_INIT(camss_csi2_ahb_clk.c),
3034 },
3035};
3036
3037static struct branch_clk camss_csi2_clk = {
3038 .cbcr_reg = CAMSS_CSI2_CBCR,
3039 .parent = &csi2_clk_src.c,
3040 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003041 .base = &virt_bases[MMSS_BASE],
3042 .c = {
3043 .dbg_name = "camss_csi2_clk",
3044 .ops = &clk_ops_branch,
3045 CLK_INIT(camss_csi2_clk.c),
3046 },
3047};
3048
3049static struct branch_clk camss_csi2phy_clk = {
3050 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3051 .parent = &csi2_clk_src.c,
3052 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003053 .base = &virt_bases[MMSS_BASE],
3054 .c = {
3055 .dbg_name = "camss_csi2phy_clk",
3056 .ops = &clk_ops_branch,
3057 CLK_INIT(camss_csi2phy_clk.c),
3058 },
3059};
3060
3061static struct branch_clk camss_csi2pix_clk = {
3062 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3063 .parent = &csi2_clk_src.c,
3064 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003065 .base = &virt_bases[MMSS_BASE],
3066 .c = {
3067 .dbg_name = "camss_csi2pix_clk",
3068 .ops = &clk_ops_branch,
3069 CLK_INIT(camss_csi2pix_clk.c),
3070 },
3071};
3072
3073static struct branch_clk camss_csi2rdi_clk = {
3074 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3075 .parent = &csi2_clk_src.c,
3076 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003077 .base = &virt_bases[MMSS_BASE],
3078 .c = {
3079 .dbg_name = "camss_csi2rdi_clk",
3080 .ops = &clk_ops_branch,
3081 CLK_INIT(camss_csi2rdi_clk.c),
3082 },
3083};
3084
3085static struct branch_clk camss_csi3_ahb_clk = {
3086 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003087 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003088 .base = &virt_bases[MMSS_BASE],
3089 .c = {
3090 .dbg_name = "camss_csi3_ahb_clk",
3091 .ops = &clk_ops_branch,
3092 CLK_INIT(camss_csi3_ahb_clk.c),
3093 },
3094};
3095
3096static struct branch_clk camss_csi3_clk = {
3097 .cbcr_reg = CAMSS_CSI3_CBCR,
3098 .parent = &csi3_clk_src.c,
3099 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003100 .base = &virt_bases[MMSS_BASE],
3101 .c = {
3102 .dbg_name = "camss_csi3_clk",
3103 .ops = &clk_ops_branch,
3104 CLK_INIT(camss_csi3_clk.c),
3105 },
3106};
3107
3108static struct branch_clk camss_csi3phy_clk = {
3109 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3110 .parent = &csi3_clk_src.c,
3111 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003112 .base = &virt_bases[MMSS_BASE],
3113 .c = {
3114 .dbg_name = "camss_csi3phy_clk",
3115 .ops = &clk_ops_branch,
3116 CLK_INIT(camss_csi3phy_clk.c),
3117 },
3118};
3119
3120static struct branch_clk camss_csi3pix_clk = {
3121 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3122 .parent = &csi3_clk_src.c,
3123 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003124 .base = &virt_bases[MMSS_BASE],
3125 .c = {
3126 .dbg_name = "camss_csi3pix_clk",
3127 .ops = &clk_ops_branch,
3128 CLK_INIT(camss_csi3pix_clk.c),
3129 },
3130};
3131
3132static struct branch_clk camss_csi3rdi_clk = {
3133 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3134 .parent = &csi3_clk_src.c,
3135 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003136 .base = &virt_bases[MMSS_BASE],
3137 .c = {
3138 .dbg_name = "camss_csi3rdi_clk",
3139 .ops = &clk_ops_branch,
3140 CLK_INIT(camss_csi3rdi_clk.c),
3141 },
3142};
3143
3144static struct branch_clk camss_csi_vfe0_clk = {
3145 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3146 .parent = &vfe0_clk_src.c,
3147 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003148 .base = &virt_bases[MMSS_BASE],
3149 .c = {
3150 .dbg_name = "camss_csi_vfe0_clk",
3151 .ops = &clk_ops_branch,
3152 CLK_INIT(camss_csi_vfe0_clk.c),
3153 },
3154};
3155
3156static struct branch_clk camss_csi_vfe1_clk = {
3157 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3158 .parent = &vfe1_clk_src.c,
3159 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003160 .base = &virt_bases[MMSS_BASE],
3161 .c = {
3162 .dbg_name = "camss_csi_vfe1_clk",
3163 .ops = &clk_ops_branch,
3164 CLK_INIT(camss_csi_vfe1_clk.c),
3165 },
3166};
3167
3168static struct branch_clk camss_gp0_clk = {
3169 .cbcr_reg = CAMSS_GP0_CBCR,
3170 .parent = &mmss_gp0_clk_src.c,
3171 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003172 .base = &virt_bases[MMSS_BASE],
3173 .c = {
3174 .dbg_name = "camss_gp0_clk",
3175 .ops = &clk_ops_branch,
3176 CLK_INIT(camss_gp0_clk.c),
3177 },
3178};
3179
3180static struct branch_clk camss_gp1_clk = {
3181 .cbcr_reg = CAMSS_GP1_CBCR,
3182 .parent = &mmss_gp1_clk_src.c,
3183 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003184 .base = &virt_bases[MMSS_BASE],
3185 .c = {
3186 .dbg_name = "camss_gp1_clk",
3187 .ops = &clk_ops_branch,
3188 CLK_INIT(camss_gp1_clk.c),
3189 },
3190};
3191
3192static struct branch_clk camss_ispif_ahb_clk = {
3193 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003194 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003195 .base = &virt_bases[MMSS_BASE],
3196 .c = {
3197 .dbg_name = "camss_ispif_ahb_clk",
3198 .ops = &clk_ops_branch,
3199 CLK_INIT(camss_ispif_ahb_clk.c),
3200 },
3201};
3202
3203static struct branch_clk camss_jpeg_jpeg0_clk = {
3204 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3205 .parent = &jpeg0_clk_src.c,
3206 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003207 .base = &virt_bases[MMSS_BASE],
3208 .c = {
3209 .dbg_name = "camss_jpeg_jpeg0_clk",
3210 .ops = &clk_ops_branch,
3211 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3212 },
3213};
3214
3215static struct branch_clk camss_jpeg_jpeg1_clk = {
3216 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3217 .parent = &jpeg1_clk_src.c,
3218 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003219 .base = &virt_bases[MMSS_BASE],
3220 .c = {
3221 .dbg_name = "camss_jpeg_jpeg1_clk",
3222 .ops = &clk_ops_branch,
3223 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3224 },
3225};
3226
3227static struct branch_clk camss_jpeg_jpeg2_clk = {
3228 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3229 .parent = &jpeg2_clk_src.c,
3230 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003231 .base = &virt_bases[MMSS_BASE],
3232 .c = {
3233 .dbg_name = "camss_jpeg_jpeg2_clk",
3234 .ops = &clk_ops_branch,
3235 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3236 },
3237};
3238
3239static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3240 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003241 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003242 .base = &virt_bases[MMSS_BASE],
3243 .c = {
3244 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3245 .ops = &clk_ops_branch,
3246 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3247 },
3248};
3249
3250static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3251 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3252 .parent = &axi_clk_src.c,
3253 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003254 .base = &virt_bases[MMSS_BASE],
3255 .c = {
3256 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3257 .ops = &clk_ops_branch,
3258 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3259 },
3260};
3261
3262static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3263 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003264 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003265 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003266 .base = &virt_bases[MMSS_BASE],
3267 .c = {
3268 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3269 .ops = &clk_ops_branch,
3270 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3271 },
3272};
3273
3274static struct branch_clk camss_mclk0_clk = {
3275 .cbcr_reg = CAMSS_MCLK0_CBCR,
3276 .parent = &mclk0_clk_src.c,
3277 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003278 .base = &virt_bases[MMSS_BASE],
3279 .c = {
3280 .dbg_name = "camss_mclk0_clk",
3281 .ops = &clk_ops_branch,
3282 CLK_INIT(camss_mclk0_clk.c),
3283 },
3284};
3285
3286static struct branch_clk camss_mclk1_clk = {
3287 .cbcr_reg = CAMSS_MCLK1_CBCR,
3288 .parent = &mclk1_clk_src.c,
3289 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003290 .base = &virt_bases[MMSS_BASE],
3291 .c = {
3292 .dbg_name = "camss_mclk1_clk",
3293 .ops = &clk_ops_branch,
3294 CLK_INIT(camss_mclk1_clk.c),
3295 },
3296};
3297
3298static struct branch_clk camss_mclk2_clk = {
3299 .cbcr_reg = CAMSS_MCLK2_CBCR,
3300 .parent = &mclk2_clk_src.c,
3301 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003302 .base = &virt_bases[MMSS_BASE],
3303 .c = {
3304 .dbg_name = "camss_mclk2_clk",
3305 .ops = &clk_ops_branch,
3306 CLK_INIT(camss_mclk2_clk.c),
3307 },
3308};
3309
3310static struct branch_clk camss_mclk3_clk = {
3311 .cbcr_reg = CAMSS_MCLK3_CBCR,
3312 .parent = &mclk3_clk_src.c,
3313 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003314 .base = &virt_bases[MMSS_BASE],
3315 .c = {
3316 .dbg_name = "camss_mclk3_clk",
3317 .ops = &clk_ops_branch,
3318 CLK_INIT(camss_mclk3_clk.c),
3319 },
3320};
3321
3322static struct branch_clk camss_micro_ahb_clk = {
3323 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003324 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003325 .base = &virt_bases[MMSS_BASE],
3326 .c = {
3327 .dbg_name = "camss_micro_ahb_clk",
3328 .ops = &clk_ops_branch,
3329 CLK_INIT(camss_micro_ahb_clk.c),
3330 },
3331};
3332
3333static struct branch_clk camss_phy0_csi0phytimer_clk = {
3334 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3335 .parent = &csi0phytimer_clk_src.c,
3336 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003337 .base = &virt_bases[MMSS_BASE],
3338 .c = {
3339 .dbg_name = "camss_phy0_csi0phytimer_clk",
3340 .ops = &clk_ops_branch,
3341 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3342 },
3343};
3344
3345static struct branch_clk camss_phy1_csi1phytimer_clk = {
3346 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3347 .parent = &csi1phytimer_clk_src.c,
3348 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003349 .base = &virt_bases[MMSS_BASE],
3350 .c = {
3351 .dbg_name = "camss_phy1_csi1phytimer_clk",
3352 .ops = &clk_ops_branch,
3353 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3354 },
3355};
3356
3357static struct branch_clk camss_phy2_csi2phytimer_clk = {
3358 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3359 .parent = &csi2phytimer_clk_src.c,
3360 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003361 .base = &virt_bases[MMSS_BASE],
3362 .c = {
3363 .dbg_name = "camss_phy2_csi2phytimer_clk",
3364 .ops = &clk_ops_branch,
3365 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3366 },
3367};
3368
3369static struct branch_clk camss_top_ahb_clk = {
3370 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003371 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003372 .base = &virt_bases[MMSS_BASE],
3373 .c = {
3374 .dbg_name = "camss_top_ahb_clk",
3375 .ops = &clk_ops_branch,
3376 CLK_INIT(camss_top_ahb_clk.c),
3377 },
3378};
3379
3380static struct branch_clk camss_vfe_cpp_ahb_clk = {
3381 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003382 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003383 .base = &virt_bases[MMSS_BASE],
3384 .c = {
3385 .dbg_name = "camss_vfe_cpp_ahb_clk",
3386 .ops = &clk_ops_branch,
3387 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3388 },
3389};
3390
3391static struct branch_clk camss_vfe_cpp_clk = {
3392 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3393 .parent = &cpp_clk_src.c,
3394 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003395 .base = &virt_bases[MMSS_BASE],
3396 .c = {
3397 .dbg_name = "camss_vfe_cpp_clk",
3398 .ops = &clk_ops_branch,
3399 CLK_INIT(camss_vfe_cpp_clk.c),
3400 },
3401};
3402
3403static struct branch_clk camss_vfe_vfe0_clk = {
3404 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3405 .parent = &vfe0_clk_src.c,
3406 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003407 .base = &virt_bases[MMSS_BASE],
3408 .c = {
3409 .dbg_name = "camss_vfe_vfe0_clk",
3410 .ops = &clk_ops_branch,
3411 CLK_INIT(camss_vfe_vfe0_clk.c),
3412 },
3413};
3414
3415static struct branch_clk camss_vfe_vfe1_clk = {
3416 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3417 .parent = &vfe1_clk_src.c,
3418 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003419 .base = &virt_bases[MMSS_BASE],
3420 .c = {
3421 .dbg_name = "camss_vfe_vfe1_clk",
3422 .ops = &clk_ops_branch,
3423 CLK_INIT(camss_vfe_vfe1_clk.c),
3424 },
3425};
3426
3427static struct branch_clk camss_vfe_vfe_ahb_clk = {
3428 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003429 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003430 .base = &virt_bases[MMSS_BASE],
3431 .c = {
3432 .dbg_name = "camss_vfe_vfe_ahb_clk",
3433 .ops = &clk_ops_branch,
3434 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3435 },
3436};
3437
3438static struct branch_clk camss_vfe_vfe_axi_clk = {
3439 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3440 .parent = &axi_clk_src.c,
3441 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003442 .base = &virt_bases[MMSS_BASE],
3443 .c = {
3444 .dbg_name = "camss_vfe_vfe_axi_clk",
3445 .ops = &clk_ops_branch,
3446 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3447 },
3448};
3449
3450static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3451 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003452 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003453 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003454 .base = &virt_bases[MMSS_BASE],
3455 .c = {
3456 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3457 .ops = &clk_ops_branch,
3458 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3459 },
3460};
3461
3462static struct branch_clk mdss_ahb_clk = {
3463 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003464 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003465 .base = &virt_bases[MMSS_BASE],
3466 .c = {
3467 .dbg_name = "mdss_ahb_clk",
3468 .ops = &clk_ops_branch,
3469 CLK_INIT(mdss_ahb_clk.c),
3470 },
3471};
3472
3473static struct branch_clk mdss_axi_clk = {
3474 .cbcr_reg = MDSS_AXI_CBCR,
3475 .parent = &axi_clk_src.c,
3476 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003477 .base = &virt_bases[MMSS_BASE],
3478 .c = {
3479 .dbg_name = "mdss_axi_clk",
3480 .ops = &clk_ops_branch,
3481 CLK_INIT(mdss_axi_clk.c),
3482 },
3483};
3484
3485static struct branch_clk mdss_byte0_clk = {
3486 .cbcr_reg = MDSS_BYTE0_CBCR,
3487 .parent = &byte0_clk_src.c,
3488 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003489 .base = &virt_bases[MMSS_BASE],
3490 .c = {
3491 .dbg_name = "mdss_byte0_clk",
3492 .ops = &clk_ops_branch,
3493 CLK_INIT(mdss_byte0_clk.c),
3494 },
3495};
3496
3497static struct branch_clk mdss_byte1_clk = {
3498 .cbcr_reg = MDSS_BYTE1_CBCR,
3499 .parent = &byte1_clk_src.c,
3500 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003501 .base = &virt_bases[MMSS_BASE],
3502 .c = {
3503 .dbg_name = "mdss_byte1_clk",
3504 .ops = &clk_ops_branch,
3505 CLK_INIT(mdss_byte1_clk.c),
3506 },
3507};
3508
3509static struct branch_clk mdss_edpaux_clk = {
3510 .cbcr_reg = MDSS_EDPAUX_CBCR,
3511 .parent = &edpaux_clk_src.c,
3512 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003513 .base = &virt_bases[MMSS_BASE],
3514 .c = {
3515 .dbg_name = "mdss_edpaux_clk",
3516 .ops = &clk_ops_branch,
3517 CLK_INIT(mdss_edpaux_clk.c),
3518 },
3519};
3520
3521static struct branch_clk mdss_edplink_clk = {
3522 .cbcr_reg = MDSS_EDPLINK_CBCR,
3523 .parent = &edplink_clk_src.c,
3524 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003525 .base = &virt_bases[MMSS_BASE],
3526 .c = {
3527 .dbg_name = "mdss_edplink_clk",
3528 .ops = &clk_ops_branch,
3529 CLK_INIT(mdss_edplink_clk.c),
3530 },
3531};
3532
3533static struct branch_clk mdss_edppixel_clk = {
3534 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3535 .parent = &edppixel_clk_src.c,
3536 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003537 .base = &virt_bases[MMSS_BASE],
3538 .c = {
3539 .dbg_name = "mdss_edppixel_clk",
3540 .ops = &clk_ops_branch,
3541 CLK_INIT(mdss_edppixel_clk.c),
3542 },
3543};
3544
3545static struct branch_clk mdss_esc0_clk = {
3546 .cbcr_reg = MDSS_ESC0_CBCR,
3547 .parent = &esc0_clk_src.c,
3548 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003549 .base = &virt_bases[MMSS_BASE],
3550 .c = {
3551 .dbg_name = "mdss_esc0_clk",
3552 .ops = &clk_ops_branch,
3553 CLK_INIT(mdss_esc0_clk.c),
3554 },
3555};
3556
3557static struct branch_clk mdss_esc1_clk = {
3558 .cbcr_reg = MDSS_ESC1_CBCR,
3559 .parent = &esc1_clk_src.c,
3560 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003561 .base = &virt_bases[MMSS_BASE],
3562 .c = {
3563 .dbg_name = "mdss_esc1_clk",
3564 .ops = &clk_ops_branch,
3565 CLK_INIT(mdss_esc1_clk.c),
3566 },
3567};
3568
3569static struct branch_clk mdss_extpclk_clk = {
3570 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3571 .parent = &extpclk_clk_src.c,
3572 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003573 .base = &virt_bases[MMSS_BASE],
3574 .c = {
3575 .dbg_name = "mdss_extpclk_clk",
3576 .ops = &clk_ops_branch,
3577 CLK_INIT(mdss_extpclk_clk.c),
3578 },
3579};
3580
3581static struct branch_clk mdss_hdmi_ahb_clk = {
3582 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003583 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003584 .base = &virt_bases[MMSS_BASE],
3585 .c = {
3586 .dbg_name = "mdss_hdmi_ahb_clk",
3587 .ops = &clk_ops_branch,
3588 CLK_INIT(mdss_hdmi_ahb_clk.c),
3589 },
3590};
3591
3592static struct branch_clk mdss_hdmi_clk = {
3593 .cbcr_reg = MDSS_HDMI_CBCR,
3594 .parent = &hdmi_clk_src.c,
3595 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003596 .base = &virt_bases[MMSS_BASE],
3597 .c = {
3598 .dbg_name = "mdss_hdmi_clk",
3599 .ops = &clk_ops_branch,
3600 CLK_INIT(mdss_hdmi_clk.c),
3601 },
3602};
3603
3604static struct branch_clk mdss_mdp_clk = {
3605 .cbcr_reg = MDSS_MDP_CBCR,
3606 .parent = &mdp_clk_src.c,
3607 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003608 .base = &virt_bases[MMSS_BASE],
3609 .c = {
3610 .dbg_name = "mdss_mdp_clk",
3611 .ops = &clk_ops_branch,
3612 CLK_INIT(mdss_mdp_clk.c),
3613 },
3614};
3615
3616static struct branch_clk mdss_mdp_lut_clk = {
3617 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3618 .parent = &mdp_clk_src.c,
3619 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003620 .base = &virt_bases[MMSS_BASE],
3621 .c = {
3622 .dbg_name = "mdss_mdp_lut_clk",
3623 .ops = &clk_ops_branch,
3624 CLK_INIT(mdss_mdp_lut_clk.c),
3625 },
3626};
3627
3628static struct branch_clk mdss_pclk0_clk = {
3629 .cbcr_reg = MDSS_PCLK0_CBCR,
3630 .parent = &pclk0_clk_src.c,
3631 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003632 .base = &virt_bases[MMSS_BASE],
3633 .c = {
3634 .dbg_name = "mdss_pclk0_clk",
3635 .ops = &clk_ops_branch,
3636 CLK_INIT(mdss_pclk0_clk.c),
3637 },
3638};
3639
3640static struct branch_clk mdss_pclk1_clk = {
3641 .cbcr_reg = MDSS_PCLK1_CBCR,
3642 .parent = &pclk1_clk_src.c,
3643 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003644 .base = &virt_bases[MMSS_BASE],
3645 .c = {
3646 .dbg_name = "mdss_pclk1_clk",
3647 .ops = &clk_ops_branch,
3648 CLK_INIT(mdss_pclk1_clk.c),
3649 },
3650};
3651
3652static struct branch_clk mdss_vsync_clk = {
3653 .cbcr_reg = MDSS_VSYNC_CBCR,
3654 .parent = &vsync_clk_src.c,
3655 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003656 .base = &virt_bases[MMSS_BASE],
3657 .c = {
3658 .dbg_name = "mdss_vsync_clk",
3659 .ops = &clk_ops_branch,
3660 CLK_INIT(mdss_vsync_clk.c),
3661 },
3662};
3663
3664static struct branch_clk mmss_misc_ahb_clk = {
3665 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003666 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003667 .base = &virt_bases[MMSS_BASE],
3668 .c = {
3669 .dbg_name = "mmss_misc_ahb_clk",
3670 .ops = &clk_ops_branch,
3671 CLK_INIT(mmss_misc_ahb_clk.c),
3672 },
3673};
3674
3675static struct branch_clk mmss_mmssnoc_ahb_clk = {
3676 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003677 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003678 .base = &virt_bases[MMSS_BASE],
3679 .c = {
3680 .dbg_name = "mmss_mmssnoc_ahb_clk",
3681 .ops = &clk_ops_branch,
3682 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3683 },
3684};
3685
3686static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3687 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003688 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003689 .base = &virt_bases[MMSS_BASE],
3690 .c = {
3691 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3692 .ops = &clk_ops_branch,
3693 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3694 },
3695};
3696
3697static struct branch_clk mmss_mmssnoc_axi_clk = {
3698 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3699 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003700 /* The bus driver needs set_rate to go through to the parent */
3701 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003702 .base = &virt_bases[MMSS_BASE],
3703 .c = {
3704 .dbg_name = "mmss_mmssnoc_axi_clk",
3705 .ops = &clk_ops_branch,
3706 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3707 },
3708};
3709
3710static struct branch_clk mmss_s0_axi_clk = {
3711 .cbcr_reg = MMSS_S0_AXI_CBCR,
3712 .parent = &axi_clk_src.c,
3713 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003714 .base = &virt_bases[MMSS_BASE],
3715 .c = {
3716 .dbg_name = "mmss_s0_axi_clk",
3717 .ops = &clk_ops_branch,
3718 CLK_INIT(mmss_s0_axi_clk.c),
3719 },
3720};
3721
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003722struct branch_clk ocmemnoc_clk = {
3723 .cbcr_reg = OCMEMNOC_CBCR,
3724 .parent = &ocmemnoc_clk_src.c,
3725 .has_sibling = 0,
3726 .bcr_reg = 0x50b0,
3727 .base = &virt_bases[MMSS_BASE],
3728 .c = {
3729 .dbg_name = "ocmemnoc_clk",
3730 .ops = &clk_ops_branch,
3731 CLK_INIT(ocmemnoc_clk.c),
3732 },
3733};
3734
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003735static struct branch_clk venus0_ahb_clk = {
3736 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003737 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003738 .base = &virt_bases[MMSS_BASE],
3739 .c = {
3740 .dbg_name = "venus0_ahb_clk",
3741 .ops = &clk_ops_branch,
3742 CLK_INIT(venus0_ahb_clk.c),
3743 },
3744};
3745
3746static struct branch_clk venus0_axi_clk = {
3747 .cbcr_reg = VENUS0_AXI_CBCR,
3748 .parent = &axi_clk_src.c,
3749 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003750 .base = &virt_bases[MMSS_BASE],
3751 .c = {
3752 .dbg_name = "venus0_axi_clk",
3753 .ops = &clk_ops_branch,
3754 CLK_INIT(venus0_axi_clk.c),
3755 },
3756};
3757
3758static struct branch_clk venus0_ocmemnoc_clk = {
3759 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003760 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003761 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003762 .base = &virt_bases[MMSS_BASE],
3763 .c = {
3764 .dbg_name = "venus0_ocmemnoc_clk",
3765 .ops = &clk_ops_branch,
3766 CLK_INIT(venus0_ocmemnoc_clk.c),
3767 },
3768};
3769
3770static struct branch_clk venus0_vcodec0_clk = {
3771 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3772 .parent = &vcodec0_clk_src.c,
3773 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003774 .base = &virt_bases[MMSS_BASE],
3775 .c = {
3776 .dbg_name = "venus0_vcodec0_clk",
3777 .ops = &clk_ops_branch,
3778 CLK_INIT(venus0_vcodec0_clk.c),
3779 },
3780};
3781
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003782static struct branch_clk oxilicx_axi_clk = {
3783 .cbcr_reg = OXILICX_AXI_CBCR,
3784 .parent = &axi_clk_src.c,
3785 .has_sibling = 1,
3786 .base = &virt_bases[MMSS_BASE],
3787 .c = {
3788 .dbg_name = "oxilicx_axi_clk",
3789 .ops = &clk_ops_branch,
3790 CLK_INIT(oxilicx_axi_clk.c),
3791 },
3792};
3793
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003794static struct branch_clk oxili_gfx3d_clk = {
3795 .cbcr_reg = OXILI_GFX3D_CBCR,
3796 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003797 .base = &virt_bases[MMSS_BASE],
3798 .c = {
3799 .dbg_name = "oxili_gfx3d_clk",
3800 .ops = &clk_ops_branch,
3801 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003802 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003803 },
3804};
3805
3806static struct branch_clk oxilicx_ahb_clk = {
3807 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003808 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003809 .base = &virt_bases[MMSS_BASE],
3810 .c = {
3811 .dbg_name = "oxilicx_ahb_clk",
3812 .ops = &clk_ops_branch,
3813 CLK_INIT(oxilicx_ahb_clk.c),
3814 },
3815};
3816
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003817static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3818 F_LPASS(28800000, lpapll0, 1, 15, 256),
3819 F_END
3820};
3821
3822static struct rcg_clk audio_core_slimbus_core_clk_src = {
3823 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3824 .set_rate = set_rate_mnd,
3825 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3826 .current_freq = &rcg_dummy_freq,
3827 .base = &virt_bases[LPASS_BASE],
3828 .c = {
3829 .dbg_name = "audio_core_slimbus_core_clk_src",
3830 .ops = &clk_ops_rcg_mnd,
3831 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3832 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3833 },
3834};
3835
3836static struct branch_clk audio_core_slimbus_core_clk = {
3837 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3838 .parent = &audio_core_slimbus_core_clk_src.c,
3839 .base = &virt_bases[LPASS_BASE],
3840 .c = {
3841 .dbg_name = "audio_core_slimbus_core_clk",
3842 .ops = &clk_ops_branch,
3843 CLK_INIT(audio_core_slimbus_core_clk.c),
3844 },
3845};
3846
3847static struct branch_clk audio_core_slimbus_lfabif_clk = {
3848 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3849 .has_sibling = 1,
3850 .base = &virt_bases[LPASS_BASE],
3851 .c = {
3852 .dbg_name = "audio_core_slimbus_lfabif_clk",
3853 .ops = &clk_ops_branch,
3854 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3855 },
3856};
3857
3858static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3859 F_LPASS( 512000, lpapll0, 16, 1, 60),
3860 F_LPASS( 768000, lpapll0, 16, 1, 40),
3861 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3862 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3863 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3864 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3865 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3866 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3867 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3868 F_LPASS(12288000, lpapll0, 10, 1, 4),
3869 F_END
3870};
3871
3872static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3873 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3874 .set_rate = set_rate_mnd,
3875 .freq_tbl = ftbl_audio_core_lpaif_clock,
3876 .current_freq = &rcg_dummy_freq,
3877 .base = &virt_bases[LPASS_BASE],
3878 .c = {
3879 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3880 .ops = &clk_ops_rcg_mnd,
3881 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3882 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3883 },
3884};
3885
3886static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3887 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3888 .set_rate = set_rate_mnd,
3889 .freq_tbl = ftbl_audio_core_lpaif_clock,
3890 .current_freq = &rcg_dummy_freq,
3891 .base = &virt_bases[LPASS_BASE],
3892 .c = {
3893 .dbg_name = "audio_core_lpaif_pri_clk_src",
3894 .ops = &clk_ops_rcg_mnd,
3895 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3896 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3897 },
3898};
3899
3900static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3901 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3902 .set_rate = set_rate_mnd,
3903 .freq_tbl = ftbl_audio_core_lpaif_clock,
3904 .current_freq = &rcg_dummy_freq,
3905 .base = &virt_bases[LPASS_BASE],
3906 .c = {
3907 .dbg_name = "audio_core_lpaif_sec_clk_src",
3908 .ops = &clk_ops_rcg_mnd,
3909 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3910 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3911 },
3912};
3913
3914static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3915 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3916 .set_rate = set_rate_mnd,
3917 .freq_tbl = ftbl_audio_core_lpaif_clock,
3918 .current_freq = &rcg_dummy_freq,
3919 .base = &virt_bases[LPASS_BASE],
3920 .c = {
3921 .dbg_name = "audio_core_lpaif_ter_clk_src",
3922 .ops = &clk_ops_rcg_mnd,
3923 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3924 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3925 },
3926};
3927
3928static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3929 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3930 .set_rate = set_rate_mnd,
3931 .freq_tbl = ftbl_audio_core_lpaif_clock,
3932 .current_freq = &rcg_dummy_freq,
3933 .base = &virt_bases[LPASS_BASE],
3934 .c = {
3935 .dbg_name = "audio_core_lpaif_quad_clk_src",
3936 .ops = &clk_ops_rcg_mnd,
3937 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3938 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3939 },
3940};
3941
3942static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3943 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3944 .set_rate = set_rate_mnd,
3945 .freq_tbl = ftbl_audio_core_lpaif_clock,
3946 .current_freq = &rcg_dummy_freq,
3947 .base = &virt_bases[LPASS_BASE],
3948 .c = {
3949 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
3950 .ops = &clk_ops_rcg_mnd,
3951 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3952 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
3953 },
3954};
3955
3956static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
3957 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
3958 .set_rate = set_rate_mnd,
3959 .freq_tbl = ftbl_audio_core_lpaif_clock,
3960 .current_freq = &rcg_dummy_freq,
3961 .base = &virt_bases[LPASS_BASE],
3962 .c = {
3963 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
3964 .ops = &clk_ops_rcg_mnd,
3965 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3966 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
3967 },
3968};
3969
Vikram Mulukutla1d252182012-07-13 10:51:44 -07003970struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
3971 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
3972 .set_rate = set_rate_mnd,
3973 .freq_tbl = ftbl_audio_core_lpaif_clock,
3974 .current_freq = &rcg_dummy_freq,
3975 .base = &virt_bases[LPASS_BASE],
3976 .c = {
3977 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
3978 .ops = &clk_ops_rcg_mnd,
3979 VDD_DIG_FMAX_MAP1(LOW, 12290000),
3980 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
3981 },
3982};
3983
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003984static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
3985 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
3986 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
3987 .has_sibling = 1,
3988 .base = &virt_bases[LPASS_BASE],
3989 .c = {
3990 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3991 .ops = &clk_ops_branch,
3992 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3993 },
3994};
3995
3996static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
3997 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003998 .has_sibling = 1,
3999 .base = &virt_bases[LPASS_BASE],
4000 .c = {
4001 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4002 .ops = &clk_ops_branch,
4003 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4004 },
4005};
4006
4007static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4008 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4009 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4010 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004011 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004012 .base = &virt_bases[LPASS_BASE],
4013 .c = {
4014 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4015 .ops = &clk_ops_branch,
4016 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4017 },
4018};
4019
4020static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4021 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4022 .parent = &audio_core_lpaif_pri_clk_src.c,
4023 .has_sibling = 1,
4024 .base = &virt_bases[LPASS_BASE],
4025 .c = {
4026 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4027 .ops = &clk_ops_branch,
4028 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4029 },
4030};
4031
4032static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4033 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004034 .has_sibling = 1,
4035 .base = &virt_bases[LPASS_BASE],
4036 .c = {
4037 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4038 .ops = &clk_ops_branch,
4039 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4040 },
4041};
4042
4043static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4044 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4045 .parent = &audio_core_lpaif_pri_clk_src.c,
4046 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004047 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004048 .base = &virt_bases[LPASS_BASE],
4049 .c = {
4050 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4051 .ops = &clk_ops_branch,
4052 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4053 },
4054};
4055
4056static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4057 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4058 .parent = &audio_core_lpaif_sec_clk_src.c,
4059 .has_sibling = 1,
4060 .base = &virt_bases[LPASS_BASE],
4061 .c = {
4062 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4063 .ops = &clk_ops_branch,
4064 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4065 },
4066};
4067
4068static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4069 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004070 .has_sibling = 1,
4071 .base = &virt_bases[LPASS_BASE],
4072 .c = {
4073 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4074 .ops = &clk_ops_branch,
4075 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4076 },
4077};
4078
4079static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4080 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4081 .parent = &audio_core_lpaif_sec_clk_src.c,
4082 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004083 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004084 .base = &virt_bases[LPASS_BASE],
4085 .c = {
4086 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4087 .ops = &clk_ops_branch,
4088 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4089 },
4090};
4091
4092static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4093 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4094 .parent = &audio_core_lpaif_ter_clk_src.c,
4095 .has_sibling = 1,
4096 .base = &virt_bases[LPASS_BASE],
4097 .c = {
4098 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4099 .ops = &clk_ops_branch,
4100 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4101 },
4102};
4103
4104static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4105 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004106 .has_sibling = 1,
4107 .base = &virt_bases[LPASS_BASE],
4108 .c = {
4109 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4110 .ops = &clk_ops_branch,
4111 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4112 },
4113};
4114
4115static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4116 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4117 .parent = &audio_core_lpaif_ter_clk_src.c,
4118 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004119 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004120 .base = &virt_bases[LPASS_BASE],
4121 .c = {
4122 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4123 .ops = &clk_ops_branch,
4124 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4125 },
4126};
4127
4128static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4129 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4130 .parent = &audio_core_lpaif_quad_clk_src.c,
4131 .has_sibling = 1,
4132 .base = &virt_bases[LPASS_BASE],
4133 .c = {
4134 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4135 .ops = &clk_ops_branch,
4136 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4137 },
4138};
4139
4140static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4141 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004142 .has_sibling = 1,
4143 .base = &virt_bases[LPASS_BASE],
4144 .c = {
4145 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4146 .ops = &clk_ops_branch,
4147 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4148 },
4149};
4150
4151static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4152 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4153 .parent = &audio_core_lpaif_quad_clk_src.c,
4154 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004155 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004156 .base = &virt_bases[LPASS_BASE],
4157 .c = {
4158 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4159 .ops = &clk_ops_branch,
4160 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4161 },
4162};
4163
4164static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4165 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004166 .has_sibling = 1,
4167 .base = &virt_bases[LPASS_BASE],
4168 .c = {
4169 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4170 .ops = &clk_ops_branch,
4171 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4172 },
4173};
4174
4175static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4176 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4177 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4178 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004179 .base = &virt_bases[LPASS_BASE],
4180 .c = {
4181 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4182 .ops = &clk_ops_branch,
4183 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4184 },
4185};
4186
4187static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4188 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4189 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4190 .has_sibling = 1,
4191 .base = &virt_bases[LPASS_BASE],
4192 .c = {
4193 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4194 .ops = &clk_ops_branch,
4195 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4196 },
4197};
4198
4199static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4200 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4201 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4202 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004203 .base = &virt_bases[LPASS_BASE],
4204 .c = {
4205 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4206 .ops = &clk_ops_branch,
4207 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4208 },
4209};
4210
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004211struct branch_clk audio_core_lpaif_pcmoe_clk = {
4212 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4213 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4214 .base = &virt_bases[LPASS_BASE],
4215 .c = {
4216 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4217 .ops = &clk_ops_branch,
4218 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4219 },
4220};
4221
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004222static struct branch_clk q6ss_ahb_lfabif_clk = {
4223 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4224 .has_sibling = 1,
4225 .base = &virt_bases[LPASS_BASE],
4226 .c = {
4227 .dbg_name = "q6ss_ahb_lfabif_clk",
4228 .ops = &clk_ops_branch,
4229 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4230 },
4231};
4232
4233static struct branch_clk q6ss_xo_clk = {
4234 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4235 .bcr_reg = LPASS_Q6SS_BCR,
4236 .has_sibling = 1,
4237 .base = &virt_bases[LPASS_BASE],
4238 .c = {
4239 .dbg_name = "q6ss_xo_clk",
4240 .ops = &clk_ops_branch,
4241 CLK_INIT(q6ss_xo_clk.c),
4242 },
4243};
4244
4245static struct branch_clk mss_xo_q6_clk = {
4246 .cbcr_reg = MSS_XO_Q6_CBCR,
4247 .bcr_reg = MSS_Q6SS_BCR,
4248 .has_sibling = 1,
4249 .base = &virt_bases[MSS_BASE],
4250 .c = {
4251 .dbg_name = "mss_xo_q6_clk",
4252 .ops = &clk_ops_branch,
4253 CLK_INIT(mss_xo_q6_clk.c),
4254 .depends = &gcc_mss_cfg_ahb_clk.c,
4255 },
4256};
4257
4258static struct branch_clk mss_bus_q6_clk = {
4259 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004260 .has_sibling = 1,
4261 .base = &virt_bases[MSS_BASE],
4262 .c = {
4263 .dbg_name = "mss_bus_q6_clk",
4264 .ops = &clk_ops_branch,
4265 CLK_INIT(mss_bus_q6_clk.c),
4266 .depends = &gcc_mss_cfg_ahb_clk.c,
4267 },
4268};
4269
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004270#ifdef CONFIG_DEBUG_FS
4271
4272struct measure_mux_entry {
4273 struct clk *c;
4274 int base;
4275 u32 debug_mux;
4276};
4277
4278struct measure_mux_entry measure_mux[] = {
4279 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4280 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4281 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4282 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4283 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4284 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4285 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4286 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4287 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4288 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4289 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4290 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4291 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4292 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4293 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4294 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4295 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4296 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4297 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4298 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4299 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4300 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4301 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4302 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4303 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4304 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4305 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4306 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4307 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4308 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4309 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4310 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4311 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4312 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4313 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4314 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4315 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4316 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4317 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004318 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
4319 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004320 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4321 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4322 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4323 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4324 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4325 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4326 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4327 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4328 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4329 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4330 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4331 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4332 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4333 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4334 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4335 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4336 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4337 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4338 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4339 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4340 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4341 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4342 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4343 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4344 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004345 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004346 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4347 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4348 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4349 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4350 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4351 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4352 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4353 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4354 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4355 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4356 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4357 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4358 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4359 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4360 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4361 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4362 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4363 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4364 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4365 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4366 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4367 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4368 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4369 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4370 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4371 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4372 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4373 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4374 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4375 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4376 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4377 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4378 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4379 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4380 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4381 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4382 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4383 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4384 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4385 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4386 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4387 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4388 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4389 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4390 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4391 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4392 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4393 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4394 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4395 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4396 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4397 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4398 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4399 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4400 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4401 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4402 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4403 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4404 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4405 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4406 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4407 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4408 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4409 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4410 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4411 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4412 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4413 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4414 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4415 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4416 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4417 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004418 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004419 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4420 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004421 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4422 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4423 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4424 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4425
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004426 {&dummy_clk, N_BASES, 0x0000},
4427};
4428
4429static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4430{
4431 struct measure_clk *clk = to_measure_clk(c);
4432 unsigned long flags;
4433 u32 regval, clk_sel, i;
4434
4435 if (!parent)
4436 return -EINVAL;
4437
4438 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4439 if (measure_mux[i].c == parent)
4440 break;
4441
4442 if (measure_mux[i].c == &dummy_clk)
4443 return -EINVAL;
4444
4445 spin_lock_irqsave(&local_clock_reg_lock, flags);
4446 /*
4447 * Program the test vector, measurement period (sample_ticks)
4448 * and scaling multiplier.
4449 */
4450 clk->sample_ticks = 0x10000;
4451 clk->multiplier = 1;
4452
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004453 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004454 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4455 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4456 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4457
4458 switch (measure_mux[i].base) {
4459
4460 case GCC_BASE:
4461 clk_sel = measure_mux[i].debug_mux;
4462 break;
4463
4464 case MMSS_BASE:
4465 clk_sel = 0x02C;
4466 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4467 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4468
4469 /* Activate debug clock output */
4470 regval |= BIT(16);
4471 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4472 break;
4473
4474 case LPASS_BASE:
4475 clk_sel = 0x169;
4476 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4477 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4478
4479 /* Activate debug clock output */
4480 regval |= BIT(16);
4481 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4482 break;
4483
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004484 case MSS_BASE:
4485 clk_sel = 0x32;
4486 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4487 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4488 break;
4489
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004490 default:
4491 return -EINVAL;
4492 }
4493
4494 /* Set debug mux clock index */
4495 regval = BVAL(8, 0, clk_sel);
4496 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4497
4498 /* Activate debug clock output */
4499 regval |= BIT(16);
4500 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4501
4502 /* Make sure test vector is set before starting measurements. */
4503 mb();
4504 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4505
4506 return 0;
4507}
4508
4509/* Sample clock for 'ticks' reference clock ticks. */
4510static u32 run_measurement(unsigned ticks)
4511{
4512 /* Stop counters and set the XO4 counter start value. */
4513 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4514
4515 /* Wait for timer to become ready. */
4516 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4517 BIT(25)) != 0)
4518 cpu_relax();
4519
4520 /* Run measurement and wait for completion. */
4521 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4522 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4523 BIT(25)) == 0)
4524 cpu_relax();
4525
4526 /* Return measured ticks. */
4527 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4528 BM(24, 0);
4529}
4530
4531/*
4532 * Perform a hardware rate measurement for a given clock.
4533 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4534 */
4535static unsigned long measure_clk_get_rate(struct clk *c)
4536{
4537 unsigned long flags;
4538 u32 gcc_xo4_reg_backup;
4539 u64 raw_count_short, raw_count_full;
4540 struct measure_clk *clk = to_measure_clk(c);
4541 unsigned ret;
4542
4543 ret = clk_prepare_enable(&cxo_clk_src.c);
4544 if (ret) {
4545 pr_warning("CXO clock failed to enable. Can't measure\n");
4546 return 0;
4547 }
4548
4549 spin_lock_irqsave(&local_clock_reg_lock, flags);
4550
4551 /* Enable CXO/4 and RINGOSC branch. */
4552 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4553 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4554
4555 /*
4556 * The ring oscillator counter will not reset if the measured clock
4557 * is not running. To detect this, run a short measurement before
4558 * the full measurement. If the raw results of the two are the same
4559 * then the clock must be off.
4560 */
4561
4562 /* Run a short measurement. (~1 ms) */
4563 raw_count_short = run_measurement(0x1000);
4564 /* Run a full measurement. (~14 ms) */
4565 raw_count_full = run_measurement(clk->sample_ticks);
4566
4567 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4568
4569 /* Return 0 if the clock is off. */
4570 if (raw_count_full == raw_count_short) {
4571 ret = 0;
4572 } else {
4573 /* Compute rate in Hz. */
4574 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4575 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4576 ret = (raw_count_full * clk->multiplier);
4577 }
4578
4579 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4580
4581 clk_disable_unprepare(&cxo_clk_src.c);
4582
4583 return ret;
4584}
4585#else /* !CONFIG_DEBUG_FS */
4586static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4587{
4588 return -EINVAL;
4589}
4590
4591static unsigned long measure_clk_get_rate(struct clk *clk)
4592{
4593 return 0;
4594}
4595#endif /* CONFIG_DEBUG_FS */
4596
Matt Wagantallae053222012-05-14 19:42:07 -07004597static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004598 .set_parent = measure_clk_set_parent,
4599 .get_rate = measure_clk_get_rate,
4600};
4601
4602static struct measure_clk measure_clk = {
4603 .c = {
4604 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004605 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004606 CLK_INIT(measure_clk.c),
4607 },
4608 .multiplier = 1,
4609};
4610
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004611static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004612 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4613 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004614 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004615 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004616 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004617 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4618
4619 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4620 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4621 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4622 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004623 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004624 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004625 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004626 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4627 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4628 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4629 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4630 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4631 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4632 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4633 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4634 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004635 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4636 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004637 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4638 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4639 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4640
4641 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4642 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4643 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4644 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4645 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4646 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004647 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004648 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004649 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004650 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4651 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4652 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4653 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4654 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004655 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4656 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004657 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4658 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4659 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4660 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4661
4662 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4663 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4664 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4665 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4666 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4667 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4668
4669 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4670 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4671 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4672
4673 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4674 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4675 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4676
4677 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4678 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304679 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004680 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4681 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304682 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004683 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4684 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304685 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004686 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4687 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304688 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004689
4690 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4691 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4692
Manu Gautam51be9712012-06-06 14:54:52 +05304693 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4694 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4695 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4696 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4697 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4698 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4699 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4700 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004701
4702 /* Multimedia clocks */
4703 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004704 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4705 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4706 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4707 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4708 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4709 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4710 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4711 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004712 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4713 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4714 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4715 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004716 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4717 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4718 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4719 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4720 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4721 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4722 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4723 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4724 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4725 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4726 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4727 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4728 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4729 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4730 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4731 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4732 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4733 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4734 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4735 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4736 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4737 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4738 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4739 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4740 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4741 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4742 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4743 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4744 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4745 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4746 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4747 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4748 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4749 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004750 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4751 "fda64000.qcom,iommu"),
4752 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4753 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004754 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4755 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4756 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4757 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4758 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4759 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4760 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4761 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4762 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4763 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4764 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
4765 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, ""),
4766 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, ""),
4767 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4768 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4769 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4770 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4771 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4772 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4773 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004774 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004775 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4776 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004777 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004778 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4779 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
4780 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4781 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004782 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
4783 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4784 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004785 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4786 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4787 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4788 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4789 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
4790
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004791
4792 /* LPASS clocks */
4793 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4794 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4795 "fe12f000.slim"),
4796 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4797 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4798 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4799 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4800 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4801 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4802 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4803 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4804 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4805 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4806 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4807 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4808 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4809 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4810 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4811 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4812 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4813 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4814 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4815 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4816 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4817 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4818 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4819 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4820 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4821 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004822 CLK_LOOKUP("core_clk_src", audio_core_lpaif_pcmoe_clk_src.c, ""),
4823 CLK_LOOKUP("core_clk", audio_core_lpaif_pcmoe_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004824
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004825 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4826 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4827 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4828 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004829 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4830 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004831 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004832
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004833 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004834 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4835 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4836 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004837 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004838
4839 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4840 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4841 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4842 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4843 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4844 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4845 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4846 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4847 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4848 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4849
4850 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4851 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4852 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4853 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4854 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4855 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4856 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4857 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4858 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4859 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4860 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4861 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4862 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004863 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4864 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07004865
4866 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
4867 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
4868 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
4869 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
4870 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
4871 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
4872 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
4873 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
4874 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
4875 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
4876 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
4877 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
4878 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
4879 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
4880
4881 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
4882 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
4883 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
4884 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
4885 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
4886 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
4887 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
4888 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
4889 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
4890 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
4891 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
4892 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
4893 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
4894 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004895};
4896
4897static struct pll_config_regs gpll0_regs __initdata = {
4898 .l_reg = (void __iomem *)GPLL0_L_REG,
4899 .m_reg = (void __iomem *)GPLL0_M_REG,
4900 .n_reg = (void __iomem *)GPLL0_N_REG,
4901 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4902 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4903 .base = &virt_bases[GCC_BASE],
4904};
4905
4906/* GPLL0 at 600 MHz, main output enabled. */
4907static struct pll_config gpll0_config __initdata = {
4908 .l = 0x1f,
4909 .m = 0x1,
4910 .n = 0x4,
4911 .vco_val = 0x0,
4912 .vco_mask = BM(21, 20),
4913 .pre_div_val = 0x0,
4914 .pre_div_mask = BM(14, 12),
4915 .post_div_val = 0x0,
4916 .post_div_mask = BM(9, 8),
4917 .mn_ena_val = BIT(24),
4918 .mn_ena_mask = BIT(24),
4919 .main_output_val = BIT(0),
4920 .main_output_mask = BIT(0),
4921};
4922
4923static struct pll_config_regs gpll1_regs __initdata = {
4924 .l_reg = (void __iomem *)GPLL1_L_REG,
4925 .m_reg = (void __iomem *)GPLL1_M_REG,
4926 .n_reg = (void __iomem *)GPLL1_N_REG,
4927 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4928 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4929 .base = &virt_bases[GCC_BASE],
4930};
4931
4932/* GPLL1 at 480 MHz, main output enabled. */
4933static struct pll_config gpll1_config __initdata = {
4934 .l = 0x19,
4935 .m = 0x0,
4936 .n = 0x1,
4937 .vco_val = 0x0,
4938 .vco_mask = BM(21, 20),
4939 .pre_div_val = 0x0,
4940 .pre_div_mask = BM(14, 12),
4941 .post_div_val = 0x0,
4942 .post_div_mask = BM(9, 8),
4943 .main_output_val = BIT(0),
4944 .main_output_mask = BIT(0),
4945};
4946
4947static struct pll_config_regs mmpll0_regs __initdata = {
4948 .l_reg = (void __iomem *)MMPLL0_L_REG,
4949 .m_reg = (void __iomem *)MMPLL0_M_REG,
4950 .n_reg = (void __iomem *)MMPLL0_N_REG,
4951 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
4952 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
4953 .base = &virt_bases[MMSS_BASE],
4954};
4955
4956/* MMPLL0 at 800 MHz, main output enabled. */
4957static struct pll_config mmpll0_config __initdata = {
4958 .l = 0x29,
4959 .m = 0x2,
4960 .n = 0x3,
4961 .vco_val = 0x0,
4962 .vco_mask = BM(21, 20),
4963 .pre_div_val = 0x0,
4964 .pre_div_mask = BM(14, 12),
4965 .post_div_val = 0x0,
4966 .post_div_mask = BM(9, 8),
4967 .mn_ena_val = BIT(24),
4968 .mn_ena_mask = BIT(24),
4969 .main_output_val = BIT(0),
4970 .main_output_mask = BIT(0),
4971};
4972
4973static struct pll_config_regs mmpll1_regs __initdata = {
4974 .l_reg = (void __iomem *)MMPLL1_L_REG,
4975 .m_reg = (void __iomem *)MMPLL1_M_REG,
4976 .n_reg = (void __iomem *)MMPLL1_N_REG,
4977 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
4978 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
4979 .base = &virt_bases[MMSS_BASE],
4980};
4981
4982/* MMPLL1 at 1000 MHz, main output enabled. */
4983static struct pll_config mmpll1_config __initdata = {
4984 .l = 0x34,
4985 .m = 0x1,
4986 .n = 0xC,
4987 .vco_val = 0x0,
4988 .vco_mask = BM(21, 20),
4989 .pre_div_val = 0x0,
4990 .pre_div_mask = BM(14, 12),
4991 .post_div_val = 0x0,
4992 .post_div_mask = BM(9, 8),
4993 .mn_ena_val = BIT(24),
4994 .mn_ena_mask = BIT(24),
4995 .main_output_val = BIT(0),
4996 .main_output_mask = BIT(0),
4997};
4998
4999static struct pll_config_regs mmpll3_regs __initdata = {
5000 .l_reg = (void __iomem *)MMPLL3_L_REG,
5001 .m_reg = (void __iomem *)MMPLL3_M_REG,
5002 .n_reg = (void __iomem *)MMPLL3_N_REG,
5003 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5004 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5005 .base = &virt_bases[MMSS_BASE],
5006};
5007
5008/* MMPLL3 at 820 MHz, main output enabled. */
5009static struct pll_config mmpll3_config __initdata = {
5010 .l = 0x2A,
5011 .m = 0x11,
5012 .n = 0x18,
5013 .vco_val = 0x0,
5014 .vco_mask = BM(21, 20),
5015 .pre_div_val = 0x0,
5016 .pre_div_mask = BM(14, 12),
5017 .post_div_val = 0x0,
5018 .post_div_mask = BM(9, 8),
5019 .mn_ena_val = BIT(24),
5020 .mn_ena_mask = BIT(24),
5021 .main_output_val = BIT(0),
5022 .main_output_mask = BIT(0),
5023};
5024
5025static struct pll_config_regs lpapll0_regs __initdata = {
5026 .l_reg = (void __iomem *)LPAPLL_L_REG,
5027 .m_reg = (void __iomem *)LPAPLL_M_REG,
5028 .n_reg = (void __iomem *)LPAPLL_N_REG,
5029 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5030 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5031 .base = &virt_bases[LPASS_BASE],
5032};
5033
5034/* LPAPLL0 at 491.52 MHz, main output enabled. */
5035static struct pll_config lpapll0_config __initdata = {
5036 .l = 0x33,
5037 .m = 0x1,
5038 .n = 0x5,
5039 .vco_val = 0x0,
5040 .vco_mask = BM(21, 20),
5041 .pre_div_val = BVAL(14, 12, 0x1),
5042 .pre_div_mask = BM(14, 12),
5043 .post_div_val = 0x0,
5044 .post_div_mask = BM(9, 8),
5045 .mn_ena_val = BIT(24),
5046 .mn_ena_mask = BIT(24),
5047 .main_output_val = BIT(0),
5048 .main_output_mask = BIT(0),
5049};
5050
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005051#define PLL_AUX_OUTPUT_BIT 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005052
5053static void __init reg_init(void)
5054{
5055 u32 regval;
5056
5057 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5058 & gpll0_clk_src.status_mask))
5059 configure_pll(&gpll0_config, &gpll0_regs, 1);
5060
5061 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5062 & gpll1_clk_src.status_mask))
5063 configure_pll(&gpll1_config, &gpll1_regs, 1);
5064
5065 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5066 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5067 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5068 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5069
5070 /* Active GPLL0's aux output. This is needed by acpuclock. */
5071 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005072 regval |= BIT(PLL_AUX_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005073 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5074
5075 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5076 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5077 regval |= BIT(0);
5078 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5079
5080 /*
5081 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5082 * register.
5083 */
5084 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5085}
5086
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005087static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005088{
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005089 clk_set_rate(&axi_clk_src.c, 333330000);
Vikram Mulukutla7e30c8d2012-06-21 14:26:36 -07005090 clk_set_rate(&ocmemnoc_clk_src.c, 333330000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005091
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005092 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005093 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5094 * source. Sleep set vote is 0.
5095 */
5096 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5097 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5098
5099 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005100 * Hold an active set vote for CXO; this is because CXO is expected
5101 * to remain on whenever CPUs aren't power collapsed.
5102 */
5103 clk_prepare_enable(&cxo_a_clk_src.c);
5104
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005105 /* Set rates for single-rate clocks. */
5106 clk_set_rate(&usb30_master_clk_src.c,
5107 usb30_master_clk_src.freq_tbl[0].freq_hz);
5108 clk_set_rate(&tsif_ref_clk_src.c,
5109 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5110 clk_set_rate(&usb_hs_system_clk_src.c,
5111 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5112 clk_set_rate(&usb_hsic_clk_src.c,
5113 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5114 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5115 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5116 clk_set_rate(&usb_hsic_system_clk_src.c,
5117 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5118 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5119 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5120 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5121 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5122 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5123 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5124 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5125 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5126 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5127 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5128 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5129 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5130 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5131 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5132}
5133
5134#define GCC_CC_PHYS 0xFC400000
5135#define GCC_CC_SIZE SZ_16K
5136
5137#define MMSS_CC_PHYS 0xFD8C0000
5138#define MMSS_CC_SIZE SZ_256K
5139
5140#define LPASS_CC_PHYS 0xFE000000
5141#define LPASS_CC_SIZE SZ_256K
5142
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005143#define MSS_CC_PHYS 0xFC980000
5144#define MSS_CC_SIZE SZ_16K
5145
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005146static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005147{
5148 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5149 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005150 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005151
5152 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5153 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005154 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005155
5156 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5157 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005158 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005159
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005160 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5161 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005162 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005163
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005164 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005165
5166 reg_init();
5167}
5168
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005169struct clock_init_data msm8974_clock_init_data __initdata = {
5170 .table = msm_clocks_8974,
5171 .size = ARRAY_SIZE(msm_clocks_8974),
5172 .pre_init = msm8974_clock_pre_init,
5173 .post_init = msm8974_clock_post_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005174};