blob: 0e2bffe2e203175d53d0673dd4b64dc00107b2c3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995 Linus Torvalds
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
4
5/*
6 * This file handles the architecture-dependent parts of initialization
7 */
8
9#include <linux/errno.h>
10#include <linux/sched.h>
11#include <linux/kernel.h>
12#include <linux/mm.h>
13#include <linux/stddef.h>
14#include <linux/unistd.h>
15#include <linux/ptrace.h>
16#include <linux/slab.h>
17#include <linux/user.h>
18#include <linux/a.out.h>
Jon Smirl894673e2006-07-10 04:44:13 -070019#include <linux/screen_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/ioport.h>
21#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/initrd.h>
24#include <linux/highmem.h>
25#include <linux/bootmem.h>
26#include <linux/module.h>
27#include <asm/processor.h>
28#include <linux/console.h>
29#include <linux/seq_file.h>
Vivek Goyalaac04b32006-01-09 20:51:47 -080030#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/root_dev.h>
32#include <linux/pci.h>
33#include <linux/acpi.h>
34#include <linux/kallsyms.h>
35#include <linux/edd.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070036#include <linux/mmzone.h>
Eric W. Biederman5f5609d2005-06-25 14:58:04 -070037#include <linux/kexec.h>
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -080038#include <linux/cpufreq.h>
Andi Kleene9928672006-01-11 22:43:33 +010039#include <linux/dmi.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010040#include <linux/dma-mapping.h>
Andi Kleen681558f2006-03-25 16:29:46 +010041#include <linux/ctype.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/mtrr.h>
44#include <asm/uaccess.h>
45#include <asm/system.h>
46#include <asm/io.h>
47#include <asm/smp.h>
48#include <asm/msr.h>
49#include <asm/desc.h>
50#include <video/edid.h>
51#include <asm/e820.h>
52#include <asm/dma.h>
53#include <asm/mpspec.h>
54#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/proto.h>
56#include <asm/setup.h>
57#include <asm/mach_apic.h>
58#include <asm/numa.h>
Andi Kleen2bc04142005-11-05 17:25:53 +010059#include <asm/sections.h>
Andi Kleenf2d3efe2006-03-25 16:30:22 +010060#include <asm/dmi.h>
Bernhard Walle00bf4092007-10-21 16:42:01 -070061#include <asm/cacheflush.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63/*
64 * Machine setup..
65 */
66
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070067struct cpuinfo_x86 boot_cpu_data __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020068EXPORT_SYMBOL(boot_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70unsigned long mmu_cr4_features;
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/* Boot loader ID as an integer, for the benefit of proc_dointvec */
73int bootloader_type;
74
75unsigned long saved_video_mode;
76
Andi Kleenf039b752007-05-02 19:27:12 +020077int force_mwait __cpuinitdata;
78
Andi Kleenf2d3efe2006-03-25 16:30:22 +010079/*
80 * Early DMI memory
81 */
82int dmi_alloc_index;
83char dmi_alloc_data[DMI_MAX_DATA];
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085/*
86 * Setup options
87 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088struct screen_info screen_info;
Andi Kleen2ee60e172006-06-26 13:59:44 +020089EXPORT_SYMBOL(screen_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090struct sys_desc_table_struct {
91 unsigned short length;
92 unsigned char table[0];
93};
94
95struct edid_info edid_info;
Antonino A. Daplasba707102006-06-26 00:26:37 -070096EXPORT_SYMBOL_GPL(edid_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98extern int root_mountflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Alon Bar-Levadf48852007-02-12 00:54:25 -0800100char __initdata command_line[COMMAND_LINE_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102struct resource standard_io_resources[] = {
103 { .name = "dma1", .start = 0x00, .end = 0x1f,
104 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
105 { .name = "pic1", .start = 0x20, .end = 0x21,
106 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
107 { .name = "timer0", .start = 0x40, .end = 0x43,
108 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
109 { .name = "timer1", .start = 0x50, .end = 0x53,
110 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
111 { .name = "keyboard", .start = 0x60, .end = 0x6f,
112 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
113 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
114 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
115 { .name = "pic2", .start = 0xa0, .end = 0xa1,
116 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
117 { .name = "dma2", .start = 0xc0, .end = 0xdf,
118 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
119 { .name = "fpu", .start = 0xf0, .end = 0xff,
120 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
121};
122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
124
125struct resource data_resource = {
126 .name = "Kernel data",
127 .start = 0,
128 .end = 0,
129 .flags = IORESOURCE_RAM,
130};
131struct resource code_resource = {
132 .name = "Kernel code",
133 .start = 0,
134 .end = 0,
135 .flags = IORESOURCE_RAM,
136};
Bernhard Walle00bf4092007-10-21 16:42:01 -0700137struct resource bss_resource = {
138 .name = "Kernel bss",
139 .start = 0,
140 .end = 0,
141 .flags = IORESOURCE_RAM,
142};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100144static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
145
Vivek Goyalaac04b32006-01-09 20:51:47 -0800146#ifdef CONFIG_PROC_VMCORE
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200147/* elfcorehdr= specifies the location of elf core header
148 * stored by the crashed kernel. This option will be passed
149 * by kexec loader to the capture kernel.
150 */
151static int __init setup_elfcorehdr(char *arg)
152{
153 char *end;
154 if (!arg)
155 return -EINVAL;
156 elfcorehdr_addr = memparse(arg, &end);
157 return end > arg ? 0 : -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200159early_param("elfcorehdr", setup_elfcorehdr);
160#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
Matt Tolentino2b976902005-06-23 00:08:06 -0700162#ifndef CONFIG_NUMA
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700163static void __init
164contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700166 unsigned long bootmap_size, bootmap;
167
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700168 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
169 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
170 if (bootmap == -1L)
171 panic("Cannot find bootmem map of size %ld\n",bootmap_size);
172 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
Mel Gorman5cb248a2006-09-27 01:49:52 -0700173 e820_register_active_regions(0, start_pfn, end_pfn);
174 free_bootmem_with_active_regions(0, end_pfn);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700175 reserve_bootmem(bootmap, bootmap_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176}
177#endif
178
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
180struct edd edd;
181#ifdef CONFIG_EDD_MODULE
182EXPORT_SYMBOL(edd);
183#endif
184/**
185 * copy_edd() - Copy the BIOS EDD information
186 * from boot_params into a safe place.
187 *
188 */
189static inline void copy_edd(void)
190{
H. Peter Anvin30c82642007-10-15 17:13:22 -0700191 memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
192 sizeof(edd.mbr_signature));
193 memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
194 edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
195 edd.edd_info_nr = boot_params.eddbuf_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196}
197#else
198static inline void copy_edd(void)
199{
200}
201#endif
202
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700203#ifdef CONFIG_KEXEC
204static void __init reserve_crashkernel(void)
205{
206 unsigned long long free_mem;
207 unsigned long long crash_size, crash_base;
208 int ret;
209
210 free_mem = ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
211
212 ret = parse_crashkernel(boot_command_line, free_mem,
213 &crash_size, &crash_base);
214 if (ret == 0 && crash_size) {
215 if (crash_base > 0) {
216 printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
217 "for crashkernel (System RAM: %ldMB)\n",
218 (unsigned long)(crash_size >> 20),
219 (unsigned long)(crash_base >> 20),
220 (unsigned long)(free_mem >> 20));
221 crashk_res.start = crash_base;
222 crashk_res.end = crash_base + crash_size - 1;
223 reserve_bootmem(crash_base, crash_size);
224 } else
225 printk(KERN_INFO "crashkernel reservation failed - "
226 "you have to specify a base address\n");
227 }
228}
229#else
230static inline void __init reserve_crashkernel(void)
231{}
232#endif
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define EBDA_ADDR_POINTER 0x40E
Andi Kleenac71d122006-05-08 15:17:28 +0200235
236unsigned __initdata ebda_addr;
237unsigned __initdata ebda_size;
238
239static void discover_ebda(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
Andi Kleenac71d122006-05-08 15:17:28 +0200241 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 * there is a real-mode segmented pointer pointing to the
243 * 4K EBDA area at 0x40E
244 */
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200245 ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
Andi Kleenac71d122006-05-08 15:17:28 +0200246 ebda_addr <<= 4;
247
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200248 ebda_size = *(unsigned short *)__va(ebda_addr);
Andi Kleenac71d122006-05-08 15:17:28 +0200249
250 /* Round EBDA up to pages */
251 if (ebda_size == 0)
252 ebda_size = 1;
253 ebda_size <<= 10;
254 ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
255 if (ebda_size > 64*1024)
256 ebda_size = 64*1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257}
258
259void __init setup_arch(char **cmdline_p)
260{
Alon Bar-Levadf48852007-02-12 00:54:25 -0800261 printk(KERN_INFO "Command line: %s\n", boot_command_line);
Andi Kleen43c85c92006-09-26 10:52:32 +0200262
H. Peter Anvin30c82642007-10-15 17:13:22 -0700263 ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
264 screen_info = boot_params.screen_info;
265 edid_info = boot_params.edid_info;
266 saved_video_mode = boot_params.hdr.vid_mode;
267 bootloader_type = boot_params.hdr.type_of_loader;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
269#ifdef CONFIG_BLK_DEV_RAM
H. Peter Anvin30c82642007-10-15 17:13:22 -0700270 rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
271 rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
272 rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273#endif
274 setup_memory_region();
275 copy_edd();
276
H. Peter Anvin30c82642007-10-15 17:13:22 -0700277 if (!boot_params.hdr.root_flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 root_mountflags &= ~MS_RDONLY;
279 init_mm.start_code = (unsigned long) &_text;
280 init_mm.end_code = (unsigned long) &_etext;
281 init_mm.end_data = (unsigned long) &_edata;
282 init_mm.brk = (unsigned long) &_end;
283
Linus Torvaldse3ebadd2007-05-07 08:44:24 -0700284 code_resource.start = virt_to_phys(&_text);
285 code_resource.end = virt_to_phys(&_etext)-1;
286 data_resource.start = virt_to_phys(&_etext);
287 data_resource.end = virt_to_phys(&_edata)-1;
Bernhard Walle00bf4092007-10-21 16:42:01 -0700288 bss_resource.start = virt_to_phys(&__bss_start);
289 bss_resource.end = virt_to_phys(&__bss_stop)-1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 early_identify_cpu(&boot_cpu_data);
292
Alon Bar-Levadf48852007-02-12 00:54:25 -0800293 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200294 *cmdline_p = command_line;
295
296 parse_early_param();
297
298 finish_e820_parsing();
Andi Kleen9ca33eb2006-09-26 10:52:32 +0200299
Mel Gorman5cb248a2006-09-27 01:49:52 -0700300 e820_register_active_regions(0, 0, -1UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 /*
302 * partially used pages are not usable - thus
303 * we are rounding upwards:
304 */
305 end_pfn = e820_end_of_ram();
Jan Beulichcaff0712006-09-26 10:52:31 +0200306 num_physpages = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
308 check_efer();
309
Andi Kleenac71d122006-05-08 15:17:28 +0200310 discover_ebda();
311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
313
Andi Kleenf2d3efe2006-03-25 16:30:22 +0100314 dmi_scan_machine();
315
Rene Hermanb02aae92008-01-30 13:30:05 +0100316 io_delay_init();
317
Mike Travis71fff5e2007-10-19 20:35:03 +0200318#ifdef CONFIG_SMP
319 /* setup to use the static apicid table during kernel startup */
320 x86_cpu_to_apicid_ptr = (void *)&x86_cpu_to_apicid_init;
321#endif
322
Len Brown888ba6c2005-08-24 12:07:20 -0400323#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 /*
325 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
326 * Call this early for SRAT node setup.
327 */
328 acpi_boot_table_init();
329#endif
330
Jan Beulichcaff0712006-09-26 10:52:31 +0200331 /* How many end-of-memory variables you have, grandma! */
332 max_low_pfn = end_pfn;
333 max_pfn = end_pfn;
334 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
335
Mel Gorman5cb248a2006-09-27 01:49:52 -0700336 /* Remove active ranges so rediscovery with NUMA-awareness happens */
337 remove_all_active_ranges();
338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339#ifdef CONFIG_ACPI_NUMA
340 /*
341 * Parse SRAT to discover nodes.
342 */
343 acpi_numa_init();
344#endif
345
Matt Tolentino2b976902005-06-23 00:08:06 -0700346#ifdef CONFIG_NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 numa_initmem_init(0, end_pfn);
348#else
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700349 contig_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350#endif
351
352 /* Reserve direct mapping */
353 reserve_bootmem_generic(table_start << PAGE_SHIFT,
354 (table_end - table_start) << PAGE_SHIFT);
355
356 /* reserve kernel */
Andi Kleenceee8822006-08-30 19:37:12 +0200357 reserve_bootmem_generic(__pa_symbol(&_text),
358 __pa_symbol(&_end) - __pa_symbol(&_text));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
360 /*
361 * reserve physical page 0 - it's a special BIOS page on many boxes,
362 * enabling clean reboots, SMP operation, laptop functions.
363 */
364 reserve_bootmem_generic(0, PAGE_SIZE);
365
366 /* reserve ebda region */
Andi Kleenac71d122006-05-08 15:17:28 +0200367 if (ebda_addr)
368 reserve_bootmem_generic(ebda_addr, ebda_size);
Amul Shah076422d2007-02-13 13:26:19 +0100369#ifdef CONFIG_NUMA
370 /* reserve nodemap region */
371 if (nodemap_addr)
372 reserve_bootmem_generic(nodemap_addr, nodemap_size);
373#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 /* Reserve SMP trampoline */
Vivek Goyal90b1c202007-05-02 19:27:07 +0200377 reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378#endif
379
Len Brown673d5b42007-07-28 03:33:16 -0400380#ifdef CONFIG_ACPI_SLEEP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 /*
382 * Reserve low memory region for sleep support.
383 */
384 acpi_reserve_bootmem();
385#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 /*
387 * Find and reserve possible boot-time SMP configuration:
388 */
389 find_smp_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390#ifdef CONFIG_BLK_DEV_INITRD
H. Peter Anvin30c82642007-10-15 17:13:22 -0700391 if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
392 unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
393 unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
394 unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
395 unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
396
397 if (ramdisk_end <= end_of_mem) {
398 reserve_bootmem_generic(ramdisk_image, ramdisk_size);
399 initrd_start = ramdisk_image + PAGE_OFFSET;
400 initrd_end = initrd_start+ramdisk_size;
401 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 printk(KERN_ERR "initrd extends beyond end of memory "
H. Peter Anvin30c82642007-10-15 17:13:22 -0700403 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
404 ramdisk_end, end_of_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 initrd_start = 0;
406 }
407 }
408#endif
Bernhard Walle5c3391f2007-10-18 23:40:59 -0700409 reserve_crashkernel();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 paging_init();
411
Andi Kleendfa46982006-09-26 10:52:30 +0200412 early_quirks();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Ashok Raj51f62e12006-03-25 16:29:28 +0100414 /*
415 * set this early, so we dont allocate cpu0
416 * if MADT list doesnt list BSP first
417 * mpparse.c/MP_processor_info() allocates logical cpu numbers.
418 */
419 cpu_set(0, cpu_present_map);
Len Brown888ba6c2005-08-24 12:07:20 -0400420#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 /*
422 * Read APIC and some other early information from ACPI tables.
423 */
424 acpi_boot_init();
425#endif
426
Ravikiran Thirumalai05b3cbd2006-01-11 22:45:36 +0100427 init_cpu_to_node();
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 /*
430 * get boot-time SMP configuration:
431 */
432 if (smp_found_config)
433 get_smp_config();
434 init_apic_mappings();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436 /*
Andi Kleenfc986db2007-02-13 13:26:24 +0100437 * We trust e820 completely. No explicit ROM probing in memory.
438 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 e820_reserve_resources();
Rafael J. Wysockie8eff5a2006-09-25 23:32:46 -0700440 e820_mark_nosave_regions();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 {
443 unsigned i;
444 /* request I/O space for devices used on all i[345]86 PCs */
Andi Kleen9d0ef4f2006-09-30 01:47:55 +0200445 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 request_resource(&ioport_resource, &standard_io_resources[i]);
447 }
448
Andi Kleena1e97782005-04-16 15:25:12 -0700449 e820_setup_gap();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451#ifdef CONFIG_VT
452#if defined(CONFIG_VGA_CONSOLE)
453 conswitchp = &vga_con;
454#elif defined(CONFIG_DUMMY_CONSOLE)
455 conswitchp = &dummy_con;
456#endif
457#endif
458}
459
Ashok Raje6982c62005-06-25 14:54:58 -0700460static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461{
462 unsigned int *v;
463
Andi Kleenebfcaa92005-04-16 15:25:18 -0700464 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 return 0;
466
467 v = (unsigned int *) c->x86_model_id;
468 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
469 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
470 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
471 c->x86_model_id[48] = 0;
472 return 1;
473}
474
475
Ashok Raje6982c62005-06-25 14:54:58 -0700476static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477{
478 unsigned int n, dummy, eax, ebx, ecx, edx;
479
Andi Kleenebfcaa92005-04-16 15:25:18 -0700480 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 if (n >= 0x80000005) {
483 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
484 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
485 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
486 c->x86_cache_size=(ecx>>24)+(edx>>24);
487 /* On K8 L1 TLB is inclusive, so don't count it */
488 c->x86_tlbsize = 0;
489 }
490
491 if (n >= 0x80000006) {
492 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
493 ecx = cpuid_ecx(0x80000006);
494 c->x86_cache_size = ecx >> 16;
495 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
496
497 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
498 c->x86_cache_size, ecx & 0xFF);
499 }
500
501 if (n >= 0x80000007)
502 cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
503 if (n >= 0x80000008) {
504 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
505 c->x86_virt_bits = (eax >> 8) & 0xff;
506 c->x86_phys_bits = eax & 0xff;
507 }
508}
509
Andi Kleen3f098c22005-09-12 18:49:24 +0200510#ifdef CONFIG_NUMA
511static int nearby_node(int apicid)
512{
513 int i;
514 for (i = apicid - 1; i >= 0; i--) {
515 int node = apicid_to_node[i];
516 if (node != NUMA_NO_NODE && node_online(node))
517 return node;
518 }
519 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
520 int node = apicid_to_node[i];
521 if (node != NUMA_NO_NODE && node_online(node))
522 return node;
523 }
524 return first_node(node_online_map); /* Shouldn't happen */
525}
526#endif
527
Andi Kleen63518642005-04-16 15:25:16 -0700528/*
529 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
530 * Assumes number of cores is a power of two.
531 */
532static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
533{
534#ifdef CONFIG_SMP
Andi Kleenb41e2932005-05-20 14:27:55 -0700535 unsigned bits;
Andi Kleen3f098c22005-09-12 18:49:24 +0200536#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200537 int cpu = smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200538 int node = 0;
Ravikiran G Thirumalai60c1bc82006-03-25 16:30:04 +0100539 unsigned apicid = hard_smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200540#endif
Andi Kleenfaee9a52006-06-26 13:56:10 +0200541 unsigned ecx = cpuid_ecx(0x80000008);
Andi Kleenb41e2932005-05-20 14:27:55 -0700542
Andi Kleenfaee9a52006-06-26 13:56:10 +0200543 c->x86_max_cores = (ecx & 0xff) + 1;
544
545 /* CPU telling us the core id bits shift? */
546 bits = (ecx >> 12) & 0xF;
547
548 /* Otherwise recompute */
549 if (bits == 0) {
550 while ((1 << bits) < c->x86_max_cores)
551 bits++;
552 }
Andi Kleenb41e2932005-05-20 14:27:55 -0700553
554 /* Low order bits define the core id (index of core in socket) */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200555 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
Andi Kleenb41e2932005-05-20 14:27:55 -0700556 /* Convert the APIC ID into the socket ID */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200557 c->phys_proc_id = phys_pkg_id(bits);
Andi Kleen63518642005-04-16 15:25:16 -0700558
559#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200560 node = c->phys_proc_id;
Andi Kleen3f098c22005-09-12 18:49:24 +0200561 if (apicid_to_node[apicid] != NUMA_NO_NODE)
562 node = apicid_to_node[apicid];
563 if (!node_online(node)) {
564 /* Two possibilities here:
565 - The CPU is missing memory and no node was created.
566 In that case try picking one from a nearby CPU
567 - The APIC IDs differ from the HyperTransport node IDs
568 which the K8 northbridge parsing fills in.
569 Assume they are all increased by a constant offset,
570 but in the same order as the HT nodeids.
571 If that doesn't result in a usable node fall back to the
572 path for the previous case. */
Mike Travis92cb7612007-10-19 20:35:04 +0200573 int ht_nodeid = apicid - (cpu_data(0).phys_proc_id << bits);
Andi Kleen3f098c22005-09-12 18:49:24 +0200574 if (ht_nodeid >= 0 &&
575 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
576 node = apicid_to_node[ht_nodeid];
577 /* Pick a nearby node */
578 if (!node_online(node))
579 node = nearby_node(apicid);
580 }
Andi Kleen69d81fc2005-11-05 17:25:53 +0100581 numa_set_node(cpu, node);
Andi Kleena1586082005-05-16 21:53:21 -0700582
Rohit Sethe42f9432006-06-26 13:59:14 +0200583 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleen3f098c22005-09-12 18:49:24 +0200584#endif
Andi Kleen63518642005-04-16 15:25:16 -0700585#endif
586}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200588#define ENABLE_C1E_MASK 0x18000000
589#define CPUID_PROCESSOR_SIGNATURE 1
590#define CPUID_XFAM 0x0ff00000
591#define CPUID_XFAM_K8 0x00000000
592#define CPUID_XFAM_10H 0x00100000
593#define CPUID_XFAM_11H 0x00200000
594#define CPUID_XMOD 0x000f0000
595#define CPUID_XMOD_REV_F 0x00040000
596
597/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
598static __cpuinit int amd_apic_timer_broken(void)
599{
600 u32 lo, hi;
601 u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
602 switch (eax & CPUID_XFAM) {
603 case CPUID_XFAM_K8:
604 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
605 break;
606 case CPUID_XFAM_10H:
607 case CPUID_XFAM_11H:
608 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
609 if (lo & ENABLE_C1E_MASK)
610 return 1;
611 break;
612 default:
613 /* err on the side of caution */
614 return 1;
615 }
616 return 0;
617}
618
Magnus Dammed775042006-09-26 10:52:36 +0200619static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620{
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100621 unsigned level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700623#ifdef CONFIG_SMP
624 unsigned long value;
625
Andi Kleen7d318d72005-09-29 22:05:55 +0200626 /*
627 * Disable TLB flush filter by setting HWCR.FFDIS on K8
628 * bit 6 of msr C001_0015
629 *
630 * Errata 63 for SH-B3 steppings
631 * Errata 122 for all steppings (F+ have it disabled by default)
632 */
633 if (c->x86 == 15) {
634 rdmsrl(MSR_K8_HWCR, value);
635 value |= 1 << 6;
636 wrmsrl(MSR_K8_HWCR, value);
637 }
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700638#endif
639
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
641 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
642 clear_bit(0*32+31, &c->x86_capability);
643
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100644 /* On C+ stepping K8 rep microcode works well for copy/memset */
645 level = cpuid_eax(1);
646 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58))
647 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen99741fa2007-10-17 18:04:41 +0200648 if (c->x86 == 0x10 || c->x86 == 0x11)
Andi Kleen5b74e3a2007-07-21 17:09:57 +0200649 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100650
Andi Kleen18bd0572006-04-20 02:36:45 +0200651 /* Enable workaround for FXSAVE leak */
652 if (c->x86 >= 6)
653 set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
654
Rohit Sethe42f9432006-06-26 13:59:14 +0200655 level = get_model_name(c);
656 if (!level) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 switch (c->x86) {
658 case 15:
659 /* Should distinguish Models here, but this is only
660 a fallback anyways. */
661 strcpy(c->x86_model_id, "Hammer");
662 break;
663 }
664 }
665 display_cacheinfo(c);
666
Andi Kleen130951c2006-01-11 22:42:02 +0100667 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
668 if (c->x86_power & (1<<8))
669 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
670
Andi Kleenfaee9a52006-06-26 13:56:10 +0200671 /* Multi core CPU? */
672 if (c->extended_cpuid_level >= 0x80000008)
Andi Kleen63518642005-04-16 15:25:16 -0700673 amd_detect_cmp(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
Andi Kleen67cddd92007-07-21 17:10:03 +0200675 if (c->extended_cpuid_level >= 0x80000006 &&
676 (cpuid_edx(0x80000006) & 0xf000))
677 num_cache_leaves = 4;
678 else
679 num_cache_leaves = 3;
Andi Kleen20493362006-09-26 10:52:41 +0200680
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200681 if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
682 set_bit(X86_FEATURE_K8, &c->x86_capability);
683
Andi Kleen61677962006-12-07 02:14:12 +0100684 /* RDTSC can be speculated around */
685 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Andi Kleenf039b752007-05-02 19:27:12 +0200686
687 /* Family 10 doesn't support C states in MWAIT so don't use it */
688 if (c->x86 == 0x10 && !force_mwait)
689 clear_bit(X86_FEATURE_MWAIT, &c->x86_capability);
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200690
691 if (amd_apic_timer_broken())
692 disable_apic_timer = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693}
694
Ashok Raje6982c62005-06-25 14:54:58 -0700695static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696{
697#ifdef CONFIG_SMP
698 u32 eax, ebx, ecx, edx;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100699 int index_msb, core_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100700
701 cpuid(1, &eax, &ebx, &ecx, &edx);
702
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100703
Rohit Sethe42f9432006-06-26 13:59:14 +0200704 if (!cpu_has(c, X86_FEATURE_HT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 return;
Rohit Sethe42f9432006-06-26 13:59:14 +0200706 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
707 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 smp_num_siblings = (ebx & 0xff0000) >> 16;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (smp_num_siblings == 1) {
712 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100713 } else if (smp_num_siblings > 1 ) {
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 if (smp_num_siblings > NR_CPUS) {
716 printk(KERN_WARNING "CPU: Unsupported number of the siblings %d", smp_num_siblings);
717 smp_num_siblings = 1;
718 return;
719 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100720
721 index_msb = get_count_order(smp_num_siblings);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200722 c->phys_proc_id = phys_pkg_id(index_msb);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700723
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100724 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700725
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100726 index_msb = get_count_order(smp_num_siblings) ;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700727
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100728 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700729
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200730 c->cpu_core_id = phys_pkg_id(index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100731 ((1 << core_bits) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 }
Rohit Sethe42f9432006-06-26 13:59:14 +0200733out:
734 if ((c->x86_max_cores * smp_num_siblings) > 1) {
735 printk(KERN_INFO "CPU: Physical Processor ID: %d\n", c->phys_proc_id);
736 printk(KERN_INFO "CPU: Processor Core ID: %d\n", c->cpu_core_id);
737 }
738
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739#endif
740}
741
Andi Kleen3dd9d512005-04-16 15:25:15 -0700742/*
743 * find out the number of processor cores on the die
744 */
Ashok Raje6982c62005-06-25 14:54:58 -0700745static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700746{
Rohit Seth2bbc4192006-06-26 13:58:02 +0200747 unsigned int eax, t;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700748
749 if (c->cpuid_level < 4)
750 return 1;
751
Rohit Seth2bbc4192006-06-26 13:58:02 +0200752 cpuid_count(4, 0, &eax, &t, &t, &t);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700753
754 if (eax & 0x1f)
755 return ((eax >> 26) + 1);
756 else
757 return 1;
758}
759
Andi Kleendf0cc262005-09-12 18:49:24 +0200760static void srat_detect_node(void)
761{
762#ifdef CONFIG_NUMA
Ravikiran G Thirumalaiddea7be2005-10-03 10:36:28 -0700763 unsigned node;
Andi Kleendf0cc262005-09-12 18:49:24 +0200764 int cpu = smp_processor_id();
Rohit Sethe42f9432006-06-26 13:59:14 +0200765 int apicid = hard_smp_processor_id();
Andi Kleendf0cc262005-09-12 18:49:24 +0200766
767 /* Don't do the funky fallback heuristics the AMD version employs
768 for now. */
Rohit Sethe42f9432006-06-26 13:59:14 +0200769 node = apicid_to_node[apicid];
Andi Kleendf0cc262005-09-12 18:49:24 +0200770 if (node == NUMA_NO_NODE)
Daniel Yeisley0d015322006-05-30 22:47:57 +0200771 node = first_node(node_online_map);
Andi Kleen69d81fc2005-11-05 17:25:53 +0100772 numa_set_node(cpu, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200773
Andi Kleenc31fbb12006-09-26 10:52:33 +0200774 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200775#endif
776}
777
Ashok Raje6982c62005-06-25 14:54:58 -0700778static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779{
780 /* Cache sizes */
781 unsigned n;
782
783 init_intel_cacheinfo(c);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200784 if (c->cpuid_level > 9 ) {
785 unsigned eax = cpuid_eax(10);
786 /* Check for version and the number of counters */
787 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
788 set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
789 }
790
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100791 if (cpu_has_ds) {
792 unsigned int l1, l2;
793 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
Stephane Eranianee58fad2006-12-07 02:14:11 +0100794 if (!(l1 & (1<<11)))
795 set_bit(X86_FEATURE_BTS, c->x86_capability);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100796 if (!(l1 & (1<<12)))
797 set_bit(X86_FEATURE_PEBS, c->x86_capability);
798 }
799
Andi Kleenebfcaa92005-04-16 15:25:18 -0700800 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 if (n >= 0x80000008) {
802 unsigned eax = cpuid_eax(0x80000008);
803 c->x86_virt_bits = (eax >> 8) & 0xff;
804 c->x86_phys_bits = eax & 0xff;
Shaohua Liaf9c1422005-11-05 17:25:54 +0100805 /* CPUID workaround for Intel 0F34 CPU */
806 if (c->x86_vendor == X86_VENDOR_INTEL &&
807 c->x86 == 0xF && c->x86_model == 0x3 &&
808 c->x86_mask == 0x4)
809 c->x86_phys_bits = 36;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 }
811
812 if (c->x86 == 15)
813 c->x86_cache_alignment = c->x86_clflush_size * 2;
Andi Kleen39b3a792006-01-11 22:42:45 +0100814 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
815 (c->x86 == 0x6 && c->x86_model >= 0x0e))
Andi Kleenc29601e2005-04-16 15:25:05 -0700816 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
Andi Kleen27fbe5b2006-09-26 10:52:41 +0200817 if (c->x86 == 6)
818 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Arjan van de Venf3d73702006-12-07 02:14:12 +0100819 if (c->x86 == 15)
820 set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
821 else
822 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100823 c->x86_max_cores = intel_num_cpu_cores(c);
Andi Kleendf0cc262005-09-12 18:49:24 +0200824
825 srat_detect_node();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826}
827
Adrian Bunk672289e2005-09-10 00:27:21 -0700828static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829{
830 char *v = c->x86_vendor_id;
831
832 if (!strcmp(v, "AuthenticAMD"))
833 c->x86_vendor = X86_VENDOR_AMD;
834 else if (!strcmp(v, "GenuineIntel"))
835 c->x86_vendor = X86_VENDOR_INTEL;
836 else
837 c->x86_vendor = X86_VENDOR_UNKNOWN;
838}
839
840struct cpu_model_info {
841 int vendor;
842 int family;
843 char *model_names[16];
844};
845
846/* Do some early cpuid on the boot CPU to get some parameter that are
847 needed before check_bugs. Everything advanced is in identify_cpu
848 below. */
Thomas Gleixner8c61b902008-01-30 13:30:16 +0100849static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850{
851 u32 tfms;
852
853 c->loops_per_jiffy = loops_per_jiffy;
854 c->x86_cache_size = -1;
855 c->x86_vendor = X86_VENDOR_UNKNOWN;
856 c->x86_model = c->x86_mask = 0; /* So far unknown... */
857 c->x86_vendor_id[0] = '\0'; /* Unset */
858 c->x86_model_id[0] = '\0'; /* Unset */
859 c->x86_clflush_size = 64;
860 c->x86_cache_alignment = c->x86_clflush_size;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100861 c->x86_max_cores = 1;
Andi Kleenebfcaa92005-04-16 15:25:18 -0700862 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 memset(&c->x86_capability, 0, sizeof c->x86_capability);
864
865 /* Get vendor name */
866 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
867 (unsigned int *)&c->x86_vendor_id[0],
868 (unsigned int *)&c->x86_vendor_id[8],
869 (unsigned int *)&c->x86_vendor_id[4]);
870
871 get_cpu_vendor(c);
872
873 /* Initialize the standard set of capabilities */
874 /* Note that the vendor-specific code below might override */
875
876 /* Intel-defined flags: level 0x00000001 */
877 if (c->cpuid_level >= 0x00000001) {
878 __u32 misc;
879 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
880 &c->x86_capability[0]);
881 c->x86 = (tfms >> 8) & 0xf;
882 c->x86_model = (tfms >> 4) & 0xf;
883 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100884 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100886 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 if (c->x86_capability[0] & (1<<19))
889 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 } else {
891 /* Have CPUID level 0 only - unheard of */
892 c->x86 = 4;
893 }
Andi Kleena1586082005-05-16 21:53:21 -0700894
895#ifdef CONFIG_SMP
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200896 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleena1586082005-05-16 21:53:21 -0700897#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898}
899
900/*
901 * This does the hard work of actually picking apart the CPU stuff...
902 */
Ashok Raje6982c62005-06-25 14:54:58 -0700903void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904{
905 int i;
906 u32 xlvl;
907
908 early_identify_cpu(c);
909
910 /* AMD-defined flags: level 0x80000001 */
911 xlvl = cpuid_eax(0x80000000);
Andi Kleenebfcaa92005-04-16 15:25:18 -0700912 c->extended_cpuid_level = xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 if ((xlvl & 0xffff0000) == 0x80000000) {
914 if (xlvl >= 0x80000001) {
915 c->x86_capability[1] = cpuid_edx(0x80000001);
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700916 c->x86_capability[6] = cpuid_ecx(0x80000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 }
918 if (xlvl >= 0x80000004)
919 get_model_name(c); /* Default name */
920 }
921
922 /* Transmeta-defined flags: level 0x80860001 */
923 xlvl = cpuid_eax(0x80860000);
924 if ((xlvl & 0xffff0000) == 0x80860000) {
925 /* Don't set x86_cpuid_level here for now to not confuse. */
926 if (xlvl >= 0x80860001)
927 c->x86_capability[2] = cpuid_edx(0x80860001);
928 }
929
Venki Pallipadi1d679532007-07-11 12:18:32 -0700930 init_scattered_cpuid_features(c);
931
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800932 c->apicid = phys_pkg_id(0);
933
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 /*
935 * Vendor-specific initialization. In this section we
936 * canonicalize the feature flags, meaning if there are
937 * features a certain CPU supports which CPUID doesn't
938 * tell us, CPUID claiming incorrect flags, or other bugs,
939 * we handle them here.
940 *
941 * At the end of this section, c->x86_capability better
942 * indicate the features this CPU genuinely supports!
943 */
944 switch (c->x86_vendor) {
945 case X86_VENDOR_AMD:
946 init_amd(c);
947 break;
948
949 case X86_VENDOR_INTEL:
950 init_intel(c);
951 break;
952
953 case X86_VENDOR_UNKNOWN:
954 default:
955 display_cacheinfo(c);
956 break;
957 }
958
959 select_idle_routine(c);
960 detect_ht(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
962 /*
963 * On SMP, boot_cpu_data holds the common feature set between
964 * all CPUs; so make sure that we indicate which features are
965 * common between the CPUs. The first time this routine gets
966 * executed, c == &boot_cpu_data.
967 */
968 if (c != &boot_cpu_data) {
969 /* AND the already accumulated flags with these */
970 for (i = 0 ; i < NCAPINTS ; i++)
971 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
972 }
973
974#ifdef CONFIG_X86_MCE
975 mcheck_init(c);
976#endif
Andi Kleen8bd99482007-05-11 11:23:20 +0200977 if (c != &boot_cpu_data)
Shaohua Li3b520b22005-07-07 17:56:38 -0700978 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979#ifdef CONFIG_NUMA
Andi Kleen3019e8e2005-07-28 21:15:28 -0700980 numa_add_cpu(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981#endif
982}
983
984
Ashok Raje6982c62005-06-25 14:54:58 -0700985void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986{
987 if (c->x86_model_id[0])
988 printk("%s", c->x86_model_id);
989
990 if (c->x86_mask || c->cpuid_level >= 0)
991 printk(" stepping %02x\n", c->x86_mask);
992 else
993 printk("\n");
994}
995
996/*
997 * Get CPU information for use by the procfs.
998 */
999
1000static int show_cpuinfo(struct seq_file *m, void *v)
1001{
1002 struct cpuinfo_x86 *c = v;
Mike Travis92cb7612007-10-19 20:35:04 +02001003 int cpu = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
1005 /*
1006 * These flag bits must match the definitions in <asm/cpufeature.h>.
1007 * NULL means this bit is undefined or reserved; either way it doesn't
1008 * have meaning as far as Linux is concerned. Note that it's important
1009 * to realize there is a difference between this table and CPUID -- if
1010 * applications want to get the raw CPUID data, they should access
1011 * /dev/cpu/<cpu_nr>/cpuid instead.
1012 */
Jan Beulich121d7bf2007-10-17 18:04:37 +02001013 static const char *const x86_cap_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 /* Intel-defined */
1015 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
1016 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
1017 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
H. Peter Anvinec481532007-07-11 12:18:29 -07001018 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019
1020 /* AMD-defined */
Zwane Mwaikambo3c3b73b2005-05-01 08:58:51 -07001021 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
1023 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +01001024 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
1025 "3dnowext", "3dnow",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027 /* Transmeta-defined */
1028 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
1029 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1030 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1031 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1032
1033 /* Other (Linux-defined) */
H. Peter Anvinec481532007-07-11 12:18:29 -07001034 "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
1035 NULL, NULL, NULL, NULL,
1036 "constant_tsc", "up", NULL, "arch_perfmon",
1037 "pebs", "bts", NULL, "sync_rdtsc",
1038 "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1040
1041 /* Intel-defined (#2) */
Andi Kleen9d95dd82006-03-25 16:31:22 +01001042 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
Dave Jonesdcf10302006-09-26 10:52:42 +02001043 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
H. Peter Anvine1054b32007-10-26 14:09:09 -07001044 NULL, NULL, "dca", "sse4_1", "sse4_2", NULL, NULL, "popcnt",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1046
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001047 /* VIA/Cyrix/Centaur-defined */
1048 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
H. Peter Anvinec481532007-07-11 12:18:29 -07001049 "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001050 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1051 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1052
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 /* AMD-defined (#2) */
H. Peter Anvine1054b32007-10-26 14:09:09 -07001054 "lahf_lm", "cmp_legacy", "svm", "extapic",
1055 "cr8_legacy", "abm", "sse4a", "misalignsse",
1056 "3dnowprefetch", "osvw", "ibs", "sse5",
1057 "skinit", "wdt", NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001059 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Venki Pallipadi1d679532007-07-11 12:18:32 -07001060
1061 /* Auxiliary (Linux-defined) */
1062 "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1063 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1064 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1065 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 };
Jan Beulich121d7bf2007-10-17 18:04:37 +02001067 static const char *const x86_power_flags[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 "ts", /* temperature sensor */
1069 "fid", /* frequency id control */
1070 "vid", /* voltage id control */
1071 "ttp", /* thermal trip */
1072 "tm",
Andi Kleen3f98bc42006-01-11 22:42:51 +01001073 "stc",
Andi Kleenf790cd32007-02-13 13:26:25 +01001074 "100mhzsteps",
1075 "hwpstate",
Joerg Roedeld8243952007-05-02 19:27:09 +02001076 "", /* tsc invariant mapped to constant_tsc */
1077 /* nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 };
1079
1080
1081#ifdef CONFIG_SMP
Mike Travis92cb7612007-10-19 20:35:04 +02001082 cpu = c->cpu_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083#endif
1084
1085 seq_printf(m,"processor\t: %u\n"
1086 "vendor_id\t: %s\n"
1087 "cpu family\t: %d\n"
1088 "model\t\t: %d\n"
1089 "model name\t: %s\n",
Mike Travis92cb7612007-10-19 20:35:04 +02001090 (unsigned)cpu,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1092 c->x86,
1093 (int)c->x86_model,
1094 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1095
1096 if (c->x86_mask || c->cpuid_level >= 0)
1097 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1098 else
1099 seq_printf(m, "stepping\t: unknown\n");
1100
1101 if (cpu_has(c,X86_FEATURE_TSC)) {
Mike Travis92cb7612007-10-19 20:35:04 +02001102 unsigned int freq = cpufreq_quick_get((unsigned)cpu);
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001103 if (!freq)
1104 freq = cpu_khz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001106 freq / 1000, (freq % 1000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 }
1108
1109 /* Cache size */
1110 if (c->x86_cache_size >= 0)
1111 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
1112
1113#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001114 if (smp_num_siblings * c->x86_max_cores > 1) {
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001115 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
Mike Travis08357612007-10-16 01:24:04 -07001116 seq_printf(m, "siblings\t: %d\n",
1117 cpus_weight(per_cpu(cpu_core_map, cpu)));
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001118 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001119 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
Andi Kleendb468682005-04-16 15:24:51 -07001120 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121#endif
1122
1123 seq_printf(m,
1124 "fpu\t\t: yes\n"
1125 "fpu_exception\t: yes\n"
1126 "cpuid level\t: %d\n"
1127 "wp\t\t: yes\n"
1128 "flags\t\t:",
1129 c->cpuid_level);
1130
1131 {
1132 int i;
1133 for ( i = 0 ; i < 32*NCAPINTS ; i++ )
Akinobu Mita3d1712c2006-03-24 03:15:11 -08001134 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 seq_printf(m, " %s", x86_cap_flags[i]);
1136 }
1137
1138 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1139 c->loops_per_jiffy/(500000/HZ),
1140 (c->loops_per_jiffy/(5000/HZ)) % 100);
1141
1142 if (c->x86_tlbsize > 0)
1143 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1144 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1145 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1146
1147 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
1148 c->x86_phys_bits, c->x86_virt_bits);
1149
1150 seq_printf(m, "power management:");
1151 {
1152 unsigned i;
1153 for (i = 0; i < 32; i++)
1154 if (c->x86_power & (1 << i)) {
Andi Kleen3f98bc42006-01-11 22:42:51 +01001155 if (i < ARRAY_SIZE(x86_power_flags) &&
1156 x86_power_flags[i])
1157 seq_printf(m, "%s%s",
1158 x86_power_flags[i][0]?" ":"",
1159 x86_power_flags[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 else
1161 seq_printf(m, " [%d]", i);
1162 }
1163 }
Andi Kleen3dd9d512005-04-16 15:25:15 -07001164
Siddha, Suresh Bd31ddaa2005-04-16 15:25:20 -07001165 seq_printf(m, "\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 return 0;
1168}
1169
1170static void *c_start(struct seq_file *m, loff_t *pos)
1171{
Mike Travis92cb7612007-10-19 20:35:04 +02001172 if (*pos == 0) /* just in case, cpu 0 is not the first */
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001173 *pos = first_cpu(cpu_online_map);
1174 if ((*pos) < NR_CPUS && cpu_online(*pos))
Mike Travis92cb7612007-10-19 20:35:04 +02001175 return &cpu_data(*pos);
1176 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177}
1178
1179static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1180{
Andreas Herrmannc0c52d22007-11-01 19:32:17 +01001181 *pos = next_cpu(*pos, cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 return c_start(m, pos);
1183}
1184
1185static void c_stop(struct seq_file *m, void *v)
1186{
1187}
1188
1189struct seq_operations cpuinfo_op = {
1190 .start =c_start,
1191 .next = c_next,
1192 .stop = c_stop,
1193 .show = show_cpuinfo,
1194};