blob: c1f00b941a1e5ba1bc463d185bc58523fd27a232 [file] [log] [blame]
Deepak Verma587c98e2013-02-01 22:47:49 +05301/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Mitchel Humpherys7e93a652012-09-06 11:36:08 -070018#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060022#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/android_pmem.h>
24#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Matt Wagantalld55b90f2012-02-23 23:27:44 -080038#include <mach/clk-provider.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070039#include <sound/msm-dai-q6.h>
40#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030041#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070042#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#include "clock.h"
44#include "devices.h"
45#include "devices-msm8x60.h"
46#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070047#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060048#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060049#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070050#include "pil-q6v4.h"
51#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070052#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070053#include <mach/iommu_domains.h>
Arun Menond4837f62012-08-20 15:25:50 -070054#include <mach/socinfo.h>
Anji Jonnala4bf6c0c2013-04-16 17:07:52 +053055#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056
57#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053058#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059#endif
60#ifdef CONFIG_MSM_DSPS
61#include <mach/msm_dsps.h>
62#endif
63
64
65/* Address of GSBI blocks */
66#define MSM_GSBI1_PHYS 0x16000000
67#define MSM_GSBI2_PHYS 0x16100000
68#define MSM_GSBI3_PHYS 0x16200000
69#define MSM_GSBI4_PHYS 0x16300000
70#define MSM_GSBI5_PHYS 0x16400000
71#define MSM_GSBI6_PHYS 0x16500000
72#define MSM_GSBI7_PHYS 0x16600000
73#define MSM_GSBI8_PHYS 0x1A000000
74#define MSM_GSBI9_PHYS 0x1A100000
75#define MSM_GSBI10_PHYS 0x1A200000
76#define MSM_GSBI11_PHYS 0x12440000
77#define MSM_GSBI12_PHYS 0x12480000
78
Saket Saurabhc6cdc292013-02-13 10:54:53 +053079/* GSBI UART devices */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070080#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
81#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053082#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070083#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053084#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Saket Saurabhc6cdc292013-02-13 10:54:53 +053085#define MSM_UART10DM_PHYS (MSM_GSBI10_PHYS + 0x40000)
Saket Saurabh8cb97b82013-04-30 17:53:54 +053086#define MSM_UART11DM_PHYS (MSM_GSBI11_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070087
88/* GSBI QUP devices */
89#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
90#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
91#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
92#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
93#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
94#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
95#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
96#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
97#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
98#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
99#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
100#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
101#define MSM_QUP_SIZE SZ_4K
102
103#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
104#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
105#define MSM_PMIC_SSBI_SIZE SZ_4K
106
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700107#define MSM8960_HSUSB_PHYS 0x12500000
108#define MSM8960_HSUSB_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530109#define MSM8960_RPM_MASTER_STATS_BASE 0x10BB00
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700110
Anji Jonnalae84292b2012-09-21 13:34:44 +0530111#define MSM8960_PC_CNTR_PHYS (MSM8960_IMEM_PHYS + 0x664)
112#define MSM8960_PC_CNTR_SIZE 0x40
113
114static struct resource msm8960_resources_pccntr[] = {
115 {
116 .start = MSM8960_PC_CNTR_PHYS,
117 .end = MSM8960_PC_CNTR_PHYS + MSM8960_PC_CNTR_SIZE,
118 .flags = IORESOURCE_MEM,
119 },
120};
121
122struct platform_device msm8960_pc_cntr = {
123 .name = "pc-cntr",
124 .id = -1,
125 .num_resources = ARRAY_SIZE(msm8960_resources_pccntr),
126 .resource = msm8960_resources_pccntr,
127};
128
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700129static struct resource resources_otg[] = {
130 {
131 .start = MSM8960_HSUSB_PHYS,
132 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
133 .flags = IORESOURCE_MEM,
134 },
135 {
136 .start = USB1_HS_IRQ,
137 .end = USB1_HS_IRQ,
138 .flags = IORESOURCE_IRQ,
139 },
140};
141
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700142struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700143 .name = "msm_otg",
144 .id = -1,
145 .num_resources = ARRAY_SIZE(resources_otg),
146 .resource = resources_otg,
147 .dev = {
148 .coherent_dma_mask = 0xffffffff,
149 },
150};
151
152static struct resource resources_hsusb[] = {
153 {
154 .start = MSM8960_HSUSB_PHYS,
155 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
156 .flags = IORESOURCE_MEM,
157 },
158 {
159 .start = USB1_HS_IRQ,
160 .end = USB1_HS_IRQ,
161 .flags = IORESOURCE_IRQ,
162 },
163};
164
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700165struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700166 .name = "msm_hsusb",
167 .id = -1,
168 .num_resources = ARRAY_SIZE(resources_hsusb),
169 .resource = resources_hsusb,
170 .dev = {
171 .coherent_dma_mask = 0xffffffff,
172 },
173};
174
175static struct resource resources_hsusb_host[] = {
176 {
177 .start = MSM8960_HSUSB_PHYS,
178 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
179 .flags = IORESOURCE_MEM,
180 },
181 {
182 .start = USB1_HS_IRQ,
183 .end = USB1_HS_IRQ,
184 .flags = IORESOURCE_IRQ,
185 },
186};
187
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530188static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700189struct platform_device msm_device_hsusb_host = {
190 .name = "msm_hsusb_host",
191 .id = -1,
192 .num_resources = ARRAY_SIZE(resources_hsusb_host),
193 .resource = resources_hsusb_host,
194 .dev = {
195 .dma_mask = &dma_mask,
196 .coherent_dma_mask = 0xffffffff,
197 },
198};
199
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530200static struct resource resources_hsic_host[] = {
201 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700202 .start = 0x12520000,
203 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530204 .flags = IORESOURCE_MEM,
205 },
206 {
207 .start = USB_HSIC_IRQ,
208 .end = USB_HSIC_IRQ,
209 .flags = IORESOURCE_IRQ,
210 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800211 {
212 .start = MSM_GPIO_TO_INT(69),
213 .end = MSM_GPIO_TO_INT(69),
214 .name = "peripheral_status_irq",
215 .flags = IORESOURCE_IRQ,
216 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530217};
218
219struct platform_device msm_device_hsic_host = {
220 .name = "msm_hsic_host",
221 .id = -1,
222 .num_resources = ARRAY_SIZE(resources_hsic_host),
223 .resource = resources_hsic_host,
224 .dev = {
225 .dma_mask = &dma_mask,
226 .coherent_dma_mask = DMA_BIT_MASK(32),
227 },
228};
229
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700230struct platform_device msm8960_device_acpuclk = {
231 .name = "acpuclk-8960",
232 .id = -1,
233};
234
Patrick Daly6578e0c2012-07-19 18:50:02 -0700235struct platform_device msm8960ab_device_acpuclk = {
236 .name = "acpuclk-8960ab",
237 .id = -1,
238};
239
Mona Hossain11c03ac2011-10-26 12:42:10 -0700240#define SHARED_IMEM_TZ_BASE 0x2a03f720
241static struct resource tzlog_resources[] = {
242 {
243 .start = SHARED_IMEM_TZ_BASE,
244 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
245 .flags = IORESOURCE_MEM,
246 },
247};
248
249struct platform_device msm_device_tz_log = {
250 .name = "tz_log",
251 .id = 0,
252 .num_resources = ARRAY_SIZE(tzlog_resources),
253 .resource = tzlog_resources,
254};
255
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700256static struct resource resources_uart_gsbi2[] = {
257 {
258 .start = MSM8960_GSBI2_UARTDM_IRQ,
259 .end = MSM8960_GSBI2_UARTDM_IRQ,
260 .flags = IORESOURCE_IRQ,
261 },
262 {
263 .start = MSM_UART2DM_PHYS,
264 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
265 .name = "uartdm_resource",
266 .flags = IORESOURCE_MEM,
267 },
268 {
269 .start = MSM_GSBI2_PHYS,
270 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
271 .name = "gsbi_resource",
272 .flags = IORESOURCE_MEM,
273 },
274};
275
276struct platform_device msm8960_device_uart_gsbi2 = {
277 .name = "msm_serial_hsl",
278 .id = 0,
279 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
280 .resource = resources_uart_gsbi2,
281};
Mayank Rana9f51f582011-08-04 18:35:59 +0530282/* GSBI 6 used into UARTDM Mode */
283static struct resource msm_uart_dm6_resources[] = {
284 {
285 .start = MSM_UART6DM_PHYS,
286 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
287 .name = "uartdm_resource",
288 .flags = IORESOURCE_MEM,
289 },
290 {
291 .start = GSBI6_UARTDM_IRQ,
292 .end = GSBI6_UARTDM_IRQ,
293 .flags = IORESOURCE_IRQ,
294 },
295 {
296 .start = MSM_GSBI6_PHYS,
297 .end = MSM_GSBI6_PHYS + 4 - 1,
298 .name = "gsbi_resource",
299 .flags = IORESOURCE_MEM,
300 },
301 {
302 .start = DMOV_HSUART_GSBI6_TX_CHAN,
303 .end = DMOV_HSUART_GSBI6_RX_CHAN,
304 .name = "uartdm_channels",
305 .flags = IORESOURCE_DMA,
306 },
307 {
308 .start = DMOV_HSUART_GSBI6_TX_CRCI,
309 .end = DMOV_HSUART_GSBI6_RX_CRCI,
310 .name = "uartdm_crci",
311 .flags = IORESOURCE_DMA,
312 },
313};
314static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
315struct platform_device msm_device_uart_dm6 = {
316 .name = "msm_serial_hs",
317 .id = 0,
318 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
319 .resource = msm_uart_dm6_resources,
320 .dev = {
321 .dma_mask = &msm_uart_dm6_dma_mask,
322 .coherent_dma_mask = DMA_BIT_MASK(32),
323 },
324};
Mayank Rana1f02d952012-07-04 19:11:20 +0530325
326/* GSBI 8 used into UARTDM Mode */
327static struct resource msm_uart_dm8_resources[] = {
328 {
329 .start = MSM_UART8DM_PHYS,
330 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
331 .name = "uartdm_resource",
332 .flags = IORESOURCE_MEM,
333 },
334 {
335 .start = GSBI8_UARTDM_IRQ,
336 .end = GSBI8_UARTDM_IRQ,
337 .flags = IORESOURCE_IRQ,
338 },
339 {
340 .start = MSM_GSBI8_PHYS,
341 .end = MSM_GSBI8_PHYS + 4 - 1,
342 .name = "gsbi_resource",
343 .flags = IORESOURCE_MEM,
344 },
345 {
346 .start = DMOV_HSUART_GSBI8_TX_CHAN,
347 .end = DMOV_HSUART_GSBI8_RX_CHAN,
348 .name = "uartdm_channels",
349 .flags = IORESOURCE_DMA,
350 },
351 {
352 .start = DMOV_HSUART_GSBI8_TX_CRCI,
353 .end = DMOV_HSUART_GSBI8_RX_CRCI,
354 .name = "uartdm_crci",
355 .flags = IORESOURCE_DMA,
356 },
357};
358
359static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
360struct platform_device msm_device_uart_dm8 = {
361 .name = "msm_serial_hs",
362 .id = 2,
363 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
364 .resource = msm_uart_dm8_resources,
365 .dev = {
366 .dma_mask = &msm_uart_dm8_dma_mask,
367 .coherent_dma_mask = DMA_BIT_MASK(32),
368 },
369};
370
Mayank Ranae009c922012-03-22 03:02:06 +0530371/*
372 * GSBI 9 used into UARTDM Mode
373 * For 8960 Fusion 2.2 Primary IPC
374 */
375static struct resource msm_uart_dm9_resources[] = {
376 {
377 .start = MSM_UART9DM_PHYS,
378 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
379 .name = "uartdm_resource",
380 .flags = IORESOURCE_MEM,
381 },
382 {
383 .start = GSBI9_UARTDM_IRQ,
384 .end = GSBI9_UARTDM_IRQ,
385 .flags = IORESOURCE_IRQ,
386 },
387 {
388 .start = MSM_GSBI9_PHYS,
389 .end = MSM_GSBI9_PHYS + 4 - 1,
390 .name = "gsbi_resource",
391 .flags = IORESOURCE_MEM,
392 },
393 {
394 .start = DMOV_HSUART_GSBI9_TX_CHAN,
395 .end = DMOV_HSUART_GSBI9_RX_CHAN,
396 .name = "uartdm_channels",
397 .flags = IORESOURCE_DMA,
398 },
399 {
400 .start = DMOV_HSUART_GSBI9_TX_CRCI,
401 .end = DMOV_HSUART_GSBI9_RX_CRCI,
402 .name = "uartdm_crci",
403 .flags = IORESOURCE_DMA,
404 },
405};
406static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
407struct platform_device msm_device_uart_dm9 = {
408 .name = "msm_serial_hs",
409 .id = 1,
410 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
411 .resource = msm_uart_dm9_resources,
412 .dev = {
413 .dma_mask = &msm_uart_dm9_dma_mask,
414 .coherent_dma_mask = DMA_BIT_MASK(32),
415 },
416};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700417
Saket Saurabhc6cdc292013-02-13 10:54:53 +0530418/* GSBI10 used for serial console on 8930 SGLTE*/
419static struct msm_serial_hslite_platform_data uart_gsbi10_pdata;
420
421static struct resource resources_uart_gsbi10[] = {
422 {
423 .start = GSBI10_UARTDM_IRQ,
424 .end = GSBI10_UARTDM_IRQ,
425 .flags = IORESOURCE_IRQ,
426 },
427 {
428 .start = MSM_UART10DM_PHYS,
429 .end = MSM_UART10DM_PHYS + PAGE_SIZE - 1,
430 .name = "uartdm_resource",
431 .flags = IORESOURCE_MEM,
432 },
433 {
434 .start = MSM_GSBI10_PHYS,
435 .end = MSM_GSBI10_PHYS + PAGE_SIZE - 1,
436 .name = "gsbi_resource",
437 .flags = IORESOURCE_MEM,
438 },
439};
440
441struct platform_device msm8930_device_uart_gsbi10 = {
442 .name = "msm_serial_hsl",
443 .id = 1,
444 .num_resources = ARRAY_SIZE(resources_uart_gsbi10),
445 .resource = resources_uart_gsbi10,
446 .dev.platform_data = &uart_gsbi10_pdata,
447};
448
Saket Saurabh8cb97b82013-04-30 17:53:54 +0530449static struct msm_serial_hslite_platform_data uart_gsbi11_pdata;
450
451static struct resource resources_uart_gsbi11[] = {
452 {
453 .start = GSBI11_UARTDM_IRQ,
454 .end = GSBI11_UARTDM_IRQ,
455 .flags = IORESOURCE_IRQ,
456 },
457 {
458 .start = MSM_UART11DM_PHYS,
459 .end = MSM_UART11DM_PHYS + PAGE_SIZE - 1,
460 .name = "uartdm_resource",
461 .flags = IORESOURCE_MEM,
462 },
463 {
464 .start = MSM_GSBI11_PHYS,
465 .end = MSM_GSBI11_PHYS + PAGE_SIZE - 1,
466 .name = "gsbi_resource",
467 .flags = IORESOURCE_MEM,
468 },
469};
470
471struct platform_device msm8930_device_uart_gsbi11 = {
472 .name = "msm_serial_hsl",
473 .id = 2,
474 .num_resources = ARRAY_SIZE(resources_uart_gsbi11),
475 .resource = resources_uart_gsbi11,
476 .dev.platform_data = &uart_gsbi11_pdata,
477};
478
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700479static struct resource resources_uart_gsbi5[] = {
480 {
481 .start = GSBI5_UARTDM_IRQ,
482 .end = GSBI5_UARTDM_IRQ,
483 .flags = IORESOURCE_IRQ,
484 },
485 {
486 .start = MSM_UART5DM_PHYS,
487 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
488 .name = "uartdm_resource",
489 .flags = IORESOURCE_MEM,
490 },
491 {
492 .start = MSM_GSBI5_PHYS,
493 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
494 .name = "gsbi_resource",
495 .flags = IORESOURCE_MEM,
496 },
497};
498
499struct platform_device msm8960_device_uart_gsbi5 = {
500 .name = "msm_serial_hsl",
501 .id = 0,
502 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
503 .resource = resources_uart_gsbi5,
504};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700505
506static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
507 .line = 0,
508};
509
510static struct resource resources_uart_gsbi8[] = {
511 {
512 .start = GSBI8_UARTDM_IRQ,
513 .end = GSBI8_UARTDM_IRQ,
514 .flags = IORESOURCE_IRQ,
515 },
516 {
517 .start = MSM_UART8DM_PHYS,
518 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
519 .name = "uartdm_resource",
520 .flags = IORESOURCE_MEM,
521 },
522 {
523 .start = MSM_GSBI8_PHYS,
524 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
525 .name = "gsbi_resource",
526 .flags = IORESOURCE_MEM,
527 },
528};
529
530struct platform_device msm8960_device_uart_gsbi8 = {
531 .name = "msm_serial_hsl",
532 .id = 1,
533 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
534 .resource = resources_uart_gsbi8,
535 .dev.platform_data = &uart_gsbi8_pdata,
536};
537
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700538/* MSM Video core device */
539#ifdef CONFIG_MSM_BUS_SCALING
540static struct msm_bus_vectors vidc_init_vectors[] = {
541 {
542 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
543 .dst = MSM_BUS_SLAVE_EBI_CH0,
544 .ab = 0,
545 .ib = 0,
546 },
547 {
548 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
549 .dst = MSM_BUS_SLAVE_EBI_CH0,
550 .ab = 0,
551 .ib = 0,
552 },
553 {
554 .src = MSM_BUS_MASTER_AMPSS_M0,
555 .dst = MSM_BUS_SLAVE_EBI_CH0,
556 .ab = 0,
557 .ib = 0,
558 },
559 {
560 .src = MSM_BUS_MASTER_AMPSS_M0,
561 .dst = MSM_BUS_SLAVE_EBI_CH0,
562 .ab = 0,
563 .ib = 0,
564 },
565};
566static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
567 {
568 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
569 .dst = MSM_BUS_SLAVE_EBI_CH0,
570 .ab = 54525952,
571 .ib = 436207616,
572 },
573 {
574 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
575 .dst = MSM_BUS_SLAVE_EBI_CH0,
576 .ab = 72351744,
577 .ib = 289406976,
578 },
579 {
580 .src = MSM_BUS_MASTER_AMPSS_M0,
581 .dst = MSM_BUS_SLAVE_EBI_CH0,
582 .ab = 500000,
583 .ib = 1000000,
584 },
585 {
586 .src = MSM_BUS_MASTER_AMPSS_M0,
587 .dst = MSM_BUS_SLAVE_EBI_CH0,
588 .ab = 500000,
589 .ib = 1000000,
590 },
591};
592static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
593 {
594 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
595 .dst = MSM_BUS_SLAVE_EBI_CH0,
596 .ab = 40894464,
597 .ib = 327155712,
598 },
599 {
600 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
601 .dst = MSM_BUS_SLAVE_EBI_CH0,
602 .ab = 48234496,
603 .ib = 192937984,
604 },
605 {
606 .src = MSM_BUS_MASTER_AMPSS_M0,
607 .dst = MSM_BUS_SLAVE_EBI_CH0,
608 .ab = 500000,
609 .ib = 2000000,
610 },
611 {
612 .src = MSM_BUS_MASTER_AMPSS_M0,
613 .dst = MSM_BUS_SLAVE_EBI_CH0,
614 .ab = 500000,
615 .ib = 2000000,
616 },
617};
618static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
619 {
620 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
621 .dst = MSM_BUS_SLAVE_EBI_CH0,
622 .ab = 163577856,
623 .ib = 1308622848,
624 },
625 {
626 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
627 .dst = MSM_BUS_SLAVE_EBI_CH0,
628 .ab = 219152384,
629 .ib = 876609536,
630 },
631 {
632 .src = MSM_BUS_MASTER_AMPSS_M0,
633 .dst = MSM_BUS_SLAVE_EBI_CH0,
634 .ab = 1750000,
635 .ib = 3500000,
636 },
637 {
638 .src = MSM_BUS_MASTER_AMPSS_M0,
639 .dst = MSM_BUS_SLAVE_EBI_CH0,
640 .ab = 1750000,
641 .ib = 3500000,
642 },
643};
644static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
645 {
646 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
647 .dst = MSM_BUS_SLAVE_EBI_CH0,
648 .ab = 121634816,
649 .ib = 973078528,
650 },
651 {
652 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
653 .dst = MSM_BUS_SLAVE_EBI_CH0,
654 .ab = 155189248,
655 .ib = 620756992,
656 },
657 {
658 .src = MSM_BUS_MASTER_AMPSS_M0,
659 .dst = MSM_BUS_SLAVE_EBI_CH0,
660 .ab = 1750000,
661 .ib = 7000000,
662 },
663 {
664 .src = MSM_BUS_MASTER_AMPSS_M0,
665 .dst = MSM_BUS_SLAVE_EBI_CH0,
666 .ab = 1750000,
667 .ib = 7000000,
668 },
669};
670static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
671 {
672 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
673 .dst = MSM_BUS_SLAVE_EBI_CH0,
674 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700675 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700676 },
677 {
678 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
679 .dst = MSM_BUS_SLAVE_EBI_CH0,
680 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700681 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700682 },
683 {
684 .src = MSM_BUS_MASTER_AMPSS_M0,
685 .dst = MSM_BUS_SLAVE_EBI_CH0,
686 .ab = 2500000,
687 .ib = 5000000,
688 },
689 {
690 .src = MSM_BUS_MASTER_AMPSS_M0,
691 .dst = MSM_BUS_SLAVE_EBI_CH0,
692 .ab = 2500000,
693 .ib = 5000000,
694 },
695};
696static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
697 {
698 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
699 .dst = MSM_BUS_SLAVE_EBI_CH0,
700 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700701 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700702 },
703 {
704 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
705 .dst = MSM_BUS_SLAVE_EBI_CH0,
706 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700707 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700708 },
709 {
710 .src = MSM_BUS_MASTER_AMPSS_M0,
711 .dst = MSM_BUS_SLAVE_EBI_CH0,
712 .ab = 2500000,
713 .ib = 700000000,
714 },
715 {
716 .src = MSM_BUS_MASTER_AMPSS_M0,
717 .dst = MSM_BUS_SLAVE_EBI_CH0,
718 .ab = 2500000,
719 .ib = 10000000,
720 },
721};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700722static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
723 {
724 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
725 .dst = MSM_BUS_SLAVE_EBI_CH0,
726 .ab = 222298112,
727 .ib = 3522000000U,
728 },
729 {
730 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
731 .dst = MSM_BUS_SLAVE_EBI_CH0,
732 .ab = 330301440,
733 .ib = 3522000000U,
734 },
735 {
736 .src = MSM_BUS_MASTER_AMPSS_M0,
737 .dst = MSM_BUS_SLAVE_EBI_CH0,
738 .ab = 2500000,
739 .ib = 700000000,
740 },
741 {
742 .src = MSM_BUS_MASTER_AMPSS_M0,
743 .dst = MSM_BUS_SLAVE_EBI_CH0,
744 .ab = 2500000,
745 .ib = 10000000,
746 },
747};
748static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
749 {
750 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
751 .dst = MSM_BUS_SLAVE_EBI_CH0,
752 .ab = 222298112,
753 .ib = 3522000000U,
754 },
755 {
756 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
757 .dst = MSM_BUS_SLAVE_EBI_CH0,
758 .ab = 330301440,
759 .ib = 3522000000U,
760 },
761 {
762 .src = MSM_BUS_MASTER_AMPSS_M0,
763 .dst = MSM_BUS_SLAVE_EBI_CH0,
764 .ab = 2500000,
765 .ib = 700000000,
766 },
767 {
768 .src = MSM_BUS_MASTER_AMPSS_M0,
769 .dst = MSM_BUS_SLAVE_EBI_CH0,
770 .ab = 2500000,
771 .ib = 10000000,
772 },
773};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700774
775static struct msm_bus_paths vidc_bus_client_config[] = {
776 {
777 ARRAY_SIZE(vidc_init_vectors),
778 vidc_init_vectors,
779 },
780 {
781 ARRAY_SIZE(vidc_venc_vga_vectors),
782 vidc_venc_vga_vectors,
783 },
784 {
785 ARRAY_SIZE(vidc_vdec_vga_vectors),
786 vidc_vdec_vga_vectors,
787 },
788 {
789 ARRAY_SIZE(vidc_venc_720p_vectors),
790 vidc_venc_720p_vectors,
791 },
792 {
793 ARRAY_SIZE(vidc_vdec_720p_vectors),
794 vidc_vdec_720p_vectors,
795 },
796 {
797 ARRAY_SIZE(vidc_venc_1080p_vectors),
798 vidc_venc_1080p_vectors,
799 },
800 {
801 ARRAY_SIZE(vidc_vdec_1080p_vectors),
802 vidc_vdec_1080p_vectors,
803 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700804 {
805 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
Arun Menond4837f62012-08-20 15:25:50 -0700806 vidc_venc_1080p_turbo_vectors,
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700807 },
808 {
809 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
810 vidc_vdec_1080p_turbo_vectors,
811 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700812};
813
814static struct msm_bus_scale_pdata vidc_bus_client_data = {
815 vidc_bus_client_config,
816 ARRAY_SIZE(vidc_bus_client_config),
817 .name = "vidc",
818};
Arun Menond4837f62012-08-20 15:25:50 -0700819
820static struct msm_bus_vectors vidc_pro_init_vectors[] = {
821 {
822 .src = MSM_BUS_MASTER_VIDEO_ENC,
823 .dst = MSM_BUS_SLAVE_EBI_CH0,
824 .ab = 0,
825 .ib = 0,
826 },
827 {
828 .src = MSM_BUS_MASTER_VIDEO_DEC,
829 .dst = MSM_BUS_SLAVE_EBI_CH0,
830 .ab = 0,
831 .ib = 0,
832 },
833 {
834 .src = MSM_BUS_MASTER_AMPSS_M0,
835 .dst = MSM_BUS_SLAVE_EBI_CH0,
836 .ab = 0,
837 .ib = 0,
838 },
839 {
840 .src = MSM_BUS_MASTER_AMPSS_M0,
841 .dst = MSM_BUS_SLAVE_EBI_CH0,
842 .ab = 0,
843 .ib = 0,
844 },
845};
846static struct msm_bus_vectors vidc_pro_venc_vga_vectors[] = {
847 {
848 .src = MSM_BUS_MASTER_VIDEO_ENC,
849 .dst = MSM_BUS_SLAVE_EBI_CH0,
850 .ab = 54525952,
851 .ib = 436207616,
852 },
853 {
854 .src = MSM_BUS_MASTER_VIDEO_DEC,
855 .dst = MSM_BUS_SLAVE_EBI_CH0,
856 .ab = 72351744,
857 .ib = 289406976,
858 },
859 {
860 .src = MSM_BUS_MASTER_AMPSS_M0,
861 .dst = MSM_BUS_SLAVE_EBI_CH0,
862 .ab = 500000,
863 .ib = 1000000,
864 },
865 {
866 .src = MSM_BUS_MASTER_AMPSS_M0,
867 .dst = MSM_BUS_SLAVE_EBI_CH0,
868 .ab = 500000,
869 .ib = 1000000,
870 },
871};
872static struct msm_bus_vectors vidc_pro_vdec_vga_vectors[] = {
873 {
874 .src = MSM_BUS_MASTER_VIDEO_ENC,
875 .dst = MSM_BUS_SLAVE_EBI_CH0,
876 .ab = 40894464,
877 .ib = 327155712,
878 },
879 {
880 .src = MSM_BUS_MASTER_VIDEO_DEC,
881 .dst = MSM_BUS_SLAVE_EBI_CH0,
882 .ab = 48234496,
883 .ib = 192937984,
884 },
885 {
886 .src = MSM_BUS_MASTER_AMPSS_M0,
887 .dst = MSM_BUS_SLAVE_EBI_CH0,
888 .ab = 500000,
889 .ib = 2000000,
890 },
891 {
892 .src = MSM_BUS_MASTER_AMPSS_M0,
893 .dst = MSM_BUS_SLAVE_EBI_CH0,
894 .ab = 500000,
895 .ib = 2000000,
896 },
897};
898static struct msm_bus_vectors vidc_pro_venc_720p_vectors[] = {
899 {
900 .src = MSM_BUS_MASTER_VIDEO_ENC,
901 .dst = MSM_BUS_SLAVE_EBI_CH0,
902 .ab = 163577856,
903 .ib = 1308622848,
904 },
905 {
906 .src = MSM_BUS_MASTER_VIDEO_DEC,
907 .dst = MSM_BUS_SLAVE_EBI_CH0,
908 .ab = 219152384,
909 .ib = 876609536,
910 },
911 {
912 .src = MSM_BUS_MASTER_AMPSS_M0,
913 .dst = MSM_BUS_SLAVE_EBI_CH0,
914 .ab = 1750000,
915 .ib = 3500000,
916 },
917 {
918 .src = MSM_BUS_MASTER_AMPSS_M0,
919 .dst = MSM_BUS_SLAVE_EBI_CH0,
920 .ab = 1750000,
921 .ib = 3500000,
922 },
923};
924static struct msm_bus_vectors vidc_pro_vdec_720p_vectors[] = {
925 {
926 .src = MSM_BUS_MASTER_VIDEO_ENC,
927 .dst = MSM_BUS_SLAVE_EBI_CH0,
928 .ab = 121634816,
929 .ib = 973078528,
930 },
931 {
932 .src = MSM_BUS_MASTER_VIDEO_DEC,
933 .dst = MSM_BUS_SLAVE_EBI_CH0,
934 .ab = 155189248,
935 .ib = 620756992,
936 },
937 {
938 .src = MSM_BUS_MASTER_AMPSS_M0,
939 .dst = MSM_BUS_SLAVE_EBI_CH0,
940 .ab = 1750000,
941 .ib = 7000000,
942 },
943 {
944 .src = MSM_BUS_MASTER_AMPSS_M0,
945 .dst = MSM_BUS_SLAVE_EBI_CH0,
946 .ab = 1750000,
947 .ib = 7000000,
948 },
949};
950static struct msm_bus_vectors vidc_pro_venc_1080p_vectors[] = {
951 {
952 .src = MSM_BUS_MASTER_VIDEO_ENC,
953 .dst = MSM_BUS_SLAVE_EBI_CH0,
954 .ab = 372244480,
955 .ib = 2560000000U,
956 },
957 {
958 .src = MSM_BUS_MASTER_VIDEO_DEC,
959 .dst = MSM_BUS_SLAVE_EBI_CH0,
960 .ab = 501219328,
961 .ib = 2560000000U,
962 },
963 {
964 .src = MSM_BUS_MASTER_AMPSS_M0,
965 .dst = MSM_BUS_SLAVE_EBI_CH0,
966 .ab = 2500000,
967 .ib = 5000000,
968 },
969 {
970 .src = MSM_BUS_MASTER_AMPSS_M0,
971 .dst = MSM_BUS_SLAVE_EBI_CH0,
972 .ab = 2500000,
973 .ib = 5000000,
974 },
975};
976static struct msm_bus_vectors vidc_pro_vdec_1080p_vectors[] = {
977 {
978 .src = MSM_BUS_MASTER_VIDEO_ENC,
979 .dst = MSM_BUS_SLAVE_EBI_CH0,
980 .ab = 222298112,
981 .ib = 2560000000U,
982 },
983 {
984 .src = MSM_BUS_MASTER_VIDEO_DEC,
985 .dst = MSM_BUS_SLAVE_EBI_CH0,
986 .ab = 330301440,
987 .ib = 2560000000U,
988 },
989 {
990 .src = MSM_BUS_MASTER_AMPSS_M0,
991 .dst = MSM_BUS_SLAVE_EBI_CH0,
992 .ab = 2500000,
993 .ib = 700000000,
994 },
995 {
996 .src = MSM_BUS_MASTER_AMPSS_M0,
997 .dst = MSM_BUS_SLAVE_EBI_CH0,
998 .ab = 2500000,
999 .ib = 10000000,
1000 },
1001};
1002static struct msm_bus_vectors vidc_pro_venc_1080p_turbo_vectors[] = {
1003 {
1004 .src = MSM_BUS_MASTER_VIDEO_ENC,
1005 .dst = MSM_BUS_SLAVE_EBI_CH0,
1006 .ab = 222298112,
1007 .ib = 3522000000U,
1008 },
1009 {
1010 .src = MSM_BUS_MASTER_VIDEO_DEC,
1011 .dst = MSM_BUS_SLAVE_EBI_CH0,
1012 .ab = 330301440,
1013 .ib = 3522000000U,
1014 },
1015 {
1016 .src = MSM_BUS_MASTER_AMPSS_M0,
1017 .dst = MSM_BUS_SLAVE_EBI_CH0,
1018 .ab = 2500000,
1019 .ib = 700000000,
1020 },
1021 {
1022 .src = MSM_BUS_MASTER_AMPSS_M0,
1023 .dst = MSM_BUS_SLAVE_EBI_CH0,
1024 .ab = 2500000,
1025 .ib = 10000000,
1026 },
1027};
1028static struct msm_bus_vectors vidc_pro_vdec_1080p_turbo_vectors[] = {
1029 {
1030 .src = MSM_BUS_MASTER_VIDEO_ENC,
1031 .dst = MSM_BUS_SLAVE_EBI_CH0,
1032 .ab = 222298112,
1033 .ib = 3522000000U,
1034 },
1035 {
1036 .src = MSM_BUS_MASTER_VIDEO_DEC,
1037 .dst = MSM_BUS_SLAVE_EBI_CH0,
1038 .ab = 330301440,
1039 .ib = 3522000000U,
1040 },
1041 {
1042 .src = MSM_BUS_MASTER_AMPSS_M0,
1043 .dst = MSM_BUS_SLAVE_EBI_CH0,
1044 .ab = 2500000,
1045 .ib = 700000000,
1046 },
1047 {
1048 .src = MSM_BUS_MASTER_AMPSS_M0,
1049 .dst = MSM_BUS_SLAVE_EBI_CH0,
1050 .ab = 2500000,
1051 .ib = 10000000,
1052 },
1053};
1054
1055static struct msm_bus_paths vidc_pro_bus_client_config[] = {
1056 {
1057 ARRAY_SIZE(vidc_pro_init_vectors),
1058 vidc_pro_init_vectors,
1059 },
1060 {
1061 ARRAY_SIZE(vidc_pro_venc_vga_vectors),
1062 vidc_pro_venc_vga_vectors,
1063 },
1064 {
1065 ARRAY_SIZE(vidc_pro_vdec_vga_vectors),
1066 vidc_pro_vdec_vga_vectors,
1067 },
1068 {
1069 ARRAY_SIZE(vidc_pro_venc_720p_vectors),
1070 vidc_pro_venc_720p_vectors,
1071 },
1072 {
1073 ARRAY_SIZE(vidc_pro_vdec_720p_vectors),
1074 vidc_pro_vdec_720p_vectors,
1075 },
1076 {
1077 ARRAY_SIZE(vidc_pro_venc_1080p_vectors),
1078 vidc_pro_venc_1080p_vectors,
1079 },
1080 {
1081 ARRAY_SIZE(vidc_pro_vdec_1080p_vectors),
1082 vidc_pro_vdec_1080p_vectors,
1083 },
1084 {
1085 ARRAY_SIZE(vidc_pro_venc_1080p_turbo_vectors),
1086 vidc_pro_venc_1080p_turbo_vectors,
1087 },
1088 {
1089 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1090 vidc_pro_vdec_1080p_turbo_vectors,
1091 },
1092};
1093
1094static struct msm_bus_scale_pdata vidc_pro_bus_client_data = {
1095 vidc_pro_bus_client_config,
1096 ARRAY_SIZE(vidc_bus_client_config),
1097 .name = "vidc",
1098};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001099#endif
1100
Mona Hossain9c430e32011-07-27 11:04:47 -07001101#ifdef CONFIG_HW_RANDOM_MSM
1102/* PRNG device */
1103#define MSM_PRNG_PHYS 0x1A500000
1104static struct resource rng_resources = {
1105 .flags = IORESOURCE_MEM,
1106 .start = MSM_PRNG_PHYS,
1107 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1108};
1109
1110struct platform_device msm_device_rng = {
1111 .name = "msm_rng",
1112 .id = 0,
1113 .num_resources = 1,
1114 .resource = &rng_resources,
1115};
1116#endif
1117
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001118#define MSM_VIDC_BASE_PHYS 0x04400000
1119#define MSM_VIDC_BASE_SIZE 0x00100000
1120
1121static struct resource msm_device_vidc_resources[] = {
1122 {
1123 .start = MSM_VIDC_BASE_PHYS,
1124 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1125 .flags = IORESOURCE_MEM,
1126 },
1127 {
1128 .start = VCODEC_IRQ,
1129 .end = VCODEC_IRQ,
1130 .flags = IORESOURCE_IRQ,
1131 },
1132};
1133
1134struct msm_vidc_platform_data vidc_platform_data = {
1135#ifdef CONFIG_MSM_BUS_SCALING
1136 .vidc_bus_client_pdata = &vidc_bus_client_data,
1137#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07001138#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -08001139 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001140 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -07001141 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001142#else
Deepak Kotur12301a72011-11-09 18:30:29 -08001143 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001144 .enable_ion = 0,
1145#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08001146 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301147 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001148 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301149 .fw_addr = 0x9fe00000,
Deepak Verma587c98e2013-02-01 22:47:49 +05301150 .enable_sec_metadata = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001151};
1152
1153struct platform_device msm_device_vidc = {
1154 .name = "msm_vidc",
1155 .id = 0,
1156 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
1157 .resource = msm_device_vidc_resources,
1158 .dev = {
1159 .platform_data = &vidc_platform_data,
1160 },
1161};
1162
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001163#define MSM_SDC1_BASE 0x12400000
1164#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1165#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1166#define MSM_SDC2_BASE 0x12140000
1167#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1168#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001169#define MSM_SDC3_BASE 0x12180000
1170#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1171#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1172#define MSM_SDC4_BASE 0x121C0000
1173#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1174#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1175#define MSM_SDC5_BASE 0x12200000
1176#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1177#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1178
1179static struct resource resources_sdc1[] = {
1180 {
1181 .name = "core_mem",
1182 .flags = IORESOURCE_MEM,
1183 .start = MSM_SDC1_BASE,
1184 .end = MSM_SDC1_DML_BASE - 1,
1185 },
1186 {
1187 .name = "core_irq",
1188 .flags = IORESOURCE_IRQ,
1189 .start = SDC1_IRQ_0,
1190 .end = SDC1_IRQ_0
1191 },
1192#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1193 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301194 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001195 .start = MSM_SDC1_DML_BASE,
1196 .end = MSM_SDC1_BAM_BASE - 1,
1197 .flags = IORESOURCE_MEM,
1198 },
1199 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301200 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001201 .start = MSM_SDC1_BAM_BASE,
1202 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1203 .flags = IORESOURCE_MEM,
1204 },
1205 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301206 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001207 .start = SDC1_BAM_IRQ,
1208 .end = SDC1_BAM_IRQ,
1209 .flags = IORESOURCE_IRQ,
1210 },
1211#endif
1212};
1213
1214static struct resource resources_sdc2[] = {
1215 {
1216 .name = "core_mem",
1217 .flags = IORESOURCE_MEM,
1218 .start = MSM_SDC2_BASE,
1219 .end = MSM_SDC2_DML_BASE - 1,
1220 },
1221 {
1222 .name = "core_irq",
1223 .flags = IORESOURCE_IRQ,
1224 .start = SDC2_IRQ_0,
1225 .end = SDC2_IRQ_0
1226 },
1227#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1228 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301229 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001230 .start = MSM_SDC2_DML_BASE,
1231 .end = MSM_SDC2_BAM_BASE - 1,
1232 .flags = IORESOURCE_MEM,
1233 },
1234 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301235 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001236 .start = MSM_SDC2_BAM_BASE,
1237 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1238 .flags = IORESOURCE_MEM,
1239 },
1240 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301241 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001242 .start = SDC2_BAM_IRQ,
1243 .end = SDC2_BAM_IRQ,
1244 .flags = IORESOURCE_IRQ,
1245 },
1246#endif
1247};
1248
1249static struct resource resources_sdc3[] = {
1250 {
1251 .name = "core_mem",
1252 .flags = IORESOURCE_MEM,
1253 .start = MSM_SDC3_BASE,
1254 .end = MSM_SDC3_DML_BASE - 1,
1255 },
1256 {
1257 .name = "core_irq",
1258 .flags = IORESOURCE_IRQ,
1259 .start = SDC3_IRQ_0,
1260 .end = SDC3_IRQ_0
1261 },
1262#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1263 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301264 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001265 .start = MSM_SDC3_DML_BASE,
1266 .end = MSM_SDC3_BAM_BASE - 1,
1267 .flags = IORESOURCE_MEM,
1268 },
1269 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301270 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001271 .start = MSM_SDC3_BAM_BASE,
1272 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1273 .flags = IORESOURCE_MEM,
1274 },
1275 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301276 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001277 .start = SDC3_BAM_IRQ,
1278 .end = SDC3_BAM_IRQ,
1279 .flags = IORESOURCE_IRQ,
1280 },
1281#endif
1282};
1283
1284static struct resource resources_sdc4[] = {
1285 {
1286 .name = "core_mem",
1287 .flags = IORESOURCE_MEM,
1288 .start = MSM_SDC4_BASE,
1289 .end = MSM_SDC4_DML_BASE - 1,
1290 },
1291 {
1292 .name = "core_irq",
1293 .flags = IORESOURCE_IRQ,
1294 .start = SDC4_IRQ_0,
1295 .end = SDC4_IRQ_0
1296 },
1297#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1298 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301299 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001300 .start = MSM_SDC4_DML_BASE,
1301 .end = MSM_SDC4_BAM_BASE - 1,
1302 .flags = IORESOURCE_MEM,
1303 },
1304 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301305 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001306 .start = MSM_SDC4_BAM_BASE,
1307 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1308 .flags = IORESOURCE_MEM,
1309 },
1310 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301311 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001312 .start = SDC4_BAM_IRQ,
1313 .end = SDC4_BAM_IRQ,
1314 .flags = IORESOURCE_IRQ,
1315 },
1316#endif
1317};
1318
1319static struct resource resources_sdc5[] = {
1320 {
1321 .name = "core_mem",
1322 .flags = IORESOURCE_MEM,
1323 .start = MSM_SDC5_BASE,
1324 .end = MSM_SDC5_DML_BASE - 1,
1325 },
1326 {
1327 .name = "core_irq",
1328 .flags = IORESOURCE_IRQ,
1329 .start = SDC5_IRQ_0,
1330 .end = SDC5_IRQ_0
1331 },
1332#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1333 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301334 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001335 .start = MSM_SDC5_DML_BASE,
1336 .end = MSM_SDC5_BAM_BASE - 1,
1337 .flags = IORESOURCE_MEM,
1338 },
1339 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301340 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001341 .start = MSM_SDC5_BAM_BASE,
1342 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1343 .flags = IORESOURCE_MEM,
1344 },
1345 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301346 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001347 .start = SDC5_BAM_IRQ,
1348 .end = SDC5_BAM_IRQ,
1349 .flags = IORESOURCE_IRQ,
1350 },
1351#endif
1352};
1353
1354struct platform_device msm_device_sdc1 = {
1355 .name = "msm_sdcc",
1356 .id = 1,
1357 .num_resources = ARRAY_SIZE(resources_sdc1),
1358 .resource = resources_sdc1,
1359 .dev = {
1360 .coherent_dma_mask = 0xffffffff,
1361 },
1362};
1363
1364struct platform_device msm_device_sdc2 = {
1365 .name = "msm_sdcc",
1366 .id = 2,
1367 .num_resources = ARRAY_SIZE(resources_sdc2),
1368 .resource = resources_sdc2,
1369 .dev = {
1370 .coherent_dma_mask = 0xffffffff,
1371 },
1372};
1373
1374struct platform_device msm_device_sdc3 = {
1375 .name = "msm_sdcc",
1376 .id = 3,
1377 .num_resources = ARRAY_SIZE(resources_sdc3),
1378 .resource = resources_sdc3,
1379 .dev = {
1380 .coherent_dma_mask = 0xffffffff,
1381 },
1382};
1383
1384struct platform_device msm_device_sdc4 = {
1385 .name = "msm_sdcc",
1386 .id = 4,
1387 .num_resources = ARRAY_SIZE(resources_sdc4),
1388 .resource = resources_sdc4,
1389 .dev = {
1390 .coherent_dma_mask = 0xffffffff,
1391 },
1392};
1393
1394struct platform_device msm_device_sdc5 = {
1395 .name = "msm_sdcc",
1396 .id = 5,
1397 .num_resources = ARRAY_SIZE(resources_sdc5),
1398 .resource = resources_sdc5,
1399 .dev = {
1400 .coherent_dma_mask = 0xffffffff,
1401 },
1402};
1403
Stephen Boydeb819882011-08-29 14:46:30 -07001404#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
1405#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
1406
1407static struct resource msm_8960_q6_lpass_resources[] = {
1408 {
1409 .start = MSM_LPASS_QDSP6SS_PHYS,
1410 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
1411 .flags = IORESOURCE_MEM,
1412 },
1413};
1414
1415static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1416 .strap_tcm_base = 0x01460000,
1417 .strap_ahb_upper = 0x00290000,
1418 .strap_ahb_lower = 0x00000280,
1419 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
1420 .name = "q6",
1421 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001422 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001423};
1424
1425struct platform_device msm_8960_q6_lpass = {
1426 .name = "pil_qdsp6v4",
1427 .id = 0,
1428 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1429 .resource = msm_8960_q6_lpass_resources,
1430 .dev.platform_data = &msm_8960_q6_lpass_data,
1431};
1432
1433#define MSM_MSS_ENABLE_PHYS 0x08B00000
1434#define MSM_FW_QDSP6SS_PHYS 0x08800000
1435#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
1436#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
1437
1438static struct resource msm_8960_q6_mss_fw_resources[] = {
1439 {
1440 .start = MSM_FW_QDSP6SS_PHYS,
1441 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
1442 .flags = IORESOURCE_MEM,
1443 },
1444 {
1445 .start = MSM_MSS_ENABLE_PHYS,
1446 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1447 .flags = IORESOURCE_MEM,
1448 },
1449};
1450
1451static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
1452 .strap_tcm_base = 0x00400000,
1453 .strap_ahb_upper = 0x00090000,
1454 .strap_ahb_lower = 0x00000080,
1455 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
1456 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
1457 .name = "modem_fw",
1458 .depends = "q6",
1459 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001460 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001461};
1462
1463struct platform_device msm_8960_q6_mss_fw = {
1464 .name = "pil_qdsp6v4",
1465 .id = 1,
1466 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
1467 .resource = msm_8960_q6_mss_fw_resources,
1468 .dev.platform_data = &msm_8960_q6_mss_fw_data,
1469};
1470
1471#define MSM_SW_QDSP6SS_PHYS 0x08900000
1472#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
1473#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
1474
1475static struct resource msm_8960_q6_mss_sw_resources[] = {
1476 {
1477 .start = MSM_SW_QDSP6SS_PHYS,
1478 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
1479 .flags = IORESOURCE_MEM,
1480 },
1481 {
1482 .start = MSM_MSS_ENABLE_PHYS,
1483 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1484 .flags = IORESOURCE_MEM,
1485 },
1486};
1487
1488static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1489 .strap_tcm_base = 0x00420000,
1490 .strap_ahb_upper = 0x00090000,
1491 .strap_ahb_lower = 0x00000080,
1492 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1493 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1494 .name = "modem",
1495 .depends = "modem_fw",
1496 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001497 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001498};
1499
1500struct platform_device msm_8960_q6_mss_sw = {
1501 .name = "pil_qdsp6v4",
1502 .id = 2,
1503 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1504 .resource = msm_8960_q6_mss_sw_resources,
1505 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1506};
1507
Stephen Boyd322a9922011-09-20 01:05:54 -07001508static struct resource msm_8960_riva_resources[] = {
1509 {
1510 .start = 0x03204000,
1511 .end = 0x03204000 + SZ_256 - 1,
1512 .flags = IORESOURCE_MEM,
1513 },
1514};
1515
1516struct platform_device msm_8960_riva = {
1517 .name = "pil_riva",
1518 .id = -1,
1519 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1520 .resource = msm_8960_riva_resources,
1521};
1522
Stephen Boydd89eebe2011-09-28 23:28:11 -07001523struct platform_device msm_pil_tzapps = {
1524 .name = "pil_tzapps",
1525 .id = -1,
1526};
1527
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001528struct platform_device msm_pil_dsps = {
1529 .name = "pil_dsps",
1530 .id = -1,
1531 .dev.platform_data = "dsps",
1532};
1533
Stephen Boyd7b973de2012-03-09 12:26:16 -08001534struct platform_device msm_pil_vidc = {
1535 .name = "pil_vidc",
1536 .id = -1,
1537};
1538
Eric Holmberg023d25c2012-03-01 12:27:55 -07001539static struct resource smd_resource[] = {
1540 {
1541 .name = "a9_m2a_0",
1542 .start = INT_A9_M2A_0,
1543 .flags = IORESOURCE_IRQ,
1544 },
1545 {
1546 .name = "a9_m2a_5",
1547 .start = INT_A9_M2A_5,
1548 .flags = IORESOURCE_IRQ,
1549 },
1550 {
1551 .name = "adsp_a11",
1552 .start = INT_ADSP_A11,
1553 .flags = IORESOURCE_IRQ,
1554 },
1555 {
1556 .name = "adsp_a11_smsm",
1557 .start = INT_ADSP_A11_SMSM,
1558 .flags = IORESOURCE_IRQ,
1559 },
1560 {
1561 .name = "dsps_a11",
1562 .start = INT_DSPS_A11,
1563 .flags = IORESOURCE_IRQ,
1564 },
1565 {
1566 .name = "dsps_a11_smsm",
1567 .start = INT_DSPS_A11_SMSM,
1568 .flags = IORESOURCE_IRQ,
1569 },
1570 {
1571 .name = "wcnss_a11",
1572 .start = INT_WCNSS_A11,
1573 .flags = IORESOURCE_IRQ,
1574 },
1575 {
1576 .name = "wcnss_a11_smsm",
1577 .start = INT_WCNSS_A11_SMSM,
1578 .flags = IORESOURCE_IRQ,
1579 },
1580};
1581
1582static struct smd_subsystem_config smd_config_list[] = {
1583 {
1584 .irq_config_id = SMD_MODEM,
1585 .subsys_name = "modem",
1586 .edge = SMD_APPS_MODEM,
1587
1588 .smd_int.irq_name = "a9_m2a_0",
1589 .smd_int.flags = IRQF_TRIGGER_RISING,
1590 .smd_int.irq_id = -1,
1591 .smd_int.device_name = "smd_dev",
1592 .smd_int.dev_id = 0,
1593 .smd_int.out_bit_pos = 1 << 3,
1594 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1595 .smd_int.out_offset = 0x8,
1596
1597 .smsm_int.irq_name = "a9_m2a_5",
1598 .smsm_int.flags = IRQF_TRIGGER_RISING,
1599 .smsm_int.irq_id = -1,
1600 .smsm_int.device_name = "smd_smsm",
1601 .smsm_int.dev_id = 0,
1602 .smsm_int.out_bit_pos = 1 << 4,
1603 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1604 .smsm_int.out_offset = 0x8,
1605 },
1606 {
1607 .irq_config_id = SMD_Q6,
1608 .subsys_name = "q6",
1609 .edge = SMD_APPS_QDSP,
1610
1611 .smd_int.irq_name = "adsp_a11",
1612 .smd_int.flags = IRQF_TRIGGER_RISING,
1613 .smd_int.irq_id = -1,
1614 .smd_int.device_name = "smd_dev",
1615 .smd_int.dev_id = 0,
1616 .smd_int.out_bit_pos = 1 << 15,
1617 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1618 .smd_int.out_offset = 0x8,
1619
1620 .smsm_int.irq_name = "adsp_a11_smsm",
1621 .smsm_int.flags = IRQF_TRIGGER_RISING,
1622 .smsm_int.irq_id = -1,
1623 .smsm_int.device_name = "smd_smsm",
1624 .smsm_int.dev_id = 0,
1625 .smsm_int.out_bit_pos = 1 << 14,
1626 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1627 .smsm_int.out_offset = 0x8,
1628 },
1629 {
1630 .irq_config_id = SMD_DSPS,
1631 .subsys_name = "dsps",
1632 .edge = SMD_APPS_DSPS,
1633
1634 .smd_int.irq_name = "dsps_a11",
1635 .smd_int.flags = IRQF_TRIGGER_RISING,
1636 .smd_int.irq_id = -1,
1637 .smd_int.device_name = "smd_dev",
1638 .smd_int.dev_id = 0,
1639 .smd_int.out_bit_pos = 1,
1640 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1641 .smd_int.out_offset = 0x4080,
1642
1643 .smsm_int.irq_name = "dsps_a11_smsm",
1644 .smsm_int.flags = IRQF_TRIGGER_RISING,
1645 .smsm_int.irq_id = -1,
1646 .smsm_int.device_name = "smd_smsm",
1647 .smsm_int.dev_id = 0,
1648 .smsm_int.out_bit_pos = 1,
1649 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1650 .smsm_int.out_offset = 0x4094,
1651 },
1652 {
1653 .irq_config_id = SMD_WCNSS,
1654 .subsys_name = "wcnss",
1655 .edge = SMD_APPS_WCNSS,
1656
1657 .smd_int.irq_name = "wcnss_a11",
1658 .smd_int.flags = IRQF_TRIGGER_RISING,
1659 .smd_int.irq_id = -1,
1660 .smd_int.device_name = "smd_dev",
1661 .smd_int.dev_id = 0,
1662 .smd_int.out_bit_pos = 1 << 25,
1663 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1664 .smd_int.out_offset = 0x8,
1665
1666 .smsm_int.irq_name = "wcnss_a11_smsm",
1667 .smsm_int.flags = IRQF_TRIGGER_RISING,
1668 .smsm_int.irq_id = -1,
1669 .smsm_int.device_name = "smd_smsm",
1670 .smsm_int.dev_id = 0,
1671 .smsm_int.out_bit_pos = 1 << 23,
1672 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1673 .smsm_int.out_offset = 0x8,
1674 },
1675};
1676
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001677static struct smd_subsystem_restart_config smd_ssr_config = {
1678 .disable_smsm_reset_handshake = 1,
1679};
1680
Eric Holmberg023d25c2012-03-01 12:27:55 -07001681static struct smd_platform smd_platform_data = {
1682 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1683 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001684 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001685};
1686
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001687struct platform_device msm_device_smd = {
1688 .name = "msm_smd",
1689 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001690 .resource = smd_resource,
1691 .num_resources = ARRAY_SIZE(smd_resource),
1692 .dev = {
1693 .platform_data = &smd_platform_data,
1694 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001695};
1696
1697struct platform_device msm_device_bam_dmux = {
1698 .name = "BAM_RMNT",
1699 .id = -1,
1700};
1701
Anji Jonnala4bf6c0c2013-04-16 17:07:52 +05301702static struct msm_pm_sleep_status_data msm_pm_slp_sts_data = {
1703 .base_addr = MSM_ACC0_BASE + 0x08,
1704 .cpu_offset = MSM_ACC1_BASE - MSM_ACC0_BASE,
1705 .mask = 1UL << 13,
1706};
1707struct platform_device msm8960_cpu_slp_status = {
1708 .name = "cpu_slp_status",
1709 .id = -1,
1710 .dev = {
1711 .platform_data = &msm_pm_slp_sts_data,
1712 },
1713};
1714
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001715static struct msm_watchdog_pdata msm_watchdog_pdata = {
1716 .pet_time = 10000,
1717 .bark_time = 11000,
1718 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001719 .base = MSM_TMR0_BASE + WDT0_OFFSET,
1720};
1721
1722static struct resource msm_watchdog_resources[] = {
1723 {
1724 .start = WDT0_ACCSCSSNBARK_INT,
1725 .end = WDT0_ACCSCSSNBARK_INT,
1726 .flags = IORESOURCE_IRQ,
1727 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001728};
1729
1730struct platform_device msm8960_device_watchdog = {
1731 .name = "msm_watchdog",
1732 .id = -1,
1733 .dev = {
1734 .platform_data = &msm_watchdog_pdata,
1735 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001736 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
1737 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001738};
1739
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001740static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001741 {
1742 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001743 .flags = IORESOURCE_IRQ,
1744 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001745 {
1746 .start = 0x18320000,
1747 .end = 0x18320000 + SZ_1M - 1,
1748 .flags = IORESOURCE_MEM,
1749 },
1750};
1751
1752static struct msm_dmov_pdata msm_dmov_pdata = {
1753 .sd = 1,
1754 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001755};
1756
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001757struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001758 .name = "msm_dmov",
1759 .id = -1,
1760 .resource = msm_dmov_resource,
1761 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001762 .dev = {
1763 .platform_data = &msm_dmov_pdata,
1764 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001765};
1766
1767static struct platform_device *msm_sdcc_devices[] __initdata = {
1768 &msm_device_sdc1,
1769 &msm_device_sdc2,
1770 &msm_device_sdc3,
1771 &msm_device_sdc4,
1772 &msm_device_sdc5,
1773};
1774
1775int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1776{
1777 struct platform_device *pdev;
1778
1779 if (controller < 1 || controller > 5)
1780 return -EINVAL;
1781
1782 pdev = msm_sdcc_devices[controller-1];
1783 pdev->dev.platform_data = plat;
1784 return platform_device_register(pdev);
1785}
1786
1787static struct resource resources_qup_i2c_gsbi4[] = {
1788 {
1789 .name = "gsbi_qup_i2c_addr",
1790 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001791 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001792 .flags = IORESOURCE_MEM,
1793 },
1794 {
1795 .name = "qup_phys_addr",
1796 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001797 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001798 .flags = IORESOURCE_MEM,
1799 },
1800 {
1801 .name = "qup_err_intr",
1802 .start = GSBI4_QUP_IRQ,
1803 .end = GSBI4_QUP_IRQ,
1804 .flags = IORESOURCE_IRQ,
1805 },
1806};
1807
1808struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1809 .name = "qup_i2c",
1810 .id = 4,
1811 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1812 .resource = resources_qup_i2c_gsbi4,
1813};
1814
Kiran Gunda484442e2013-03-11 19:14:44 +05301815static struct resource resources_qup_i2c_gsbi8[] = {
1816 {
1817 .name = "gsbi_qup_i2c_addr",
1818 .start = MSM_GSBI8_PHYS,
1819 .end = MSM_GSBI8_PHYS + 4 - 1,
1820 .flags = IORESOURCE_MEM,
1821 },
1822 {
1823 .name = "qup_phys_addr",
1824 .start = MSM_GSBI8_QUP_PHYS,
1825 .end = MSM_GSBI8_QUP_PHYS + MSM_QUP_SIZE - 1,
1826 .flags = IORESOURCE_MEM,
1827 },
1828 {
1829 .name = "qup_err_intr",
1830 .start = GSBI8_QUP_IRQ,
1831 .end = GSBI8_QUP_IRQ,
1832 .flags = IORESOURCE_IRQ,
1833 },
1834};
1835
1836struct platform_device msm8960_device_qup_i2c_gsbi8 = {
1837 .name = "qup_i2c",
1838 .id = 8,
1839 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi8),
1840 .resource = resources_qup_i2c_gsbi8,
1841};
1842
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001843static struct resource resources_qup_i2c_gsbi3[] = {
1844 {
1845 .name = "gsbi_qup_i2c_addr",
1846 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001847 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001848 .flags = IORESOURCE_MEM,
1849 },
1850 {
1851 .name = "qup_phys_addr",
1852 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001853 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001854 .flags = IORESOURCE_MEM,
1855 },
1856 {
1857 .name = "qup_err_intr",
1858 .start = GSBI3_QUP_IRQ,
1859 .end = GSBI3_QUP_IRQ,
1860 .flags = IORESOURCE_IRQ,
1861 },
1862};
1863
1864struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1865 .name = "qup_i2c",
1866 .id = 3,
1867 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1868 .resource = resources_qup_i2c_gsbi3,
1869};
1870
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001871static struct resource resources_qup_i2c_gsbi9[] = {
1872 {
1873 .name = "gsbi_qup_i2c_addr",
1874 .start = MSM_GSBI9_PHYS,
1875 .end = MSM_GSBI9_PHYS + 4 - 1,
1876 .flags = IORESOURCE_MEM,
1877 },
1878 {
1879 .name = "qup_phys_addr",
1880 .start = MSM_GSBI9_QUP_PHYS,
1881 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1882 .flags = IORESOURCE_MEM,
1883 },
1884 {
1885 .name = "qup_err_intr",
1886 .start = GSBI9_QUP_IRQ,
1887 .end = GSBI9_QUP_IRQ,
1888 .flags = IORESOURCE_IRQ,
1889 },
1890};
1891
1892struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1893 .name = "qup_i2c",
1894 .id = 0,
1895 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1896 .resource = resources_qup_i2c_gsbi9,
1897};
1898
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001899static struct resource resources_qup_i2c_gsbi10[] = {
1900 {
1901 .name = "gsbi_qup_i2c_addr",
1902 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001903 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001904 .flags = IORESOURCE_MEM,
1905 },
1906 {
1907 .name = "qup_phys_addr",
1908 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001909 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001910 .flags = IORESOURCE_MEM,
1911 },
1912 {
1913 .name = "qup_err_intr",
1914 .start = GSBI10_QUP_IRQ,
1915 .end = GSBI10_QUP_IRQ,
1916 .flags = IORESOURCE_IRQ,
1917 },
1918};
1919
1920struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1921 .name = "qup_i2c",
1922 .id = 10,
1923 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1924 .resource = resources_qup_i2c_gsbi10,
1925};
1926
1927static struct resource resources_qup_i2c_gsbi12[] = {
1928 {
1929 .name = "gsbi_qup_i2c_addr",
1930 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001931 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001932 .flags = IORESOURCE_MEM,
1933 },
1934 {
1935 .name = "qup_phys_addr",
1936 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001937 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001938 .flags = IORESOURCE_MEM,
1939 },
1940 {
1941 .name = "qup_err_intr",
1942 .start = GSBI12_QUP_IRQ,
1943 .end = GSBI12_QUP_IRQ,
1944 .flags = IORESOURCE_IRQ,
1945 },
1946};
1947
1948struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1949 .name = "qup_i2c",
1950 .id = 12,
1951 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1952 .resource = resources_qup_i2c_gsbi12,
1953};
1954
1955#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001956static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001957 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001958 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301959 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001960 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301961 .flags = IORESOURCE_MEM,
1962 },
1963 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001964 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301965 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001966 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301967 .flags = IORESOURCE_MEM,
1968 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001969};
1970
Kevin Chanbb8ef862012-02-14 13:03:04 -08001971struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1972 .name = "msm_cam_i2c_mux",
1973 .id = 0,
1974 .resource = msm_cam_gsbi4_i2c_mux_resources,
1975 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1976};
Kevin Chanf6216f22011-10-25 18:40:11 -07001977
1978static struct resource msm_csiphy0_resources[] = {
1979 {
1980 .name = "csiphy",
1981 .start = 0x04800C00,
1982 .end = 0x04800C00 + SZ_1K - 1,
1983 .flags = IORESOURCE_MEM,
1984 },
1985 {
1986 .name = "csiphy",
1987 .start = CSIPHY_4LN_IRQ,
1988 .end = CSIPHY_4LN_IRQ,
1989 .flags = IORESOURCE_IRQ,
1990 },
1991};
1992
1993static struct resource msm_csiphy1_resources[] = {
1994 {
1995 .name = "csiphy",
1996 .start = 0x04801000,
1997 .end = 0x04801000 + SZ_1K - 1,
1998 .flags = IORESOURCE_MEM,
1999 },
2000 {
2001 .name = "csiphy",
2002 .start = MSM8960_CSIPHY_2LN_IRQ,
2003 .end = MSM8960_CSIPHY_2LN_IRQ,
2004 .flags = IORESOURCE_IRQ,
2005 },
2006};
2007
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002008static struct resource msm_csiphy2_resources[] = {
2009 {
2010 .name = "csiphy",
2011 .start = 0x04801400,
2012 .end = 0x04801400 + SZ_1K - 1,
2013 .flags = IORESOURCE_MEM,
2014 },
2015 {
2016 .name = "csiphy",
2017 .start = MSM8960_CSIPHY_2_2LN_IRQ,
2018 .end = MSM8960_CSIPHY_2_2LN_IRQ,
2019 .flags = IORESOURCE_IRQ,
2020 },
2021};
2022
Kevin Chanf6216f22011-10-25 18:40:11 -07002023struct platform_device msm8960_device_csiphy0 = {
2024 .name = "msm_csiphy",
2025 .id = 0,
2026 .resource = msm_csiphy0_resources,
2027 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
2028};
2029
2030struct platform_device msm8960_device_csiphy1 = {
2031 .name = "msm_csiphy",
2032 .id = 1,
2033 .resource = msm_csiphy1_resources,
2034 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
2035};
Kevin Chanc8b52e82011-10-25 23:20:21 -07002036
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002037struct platform_device msm8960_device_csiphy2 = {
2038 .name = "msm_csiphy",
2039 .id = 2,
2040 .resource = msm_csiphy2_resources,
2041 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
2042};
2043
Kevin Chanc8b52e82011-10-25 23:20:21 -07002044static struct resource msm_csid0_resources[] = {
2045 {
2046 .name = "csid",
2047 .start = 0x04800000,
2048 .end = 0x04800000 + SZ_1K - 1,
2049 .flags = IORESOURCE_MEM,
2050 },
2051 {
2052 .name = "csid",
2053 .start = CSI_0_IRQ,
2054 .end = CSI_0_IRQ,
2055 .flags = IORESOURCE_IRQ,
2056 },
2057};
2058
2059static struct resource msm_csid1_resources[] = {
2060 {
2061 .name = "csid",
2062 .start = 0x04800400,
2063 .end = 0x04800400 + SZ_1K - 1,
2064 .flags = IORESOURCE_MEM,
2065 },
2066 {
2067 .name = "csid",
2068 .start = CSI_1_IRQ,
2069 .end = CSI_1_IRQ,
2070 .flags = IORESOURCE_IRQ,
2071 },
2072};
2073
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002074static struct resource msm_csid2_resources[] = {
2075 {
2076 .name = "csid",
2077 .start = 0x04801800,
2078 .end = 0x04801800 + SZ_1K - 1,
2079 .flags = IORESOURCE_MEM,
2080 },
2081 {
2082 .name = "csid",
2083 .start = CSI_2_IRQ,
2084 .end = CSI_2_IRQ,
2085 .flags = IORESOURCE_IRQ,
2086 },
2087};
2088
Kevin Chanc8b52e82011-10-25 23:20:21 -07002089struct platform_device msm8960_device_csid0 = {
2090 .name = "msm_csid",
2091 .id = 0,
2092 .resource = msm_csid0_resources,
2093 .num_resources = ARRAY_SIZE(msm_csid0_resources),
2094};
2095
2096struct platform_device msm8960_device_csid1 = {
2097 .name = "msm_csid",
2098 .id = 1,
2099 .resource = msm_csid1_resources,
2100 .num_resources = ARRAY_SIZE(msm_csid1_resources),
2101};
Kevin Chane12c6672011-10-26 11:55:26 -07002102
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08002103struct platform_device msm8960_device_csid2 = {
2104 .name = "msm_csid",
2105 .id = 2,
2106 .resource = msm_csid2_resources,
2107 .num_resources = ARRAY_SIZE(msm_csid2_resources),
2108};
2109
Kevin Chane12c6672011-10-26 11:55:26 -07002110struct resource msm_ispif_resources[] = {
2111 {
2112 .name = "ispif",
2113 .start = 0x04800800,
2114 .end = 0x04800800 + SZ_1K - 1,
2115 .flags = IORESOURCE_MEM,
2116 },
2117 {
2118 .name = "ispif",
2119 .start = ISPIF_IRQ,
2120 .end = ISPIF_IRQ,
2121 .flags = IORESOURCE_IRQ,
2122 },
2123};
2124
2125struct platform_device msm8960_device_ispif = {
2126 .name = "msm_ispif",
2127 .id = 0,
2128 .resource = msm_ispif_resources,
2129 .num_resources = ARRAY_SIZE(msm_ispif_resources),
2130};
Kevin Chan5827c552011-10-28 18:36:32 -07002131
2132static struct resource msm_vfe_resources[] = {
2133 {
2134 .name = "vfe32",
2135 .start = 0x04500000,
2136 .end = 0x04500000 + SZ_1M - 1,
2137 .flags = IORESOURCE_MEM,
2138 },
2139 {
2140 .name = "vfe32",
2141 .start = VFE_IRQ,
2142 .end = VFE_IRQ,
2143 .flags = IORESOURCE_IRQ,
2144 },
2145};
2146
2147struct platform_device msm8960_device_vfe = {
2148 .name = "msm_vfe",
2149 .id = 0,
2150 .resource = msm_vfe_resources,
2151 .num_resources = ARRAY_SIZE(msm_vfe_resources),
2152};
Kevin Chana0853122011-11-07 19:48:44 -08002153
2154static struct resource msm_vpe_resources[] = {
2155 {
2156 .name = "vpe",
2157 .start = 0x05300000,
2158 .end = 0x05300000 + SZ_1M - 1,
2159 .flags = IORESOURCE_MEM,
2160 },
2161 {
2162 .name = "vpe",
2163 .start = VPE_IRQ,
2164 .end = VPE_IRQ,
2165 .flags = IORESOURCE_IRQ,
2166 },
2167};
2168
2169struct platform_device msm8960_device_vpe = {
2170 .name = "msm_vpe",
2171 .id = 0,
2172 .resource = msm_vpe_resources,
2173 .num_resources = ARRAY_SIZE(msm_vpe_resources),
2174};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002175#endif
2176
Joel Nidera1261942011-09-12 16:30:09 +03002177#define MSM_TSIF0_PHYS (0x18200000)
2178#define MSM_TSIF1_PHYS (0x18201000)
2179#define MSM_TSIF_SIZE (0x200)
2180
2181#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
2182 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2183#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
2184 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2185#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
2186 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2187#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
2188 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2189#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
2190 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2191#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
2192 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2193#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
2194 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2195#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
2196 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2197
2198static const struct msm_gpio tsif0_gpios[] = {
2199 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
2200 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
2201 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
2202 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
2203};
2204
2205static const struct msm_gpio tsif1_gpios[] = {
2206 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
2207 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
2208 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
2209 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
2210};
2211
2212struct msm_tsif_platform_data tsif1_platform_data = {
2213 .num_gpios = ARRAY_SIZE(tsif1_gpios),
2214 .gpios = tsif1_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002215 .tsif_pclk = "iface_clk",
2216 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002217};
2218
2219struct resource tsif1_resources[] = {
2220 [0] = {
2221 .flags = IORESOURCE_IRQ,
2222 .start = TSIF2_IRQ,
2223 .end = TSIF2_IRQ,
2224 },
2225 [1] = {
2226 .flags = IORESOURCE_MEM,
2227 .start = MSM_TSIF1_PHYS,
2228 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
2229 },
2230 [2] = {
2231 .flags = IORESOURCE_DMA,
2232 .start = DMOV_TSIF_CHAN,
2233 .end = DMOV_TSIF_CRCI,
2234 },
2235};
2236
2237struct msm_tsif_platform_data tsif0_platform_data = {
2238 .num_gpios = ARRAY_SIZE(tsif0_gpios),
2239 .gpios = tsif0_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002240 .tsif_pclk = "iface_clk",
2241 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002242};
2243struct resource tsif0_resources[] = {
2244 [0] = {
2245 .flags = IORESOURCE_IRQ,
2246 .start = TSIF1_IRQ,
2247 .end = TSIF1_IRQ,
2248 },
2249 [1] = {
2250 .flags = IORESOURCE_MEM,
2251 .start = MSM_TSIF0_PHYS,
2252 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
2253 },
2254 [2] = {
2255 .flags = IORESOURCE_DMA,
2256 .start = DMOV_TSIF_CHAN,
2257 .end = DMOV_TSIF_CRCI,
2258 },
2259};
2260
2261struct platform_device msm_device_tsif[2] = {
2262 {
2263 .name = "msm_tsif",
2264 .id = 0,
2265 .num_resources = ARRAY_SIZE(tsif0_resources),
2266 .resource = tsif0_resources,
2267 .dev = {
2268 .platform_data = &tsif0_platform_data
2269 },
2270 },
2271 {
2272 .name = "msm_tsif",
2273 .id = 1,
2274 .num_resources = ARRAY_SIZE(tsif1_resources),
2275 .resource = tsif1_resources,
2276 .dev = {
2277 .platform_data = &tsif1_platform_data
2278 },
2279 }
2280};
2281
Jay Chokshi33c044a2011-12-07 13:05:40 -08002282static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002283 {
2284 .start = MSM_PMIC1_SSBI_CMD_PHYS,
2285 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
2286 .flags = IORESOURCE_MEM,
2287 },
2288};
2289
Jay Chokshi33c044a2011-12-07 13:05:40 -08002290struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002291 .name = "msm_ssbi",
2292 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08002293 .resource = resources_ssbi_pmic,
2294 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002295};
2296
2297static struct resource resources_qup_spi_gsbi1[] = {
2298 {
2299 .name = "spi_base",
2300 .start = MSM_GSBI1_QUP_PHYS,
2301 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
2302 .flags = IORESOURCE_MEM,
2303 },
2304 {
2305 .name = "gsbi_base",
2306 .start = MSM_GSBI1_PHYS,
2307 .end = MSM_GSBI1_PHYS + 4 - 1,
2308 .flags = IORESOURCE_MEM,
2309 },
2310 {
2311 .name = "spi_irq_in",
2312 .start = MSM8960_GSBI1_QUP_IRQ,
2313 .end = MSM8960_GSBI1_QUP_IRQ,
2314 .flags = IORESOURCE_IRQ,
2315 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002316 {
2317 .name = "spi_clk",
2318 .start = 9,
2319 .end = 9,
2320 .flags = IORESOURCE_IO,
2321 },
2322 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002323 .name = "spi_miso",
2324 .start = 7,
2325 .end = 7,
2326 .flags = IORESOURCE_IO,
2327 },
2328 {
2329 .name = "spi_mosi",
2330 .start = 6,
2331 .end = 6,
2332 .flags = IORESOURCE_IO,
2333 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07002334 {
2335 .name = "spi_cs",
2336 .start = 8,
2337 .end = 8,
2338 .flags = IORESOURCE_IO,
2339 },
2340 {
2341 .name = "spi_cs1",
2342 .start = 14,
2343 .end = 14,
2344 .flags = IORESOURCE_IO,
2345 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002346};
2347
2348struct platform_device msm8960_device_qup_spi_gsbi1 = {
2349 .name = "spi_qsd",
2350 .id = 0,
2351 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
2352 .resource = resources_qup_spi_gsbi1,
2353};
2354
2355struct platform_device msm_pcm = {
2356 .name = "msm-pcm-dsp",
2357 .id = -1,
2358};
2359
Kiran Kandi5e809b02012-01-31 00:24:33 -08002360struct platform_device msm_multi_ch_pcm = {
2361 .name = "msm-multi-ch-pcm-dsp",
2362 .id = -1,
2363};
2364
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002365struct platform_device msm_lowlatency_pcm = {
2366 .name = "msm-lowlatency-pcm-dsp",
2367 .id = -1,
2368};
2369
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002370struct platform_device msm_pcm_routing = {
2371 .name = "msm-pcm-routing",
2372 .id = -1,
2373};
2374
2375struct platform_device msm_cpudai0 = {
2376 .name = "msm-dai-q6",
2377 .id = 0x4000,
2378};
2379
2380struct platform_device msm_cpudai1 = {
2381 .name = "msm-dai-q6",
2382 .id = 0x4001,
2383};
2384
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002385struct platform_device msm8960_cpudai_slimbus_2_rx = {
2386 .name = "msm-dai-q6",
2387 .id = 0x4004,
2388};
2389
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002390struct platform_device msm8960_cpudai_slimbus_2_tx = {
2391 .name = "msm-dai-q6",
2392 .id = 0x4005,
2393};
2394
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002395struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08002396 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002397 .id = 8,
2398};
2399
2400struct platform_device msm_cpudai_bt_rx = {
2401 .name = "msm-dai-q6",
2402 .id = 0x3000,
2403};
2404
2405struct platform_device msm_cpudai_bt_tx = {
2406 .name = "msm-dai-q6",
2407 .id = 0x3001,
2408};
2409
2410struct platform_device msm_cpudai_fm_rx = {
2411 .name = "msm-dai-q6",
2412 .id = 0x3004,
2413};
2414
2415struct platform_device msm_cpudai_fm_tx = {
2416 .name = "msm-dai-q6",
2417 .id = 0x3005,
2418};
2419
Helen Zeng0705a5f2011-10-14 15:29:52 -07002420struct platform_device msm_cpudai_incall_music_rx = {
2421 .name = "msm-dai-q6",
2422 .id = 0x8005,
2423};
2424
Helen Zenge3d716a2011-10-14 16:32:16 -07002425struct platform_device msm_cpudai_incall_record_rx = {
2426 .name = "msm-dai-q6",
2427 .id = 0x8004,
2428};
2429
2430struct platform_device msm_cpudai_incall_record_tx = {
2431 .name = "msm-dai-q6",
2432 .id = 0x8003,
2433};
2434
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002435/*
2436 * Machine specific data for AUX PCM Interface
2437 * which the driver will be unware of.
2438 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002439struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002440 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002441 .mode_8k = {
2442 .mode = AFE_PCM_CFG_MODE_PCM,
2443 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002444 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002445 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2446 .slot = 0,
2447 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002448 .pcm_clk_rate = 256000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002449 },
2450 .mode_16k = {
2451 .mode = AFE_PCM_CFG_MODE_PCM,
2452 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002453 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002454 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2455 .slot = 0,
2456 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002457 .pcm_clk_rate = 512000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002458 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002459};
2460
2461struct platform_device msm_cpudai_auxpcm_rx = {
2462 .name = "msm-dai-q6",
2463 .id = 2,
2464 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002465 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002466 },
2467};
2468
2469struct platform_device msm_cpudai_auxpcm_tx = {
2470 .name = "msm-dai-q6",
2471 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002472 .dev = {
2473 .platform_data = &auxpcm_pdata,
2474 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002475};
2476
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002477struct platform_device msm_cpu_fe = {
2478 .name = "msm-dai-fe",
2479 .id = -1,
2480};
2481
2482struct platform_device msm_stub_codec = {
2483 .name = "msm-stub-codec",
2484 .id = 1,
2485};
2486
2487struct platform_device msm_voice = {
2488 .name = "msm-pcm-voice",
2489 .id = -1,
2490};
2491
2492struct platform_device msm_voip = {
2493 .name = "msm-voip-dsp",
2494 .id = -1,
2495};
2496
2497struct platform_device msm_lpa_pcm = {
2498 .name = "msm-pcm-lpa",
2499 .id = -1,
2500};
2501
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302502struct platform_device msm_compr_dsp = {
2503 .name = "msm-compr-dsp",
2504 .id = -1,
2505};
2506
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002507struct platform_device msm_pcm_hostless = {
2508 .name = "msm-pcm-hostless",
2509 .id = -1,
2510};
2511
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302512struct platform_device msm_cpudai_afe_01_rx = {
2513 .name = "msm-dai-q6",
2514 .id = 0xE0,
2515};
2516
2517struct platform_device msm_cpudai_afe_01_tx = {
2518 .name = "msm-dai-q6",
2519 .id = 0xF0,
2520};
2521
2522struct platform_device msm_cpudai_afe_02_rx = {
2523 .name = "msm-dai-q6",
2524 .id = 0xF1,
2525};
2526
2527struct platform_device msm_cpudai_afe_02_tx = {
2528 .name = "msm-dai-q6",
2529 .id = 0xE1,
2530};
2531
2532struct platform_device msm_pcm_afe = {
2533 .name = "msm-pcm-afe",
2534 .id = -1,
2535};
2536
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002537static struct fs_driver_data gfx2d0_fs_data = {
2538 .clks = (struct fs_clk_data[]){
2539 { .name = "core_clk" },
2540 { .name = "iface_clk" },
2541 { 0 }
2542 },
2543 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002544};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002545
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002546static struct fs_driver_data gfx2d1_fs_data = {
2547 .clks = (struct fs_clk_data[]){
2548 { .name = "core_clk" },
2549 { .name = "iface_clk" },
2550 { 0 }
2551 },
2552 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2553};
2554
2555static struct fs_driver_data gfx3d_fs_data = {
2556 .clks = (struct fs_clk_data[]){
2557 { .name = "core_clk", .reset_rate = 27000000 },
2558 { .name = "iface_clk" },
2559 { 0 }
2560 },
2561 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2562};
2563
Stephen Boyd7a0a6252012-12-05 14:01:17 -08002564static struct fs_driver_data gfx3d_fs_data_8960ab = {
2565 .clks = (struct fs_clk_data[]){
2566 { .name = "core_clk", .reset_rate = 27000000 },
2567 { .name = "iface_clk" },
2568 { .name = "bus_clk" },
2569 { 0 }
2570 },
2571 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2572 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
2573};
2574
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002575static struct fs_driver_data ijpeg_fs_data = {
2576 .clks = (struct fs_clk_data[]){
2577 { .name = "core_clk" },
2578 { .name = "iface_clk" },
2579 { .name = "bus_clk" },
2580 { 0 }
2581 },
2582 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2583};
2584
2585static struct fs_driver_data mdp_fs_data = {
2586 .clks = (struct fs_clk_data[]){
2587 { .name = "core_clk" },
2588 { .name = "iface_clk" },
2589 { .name = "bus_clk" },
2590 { .name = "vsync_clk" },
2591 { .name = "lut_clk" },
2592 { .name = "tv_src_clk" },
2593 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002594 { .name = "reset1_clk" },
2595 { .name = "reset2_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002596 { 0 }
2597 },
2598 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2599 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2600};
2601
2602static struct fs_driver_data rot_fs_data = {
2603 .clks = (struct fs_clk_data[]){
2604 { .name = "core_clk" },
2605 { .name = "iface_clk" },
2606 { .name = "bus_clk" },
2607 { 0 }
2608 },
2609 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2610};
2611
2612static struct fs_driver_data ved_fs_data = {
2613 .clks = (struct fs_clk_data[]){
2614 { .name = "core_clk" },
2615 { .name = "iface_clk" },
2616 { .name = "bus_clk" },
2617 { 0 }
2618 },
2619 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2620 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2621};
2622
Matt Wagantall5ac78922012-11-09 16:03:59 -08002623static struct fs_driver_data ved_fs_data_8960ab = {
2624 .clks = (struct fs_clk_data[]){
2625 { .name = "core_clk" },
2626 { .name = "iface_clk" },
2627 { .name = "bus_clk" },
2628 { 0 }
2629 },
2630 .bus_port0 = MSM_BUS_MASTER_VIDEO_DEC,
2631 .bus_port1 = MSM_BUS_MASTER_VIDEO_ENC,
2632};
2633
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002634static struct fs_driver_data vfe_fs_data = {
2635 .clks = (struct fs_clk_data[]){
2636 { .name = "core_clk" },
2637 { .name = "iface_clk" },
2638 { .name = "bus_clk" },
2639 { 0 }
2640 },
2641 .bus_port0 = MSM_BUS_MASTER_VFE,
2642};
2643
2644static struct fs_driver_data vpe_fs_data = {
2645 .clks = (struct fs_clk_data[]){
2646 { .name = "core_clk" },
2647 { .name = "iface_clk" },
2648 { .name = "bus_clk" },
2649 { 0 }
2650 },
2651 .bus_port0 = MSM_BUS_MASTER_VPE,
2652};
2653
2654struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002655 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002656 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002657 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002658 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2659 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002660 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2661 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2662 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002663 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002664};
2665unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002666
Stephen Boyd6716bd92012-10-25 11:46:04 -07002667struct platform_device *msm8960ab_footswitch[] __initdata = {
2668 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
2669 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
2670 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
2671 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2672 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Stephen Boyd7a0a6252012-12-05 14:01:17 -08002673 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data_8960ab),
Matt Wagantall5ac78922012-11-09 16:03:59 -08002674 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data_8960ab),
Stephen Boyd6716bd92012-10-25 11:46:04 -07002675};
2676unsigned msm8960ab_num_footswitch __initdata = ARRAY_SIZE(msm8960ab_footswitch);
2677
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002678#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002679static struct msm_bus_vectors rotator_init_vectors[] = {
2680 {
2681 .src = MSM_BUS_MASTER_ROTATOR,
2682 .dst = MSM_BUS_SLAVE_EBI_CH0,
2683 .ab = 0,
2684 .ib = 0,
2685 },
2686};
2687
2688static struct msm_bus_vectors rotator_ui_vectors[] = {
2689 {
2690 .src = MSM_BUS_MASTER_ROTATOR,
2691 .dst = MSM_BUS_SLAVE_EBI_CH0,
2692 .ab = (1024 * 600 * 4 * 2 * 60),
2693 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2694 },
2695};
2696
2697static struct msm_bus_vectors rotator_vga_vectors[] = {
2698 {
2699 .src = MSM_BUS_MASTER_ROTATOR,
2700 .dst = MSM_BUS_SLAVE_EBI_CH0,
2701 .ab = (640 * 480 * 2 * 2 * 30),
2702 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2703 },
2704};
2705static struct msm_bus_vectors rotator_720p_vectors[] = {
2706 {
2707 .src = MSM_BUS_MASTER_ROTATOR,
2708 .dst = MSM_BUS_SLAVE_EBI_CH0,
2709 .ab = (1280 * 736 * 2 * 2 * 30),
2710 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2711 },
2712};
2713
2714static struct msm_bus_vectors rotator_1080p_vectors[] = {
2715 {
2716 .src = MSM_BUS_MASTER_ROTATOR,
2717 .dst = MSM_BUS_SLAVE_EBI_CH0,
2718 .ab = (1920 * 1088 * 2 * 2 * 30),
2719 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2720 },
2721};
2722
2723static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2724 {
2725 ARRAY_SIZE(rotator_init_vectors),
2726 rotator_init_vectors,
2727 },
2728 {
2729 ARRAY_SIZE(rotator_ui_vectors),
2730 rotator_ui_vectors,
2731 },
2732 {
2733 ARRAY_SIZE(rotator_vga_vectors),
2734 rotator_vga_vectors,
2735 },
2736 {
2737 ARRAY_SIZE(rotator_720p_vectors),
2738 rotator_720p_vectors,
2739 },
2740 {
2741 ARRAY_SIZE(rotator_1080p_vectors),
2742 rotator_1080p_vectors,
2743 },
2744};
2745
2746struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2747 rotator_bus_scale_usecases,
2748 ARRAY_SIZE(rotator_bus_scale_usecases),
2749 .name = "rotator",
2750};
2751
2752void __init msm_rotator_update_bus_vectors(unsigned int xres,
2753 unsigned int yres)
2754{
2755 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2756 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2757}
2758
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002759#define ROTATOR_HW_BASE 0x04E00000
2760static struct resource resources_msm_rotator[] = {
2761 {
2762 .start = ROTATOR_HW_BASE,
2763 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2764 .flags = IORESOURCE_MEM,
2765 },
2766 {
2767 .start = ROT_IRQ,
2768 .end = ROT_IRQ,
2769 .flags = IORESOURCE_IRQ,
2770 },
2771};
2772
2773static struct msm_rot_clocks rotator_clocks[] = {
2774 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002775 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002776 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002777 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002778 },
2779 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002780 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002781 .clk_type = ROTATOR_PCLK,
2782 .clk_rate = 0,
2783 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002784};
2785
2786static struct msm_rotator_platform_data rotator_pdata = {
2787 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2788 .hardware_version_number = 0x01020309,
2789 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002790#ifdef CONFIG_MSM_BUS_SCALING
2791 .bus_scale_table = &rotator_bus_scale_pdata,
2792#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002793};
2794
2795struct platform_device msm_rotator_device = {
2796 .name = "msm_rotator",
2797 .id = 0,
2798 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2799 .resource = resources_msm_rotator,
2800 .dev = {
2801 .platform_data = &rotator_pdata,
2802 },
2803};
Olav Hauganef95ae32012-05-15 09:50:30 -07002804
2805void __init msm_rotator_set_split_iommu_domain(void)
2806{
2807 rotator_pdata.rot_iommu_split_domain = 1;
2808}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002809#endif
2810
2811#define MIPI_DSI_HW_BASE 0x04700000
2812#define MDP_HW_BASE 0x05100000
2813
2814static struct resource msm_mipi_dsi1_resources[] = {
2815 {
2816 .name = "mipi_dsi",
2817 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002818 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002819 .flags = IORESOURCE_MEM,
2820 },
2821 {
2822 .start = DSI1_IRQ,
2823 .end = DSI1_IRQ,
2824 .flags = IORESOURCE_IRQ,
2825 },
2826};
2827
2828struct platform_device msm_mipi_dsi1_device = {
2829 .name = "mipi_dsi",
2830 .id = 1,
2831 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2832 .resource = msm_mipi_dsi1_resources,
2833};
2834
2835static struct resource msm_mdp_resources[] = {
2836 {
2837 .name = "mdp",
2838 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002839 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002840 .flags = IORESOURCE_MEM,
2841 },
2842 {
2843 .start = MDP_IRQ,
2844 .end = MDP_IRQ,
2845 .flags = IORESOURCE_IRQ,
2846 },
2847};
2848
2849static struct platform_device msm_mdp_device = {
2850 .name = "mdp",
2851 .id = 0,
2852 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2853 .resource = msm_mdp_resources,
2854};
2855
2856static void __init msm_register_device(struct platform_device *pdev, void *data)
2857{
2858 int ret;
2859
2860 pdev->dev.platform_data = data;
2861 ret = platform_device_register(pdev);
2862 if (ret)
2863 dev_err(&pdev->dev,
2864 "%s: platform_device_register() failed = %d\n",
2865 __func__, ret);
2866}
2867
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002868#ifdef CONFIG_MSM_BUS_SCALING
2869static struct platform_device msm_dtv_device = {
2870 .name = "dtv",
2871 .id = 0,
2872};
2873#endif
2874
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002875struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002876 .name = "lvds",
2877 .id = 0,
2878};
2879
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002880void __init msm_fb_register_device(char *name, void *data)
2881{
2882 if (!strncmp(name, "mdp", 3))
2883 msm_register_device(&msm_mdp_device, data);
2884 else if (!strncmp(name, "mipi_dsi", 8))
2885 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002886 else if (!strncmp(name, "lvds", 4))
2887 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002888#ifdef CONFIG_MSM_BUS_SCALING
2889 else if (!strncmp(name, "dtv", 3))
2890 msm_register_device(&msm_dtv_device, data);
2891#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002892 else
2893 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2894}
2895
2896static struct resource resources_sps[] = {
2897 {
2898 .name = "pipe_mem",
2899 .start = 0x12800000,
2900 .end = 0x12800000 + 0x4000 - 1,
2901 .flags = IORESOURCE_MEM,
2902 },
2903 {
2904 .name = "bamdma_dma",
2905 .start = 0x12240000,
2906 .end = 0x12240000 + 0x1000 - 1,
2907 .flags = IORESOURCE_MEM,
2908 },
2909 {
2910 .name = "bamdma_bam",
2911 .start = 0x12244000,
2912 .end = 0x12244000 + 0x4000 - 1,
2913 .flags = IORESOURCE_MEM,
2914 },
2915 {
2916 .name = "bamdma_irq",
2917 .start = SPS_BAM_DMA_IRQ,
2918 .end = SPS_BAM_DMA_IRQ,
2919 .flags = IORESOURCE_IRQ,
2920 },
2921};
2922
2923struct msm_sps_platform_data msm_sps_pdata = {
2924 .bamdma_restricted_pipes = 0x06,
2925};
2926
2927struct platform_device msm_device_sps = {
2928 .name = "msm_sps",
2929 .id = -1,
2930 .num_resources = ARRAY_SIZE(resources_sps),
2931 .resource = resources_sps,
2932 .dev.platform_data = &msm_sps_pdata,
2933};
2934
2935#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002936static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002937 [1] = MSM_GPIO_TO_INT(46),
2938 [2] = MSM_GPIO_TO_INT(150),
2939 [4] = MSM_GPIO_TO_INT(103),
2940 [5] = MSM_GPIO_TO_INT(104),
2941 [6] = MSM_GPIO_TO_INT(105),
2942 [7] = MSM_GPIO_TO_INT(106),
2943 [8] = MSM_GPIO_TO_INT(107),
2944 [9] = MSM_GPIO_TO_INT(7),
2945 [10] = MSM_GPIO_TO_INT(11),
2946 [11] = MSM_GPIO_TO_INT(15),
2947 [12] = MSM_GPIO_TO_INT(19),
2948 [13] = MSM_GPIO_TO_INT(23),
2949 [14] = MSM_GPIO_TO_INT(27),
2950 [15] = MSM_GPIO_TO_INT(31),
2951 [16] = MSM_GPIO_TO_INT(35),
2952 [19] = MSM_GPIO_TO_INT(90),
2953 [20] = MSM_GPIO_TO_INT(92),
2954 [23] = MSM_GPIO_TO_INT(85),
2955 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002956 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002957 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002958 [29] = MSM_GPIO_TO_INT(10),
2959 [30] = MSM_GPIO_TO_INT(102),
2960 [31] = MSM_GPIO_TO_INT(81),
2961 [32] = MSM_GPIO_TO_INT(78),
2962 [33] = MSM_GPIO_TO_INT(94),
2963 [34] = MSM_GPIO_TO_INT(72),
2964 [35] = MSM_GPIO_TO_INT(39),
2965 [36] = MSM_GPIO_TO_INT(43),
2966 [37] = MSM_GPIO_TO_INT(61),
2967 [38] = MSM_GPIO_TO_INT(50),
2968 [39] = MSM_GPIO_TO_INT(42),
2969 [41] = MSM_GPIO_TO_INT(62),
2970 [42] = MSM_GPIO_TO_INT(76),
2971 [43] = MSM_GPIO_TO_INT(75),
2972 [44] = MSM_GPIO_TO_INT(70),
2973 [45] = MSM_GPIO_TO_INT(69),
2974 [46] = MSM_GPIO_TO_INT(67),
2975 [47] = MSM_GPIO_TO_INT(65),
2976 [48] = MSM_GPIO_TO_INT(58),
2977 [49] = MSM_GPIO_TO_INT(54),
2978 [50] = MSM_GPIO_TO_INT(52),
2979 [51] = MSM_GPIO_TO_INT(49),
2980 [52] = MSM_GPIO_TO_INT(40),
2981 [53] = MSM_GPIO_TO_INT(37),
2982 [54] = MSM_GPIO_TO_INT(24),
2983 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002984};
2985
Praveen Chidambaram78499012011-11-01 17:15:17 -06002986static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002987 TLMM_MSM_SUMMARY_IRQ,
2988 RPM_APCC_CPU0_GP_HIGH_IRQ,
2989 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2990 RPM_APCC_CPU0_GP_LOW_IRQ,
2991 RPM_APCC_CPU0_WAKE_UP_IRQ,
2992 RPM_APCC_CPU1_GP_HIGH_IRQ,
2993 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2994 RPM_APCC_CPU1_GP_LOW_IRQ,
2995 RPM_APCC_CPU1_WAKE_UP_IRQ,
2996 MSS_TO_APPS_IRQ_0,
2997 MSS_TO_APPS_IRQ_1,
2998 MSS_TO_APPS_IRQ_2,
2999 MSS_TO_APPS_IRQ_3,
3000 MSS_TO_APPS_IRQ_4,
3001 MSS_TO_APPS_IRQ_5,
3002 MSS_TO_APPS_IRQ_6,
3003 MSS_TO_APPS_IRQ_7,
3004 MSS_TO_APPS_IRQ_8,
3005 MSS_TO_APPS_IRQ_9,
3006 LPASS_SCSS_GP_LOW_IRQ,
3007 LPASS_SCSS_GP_MEDIUM_IRQ,
3008 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07003009 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003010 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07003011 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07003012 RIVA_APPS_WLAN_SMSM_IRQ,
3013 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
3014 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003015};
3016
Praveen Chidambaram78499012011-11-01 17:15:17 -06003017struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003018 .irqs_m2a = msm_mpm_irqs_m2a,
3019 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
3020 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
3021 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
3022 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
3023 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
3024 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
3025 .mpm_apps_ipc_val = BIT(1),
3026 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
3027
3028};
3029#endif
3030
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003031#define LPASS_SLIMBUS_PHYS 0x28080000
3032#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06003033#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003034/* Board info for the slimbus slave device */
3035static struct resource slimbus_res[] = {
3036 {
3037 .start = LPASS_SLIMBUS_PHYS,
3038 .end = LPASS_SLIMBUS_PHYS + 8191,
3039 .flags = IORESOURCE_MEM,
3040 .name = "slimbus_physical",
3041 },
3042 {
3043 .start = LPASS_SLIMBUS_BAM_PHYS,
3044 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
3045 .flags = IORESOURCE_MEM,
3046 .name = "slimbus_bam_physical",
3047 },
3048 {
Sagar Dhariacc969452011-09-19 10:34:30 -06003049 .start = LPASS_SLIMBUS_SLEW,
3050 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
3051 .flags = IORESOURCE_MEM,
3052 .name = "slimbus_slew_reg",
3053 },
3054 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003055 .start = SLIMBUS0_CORE_EE1_IRQ,
3056 .end = SLIMBUS0_CORE_EE1_IRQ,
3057 .flags = IORESOURCE_IRQ,
3058 .name = "slimbus_irq",
3059 },
3060 {
3061 .start = SLIMBUS0_BAM_EE1_IRQ,
3062 .end = SLIMBUS0_BAM_EE1_IRQ,
3063 .flags = IORESOURCE_IRQ,
3064 .name = "slimbus_bam_irq",
3065 },
3066};
3067
3068struct platform_device msm_slim_ctrl = {
3069 .name = "msm_slim_ctrl",
3070 .id = 1,
3071 .num_resources = ARRAY_SIZE(slimbus_res),
3072 .resource = slimbus_res,
3073 .dev = {
3074 .coherent_dma_mask = 0xffffffffULL,
3075 },
3076};
3077
Lucille Sylvester6e362412011-12-09 16:21:42 -07003078static struct msm_dcvs_freq_entry grp3d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003079 {0, 900, 0, 0, 0},
3080 {0, 950, 0, 0, 0},
3081 {0, 950, 0, 0, 0},
3082 {0, 1200, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003083};
3084
3085static struct msm_dcvs_freq_entry grp2d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003086 {0, 900, 0, 0, 0},
3087 {0, 950, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07003088};
3089
3090static struct msm_dcvs_core_info grp3d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003091 .freq_tbl = &grp3d_freq[0],
3092 .core_param = {
3093 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003094 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003095 .algo_param = {
3096 .disable_pc_threshold = 0,
3097 .em_win_size_min_us = 100000,
3098 .em_win_size_max_us = 300000,
3099 .em_max_util_pct = 97,
3100 .group_id = 0,
3101 .max_freq_chg_time_us = 100000,
3102 .slack_mode_dynamic = 0,
3103 .slack_weight_thresh_pct = 0,
3104 .slack_time_min_us = 39000,
3105 .slack_time_max_us = 39000,
3106 .ss_win_size_min_us = 1000000,
3107 .ss_win_size_max_us = 1000000,
3108 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08003109 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003110 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003111 .energy_coeffs = {
3112 .active_coeff_a = 2492,
3113 .active_coeff_b = 0,
3114 .active_coeff_c = 0,
3115
3116 .leakage_coeff_a = -17720,
3117 .leakage_coeff_b = 37,
3118 .leakage_coeff_c = 2729,
3119 .leakage_coeff_d = -277,
3120 },
3121 .power_param = {
3122 .current_temp = 25,
3123 .num_freq = ARRAY_SIZE(grp3d_freq),
3124 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003125};
3126
3127static struct msm_dcvs_core_info grp2d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003128 .freq_tbl = &grp2d_freq[0],
3129 .core_param = {
3130 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003131 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003132 .algo_param = {
3133 .disable_pc_threshold = 0,
3134 .em_win_size_min_us = 100000,
3135 .em_win_size_max_us = 300000,
3136 .em_max_util_pct = 97,
3137 .group_id = 0,
3138 .max_freq_chg_time_us = 100000,
3139 .slack_mode_dynamic = 0,
3140 .slack_weight_thresh_pct = 0,
3141 .slack_time_min_us = 39000,
3142 .slack_time_max_us = 39000,
3143 .ss_win_size_min_us = 1000000,
3144 .ss_win_size_max_us = 1000000,
3145 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08003146 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003147 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003148 .energy_coeffs = {
3149 .active_coeff_a = 2492,
3150 .active_coeff_b = 0,
3151 .active_coeff_c = 0,
3152
3153 .leakage_coeff_a = -17720,
3154 .leakage_coeff_b = 37,
3155 .leakage_coeff_c = 2729,
3156 .leakage_coeff_d = -277,
3157 },
3158 .power_param = {
3159 .current_temp = 25,
3160 .num_freq = ARRAY_SIZE(grp2d_freq),
3161 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003162};
3163
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003164#ifdef CONFIG_MSM_BUS_SCALING
3165static struct msm_bus_vectors grp3d_init_vectors[] = {
3166 {
3167 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3168 .dst = MSM_BUS_SLAVE_EBI_CH0,
3169 .ab = 0,
3170 .ib = 0,
3171 },
3172};
3173
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003174static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003175 {
3176 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3177 .dst = MSM_BUS_SLAVE_EBI_CH0,
3178 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003179 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003180 },
3181};
3182
3183static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
3184 {
3185 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3186 .dst = MSM_BUS_SLAVE_EBI_CH0,
3187 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003188 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003189 },
3190};
3191
3192static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
3193 {
3194 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3195 .dst = MSM_BUS_SLAVE_EBI_CH0,
3196 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003197 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003198 },
3199};
3200
3201static struct msm_bus_vectors grp3d_max_vectors[] = {
3202 {
3203 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3204 .dst = MSM_BUS_SLAVE_EBI_CH0,
3205 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003206 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003207 },
3208};
3209
3210static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
3211 {
3212 ARRAY_SIZE(grp3d_init_vectors),
3213 grp3d_init_vectors,
3214 },
3215 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003216 ARRAY_SIZE(grp3d_low_vectors),
3217 grp3d_low_vectors,
3218 },
3219 {
3220 ARRAY_SIZE(grp3d_nominal_low_vectors),
3221 grp3d_nominal_low_vectors,
3222 },
3223 {
3224 ARRAY_SIZE(grp3d_nominal_high_vectors),
3225 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003226 },
3227 {
3228 ARRAY_SIZE(grp3d_max_vectors),
3229 grp3d_max_vectors,
3230 },
3231};
3232
3233static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
3234 grp3d_bus_scale_usecases,
3235 ARRAY_SIZE(grp3d_bus_scale_usecases),
3236 .name = "grp3d",
3237};
3238
3239static struct msm_bus_vectors grp2d0_init_vectors[] = {
3240 {
3241 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3242 .dst = MSM_BUS_SLAVE_EBI_CH0,
3243 .ab = 0,
3244 .ib = 0,
3245 },
3246};
3247
Lucille Sylvester808eca22011-11-03 10:26:29 -07003248static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003249 {
3250 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3251 .dst = MSM_BUS_SLAVE_EBI_CH0,
3252 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003253 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003254 },
3255};
3256
Lucille Sylvester808eca22011-11-03 10:26:29 -07003257static struct msm_bus_vectors grp2d0_max_vectors[] = {
3258 {
3259 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3260 .dst = MSM_BUS_SLAVE_EBI_CH0,
3261 .ab = 0,
3262 .ib = KGSL_CONVERT_TO_MBPS(2048),
3263 },
3264};
3265
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003266static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
3267 {
3268 ARRAY_SIZE(grp2d0_init_vectors),
3269 grp2d0_init_vectors,
3270 },
3271 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003272 ARRAY_SIZE(grp2d0_nominal_vectors),
3273 grp2d0_nominal_vectors,
3274 },
3275 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003276 ARRAY_SIZE(grp2d0_max_vectors),
3277 grp2d0_max_vectors,
3278 },
3279};
3280
3281struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
3282 grp2d0_bus_scale_usecases,
3283 ARRAY_SIZE(grp2d0_bus_scale_usecases),
3284 .name = "grp2d0",
3285};
3286
3287static struct msm_bus_vectors grp2d1_init_vectors[] = {
3288 {
3289 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3290 .dst = MSM_BUS_SLAVE_EBI_CH0,
3291 .ab = 0,
3292 .ib = 0,
3293 },
3294};
3295
Lucille Sylvester808eca22011-11-03 10:26:29 -07003296static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003297 {
3298 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3299 .dst = MSM_BUS_SLAVE_EBI_CH0,
3300 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003301 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003302 },
3303};
3304
Lucille Sylvester808eca22011-11-03 10:26:29 -07003305static struct msm_bus_vectors grp2d1_max_vectors[] = {
3306 {
3307 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3308 .dst = MSM_BUS_SLAVE_EBI_CH0,
3309 .ab = 0,
3310 .ib = KGSL_CONVERT_TO_MBPS(2048),
3311 },
3312};
3313
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003314static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
3315 {
3316 ARRAY_SIZE(grp2d1_init_vectors),
3317 grp2d1_init_vectors,
3318 },
3319 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003320 ARRAY_SIZE(grp2d1_nominal_vectors),
3321 grp2d1_nominal_vectors,
3322 },
3323 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003324 ARRAY_SIZE(grp2d1_max_vectors),
3325 grp2d1_max_vectors,
3326 },
3327};
3328
3329struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
3330 grp2d1_bus_scale_usecases,
3331 ARRAY_SIZE(grp2d1_bus_scale_usecases),
3332 .name = "grp2d1",
3333};
3334#endif
3335
3336static struct resource kgsl_3d0_resources[] = {
3337 {
3338 .name = KGSL_3D0_REG_MEMORY,
3339 .start = 0x04300000, /* GFX3D address */
3340 .end = 0x0431ffff,
3341 .flags = IORESOURCE_MEM,
3342 },
3343 {
3344 .name = KGSL_3D0_IRQ,
3345 .start = GFX3D_IRQ,
3346 .end = GFX3D_IRQ,
3347 .flags = IORESOURCE_IRQ,
3348 },
3349};
3350
Carter Cooper3852cbb2012-08-20 22:11:42 -06003351static const struct kgsl_iommu_ctx kgsl_3d0_iommu0_ctxs[] = {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003352 { "gfx3d_user", 0 },
3353 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003354};
3355
Carter Cooper3852cbb2012-08-20 22:11:42 -06003356static const struct kgsl_iommu_ctx kgsl_3d0_iommu1_ctxs[] = {
3357 { "gfx3d1_user", 0 },
3358 { "gfx3d1_priv", 1 },
3359};
3360
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003361static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
3362 {
Carter Cooper3852cbb2012-08-20 22:11:42 -06003363 .iommu_ctxs = kgsl_3d0_iommu0_ctxs,
3364 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu0_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003365 .physstart = 0x07C00000,
3366 .physend = 0x07C00000 + SZ_1M - 1,
3367 },
Carter Cooper3852cbb2012-08-20 22:11:42 -06003368 {
3369 .iommu_ctxs = kgsl_3d0_iommu1_ctxs,
3370 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu1_ctxs),
3371 .physstart = 0x07D00000,
3372 .physend = 0x07D00000 + SZ_1M - 1,
3373 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003374};
3375
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003376static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003377 .pwrlevel = {
3378 {
3379 .gpu_freq = 400000000,
3380 .bus_freq = 4,
3381 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003382 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003383 {
3384 .gpu_freq = 300000000,
3385 .bus_freq = 3,
3386 .io_fraction = 33,
3387 },
3388 {
3389 .gpu_freq = 200000000,
3390 .bus_freq = 2,
3391 .io_fraction = 100,
3392 },
3393 {
3394 .gpu_freq = 128000000,
3395 .bus_freq = 1,
3396 .io_fraction = 100,
3397 },
3398 {
3399 .gpu_freq = 27000000,
3400 .bus_freq = 0,
3401 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003402 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08003403 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003404 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003405 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06003406 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003407 .nap_allowed = true,
3408 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003409#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003410 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003411#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003412 .iommu_data = kgsl_3d0_iommu_data,
3413 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003414 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003415};
3416
3417struct platform_device msm_kgsl_3d0 = {
3418 .name = "kgsl-3d0",
3419 .id = 0,
3420 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
3421 .resource = kgsl_3d0_resources,
3422 .dev = {
3423 .platform_data = &kgsl_3d0_pdata,
3424 },
3425};
3426
3427static struct resource kgsl_2d0_resources[] = {
3428 {
3429 .name = KGSL_2D0_REG_MEMORY,
3430 .start = 0x04100000, /* Z180 base address */
3431 .end = 0x04100FFF,
3432 .flags = IORESOURCE_MEM,
3433 },
3434 {
3435 .name = KGSL_2D0_IRQ,
3436 .start = GFX2D0_IRQ,
3437 .end = GFX2D0_IRQ,
3438 .flags = IORESOURCE_IRQ,
3439 },
3440};
3441
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003442static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
3443 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003444};
3445
3446static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
3447 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003448 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
3449 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003450 .physstart = 0x07D00000,
3451 .physend = 0x07D00000 + SZ_1M - 1,
3452 },
3453};
3454
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003455static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003456 .pwrlevel = {
3457 {
3458 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003459 .bus_freq = 2,
3460 },
3461 {
3462 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003463 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003464 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003465 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003466 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003467 .bus_freq = 0,
3468 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003469 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003470 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003471 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003472 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003473 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003474 .nap_allowed = true,
3475 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003476#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003477 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003478#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003479 .iommu_data = kgsl_2d0_iommu_data,
3480 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003481 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003482};
3483
3484struct platform_device msm_kgsl_2d0 = {
3485 .name = "kgsl-2d0",
3486 .id = 0,
3487 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
3488 .resource = kgsl_2d0_resources,
3489 .dev = {
3490 .platform_data = &kgsl_2d0_pdata,
3491 },
3492};
3493
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003494static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
3495 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003496};
3497
3498static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
3499 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003500 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
3501 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003502 .physstart = 0x07E00000,
3503 .physend = 0x07E00000 + SZ_1M - 1,
3504 },
3505};
3506
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003507static struct resource kgsl_2d1_resources[] = {
3508 {
3509 .name = KGSL_2D1_REG_MEMORY,
3510 .start = 0x04200000, /* Z180 device 1 base address */
3511 .end = 0x04200FFF,
3512 .flags = IORESOURCE_MEM,
3513 },
3514 {
3515 .name = KGSL_2D1_IRQ,
3516 .start = GFX2D1_IRQ,
3517 .end = GFX2D1_IRQ,
3518 .flags = IORESOURCE_IRQ,
3519 },
3520};
3521
3522static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003523 .pwrlevel = {
3524 {
3525 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003526 .bus_freq = 2,
3527 },
3528 {
3529 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003530 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003531 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003532 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003533 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003534 .bus_freq = 0,
3535 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003536 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003537 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003538 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003539 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003540 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003541 .nap_allowed = true,
3542 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003543#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003544 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003545#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003546 .iommu_data = kgsl_2d1_iommu_data,
3547 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003548 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003549};
3550
3551struct platform_device msm_kgsl_2d1 = {
3552 .name = "kgsl-2d1",
3553 .id = 1,
3554 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3555 .resource = kgsl_2d1_resources,
3556 .dev = {
3557 .platform_data = &kgsl_2d1_pdata,
3558 },
3559};
3560
3561#ifdef CONFIG_MSM_GEMINI
Sunid Wilson5d585172012-12-15 17:24:04 -08003562
3563static struct msm_bus_vectors gemini_init_vector[] = {
3564 {
3565 .src = MSM_BUS_MASTER_JPEG_ENC,
3566 .dst = MSM_BUS_SLAVE_EBI_CH0,
3567 .ab = 0,
3568 .ib = 0,
3569 },
3570 {
3571 .src = MSM_BUS_MASTER_JPEG_ENC,
3572 .dst = MSM_BUS_SLAVE_MM_IMEM,
3573 .ab = 0,
3574 .ib = 0,
3575 },
3576};
3577
3578static struct msm_bus_vectors gemini_encode_vector[] = {
3579 {
3580 .src = MSM_BUS_MASTER_JPEG_ENC,
3581 .dst = MSM_BUS_SLAVE_EBI_CH0,
3582 .ab = 540000000,
3583 .ib = 1350000000,
3584 },
3585 {
3586 .src = MSM_BUS_MASTER_JPEG_ENC,
3587 .dst = MSM_BUS_SLAVE_MM_IMEM,
3588 .ab = 43200000,
3589 .ib = 69120000,
3590 },
3591};
3592
3593static struct msm_bus_paths gemini_bus_path[] = {
3594 {
3595 ARRAY_SIZE(gemini_init_vector),
3596 gemini_init_vector,
3597 },
3598 {
3599 ARRAY_SIZE(gemini_encode_vector),
3600 gemini_encode_vector,
3601 },
3602};
3603
3604static struct msm_bus_scale_pdata gemini_bus_scale_pdata = {
3605 gemini_bus_path,
3606 ARRAY_SIZE(gemini_bus_path),
3607 .name = "msm_gemini",
3608};
3609
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003610static struct resource msm_gemini_resources[] = {
3611 {
3612 .start = 0x04600000,
3613 .end = 0x04600000 + SZ_1M - 1,
3614 .flags = IORESOURCE_MEM,
3615 },
3616 {
3617 .start = JPEG_IRQ,
3618 .end = JPEG_IRQ,
3619 .flags = IORESOURCE_IRQ,
3620 },
3621};
3622
3623struct platform_device msm8960_gemini_device = {
3624 .name = "msm_gemini",
3625 .resource = msm_gemini_resources,
3626 .num_resources = ARRAY_SIZE(msm_gemini_resources),
Sunid Wilson5d585172012-12-15 17:24:04 -08003627 .dev = {
3628 .platform_data = &gemini_bus_scale_pdata,
3629 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003630};
3631#endif
3632
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003633#ifdef CONFIG_MSM_MERCURY
3634static struct resource msm_mercury_resources[] = {
3635 {
3636 .start = 0x05000000,
3637 .end = 0x05000000 + SZ_1M - 1,
3638 .name = "mercury_resource_base",
3639 .flags = IORESOURCE_MEM,
3640 },
3641 {
3642 .start = JPEGD_IRQ,
3643 .end = JPEGD_IRQ,
3644 .flags = IORESOURCE_IRQ,
3645 },
3646};
3647struct platform_device msm8960_mercury_device = {
3648 .name = "msm_mercury",
3649 .resource = msm_mercury_resources,
3650 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3651};
3652#endif
3653
Praveen Chidambaram78499012011-11-01 17:15:17 -06003654struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3655 .reg_base_addrs = {
3656 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3657 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3658 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3659 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3660 },
3661 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003662 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003663 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003664 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3665 .ipc_rpm_val = 4,
3666 .target_id = {
3667 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3668 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3669 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3670 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3671 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3672 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3673 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3674 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3675 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3676 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3677 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3678 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3679 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3680 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3681 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3682 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3683 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3684 APPS_FABRIC_CFG_HALT, 2),
3685 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3686 APPS_FABRIC_CFG_CLKMOD, 3),
3687 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3688 APPS_FABRIC_CFG_IOCTL, 1),
3689 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3690 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3691 SYS_FABRIC_CFG_HALT, 2),
3692 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3693 SYS_FABRIC_CFG_CLKMOD, 3),
3694 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3695 SYS_FABRIC_CFG_IOCTL, 1),
3696 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3697 SYSTEM_FABRIC_ARB, 29),
3698 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3699 MMSS_FABRIC_CFG_HALT, 2),
3700 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3701 MMSS_FABRIC_CFG_CLKMOD, 3),
3702 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3703 MMSS_FABRIC_CFG_IOCTL, 1),
3704 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3705 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3706 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3707 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3708 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3709 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3710 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3711 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3712 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3713 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3714 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3715 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3716 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3717 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3718 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3719 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3720 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3721 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3722 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3723 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3724 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3725 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3726 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3727 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3728 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3729 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3730 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3731 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3732 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3733 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3734 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3735 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3736 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3737 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3738 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3739 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3740 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3741 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3742 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3743 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3744 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3745 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3746 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3747 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3748 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3749 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3750 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3751 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3752 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3753 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3754 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3755 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3756 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3757 },
3758 .target_status = {
3759 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3760 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3761 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3762 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3763 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3764 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3765 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3766 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3767 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3768 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3769 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3770 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3771 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3772 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3773 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3774 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3775 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3776 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3777 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3778 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3779 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3780 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3781 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3782 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3783 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3784 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3785 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3786 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3787 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3788 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3789 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3790 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3791 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3792 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3793 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3794 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3795 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3796 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3797 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3798 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3799 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3800 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3801 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3802 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3803 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3804 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3805 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3806 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3807 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3808 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3809 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3810 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3811 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3812 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3813 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3814 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3815 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3816 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3817 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3818 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3819 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3820 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3821 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3822 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3823 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3824 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3825 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3826 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3827 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3828 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3829 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3830 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3831 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3832 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3833 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3834 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3835 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3836 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3837 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3838 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3839 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3840 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3841 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3842 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3843 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3844 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3845 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3846 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3847 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3848 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3849 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3850 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3851 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3852 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3853 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3854 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3855 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3856 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3857 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3858 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3859 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3860 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3861 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3862 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3863 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3864 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3865 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3866 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3867 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3868 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3869 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3870 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3871 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3872 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3873 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3874 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3875 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3876 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3877 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3878 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3879 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3880 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3881 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3882 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3883 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3884 },
3885 .target_ctrl_id = {
3886 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3887 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3888 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3889 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3890 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3891 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3892 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3893 },
3894 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3895 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3896 .sel_last = MSM_RPM_8960_SEL_LAST,
3897 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003898};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003899
Praveen Chidambaram78499012011-11-01 17:15:17 -06003900struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003901 .name = "msm_rpm",
3902 .id = -1,
3903};
3904
Praveen Chidambaram78499012011-11-01 17:15:17 -06003905static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3906 .phys_addr_base = 0x0010C000,
3907 .reg_offsets = {
3908 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3909 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3910 },
3911 .phys_size = SZ_8K,
Anji Jonnalaa5777ce2013-03-28 13:45:58 +05303912 .log_len = 6144, /* log's buffer length in bytes */
3913 .log_len_mask = (6144 >> 2) - 1, /* length mask in units of u32 */
Praveen Chidambaram78499012011-11-01 17:15:17 -06003914};
3915
3916struct platform_device msm8960_rpm_log_device = {
3917 .name = "msm_rpm_log",
3918 .id = -1,
3919 .dev = {
3920 .platform_data = &msm_rpm_log_pdata,
3921 },
3922};
3923
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003924static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05303925 .phys_addr_base = 0x0010DD04,
3926 .phys_size = SZ_256,
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003927};
3928
Praveen Chidambaram78499012011-11-01 17:15:17 -06003929struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003930 .name = "msm_rpm_stat",
3931 .id = -1,
3932 .dev = {
3933 .platform_data = &msm_rpm_stat_pdata,
3934 },
3935};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003936
Anji Jonnala2a8bd312012-11-01 13:11:42 +05303937static struct resource resources_rpm_master_stats[] = {
3938 {
3939 .start = MSM8960_RPM_MASTER_STATS_BASE,
3940 .end = MSM8960_RPM_MASTER_STATS_BASE + SZ_256,
3941 .flags = IORESOURCE_MEM,
3942 },
3943};
3944
3945static char *master_names[] = {
3946 "KPSS",
3947 "GPSS",
3948 "LPASS",
3949 "RIVA",
3950 "DSPS",
3951};
3952
3953static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
3954 .masters = master_names,
3955 .nomasters = ARRAY_SIZE(master_names),
3956};
3957
3958struct platform_device msm8960_rpm_master_stat_device = {
3959 .name = "msm_rpm_master_stat",
3960 .id = -1,
3961 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
3962 .resource = resources_rpm_master_stats,
3963 .dev = {
3964 .platform_data = &msm_rpm_master_stat_pdata,
3965 },
3966};
3967
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003968struct platform_device msm_bus_sys_fabric = {
3969 .name = "msm_bus_fabric",
3970 .id = MSM_BUS_FAB_SYSTEM,
3971};
3972struct platform_device msm_bus_apps_fabric = {
3973 .name = "msm_bus_fabric",
3974 .id = MSM_BUS_FAB_APPSS,
3975};
3976struct platform_device msm_bus_mm_fabric = {
3977 .name = "msm_bus_fabric",
3978 .id = MSM_BUS_FAB_MMSS,
3979};
3980struct platform_device msm_bus_sys_fpb = {
3981 .name = "msm_bus_fabric",
3982 .id = MSM_BUS_FAB_SYSTEM_FPB,
3983};
3984struct platform_device msm_bus_cpss_fpb = {
3985 .name = "msm_bus_fabric",
3986 .id = MSM_BUS_FAB_CPSS_FPB,
3987};
3988
3989/* Sensors DSPS platform data */
3990#ifdef CONFIG_MSM_DSPS
3991
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07003992#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
3993#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
3994#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
3995#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
3996#define PPSS_DSPS_PIPE_BASE 0x12800000
3997#define PPSS_DSPS_PIPE_SIZE 0x4000
3998#define PPSS_DSPS_DDR_BASE 0x8fe00000
3999#define PPSS_DSPS_DDR_SIZE 0x100000
4000#define PPSS_SMEM_BASE 0x80000000
4001#define PPSS_SMEM_SIZE 0x200000
4002#define PPSS_REG_PHYS_BASE 0x12080000
4003#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004004
4005static struct dsps_clk_info dsps_clks[] = {};
4006static struct dsps_regulator_info dsps_regs[] = {};
4007
4008/*
4009 * Note: GPIOs field is intialized in run-time at the function
4010 * msm8960_init_dsps().
4011 */
4012
4013struct msm_dsps_platform_data msm_dsps_pdata = {
4014 .clks = dsps_clks,
4015 .clks_num = ARRAY_SIZE(dsps_clks),
4016 .gpios = NULL,
4017 .gpios_num = 0,
4018 .regs = dsps_regs,
4019 .regs_num = ARRAY_SIZE(dsps_regs),
4020 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07004021 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
4022 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
4023 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
4024 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
4025 .pipe_start = PPSS_DSPS_PIPE_BASE,
4026 .pipe_size = PPSS_DSPS_PIPE_SIZE,
4027 .ddr_start = PPSS_DSPS_DDR_BASE,
4028 .ddr_size = PPSS_DSPS_DDR_SIZE,
4029 .smem_start = PPSS_SMEM_BASE,
4030 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07004031 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004032 .signature = DSPS_SIGNATURE,
4033};
4034
4035static struct resource msm_dsps_resources[] = {
4036 {
4037 .start = PPSS_REG_PHYS_BASE,
4038 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
4039 .name = "ppss_reg",
4040 .flags = IORESOURCE_MEM,
4041 },
Wentao Xua55500b2011-08-16 18:15:04 -04004042 {
4043 .start = PPSS_WDOG_TIMER_IRQ,
4044 .end = PPSS_WDOG_TIMER_IRQ,
4045 .name = "ppss_wdog",
4046 .flags = IORESOURCE_IRQ,
4047 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004048};
4049
4050struct platform_device msm_dsps_device = {
4051 .name = "msm_dsps",
4052 .id = 0,
4053 .num_resources = ARRAY_SIZE(msm_dsps_resources),
4054 .resource = msm_dsps_resources,
4055 .dev.platform_data = &msm_dsps_pdata,
4056};
4057
4058#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07004059
Pratik Patel3b0ca882012-06-01 16:54:14 -07004060#define CORESIGHT_PHYS_BASE 0x01A00000
4061#define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000)
4062#define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000)
4063#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
4064#define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000)
4065#define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000)
4066#define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000)
Pratik Patel7831c082011-06-08 21:44:37 -07004067
Pratik Patel3b0ca882012-06-01 16:54:14 -07004068#define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000)
Pratik Patel7831c082011-06-08 21:44:37 -07004069
Pratik Patel3b0ca882012-06-01 16:54:14 -07004070static struct resource coresight_tpiu_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004071 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004072 .start = CORESIGHT_TPIU_PHYS_BASE,
4073 .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004074 .flags = IORESOURCE_MEM,
4075 },
4076};
4077
Pratik Patel3b0ca882012-06-01 16:54:14 -07004078static struct coresight_platform_data coresight_tpiu_pdata = {
4079 .id = 0,
4080 .name = "coresight-tpiu",
4081 .nr_inports = 1,
4082 .nr_outports = 0,
Pratik Patel7831c082011-06-08 21:44:37 -07004083};
4084
Pratik Patel3b0ca882012-06-01 16:54:14 -07004085struct platform_device coresight_tpiu_device = {
4086 .name = "coresight-tpiu",
4087 .id = 0,
4088 .num_resources = ARRAY_SIZE(coresight_tpiu_resources),
4089 .resource = coresight_tpiu_resources,
4090 .dev = {
4091 .platform_data = &coresight_tpiu_pdata,
4092 },
4093};
4094
4095static struct resource coresight_etb_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004096 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004097 .start = CORESIGHT_ETB_PHYS_BASE,
4098 .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004099 .flags = IORESOURCE_MEM,
4100 },
4101};
4102
Pratik Patel3b0ca882012-06-01 16:54:14 -07004103static struct coresight_platform_data coresight_etb_pdata = {
4104 .id = 1,
4105 .name = "coresight-etb",
4106 .nr_inports = 1,
4107 .nr_outports = 0,
4108 .default_sink = true,
Pratik Patel7831c082011-06-08 21:44:37 -07004109};
4110
Pratik Patel3b0ca882012-06-01 16:54:14 -07004111struct platform_device coresight_etb_device = {
4112 .name = "coresight-etb",
4113 .id = 0,
4114 .num_resources = ARRAY_SIZE(coresight_etb_resources),
4115 .resource = coresight_etb_resources,
4116 .dev = {
4117 .platform_data = &coresight_etb_pdata,
4118 },
4119};
4120
4121static struct resource coresight_funnel_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004122 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004123 .start = CORESIGHT_FUNNEL_PHYS_BASE,
4124 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004125 .flags = IORESOURCE_MEM,
4126 },
4127};
4128
Pratik Patel3b0ca882012-06-01 16:54:14 -07004129static const int coresight_funnel_outports[] = { 0, 1 };
4130static const int coresight_funnel_child_ids[] = { 0, 1 };
4131static const int coresight_funnel_child_ports[] = { 0, 0 };
4132
4133static struct coresight_platform_data coresight_funnel_pdata = {
4134 .id = 2,
4135 .name = "coresight-funnel",
4136 .nr_inports = 4,
4137 .outports = coresight_funnel_outports,
4138 .child_ids = coresight_funnel_child_ids,
4139 .child_ports = coresight_funnel_child_ports,
4140 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004141};
4142
Pratik Patel3b0ca882012-06-01 16:54:14 -07004143struct platform_device coresight_funnel_device = {
4144 .name = "coresight-funnel",
4145 .id = 0,
4146 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
4147 .resource = coresight_funnel_resources,
4148 .dev = {
4149 .platform_data = &coresight_funnel_pdata,
4150 },
4151};
4152
4153static struct resource coresight_stm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004154 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004155 .start = CORESIGHT_STM_PHYS_BASE,
4156 .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1,
4157 .flags = IORESOURCE_MEM,
4158 },
4159 {
4160 .start = CORESIGHT_STM_CHANNEL_PHYS_BASE,
4161 .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004162 .flags = IORESOURCE_MEM,
4163 },
4164};
4165
Pratik Patel3b0ca882012-06-01 16:54:14 -07004166static const int coresight_stm_outports[] = { 0 };
4167static const int coresight_stm_child_ids[] = { 2 };
4168static const int coresight_stm_child_ports[] = { 2 };
4169
4170static struct coresight_platform_data coresight_stm_pdata = {
4171 .id = 3,
4172 .name = "coresight-stm",
4173 .nr_inports = 0,
4174 .outports = coresight_stm_outports,
4175 .child_ids = coresight_stm_child_ids,
4176 .child_ports = coresight_stm_child_ports,
4177 .nr_outports = ARRAY_SIZE(coresight_stm_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004178};
4179
Pratik Patel3b0ca882012-06-01 16:54:14 -07004180struct platform_device coresight_stm_device = {
4181 .name = "coresight-stm",
4182 .id = 0,
4183 .num_resources = ARRAY_SIZE(coresight_stm_resources),
4184 .resource = coresight_stm_resources,
4185 .dev = {
4186 .platform_data = &coresight_stm_pdata,
4187 },
4188};
4189
4190static struct resource coresight_etm0_resources[] = {
4191 {
4192 .start = CORESIGHT_ETM0_PHYS_BASE,
4193 .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1,
4194 .flags = IORESOURCE_MEM,
4195 },
4196};
4197
4198static const int coresight_etm0_outports[] = { 0 };
4199static const int coresight_etm0_child_ids[] = { 2 };
4200static const int coresight_etm0_child_ports[] = { 0 };
4201
4202static struct coresight_platform_data coresight_etm0_pdata = {
4203 .id = 4,
4204 .name = "coresight-etm0",
4205 .nr_inports = 0,
4206 .outports = coresight_etm0_outports,
4207 .child_ids = coresight_etm0_child_ids,
4208 .child_ports = coresight_etm0_child_ports,
4209 .nr_outports = ARRAY_SIZE(coresight_etm0_outports),
4210};
4211
4212struct platform_device coresight_etm0_device = {
4213 .name = "coresight-etm",
4214 .id = 0,
4215 .num_resources = ARRAY_SIZE(coresight_etm0_resources),
4216 .resource = coresight_etm0_resources,
4217 .dev = {
4218 .platform_data = &coresight_etm0_pdata,
4219 },
4220};
4221
4222static struct resource coresight_etm1_resources[] = {
4223 {
4224 .start = CORESIGHT_ETM1_PHYS_BASE,
4225 .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1,
4226 .flags = IORESOURCE_MEM,
4227 },
4228};
4229
4230static const int coresight_etm1_outports[] = { 0 };
4231static const int coresight_etm1_child_ids[] = { 2 };
4232static const int coresight_etm1_child_ports[] = { 1 };
4233
4234static struct coresight_platform_data coresight_etm1_pdata = {
4235 .id = 5,
4236 .name = "coresight-etm1",
4237 .nr_inports = 0,
4238 .outports = coresight_etm1_outports,
4239 .child_ids = coresight_etm1_child_ids,
4240 .child_ports = coresight_etm1_child_ports,
4241 .nr_outports = ARRAY_SIZE(coresight_etm1_outports),
4242};
4243
4244struct platform_device coresight_etm1_device = {
4245 .name = "coresight-etm",
4246 .id = 1,
4247 .num_resources = ARRAY_SIZE(coresight_etm1_resources),
4248 .resource = coresight_etm1_resources,
4249 .dev = {
4250 .platform_data = &coresight_etm1_pdata,
4251 },
4252};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07004253
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07004254static struct resource msm_ebi1_ch0_erp_resources[] = {
4255 {
4256 .start = HSDDRX_EBI1CH0_IRQ,
4257 .flags = IORESOURCE_IRQ,
4258 },
4259 {
4260 .start = 0x00A40000,
4261 .end = 0x00A40000 + SZ_4K - 1,
4262 .flags = IORESOURCE_MEM,
4263 },
4264};
4265
4266struct platform_device msm8960_device_ebi1_ch0_erp = {
4267 .name = "msm_ebi_erp",
4268 .id = 0,
4269 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
4270 .resource = msm_ebi1_ch0_erp_resources,
4271};
4272
4273static struct resource msm_ebi1_ch1_erp_resources[] = {
4274 {
4275 .start = HSDDRX_EBI1CH1_IRQ,
4276 .flags = IORESOURCE_IRQ,
4277 },
4278 {
4279 .start = 0x00D40000,
4280 .end = 0x00D40000 + SZ_4K - 1,
4281 .flags = IORESOURCE_MEM,
4282 },
4283};
4284
4285struct platform_device msm8960_device_ebi1_ch1_erp = {
4286 .name = "msm_ebi_erp",
4287 .id = 1,
4288 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
4289 .resource = msm_ebi1_ch1_erp_resources,
4290};
4291
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08004292static struct resource msm_cache_erp_resources[] = {
4293 {
4294 .name = "l1_irq",
4295 .start = SC_SICCPUXEXTFAULTIRPTREQ,
4296 .flags = IORESOURCE_IRQ,
4297 },
4298 {
4299 .name = "l2_irq",
4300 .start = APCC_QGICL2IRPTREQ,
4301 .flags = IORESOURCE_IRQ,
4302 }
4303};
4304
4305struct platform_device msm8960_device_cache_erp = {
4306 .name = "msm_cache_erp",
4307 .id = -1,
4308 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
4309 .resource = msm_cache_erp_resources,
4310};
Laura Abbott0577d7b2012-04-17 11:14:30 -07004311
4312struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
4313 /* Camera */
4314 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004315 .name = "ijpeg_src",
4316 .domain = CAMERA_DOMAIN,
4317 },
4318 /* Camera */
4319 {
4320 .name = "ijpeg_dst",
4321 .domain = CAMERA_DOMAIN,
4322 },
4323 /* Camera */
4324 {
4325 .name = "jpegd_src",
4326 .domain = CAMERA_DOMAIN,
4327 },
4328 /* Camera */
4329 {
4330 .name = "jpegd_dst",
4331 .domain = CAMERA_DOMAIN,
4332 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304333 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004334 {
4335 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07004336 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004337 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304338 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004339 {
4340 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07004341 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004342 },
4343 /* Video */
4344 {
4345 .name = "vcodec_a_mm1",
4346 .domain = VIDEO_DOMAIN,
4347 },
4348 /* Video */
4349 {
4350 .name = "vcodec_b_mm2",
4351 .domain = VIDEO_DOMAIN,
4352 },
4353 /* Video */
4354 {
4355 .name = "vcodec_a_stream",
4356 .domain = VIDEO_DOMAIN,
4357 },
4358};
4359
4360static struct mem_pool msm8960_video_pools[] = {
4361 /*
4362 * Video hardware has the following requirements:
4363 * 1. All video addresses used by the video hardware must be at a higher
4364 * address than video firmware address.
4365 * 2. Video hardware can only access a range of 256MB from the base of
4366 * the video firmware.
4367 */
4368 [VIDEO_FIRMWARE_POOL] =
4369 /* Low addresses, intended for video firmware */
4370 {
4371 .paddr = SZ_128K,
4372 .size = SZ_16M - SZ_128K,
4373 },
4374 [VIDEO_MAIN_POOL] =
4375 /* Main video pool */
4376 {
4377 .paddr = SZ_16M,
4378 .size = SZ_256M - SZ_16M,
4379 },
4380 [GEN_POOL] =
4381 /* Remaining address space up to 2G */
4382 {
4383 .paddr = SZ_256M,
4384 .size = SZ_2G - SZ_256M,
4385 },
4386};
4387
4388static struct mem_pool msm8960_camera_pools[] = {
4389 [GEN_POOL] =
4390 /* One address space for camera */
4391 {
4392 .paddr = SZ_128K,
4393 .size = SZ_2G - SZ_128K,
4394 },
4395};
4396
Olav Hauganef95ae32012-05-15 09:50:30 -07004397static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004398 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004399 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004400 {
4401 .paddr = SZ_128K,
4402 .size = SZ_2G - SZ_128K,
4403 },
4404};
4405
Olav Hauganef95ae32012-05-15 09:50:30 -07004406static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004407 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004408 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004409 {
4410 .paddr = SZ_128K,
4411 .size = SZ_2G - SZ_128K,
4412 },
4413};
4414
4415static struct msm_iommu_domain msm8960_iommu_domains[] = {
4416 [VIDEO_DOMAIN] = {
4417 .iova_pools = msm8960_video_pools,
4418 .npools = ARRAY_SIZE(msm8960_video_pools),
4419 },
4420 [CAMERA_DOMAIN] = {
4421 .iova_pools = msm8960_camera_pools,
4422 .npools = ARRAY_SIZE(msm8960_camera_pools),
4423 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004424 [DISPLAY_READ_DOMAIN] = {
4425 .iova_pools = msm8960_display_read_pools,
4426 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004427 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004428 [ROTATOR_SRC_DOMAIN] = {
4429 .iova_pools = msm8960_rotator_src_pools,
4430 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004431 },
4432};
4433
4434struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
4435 .domains = msm8960_iommu_domains,
4436 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
4437 .domain_names = msm8960_iommu_ctx_names,
4438 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
4439 .domain_alloc_flags = 0,
4440};
4441
4442struct platform_device msm8960_iommu_domain_device = {
4443 .name = "iommu_domains",
4444 .id = -1,
4445 .dev = {
4446 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07004447 }
4448};
4449
4450struct msm_rtb_platform_data msm8960_rtb_pdata = {
4451 .size = SZ_1M,
4452};
4453
4454static int __init msm_rtb_set_buffer_size(char *p)
4455{
4456 int s;
4457
4458 s = memparse(p, NULL);
4459 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
4460 return 0;
4461}
4462early_param("msm_rtb_size", msm_rtb_set_buffer_size);
4463
4464
4465struct platform_device msm8960_rtb_device = {
4466 .name = "msm_rtb",
4467 .id = -1,
4468 .dev = {
4469 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004470 },
4471};
Laura Abbott2ae8f362012-04-12 11:03:04 -07004472
Laura Abbott0a103cf2012-05-25 09:00:23 -07004473#define MSM_8960_L1_SIZE SZ_1M
4474/*
4475 * The actual L2 size is smaller but we need a larger buffer
4476 * size to store other dump information
4477 */
4478#define MSM_8960_L2_SIZE SZ_4M
4479
Laura Abbott2ae8f362012-04-12 11:03:04 -07004480struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07004481 .l2_size = MSM_8960_L2_SIZE,
4482 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07004483};
4484
4485struct platform_device msm8960_cache_dump_device = {
4486 .name = "msm_cache_dump",
4487 .id = -1,
4488 .dev = {
4489 .platform_data = &msm8960_cache_dump_pdata,
4490 },
4491};
Joel King0cbf5d82012-05-24 15:21:38 -07004492
4493#define MDM2AP_ERRFATAL 40
4494#define AP2MDM_ERRFATAL 80
4495#define MDM2AP_STATUS 24
4496#define AP2MDM_STATUS 77
4497#define AP2MDM_PMIC_PWR_EN 22
4498#define AP2MDM_KPDPWR_N 79
4499#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07004500#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07004501
4502static struct resource sglte_resources[] = {
4503 {
4504 .start = MDM2AP_ERRFATAL,
4505 .end = MDM2AP_ERRFATAL,
4506 .name = "MDM2AP_ERRFATAL",
4507 .flags = IORESOURCE_IO,
4508 },
4509 {
4510 .start = AP2MDM_ERRFATAL,
4511 .end = AP2MDM_ERRFATAL,
4512 .name = "AP2MDM_ERRFATAL",
4513 .flags = IORESOURCE_IO,
4514 },
4515 {
4516 .start = MDM2AP_STATUS,
4517 .end = MDM2AP_STATUS,
4518 .name = "MDM2AP_STATUS",
4519 .flags = IORESOURCE_IO,
4520 },
4521 {
4522 .start = AP2MDM_STATUS,
4523 .end = AP2MDM_STATUS,
4524 .name = "AP2MDM_STATUS",
4525 .flags = IORESOURCE_IO,
4526 },
4527 {
4528 .start = AP2MDM_PMIC_PWR_EN,
4529 .end = AP2MDM_PMIC_PWR_EN,
4530 .name = "AP2MDM_PMIC_PWR_EN",
4531 .flags = IORESOURCE_IO,
4532 },
4533 {
4534 .start = AP2MDM_KPDPWR_N,
4535 .end = AP2MDM_KPDPWR_N,
4536 .name = "AP2MDM_KPDPWR_N",
4537 .flags = IORESOURCE_IO,
4538 },
4539 {
4540 .start = AP2MDM_SOFT_RESET,
4541 .end = AP2MDM_SOFT_RESET,
4542 .name = "AP2MDM_SOFT_RESET",
4543 .flags = IORESOURCE_IO,
4544 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07004545 {
4546 .start = USB_SW,
4547 .end = USB_SW,
4548 .name = "USB_SW",
4549 .flags = IORESOURCE_IO,
4550 },
Joel King0cbf5d82012-05-24 15:21:38 -07004551};
4552
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004553struct platform_device msm_gpio_device = {
4554 .name = "msmgpio",
4555 .id = -1,
4556};
4557
Joel King0cbf5d82012-05-24 15:21:38 -07004558struct platform_device mdm_sglte_device = {
4559 .name = "mdm2_modem",
4560 .id = -1,
4561 .num_resources = ARRAY_SIZE(sglte_resources),
4562 .resource = sglte_resources,
4563};
Arun Menond4837f62012-08-20 15:25:50 -07004564
4565struct platform_device *msm8960_vidc_device[] __initdata = {
4566 &msm_device_vidc
4567};
4568
4569void __init msm8960_add_vidc_device(void)
4570{
4571 if (cpu_is_msm8960ab()) {
4572 struct msm_vidc_platform_data *pdata;
4573 pdata = (struct msm_vidc_platform_data *)
4574 msm_device_vidc.dev.platform_data;
4575 pdata->vidc_bus_client_pdata = &vidc_pro_bus_client_data;
4576 }
4577 platform_add_devices(msm8960_vidc_device,
4578 ARRAY_SIZE(msm8960_vidc_device));
4579}