Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 1 | /* Copyright (c) 2011-2012, The Linux Foundation. All rights reserved. |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2 | * |
| 3 | * This program is free software; you can redistribute it and/or modify |
| 4 | * it under the terms of the GNU General Public License version 2 and |
| 5 | * only version 2 as published by the Free Software Foundation. |
| 6 | * |
| 7 | * This program is distributed in the hope that it will be useful, |
| 8 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 9 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 10 | * GNU General Public License for more details. |
| 11 | * |
| 12 | */ |
| 13 | |
| 14 | #include <linux/kernel.h> |
| 15 | #include <linux/list.h> |
| 16 | #include <linux/platform_device.h> |
| 17 | #include <linux/msm_rotator.h> |
Deepak Kotur | 12301a7 | 2011-11-09 18:30:29 -0800 | [diff] [blame] | 18 | #include <linux/ion.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 19 | #include <linux/gpio.h> |
Pratik Patel | 1746b8f | 2012-06-02 21:11:41 -0700 | [diff] [blame] | 20 | #include <linux/coresight.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 21 | #include <asm/clkdev.h> |
Jordan Crouse | 914de9b | 2012-07-09 13:49:46 -0600 | [diff] [blame] | 22 | #include <mach/kgsl.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 23 | #include <linux/android_pmem.h> |
| 24 | #include <mach/irqs-8960.h> |
Mayank Rana | 9f51f58 | 2011-08-04 18:35:59 +0530 | [diff] [blame] | 25 | #include <mach/dma.h> |
| 26 | #include <linux/dma-mapping.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 27 | #include <mach/board.h> |
| 28 | #include <mach/msm_iomap.h> |
| 29 | #include <mach/msm_hsusb.h> |
| 30 | #include <mach/msm_sps.h> |
| 31 | #include <mach/rpm.h> |
| 32 | #include <mach/msm_bus_board.h> |
| 33 | #include <mach/msm_memtypes.h> |
Eric Holmberg | 023d25c | 2012-03-01 12:27:55 -0700 | [diff] [blame] | 34 | #include <mach/msm_smd.h> |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 35 | #include <mach/msm_dcvs.h> |
Laura Abbott | 532b2df | 2012-04-12 10:53:48 -0700 | [diff] [blame] | 36 | #include <mach/msm_rtb.h> |
Laura Abbott | 2ae8f36 | 2012-04-12 11:03:04 -0700 | [diff] [blame] | 37 | #include <mach/msm_cache_dump.h> |
Bhalchandra Gajare | 0e795c4 | 2011-08-15 18:10:30 -0700 | [diff] [blame] | 38 | #include <sound/msm-dai-q6.h> |
| 39 | #include <sound/apr_audio.h> |
Joel Nider | a126194 | 2011-09-12 16:30:09 +0300 | [diff] [blame] | 40 | #include <mach/msm_tsif.h> |
Stepan Moskovchenko | 2b4b1cd | 2012-03-29 18:21:04 -0700 | [diff] [blame] | 41 | #include <mach/msm_serial_hs_lite.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 42 | #include "clock.h" |
| 43 | #include "devices.h" |
| 44 | #include "devices-msm8x60.h" |
| 45 | #include "footswitch.h" |
Jeff Ohlstein | 7e66855 | 2011-10-06 16:17:25 -0700 | [diff] [blame] | 46 | #include "msm_watchdog.h" |
Praveen Chidambaram | 7849901 | 2011-11-01 17:15:17 -0600 | [diff] [blame] | 47 | #include "rpm_log.h" |
Praveen Chidambaram | 7a71223 | 2011-10-28 13:39:45 -0600 | [diff] [blame] | 48 | #include "rpm_stats.h" |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 49 | #include "pil-q6v4.h" |
| 50 | #include "scm-pas.h" |
Praveen Chidambaram | 5c8adf2 | 2012-02-23 18:44:37 -0700 | [diff] [blame] | 51 | #include <mach/msm_dcvs.h> |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 52 | #include <mach/iommu_domains.h> |
Arun Menon | d4837f6 | 2012-08-20 15:25:50 -0700 | [diff] [blame] | 53 | #include <mach/socinfo.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 54 | |
| 55 | #ifdef CONFIG_MSM_MPM |
Subhash Jadavani | 909e04f | 2012-04-12 10:52:50 +0530 | [diff] [blame] | 56 | #include <mach/mpm.h> |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 57 | #endif |
| 58 | #ifdef CONFIG_MSM_DSPS |
| 59 | #include <mach/msm_dsps.h> |
| 60 | #endif |
| 61 | |
| 62 | |
| 63 | /* Address of GSBI blocks */ |
| 64 | #define MSM_GSBI1_PHYS 0x16000000 |
| 65 | #define MSM_GSBI2_PHYS 0x16100000 |
| 66 | #define MSM_GSBI3_PHYS 0x16200000 |
| 67 | #define MSM_GSBI4_PHYS 0x16300000 |
| 68 | #define MSM_GSBI5_PHYS 0x16400000 |
| 69 | #define MSM_GSBI6_PHYS 0x16500000 |
| 70 | #define MSM_GSBI7_PHYS 0x16600000 |
| 71 | #define MSM_GSBI8_PHYS 0x1A000000 |
| 72 | #define MSM_GSBI9_PHYS 0x1A100000 |
| 73 | #define MSM_GSBI10_PHYS 0x1A200000 |
| 74 | #define MSM_GSBI11_PHYS 0x12440000 |
| 75 | #define MSM_GSBI12_PHYS 0x12480000 |
| 76 | |
| 77 | #define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000) |
| 78 | #define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000) |
Mayank Rana | 9f51f58 | 2011-08-04 18:35:59 +0530 | [diff] [blame] | 79 | #define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000) |
Stepan Moskovchenko | 2b4b1cd | 2012-03-29 18:21:04 -0700 | [diff] [blame] | 80 | #define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000) |
Mayank Rana | e009c92 | 2012-03-22 03:02:06 +0530 | [diff] [blame] | 81 | #define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 82 | |
| 83 | /* GSBI QUP devices */ |
| 84 | #define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000) |
| 85 | #define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000) |
| 86 | #define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000) |
| 87 | #define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000) |
| 88 | #define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000) |
| 89 | #define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000) |
| 90 | #define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000) |
| 91 | #define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000) |
| 92 | #define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000) |
| 93 | #define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000) |
| 94 | #define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000) |
| 95 | #define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000) |
| 96 | #define MSM_QUP_SIZE SZ_4K |
| 97 | |
| 98 | #define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000 |
| 99 | #define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000 |
| 100 | #define MSM_PMIC_SSBI_SIZE SZ_4K |
| 101 | |
Stepan Moskovchenko | be5b45a | 2011-10-17 19:33:34 -0700 | [diff] [blame] | 102 | #define MSM8960_HSUSB_PHYS 0x12500000 |
| 103 | #define MSM8960_HSUSB_SIZE SZ_4K |
Anji Jonnala | 2a8bd31 | 2012-11-01 13:11:42 +0530 | [diff] [blame] | 104 | #define MSM8960_RPM_MASTER_STATS_BASE 0x10BB00 |
Stepan Moskovchenko | be5b45a | 2011-10-17 19:33:34 -0700 | [diff] [blame] | 105 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 106 | static struct resource resources_otg[] = { |
| 107 | { |
| 108 | .start = MSM8960_HSUSB_PHYS, |
| 109 | .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE, |
| 110 | .flags = IORESOURCE_MEM, |
| 111 | }, |
| 112 | { |
| 113 | .start = USB1_HS_IRQ, |
| 114 | .end = USB1_HS_IRQ, |
| 115 | .flags = IORESOURCE_IRQ, |
| 116 | }, |
| 117 | }; |
| 118 | |
Stepan Moskovchenko | 14aa649 | 2011-08-08 15:15:01 -0700 | [diff] [blame] | 119 | struct platform_device msm8960_device_otg = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 120 | .name = "msm_otg", |
| 121 | .id = -1, |
| 122 | .num_resources = ARRAY_SIZE(resources_otg), |
| 123 | .resource = resources_otg, |
| 124 | .dev = { |
| 125 | .coherent_dma_mask = 0xffffffff, |
| 126 | }, |
| 127 | }; |
| 128 | |
| 129 | static struct resource resources_hsusb[] = { |
| 130 | { |
| 131 | .start = MSM8960_HSUSB_PHYS, |
| 132 | .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE, |
| 133 | .flags = IORESOURCE_MEM, |
| 134 | }, |
| 135 | { |
| 136 | .start = USB1_HS_IRQ, |
| 137 | .end = USB1_HS_IRQ, |
| 138 | .flags = IORESOURCE_IRQ, |
| 139 | }, |
| 140 | }; |
| 141 | |
Stepan Moskovchenko | 14aa649 | 2011-08-08 15:15:01 -0700 | [diff] [blame] | 142 | struct platform_device msm8960_device_gadget_peripheral = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 143 | .name = "msm_hsusb", |
| 144 | .id = -1, |
| 145 | .num_resources = ARRAY_SIZE(resources_hsusb), |
| 146 | .resource = resources_hsusb, |
| 147 | .dev = { |
| 148 | .coherent_dma_mask = 0xffffffff, |
| 149 | }, |
| 150 | }; |
| 151 | |
| 152 | static struct resource resources_hsusb_host[] = { |
| 153 | { |
| 154 | .start = MSM8960_HSUSB_PHYS, |
| 155 | .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1, |
| 156 | .flags = IORESOURCE_MEM, |
| 157 | }, |
| 158 | { |
| 159 | .start = USB1_HS_IRQ, |
| 160 | .end = USB1_HS_IRQ, |
| 161 | .flags = IORESOURCE_IRQ, |
| 162 | }, |
| 163 | }; |
| 164 | |
Vijayavardhan Vennapusa | eb56648 | 2011-09-18 07:48:37 +0530 | [diff] [blame] | 165 | static u64 dma_mask = DMA_BIT_MASK(32); |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 166 | struct platform_device msm_device_hsusb_host = { |
| 167 | .name = "msm_hsusb_host", |
| 168 | .id = -1, |
| 169 | .num_resources = ARRAY_SIZE(resources_hsusb_host), |
| 170 | .resource = resources_hsusb_host, |
| 171 | .dev = { |
| 172 | .dma_mask = &dma_mask, |
| 173 | .coherent_dma_mask = 0xffffffff, |
| 174 | }, |
| 175 | }; |
| 176 | |
Vijayavardhan Vennapusa | eb56648 | 2011-09-18 07:48:37 +0530 | [diff] [blame] | 177 | static struct resource resources_hsic_host[] = { |
| 178 | { |
Stepan Moskovchenko | 8e06ae6 | 2011-10-17 18:01:29 -0700 | [diff] [blame] | 179 | .start = 0x12520000, |
| 180 | .end = 0x12520000 + SZ_4K - 1, |
Vijayavardhan Vennapusa | eb56648 | 2011-09-18 07:48:37 +0530 | [diff] [blame] | 181 | .flags = IORESOURCE_MEM, |
| 182 | }, |
| 183 | { |
| 184 | .start = USB_HSIC_IRQ, |
| 185 | .end = USB_HSIC_IRQ, |
| 186 | .flags = IORESOURCE_IRQ, |
| 187 | }, |
Vamsi Krishna | 34f0158 | 2011-12-14 19:54:42 -0800 | [diff] [blame] | 188 | { |
| 189 | .start = MSM_GPIO_TO_INT(69), |
| 190 | .end = MSM_GPIO_TO_INT(69), |
| 191 | .name = "peripheral_status_irq", |
| 192 | .flags = IORESOURCE_IRQ, |
| 193 | }, |
Vijayavardhan Vennapusa | eb56648 | 2011-09-18 07:48:37 +0530 | [diff] [blame] | 194 | }; |
| 195 | |
| 196 | struct platform_device msm_device_hsic_host = { |
| 197 | .name = "msm_hsic_host", |
| 198 | .id = -1, |
| 199 | .num_resources = ARRAY_SIZE(resources_hsic_host), |
| 200 | .resource = resources_hsic_host, |
| 201 | .dev = { |
| 202 | .dma_mask = &dma_mask, |
| 203 | .coherent_dma_mask = DMA_BIT_MASK(32), |
| 204 | }, |
| 205 | }; |
| 206 | |
Matt Wagantall | bf430eb | 2012-03-22 11:45:49 -0700 | [diff] [blame] | 207 | struct platform_device msm8960_device_acpuclk = { |
| 208 | .name = "acpuclk-8960", |
| 209 | .id = -1, |
| 210 | }; |
| 211 | |
Patrick Daly | 6578e0c | 2012-07-19 18:50:02 -0700 | [diff] [blame] | 212 | struct platform_device msm8960ab_device_acpuclk = { |
| 213 | .name = "acpuclk-8960ab", |
| 214 | .id = -1, |
| 215 | }; |
| 216 | |
Mona Hossain | 11c03ac | 2011-10-26 12:42:10 -0700 | [diff] [blame] | 217 | #define SHARED_IMEM_TZ_BASE 0x2a03f720 |
| 218 | static struct resource tzlog_resources[] = { |
| 219 | { |
| 220 | .start = SHARED_IMEM_TZ_BASE, |
| 221 | .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1, |
| 222 | .flags = IORESOURCE_MEM, |
| 223 | }, |
| 224 | }; |
| 225 | |
| 226 | struct platform_device msm_device_tz_log = { |
| 227 | .name = "tz_log", |
| 228 | .id = 0, |
| 229 | .num_resources = ARRAY_SIZE(tzlog_resources), |
| 230 | .resource = tzlog_resources, |
| 231 | }; |
| 232 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 233 | static struct resource resources_uart_gsbi2[] = { |
| 234 | { |
| 235 | .start = MSM8960_GSBI2_UARTDM_IRQ, |
| 236 | .end = MSM8960_GSBI2_UARTDM_IRQ, |
| 237 | .flags = IORESOURCE_IRQ, |
| 238 | }, |
| 239 | { |
| 240 | .start = MSM_UART2DM_PHYS, |
| 241 | .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1, |
| 242 | .name = "uartdm_resource", |
| 243 | .flags = IORESOURCE_MEM, |
| 244 | }, |
| 245 | { |
| 246 | .start = MSM_GSBI2_PHYS, |
| 247 | .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1, |
| 248 | .name = "gsbi_resource", |
| 249 | .flags = IORESOURCE_MEM, |
| 250 | }, |
| 251 | }; |
| 252 | |
| 253 | struct platform_device msm8960_device_uart_gsbi2 = { |
| 254 | .name = "msm_serial_hsl", |
| 255 | .id = 0, |
| 256 | .num_resources = ARRAY_SIZE(resources_uart_gsbi2), |
| 257 | .resource = resources_uart_gsbi2, |
| 258 | }; |
Mayank Rana | 9f51f58 | 2011-08-04 18:35:59 +0530 | [diff] [blame] | 259 | /* GSBI 6 used into UARTDM Mode */ |
| 260 | static struct resource msm_uart_dm6_resources[] = { |
| 261 | { |
| 262 | .start = MSM_UART6DM_PHYS, |
| 263 | .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1, |
| 264 | .name = "uartdm_resource", |
| 265 | .flags = IORESOURCE_MEM, |
| 266 | }, |
| 267 | { |
| 268 | .start = GSBI6_UARTDM_IRQ, |
| 269 | .end = GSBI6_UARTDM_IRQ, |
| 270 | .flags = IORESOURCE_IRQ, |
| 271 | }, |
| 272 | { |
| 273 | .start = MSM_GSBI6_PHYS, |
| 274 | .end = MSM_GSBI6_PHYS + 4 - 1, |
| 275 | .name = "gsbi_resource", |
| 276 | .flags = IORESOURCE_MEM, |
| 277 | }, |
| 278 | { |
| 279 | .start = DMOV_HSUART_GSBI6_TX_CHAN, |
| 280 | .end = DMOV_HSUART_GSBI6_RX_CHAN, |
| 281 | .name = "uartdm_channels", |
| 282 | .flags = IORESOURCE_DMA, |
| 283 | }, |
| 284 | { |
| 285 | .start = DMOV_HSUART_GSBI6_TX_CRCI, |
| 286 | .end = DMOV_HSUART_GSBI6_RX_CRCI, |
| 287 | .name = "uartdm_crci", |
| 288 | .flags = IORESOURCE_DMA, |
| 289 | }, |
| 290 | }; |
| 291 | static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32); |
| 292 | struct platform_device msm_device_uart_dm6 = { |
| 293 | .name = "msm_serial_hs", |
| 294 | .id = 0, |
| 295 | .num_resources = ARRAY_SIZE(msm_uart_dm6_resources), |
| 296 | .resource = msm_uart_dm6_resources, |
| 297 | .dev = { |
| 298 | .dma_mask = &msm_uart_dm6_dma_mask, |
| 299 | .coherent_dma_mask = DMA_BIT_MASK(32), |
| 300 | }, |
| 301 | }; |
Mayank Rana | 1f02d95 | 2012-07-04 19:11:20 +0530 | [diff] [blame] | 302 | |
| 303 | /* GSBI 8 used into UARTDM Mode */ |
| 304 | static struct resource msm_uart_dm8_resources[] = { |
| 305 | { |
| 306 | .start = MSM_UART8DM_PHYS, |
| 307 | .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1, |
| 308 | .name = "uartdm_resource", |
| 309 | .flags = IORESOURCE_MEM, |
| 310 | }, |
| 311 | { |
| 312 | .start = GSBI8_UARTDM_IRQ, |
| 313 | .end = GSBI8_UARTDM_IRQ, |
| 314 | .flags = IORESOURCE_IRQ, |
| 315 | }, |
| 316 | { |
| 317 | .start = MSM_GSBI8_PHYS, |
| 318 | .end = MSM_GSBI8_PHYS + 4 - 1, |
| 319 | .name = "gsbi_resource", |
| 320 | .flags = IORESOURCE_MEM, |
| 321 | }, |
| 322 | { |
| 323 | .start = DMOV_HSUART_GSBI8_TX_CHAN, |
| 324 | .end = DMOV_HSUART_GSBI8_RX_CHAN, |
| 325 | .name = "uartdm_channels", |
| 326 | .flags = IORESOURCE_DMA, |
| 327 | }, |
| 328 | { |
| 329 | .start = DMOV_HSUART_GSBI8_TX_CRCI, |
| 330 | .end = DMOV_HSUART_GSBI8_RX_CRCI, |
| 331 | .name = "uartdm_crci", |
| 332 | .flags = IORESOURCE_DMA, |
| 333 | }, |
| 334 | }; |
| 335 | |
| 336 | static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32); |
| 337 | struct platform_device msm_device_uart_dm8 = { |
| 338 | .name = "msm_serial_hs", |
| 339 | .id = 2, |
| 340 | .num_resources = ARRAY_SIZE(msm_uart_dm8_resources), |
| 341 | .resource = msm_uart_dm8_resources, |
| 342 | .dev = { |
| 343 | .dma_mask = &msm_uart_dm8_dma_mask, |
| 344 | .coherent_dma_mask = DMA_BIT_MASK(32), |
| 345 | }, |
| 346 | }; |
| 347 | |
Mayank Rana | e009c92 | 2012-03-22 03:02:06 +0530 | [diff] [blame] | 348 | /* |
| 349 | * GSBI 9 used into UARTDM Mode |
| 350 | * For 8960 Fusion 2.2 Primary IPC |
| 351 | */ |
| 352 | static struct resource msm_uart_dm9_resources[] = { |
| 353 | { |
| 354 | .start = MSM_UART9DM_PHYS, |
| 355 | .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1, |
| 356 | .name = "uartdm_resource", |
| 357 | .flags = IORESOURCE_MEM, |
| 358 | }, |
| 359 | { |
| 360 | .start = GSBI9_UARTDM_IRQ, |
| 361 | .end = GSBI9_UARTDM_IRQ, |
| 362 | .flags = IORESOURCE_IRQ, |
| 363 | }, |
| 364 | { |
| 365 | .start = MSM_GSBI9_PHYS, |
| 366 | .end = MSM_GSBI9_PHYS + 4 - 1, |
| 367 | .name = "gsbi_resource", |
| 368 | .flags = IORESOURCE_MEM, |
| 369 | }, |
| 370 | { |
| 371 | .start = DMOV_HSUART_GSBI9_TX_CHAN, |
| 372 | .end = DMOV_HSUART_GSBI9_RX_CHAN, |
| 373 | .name = "uartdm_channels", |
| 374 | .flags = IORESOURCE_DMA, |
| 375 | }, |
| 376 | { |
| 377 | .start = DMOV_HSUART_GSBI9_TX_CRCI, |
| 378 | .end = DMOV_HSUART_GSBI9_RX_CRCI, |
| 379 | .name = "uartdm_crci", |
| 380 | .flags = IORESOURCE_DMA, |
| 381 | }, |
| 382 | }; |
| 383 | static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32); |
| 384 | struct platform_device msm_device_uart_dm9 = { |
| 385 | .name = "msm_serial_hs", |
| 386 | .id = 1, |
| 387 | .num_resources = ARRAY_SIZE(msm_uart_dm9_resources), |
| 388 | .resource = msm_uart_dm9_resources, |
| 389 | .dev = { |
| 390 | .dma_mask = &msm_uart_dm9_dma_mask, |
| 391 | .coherent_dma_mask = DMA_BIT_MASK(32), |
| 392 | }, |
| 393 | }; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 394 | |
| 395 | static struct resource resources_uart_gsbi5[] = { |
| 396 | { |
| 397 | .start = GSBI5_UARTDM_IRQ, |
| 398 | .end = GSBI5_UARTDM_IRQ, |
| 399 | .flags = IORESOURCE_IRQ, |
| 400 | }, |
| 401 | { |
| 402 | .start = MSM_UART5DM_PHYS, |
| 403 | .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1, |
| 404 | .name = "uartdm_resource", |
| 405 | .flags = IORESOURCE_MEM, |
| 406 | }, |
| 407 | { |
| 408 | .start = MSM_GSBI5_PHYS, |
| 409 | .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1, |
| 410 | .name = "gsbi_resource", |
| 411 | .flags = IORESOURCE_MEM, |
| 412 | }, |
| 413 | }; |
| 414 | |
| 415 | struct platform_device msm8960_device_uart_gsbi5 = { |
| 416 | .name = "msm_serial_hsl", |
| 417 | .id = 0, |
| 418 | .num_resources = ARRAY_SIZE(resources_uart_gsbi5), |
| 419 | .resource = resources_uart_gsbi5, |
| 420 | }; |
Stepan Moskovchenko | 2b4b1cd | 2012-03-29 18:21:04 -0700 | [diff] [blame] | 421 | |
| 422 | static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = { |
| 423 | .line = 0, |
| 424 | }; |
| 425 | |
| 426 | static struct resource resources_uart_gsbi8[] = { |
| 427 | { |
| 428 | .start = GSBI8_UARTDM_IRQ, |
| 429 | .end = GSBI8_UARTDM_IRQ, |
| 430 | .flags = IORESOURCE_IRQ, |
| 431 | }, |
| 432 | { |
| 433 | .start = MSM_UART8DM_PHYS, |
| 434 | .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1, |
| 435 | .name = "uartdm_resource", |
| 436 | .flags = IORESOURCE_MEM, |
| 437 | }, |
| 438 | { |
| 439 | .start = MSM_GSBI8_PHYS, |
| 440 | .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1, |
| 441 | .name = "gsbi_resource", |
| 442 | .flags = IORESOURCE_MEM, |
| 443 | }, |
| 444 | }; |
| 445 | |
| 446 | struct platform_device msm8960_device_uart_gsbi8 = { |
| 447 | .name = "msm_serial_hsl", |
| 448 | .id = 1, |
| 449 | .num_resources = ARRAY_SIZE(resources_uart_gsbi8), |
| 450 | .resource = resources_uart_gsbi8, |
| 451 | .dev.platform_data = &uart_gsbi8_pdata, |
| 452 | }; |
| 453 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 454 | /* MSM Video core device */ |
| 455 | #ifdef CONFIG_MSM_BUS_SCALING |
| 456 | static struct msm_bus_vectors vidc_init_vectors[] = { |
| 457 | { |
| 458 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 459 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 460 | .ab = 0, |
| 461 | .ib = 0, |
| 462 | }, |
| 463 | { |
| 464 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 465 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 466 | .ab = 0, |
| 467 | .ib = 0, |
| 468 | }, |
| 469 | { |
| 470 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 471 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 472 | .ab = 0, |
| 473 | .ib = 0, |
| 474 | }, |
| 475 | { |
| 476 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 477 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 478 | .ab = 0, |
| 479 | .ib = 0, |
| 480 | }, |
| 481 | }; |
| 482 | static struct msm_bus_vectors vidc_venc_vga_vectors[] = { |
| 483 | { |
| 484 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 485 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 486 | .ab = 54525952, |
| 487 | .ib = 436207616, |
| 488 | }, |
| 489 | { |
| 490 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 491 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 492 | .ab = 72351744, |
| 493 | .ib = 289406976, |
| 494 | }, |
| 495 | { |
| 496 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 497 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 498 | .ab = 500000, |
| 499 | .ib = 1000000, |
| 500 | }, |
| 501 | { |
| 502 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 503 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 504 | .ab = 500000, |
| 505 | .ib = 1000000, |
| 506 | }, |
| 507 | }; |
| 508 | static struct msm_bus_vectors vidc_vdec_vga_vectors[] = { |
| 509 | { |
| 510 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 511 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 512 | .ab = 40894464, |
| 513 | .ib = 327155712, |
| 514 | }, |
| 515 | { |
| 516 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 517 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 518 | .ab = 48234496, |
| 519 | .ib = 192937984, |
| 520 | }, |
| 521 | { |
| 522 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 523 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 524 | .ab = 500000, |
| 525 | .ib = 2000000, |
| 526 | }, |
| 527 | { |
| 528 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 529 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 530 | .ab = 500000, |
| 531 | .ib = 2000000, |
| 532 | }, |
| 533 | }; |
| 534 | static struct msm_bus_vectors vidc_venc_720p_vectors[] = { |
| 535 | { |
| 536 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 537 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 538 | .ab = 163577856, |
| 539 | .ib = 1308622848, |
| 540 | }, |
| 541 | { |
| 542 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 543 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 544 | .ab = 219152384, |
| 545 | .ib = 876609536, |
| 546 | }, |
| 547 | { |
| 548 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 549 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 550 | .ab = 1750000, |
| 551 | .ib = 3500000, |
| 552 | }, |
| 553 | { |
| 554 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 555 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 556 | .ab = 1750000, |
| 557 | .ib = 3500000, |
| 558 | }, |
| 559 | }; |
| 560 | static struct msm_bus_vectors vidc_vdec_720p_vectors[] = { |
| 561 | { |
| 562 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 563 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 564 | .ab = 121634816, |
| 565 | .ib = 973078528, |
| 566 | }, |
| 567 | { |
| 568 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 569 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 570 | .ab = 155189248, |
| 571 | .ib = 620756992, |
| 572 | }, |
| 573 | { |
| 574 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 575 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 576 | .ab = 1750000, |
| 577 | .ib = 7000000, |
| 578 | }, |
| 579 | { |
| 580 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 581 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 582 | .ab = 1750000, |
| 583 | .ib = 7000000, |
| 584 | }, |
| 585 | }; |
| 586 | static struct msm_bus_vectors vidc_venc_1080p_vectors[] = { |
| 587 | { |
| 588 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 589 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 590 | .ab = 372244480, |
Gopikrishnaiah Anandan | 3e6bdda | 2011-11-04 16:05:04 -0700 | [diff] [blame] | 591 | .ib = 2560000000U, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 592 | }, |
| 593 | { |
| 594 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 595 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 596 | .ab = 501219328, |
Gopikrishnaiah Anandan | 3e6bdda | 2011-11-04 16:05:04 -0700 | [diff] [blame] | 597 | .ib = 2560000000U, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 598 | }, |
| 599 | { |
| 600 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 601 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 602 | .ab = 2500000, |
| 603 | .ib = 5000000, |
| 604 | }, |
| 605 | { |
| 606 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 607 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 608 | .ab = 2500000, |
| 609 | .ib = 5000000, |
| 610 | }, |
| 611 | }; |
| 612 | static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = { |
| 613 | { |
| 614 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 615 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 616 | .ab = 222298112, |
Gopikrishnaiah Anandan | 3e6bdda | 2011-11-04 16:05:04 -0700 | [diff] [blame] | 617 | .ib = 2560000000U, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 618 | }, |
| 619 | { |
| 620 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 621 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 622 | .ab = 330301440, |
Gopikrishnaiah Anandan | 3e6bdda | 2011-11-04 16:05:04 -0700 | [diff] [blame] | 623 | .ib = 2560000000U, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 624 | }, |
| 625 | { |
| 626 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 627 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 628 | .ab = 2500000, |
| 629 | .ib = 700000000, |
| 630 | }, |
| 631 | { |
| 632 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 633 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 634 | .ab = 2500000, |
| 635 | .ib = 10000000, |
| 636 | }, |
| 637 | }; |
Deva Ramasubramanian | 837ae36 | 2012-05-12 23:26:53 -0700 | [diff] [blame] | 638 | static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = { |
| 639 | { |
| 640 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 641 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 642 | .ab = 222298112, |
| 643 | .ib = 3522000000U, |
| 644 | }, |
| 645 | { |
| 646 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 647 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 648 | .ab = 330301440, |
| 649 | .ib = 3522000000U, |
| 650 | }, |
| 651 | { |
| 652 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 653 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 654 | .ab = 2500000, |
| 655 | .ib = 700000000, |
| 656 | }, |
| 657 | { |
| 658 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 659 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 660 | .ab = 2500000, |
| 661 | .ib = 10000000, |
| 662 | }, |
| 663 | }; |
| 664 | static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = { |
| 665 | { |
| 666 | .src = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 667 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 668 | .ab = 222298112, |
| 669 | .ib = 3522000000U, |
| 670 | }, |
| 671 | { |
| 672 | .src = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 673 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 674 | .ab = 330301440, |
| 675 | .ib = 3522000000U, |
| 676 | }, |
| 677 | { |
| 678 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 679 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 680 | .ab = 2500000, |
| 681 | .ib = 700000000, |
| 682 | }, |
| 683 | { |
| 684 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 685 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 686 | .ab = 2500000, |
| 687 | .ib = 10000000, |
| 688 | }, |
| 689 | }; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 690 | |
| 691 | static struct msm_bus_paths vidc_bus_client_config[] = { |
| 692 | { |
| 693 | ARRAY_SIZE(vidc_init_vectors), |
| 694 | vidc_init_vectors, |
| 695 | }, |
| 696 | { |
| 697 | ARRAY_SIZE(vidc_venc_vga_vectors), |
| 698 | vidc_venc_vga_vectors, |
| 699 | }, |
| 700 | { |
| 701 | ARRAY_SIZE(vidc_vdec_vga_vectors), |
| 702 | vidc_vdec_vga_vectors, |
| 703 | }, |
| 704 | { |
| 705 | ARRAY_SIZE(vidc_venc_720p_vectors), |
| 706 | vidc_venc_720p_vectors, |
| 707 | }, |
| 708 | { |
| 709 | ARRAY_SIZE(vidc_vdec_720p_vectors), |
| 710 | vidc_vdec_720p_vectors, |
| 711 | }, |
| 712 | { |
| 713 | ARRAY_SIZE(vidc_venc_1080p_vectors), |
| 714 | vidc_venc_1080p_vectors, |
| 715 | }, |
| 716 | { |
| 717 | ARRAY_SIZE(vidc_vdec_1080p_vectors), |
| 718 | vidc_vdec_1080p_vectors, |
| 719 | }, |
Deva Ramasubramanian | 837ae36 | 2012-05-12 23:26:53 -0700 | [diff] [blame] | 720 | { |
| 721 | ARRAY_SIZE(vidc_venc_1080p_turbo_vectors), |
Arun Menon | d4837f6 | 2012-08-20 15:25:50 -0700 | [diff] [blame] | 722 | vidc_venc_1080p_turbo_vectors, |
Deva Ramasubramanian | 837ae36 | 2012-05-12 23:26:53 -0700 | [diff] [blame] | 723 | }, |
| 724 | { |
| 725 | ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors), |
| 726 | vidc_vdec_1080p_turbo_vectors, |
| 727 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 728 | }; |
| 729 | |
| 730 | static struct msm_bus_scale_pdata vidc_bus_client_data = { |
| 731 | vidc_bus_client_config, |
| 732 | ARRAY_SIZE(vidc_bus_client_config), |
| 733 | .name = "vidc", |
| 734 | }; |
Arun Menon | d4837f6 | 2012-08-20 15:25:50 -0700 | [diff] [blame] | 735 | |
| 736 | static struct msm_bus_vectors vidc_pro_init_vectors[] = { |
| 737 | { |
| 738 | .src = MSM_BUS_MASTER_VIDEO_ENC, |
| 739 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 740 | .ab = 0, |
| 741 | .ib = 0, |
| 742 | }, |
| 743 | { |
| 744 | .src = MSM_BUS_MASTER_VIDEO_DEC, |
| 745 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 746 | .ab = 0, |
| 747 | .ib = 0, |
| 748 | }, |
| 749 | { |
| 750 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 751 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 752 | .ab = 0, |
| 753 | .ib = 0, |
| 754 | }, |
| 755 | { |
| 756 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 757 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 758 | .ab = 0, |
| 759 | .ib = 0, |
| 760 | }, |
| 761 | }; |
| 762 | static struct msm_bus_vectors vidc_pro_venc_vga_vectors[] = { |
| 763 | { |
| 764 | .src = MSM_BUS_MASTER_VIDEO_ENC, |
| 765 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 766 | .ab = 54525952, |
| 767 | .ib = 436207616, |
| 768 | }, |
| 769 | { |
| 770 | .src = MSM_BUS_MASTER_VIDEO_DEC, |
| 771 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 772 | .ab = 72351744, |
| 773 | .ib = 289406976, |
| 774 | }, |
| 775 | { |
| 776 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 777 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 778 | .ab = 500000, |
| 779 | .ib = 1000000, |
| 780 | }, |
| 781 | { |
| 782 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 783 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 784 | .ab = 500000, |
| 785 | .ib = 1000000, |
| 786 | }, |
| 787 | }; |
| 788 | static struct msm_bus_vectors vidc_pro_vdec_vga_vectors[] = { |
| 789 | { |
| 790 | .src = MSM_BUS_MASTER_VIDEO_ENC, |
| 791 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 792 | .ab = 40894464, |
| 793 | .ib = 327155712, |
| 794 | }, |
| 795 | { |
| 796 | .src = MSM_BUS_MASTER_VIDEO_DEC, |
| 797 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 798 | .ab = 48234496, |
| 799 | .ib = 192937984, |
| 800 | }, |
| 801 | { |
| 802 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 803 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 804 | .ab = 500000, |
| 805 | .ib = 2000000, |
| 806 | }, |
| 807 | { |
| 808 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 809 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 810 | .ab = 500000, |
| 811 | .ib = 2000000, |
| 812 | }, |
| 813 | }; |
| 814 | static struct msm_bus_vectors vidc_pro_venc_720p_vectors[] = { |
| 815 | { |
| 816 | .src = MSM_BUS_MASTER_VIDEO_ENC, |
| 817 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 818 | .ab = 163577856, |
| 819 | .ib = 1308622848, |
| 820 | }, |
| 821 | { |
| 822 | .src = MSM_BUS_MASTER_VIDEO_DEC, |
| 823 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 824 | .ab = 219152384, |
| 825 | .ib = 876609536, |
| 826 | }, |
| 827 | { |
| 828 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 829 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 830 | .ab = 1750000, |
| 831 | .ib = 3500000, |
| 832 | }, |
| 833 | { |
| 834 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 835 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 836 | .ab = 1750000, |
| 837 | .ib = 3500000, |
| 838 | }, |
| 839 | }; |
| 840 | static struct msm_bus_vectors vidc_pro_vdec_720p_vectors[] = { |
| 841 | { |
| 842 | .src = MSM_BUS_MASTER_VIDEO_ENC, |
| 843 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 844 | .ab = 121634816, |
| 845 | .ib = 973078528, |
| 846 | }, |
| 847 | { |
| 848 | .src = MSM_BUS_MASTER_VIDEO_DEC, |
| 849 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 850 | .ab = 155189248, |
| 851 | .ib = 620756992, |
| 852 | }, |
| 853 | { |
| 854 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 855 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 856 | .ab = 1750000, |
| 857 | .ib = 7000000, |
| 858 | }, |
| 859 | { |
| 860 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 861 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 862 | .ab = 1750000, |
| 863 | .ib = 7000000, |
| 864 | }, |
| 865 | }; |
| 866 | static struct msm_bus_vectors vidc_pro_venc_1080p_vectors[] = { |
| 867 | { |
| 868 | .src = MSM_BUS_MASTER_VIDEO_ENC, |
| 869 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 870 | .ab = 372244480, |
| 871 | .ib = 2560000000U, |
| 872 | }, |
| 873 | { |
| 874 | .src = MSM_BUS_MASTER_VIDEO_DEC, |
| 875 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 876 | .ab = 501219328, |
| 877 | .ib = 2560000000U, |
| 878 | }, |
| 879 | { |
| 880 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 881 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 882 | .ab = 2500000, |
| 883 | .ib = 5000000, |
| 884 | }, |
| 885 | { |
| 886 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 887 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 888 | .ab = 2500000, |
| 889 | .ib = 5000000, |
| 890 | }, |
| 891 | }; |
| 892 | static struct msm_bus_vectors vidc_pro_vdec_1080p_vectors[] = { |
| 893 | { |
| 894 | .src = MSM_BUS_MASTER_VIDEO_ENC, |
| 895 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 896 | .ab = 222298112, |
| 897 | .ib = 2560000000U, |
| 898 | }, |
| 899 | { |
| 900 | .src = MSM_BUS_MASTER_VIDEO_DEC, |
| 901 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 902 | .ab = 330301440, |
| 903 | .ib = 2560000000U, |
| 904 | }, |
| 905 | { |
| 906 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 907 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 908 | .ab = 2500000, |
| 909 | .ib = 700000000, |
| 910 | }, |
| 911 | { |
| 912 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 913 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 914 | .ab = 2500000, |
| 915 | .ib = 10000000, |
| 916 | }, |
| 917 | }; |
| 918 | static struct msm_bus_vectors vidc_pro_venc_1080p_turbo_vectors[] = { |
| 919 | { |
| 920 | .src = MSM_BUS_MASTER_VIDEO_ENC, |
| 921 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 922 | .ab = 222298112, |
| 923 | .ib = 3522000000U, |
| 924 | }, |
| 925 | { |
| 926 | .src = MSM_BUS_MASTER_VIDEO_DEC, |
| 927 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 928 | .ab = 330301440, |
| 929 | .ib = 3522000000U, |
| 930 | }, |
| 931 | { |
| 932 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 933 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 934 | .ab = 2500000, |
| 935 | .ib = 700000000, |
| 936 | }, |
| 937 | { |
| 938 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 939 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 940 | .ab = 2500000, |
| 941 | .ib = 10000000, |
| 942 | }, |
| 943 | }; |
| 944 | static struct msm_bus_vectors vidc_pro_vdec_1080p_turbo_vectors[] = { |
| 945 | { |
| 946 | .src = MSM_BUS_MASTER_VIDEO_ENC, |
| 947 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 948 | .ab = 222298112, |
| 949 | .ib = 3522000000U, |
| 950 | }, |
| 951 | { |
| 952 | .src = MSM_BUS_MASTER_VIDEO_DEC, |
| 953 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 954 | .ab = 330301440, |
| 955 | .ib = 3522000000U, |
| 956 | }, |
| 957 | { |
| 958 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 959 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 960 | .ab = 2500000, |
| 961 | .ib = 700000000, |
| 962 | }, |
| 963 | { |
| 964 | .src = MSM_BUS_MASTER_AMPSS_M0, |
| 965 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 966 | .ab = 2500000, |
| 967 | .ib = 10000000, |
| 968 | }, |
| 969 | }; |
| 970 | |
| 971 | static struct msm_bus_paths vidc_pro_bus_client_config[] = { |
| 972 | { |
| 973 | ARRAY_SIZE(vidc_pro_init_vectors), |
| 974 | vidc_pro_init_vectors, |
| 975 | }, |
| 976 | { |
| 977 | ARRAY_SIZE(vidc_pro_venc_vga_vectors), |
| 978 | vidc_pro_venc_vga_vectors, |
| 979 | }, |
| 980 | { |
| 981 | ARRAY_SIZE(vidc_pro_vdec_vga_vectors), |
| 982 | vidc_pro_vdec_vga_vectors, |
| 983 | }, |
| 984 | { |
| 985 | ARRAY_SIZE(vidc_pro_venc_720p_vectors), |
| 986 | vidc_pro_venc_720p_vectors, |
| 987 | }, |
| 988 | { |
| 989 | ARRAY_SIZE(vidc_pro_vdec_720p_vectors), |
| 990 | vidc_pro_vdec_720p_vectors, |
| 991 | }, |
| 992 | { |
| 993 | ARRAY_SIZE(vidc_pro_venc_1080p_vectors), |
| 994 | vidc_pro_venc_1080p_vectors, |
| 995 | }, |
| 996 | { |
| 997 | ARRAY_SIZE(vidc_pro_vdec_1080p_vectors), |
| 998 | vidc_pro_vdec_1080p_vectors, |
| 999 | }, |
| 1000 | { |
| 1001 | ARRAY_SIZE(vidc_pro_venc_1080p_turbo_vectors), |
| 1002 | vidc_pro_venc_1080p_turbo_vectors, |
| 1003 | }, |
| 1004 | { |
| 1005 | ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors), |
| 1006 | vidc_pro_vdec_1080p_turbo_vectors, |
| 1007 | }, |
| 1008 | }; |
| 1009 | |
| 1010 | static struct msm_bus_scale_pdata vidc_pro_bus_client_data = { |
| 1011 | vidc_pro_bus_client_config, |
| 1012 | ARRAY_SIZE(vidc_bus_client_config), |
| 1013 | .name = "vidc", |
| 1014 | }; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1015 | #endif |
| 1016 | |
Mona Hossain | 9c430e3 | 2011-07-27 11:04:47 -0700 | [diff] [blame] | 1017 | #ifdef CONFIG_HW_RANDOM_MSM |
| 1018 | /* PRNG device */ |
| 1019 | #define MSM_PRNG_PHYS 0x1A500000 |
| 1020 | static struct resource rng_resources = { |
| 1021 | .flags = IORESOURCE_MEM, |
| 1022 | .start = MSM_PRNG_PHYS, |
| 1023 | .end = MSM_PRNG_PHYS + SZ_512 - 1, |
| 1024 | }; |
| 1025 | |
| 1026 | struct platform_device msm_device_rng = { |
| 1027 | .name = "msm_rng", |
| 1028 | .id = 0, |
| 1029 | .num_resources = 1, |
| 1030 | .resource = &rng_resources, |
| 1031 | }; |
| 1032 | #endif |
| 1033 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1034 | #define MSM_VIDC_BASE_PHYS 0x04400000 |
| 1035 | #define MSM_VIDC_BASE_SIZE 0x00100000 |
| 1036 | |
| 1037 | static struct resource msm_device_vidc_resources[] = { |
| 1038 | { |
| 1039 | .start = MSM_VIDC_BASE_PHYS, |
| 1040 | .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1, |
| 1041 | .flags = IORESOURCE_MEM, |
| 1042 | }, |
| 1043 | { |
| 1044 | .start = VCODEC_IRQ, |
| 1045 | .end = VCODEC_IRQ, |
| 1046 | .flags = IORESOURCE_IRQ, |
| 1047 | }, |
| 1048 | }; |
| 1049 | |
| 1050 | struct msm_vidc_platform_data vidc_platform_data = { |
| 1051 | #ifdef CONFIG_MSM_BUS_SCALING |
| 1052 | .vidc_bus_client_pdata = &vidc_bus_client_data, |
| 1053 | #endif |
Deepak Kotur | cb4f672 | 2011-10-31 14:06:57 -0700 | [diff] [blame] | 1054 | #ifdef CONFIG_MSM_MULTIMEDIA_USE_ION |
Olav Haugan | b5be799 | 2011-11-18 14:29:02 -0800 | [diff] [blame] | 1055 | .memtype = ION_CP_MM_HEAP_ID, |
Deepak Kotur | cb4f672 | 2011-10-31 14:06:57 -0700 | [diff] [blame] | 1056 | .enable_ion = 1, |
Deepak kotur | 5f10b27 | 2012-03-15 22:01:39 -0700 | [diff] [blame] | 1057 | .cp_enabled = 1, |
Deepak Kotur | cb4f672 | 2011-10-31 14:06:57 -0700 | [diff] [blame] | 1058 | #else |
Deepak Kotur | 12301a7 | 2011-11-09 18:30:29 -0800 | [diff] [blame] | 1059 | .memtype = MEMTYPE_EBI1, |
Deepak Kotur | cb4f672 | 2011-10-31 14:06:57 -0700 | [diff] [blame] | 1060 | .enable_ion = 0, |
| 1061 | #endif |
Deepika Pepakayala | bebc762 | 2011-12-01 15:13:43 -0800 | [diff] [blame] | 1062 | .disable_dmx = 0, |
Rajeshwar Kurapaty | c155c35 | 2011-12-17 06:35:32 +0530 | [diff] [blame] | 1063 | .disable_fullhd = 0, |
Mohan Kumar Gubbihalli Lachma Naik | ed9dc91 | 2012-03-01 19:11:14 -0800 | [diff] [blame] | 1064 | .cont_mode_dpb_count = 18, |
Riaz Rahaman | 84f8c68 | 2012-05-30 13:32:10 +0530 | [diff] [blame] | 1065 | .fw_addr = 0x9fe00000, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1066 | }; |
| 1067 | |
| 1068 | struct platform_device msm_device_vidc = { |
| 1069 | .name = "msm_vidc", |
| 1070 | .id = 0, |
| 1071 | .num_resources = ARRAY_SIZE(msm_device_vidc_resources), |
| 1072 | .resource = msm_device_vidc_resources, |
| 1073 | .dev = { |
| 1074 | .platform_data = &vidc_platform_data, |
| 1075 | }, |
| 1076 | }; |
| 1077 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1078 | #define MSM_SDC1_BASE 0x12400000 |
| 1079 | #define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800) |
| 1080 | #define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000) |
| 1081 | #define MSM_SDC2_BASE 0x12140000 |
| 1082 | #define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800) |
| 1083 | #define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1084 | #define MSM_SDC3_BASE 0x12180000 |
| 1085 | #define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800) |
| 1086 | #define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000) |
| 1087 | #define MSM_SDC4_BASE 0x121C0000 |
| 1088 | #define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800) |
| 1089 | #define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000) |
| 1090 | #define MSM_SDC5_BASE 0x12200000 |
| 1091 | #define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800) |
| 1092 | #define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000) |
| 1093 | |
| 1094 | static struct resource resources_sdc1[] = { |
| 1095 | { |
| 1096 | .name = "core_mem", |
| 1097 | .flags = IORESOURCE_MEM, |
| 1098 | .start = MSM_SDC1_BASE, |
| 1099 | .end = MSM_SDC1_DML_BASE - 1, |
| 1100 | }, |
| 1101 | { |
| 1102 | .name = "core_irq", |
| 1103 | .flags = IORESOURCE_IRQ, |
| 1104 | .start = SDC1_IRQ_0, |
| 1105 | .end = SDC1_IRQ_0 |
| 1106 | }, |
| 1107 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 1108 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1109 | .name = "dml_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1110 | .start = MSM_SDC1_DML_BASE, |
| 1111 | .end = MSM_SDC1_BAM_BASE - 1, |
| 1112 | .flags = IORESOURCE_MEM, |
| 1113 | }, |
| 1114 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1115 | .name = "bam_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1116 | .start = MSM_SDC1_BAM_BASE, |
| 1117 | .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1, |
| 1118 | .flags = IORESOURCE_MEM, |
| 1119 | }, |
| 1120 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1121 | .name = "bam_irq", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1122 | .start = SDC1_BAM_IRQ, |
| 1123 | .end = SDC1_BAM_IRQ, |
| 1124 | .flags = IORESOURCE_IRQ, |
| 1125 | }, |
| 1126 | #endif |
| 1127 | }; |
| 1128 | |
| 1129 | static struct resource resources_sdc2[] = { |
| 1130 | { |
| 1131 | .name = "core_mem", |
| 1132 | .flags = IORESOURCE_MEM, |
| 1133 | .start = MSM_SDC2_BASE, |
| 1134 | .end = MSM_SDC2_DML_BASE - 1, |
| 1135 | }, |
| 1136 | { |
| 1137 | .name = "core_irq", |
| 1138 | .flags = IORESOURCE_IRQ, |
| 1139 | .start = SDC2_IRQ_0, |
| 1140 | .end = SDC2_IRQ_0 |
| 1141 | }, |
| 1142 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 1143 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1144 | .name = "dml_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1145 | .start = MSM_SDC2_DML_BASE, |
| 1146 | .end = MSM_SDC2_BAM_BASE - 1, |
| 1147 | .flags = IORESOURCE_MEM, |
| 1148 | }, |
| 1149 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1150 | .name = "bam_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1151 | .start = MSM_SDC2_BAM_BASE, |
| 1152 | .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1, |
| 1153 | .flags = IORESOURCE_MEM, |
| 1154 | }, |
| 1155 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1156 | .name = "bam_irq", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1157 | .start = SDC2_BAM_IRQ, |
| 1158 | .end = SDC2_BAM_IRQ, |
| 1159 | .flags = IORESOURCE_IRQ, |
| 1160 | }, |
| 1161 | #endif |
| 1162 | }; |
| 1163 | |
| 1164 | static struct resource resources_sdc3[] = { |
| 1165 | { |
| 1166 | .name = "core_mem", |
| 1167 | .flags = IORESOURCE_MEM, |
| 1168 | .start = MSM_SDC3_BASE, |
| 1169 | .end = MSM_SDC3_DML_BASE - 1, |
| 1170 | }, |
| 1171 | { |
| 1172 | .name = "core_irq", |
| 1173 | .flags = IORESOURCE_IRQ, |
| 1174 | .start = SDC3_IRQ_0, |
| 1175 | .end = SDC3_IRQ_0 |
| 1176 | }, |
| 1177 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 1178 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1179 | .name = "dml_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1180 | .start = MSM_SDC3_DML_BASE, |
| 1181 | .end = MSM_SDC3_BAM_BASE - 1, |
| 1182 | .flags = IORESOURCE_MEM, |
| 1183 | }, |
| 1184 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1185 | .name = "bam_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1186 | .start = MSM_SDC3_BAM_BASE, |
| 1187 | .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1, |
| 1188 | .flags = IORESOURCE_MEM, |
| 1189 | }, |
| 1190 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1191 | .name = "bam_irq", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1192 | .start = SDC3_BAM_IRQ, |
| 1193 | .end = SDC3_BAM_IRQ, |
| 1194 | .flags = IORESOURCE_IRQ, |
| 1195 | }, |
| 1196 | #endif |
| 1197 | }; |
| 1198 | |
| 1199 | static struct resource resources_sdc4[] = { |
| 1200 | { |
| 1201 | .name = "core_mem", |
| 1202 | .flags = IORESOURCE_MEM, |
| 1203 | .start = MSM_SDC4_BASE, |
| 1204 | .end = MSM_SDC4_DML_BASE - 1, |
| 1205 | }, |
| 1206 | { |
| 1207 | .name = "core_irq", |
| 1208 | .flags = IORESOURCE_IRQ, |
| 1209 | .start = SDC4_IRQ_0, |
| 1210 | .end = SDC4_IRQ_0 |
| 1211 | }, |
| 1212 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 1213 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1214 | .name = "dml_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1215 | .start = MSM_SDC4_DML_BASE, |
| 1216 | .end = MSM_SDC4_BAM_BASE - 1, |
| 1217 | .flags = IORESOURCE_MEM, |
| 1218 | }, |
| 1219 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1220 | .name = "bam_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1221 | .start = MSM_SDC4_BAM_BASE, |
| 1222 | .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1, |
| 1223 | .flags = IORESOURCE_MEM, |
| 1224 | }, |
| 1225 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1226 | .name = "bam_irq", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1227 | .start = SDC4_BAM_IRQ, |
| 1228 | .end = SDC4_BAM_IRQ, |
| 1229 | .flags = IORESOURCE_IRQ, |
| 1230 | }, |
| 1231 | #endif |
| 1232 | }; |
| 1233 | |
| 1234 | static struct resource resources_sdc5[] = { |
| 1235 | { |
| 1236 | .name = "core_mem", |
| 1237 | .flags = IORESOURCE_MEM, |
| 1238 | .start = MSM_SDC5_BASE, |
| 1239 | .end = MSM_SDC5_DML_BASE - 1, |
| 1240 | }, |
| 1241 | { |
| 1242 | .name = "core_irq", |
| 1243 | .flags = IORESOURCE_IRQ, |
| 1244 | .start = SDC5_IRQ_0, |
| 1245 | .end = SDC5_IRQ_0 |
| 1246 | }, |
| 1247 | #ifdef CONFIG_MMC_MSM_SPS_SUPPORT |
| 1248 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1249 | .name = "dml_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1250 | .start = MSM_SDC5_DML_BASE, |
| 1251 | .end = MSM_SDC5_BAM_BASE - 1, |
| 1252 | .flags = IORESOURCE_MEM, |
| 1253 | }, |
| 1254 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1255 | .name = "bam_mem", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1256 | .start = MSM_SDC5_BAM_BASE, |
| 1257 | .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1, |
| 1258 | .flags = IORESOURCE_MEM, |
| 1259 | }, |
| 1260 | { |
Sujit Reddy Thumma | 1dfac2c | 2012-07-30 10:15:39 +0530 | [diff] [blame] | 1261 | .name = "bam_irq", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1262 | .start = SDC5_BAM_IRQ, |
| 1263 | .end = SDC5_BAM_IRQ, |
| 1264 | .flags = IORESOURCE_IRQ, |
| 1265 | }, |
| 1266 | #endif |
| 1267 | }; |
| 1268 | |
| 1269 | struct platform_device msm_device_sdc1 = { |
| 1270 | .name = "msm_sdcc", |
| 1271 | .id = 1, |
| 1272 | .num_resources = ARRAY_SIZE(resources_sdc1), |
| 1273 | .resource = resources_sdc1, |
| 1274 | .dev = { |
| 1275 | .coherent_dma_mask = 0xffffffff, |
| 1276 | }, |
| 1277 | }; |
| 1278 | |
| 1279 | struct platform_device msm_device_sdc2 = { |
| 1280 | .name = "msm_sdcc", |
| 1281 | .id = 2, |
| 1282 | .num_resources = ARRAY_SIZE(resources_sdc2), |
| 1283 | .resource = resources_sdc2, |
| 1284 | .dev = { |
| 1285 | .coherent_dma_mask = 0xffffffff, |
| 1286 | }, |
| 1287 | }; |
| 1288 | |
| 1289 | struct platform_device msm_device_sdc3 = { |
| 1290 | .name = "msm_sdcc", |
| 1291 | .id = 3, |
| 1292 | .num_resources = ARRAY_SIZE(resources_sdc3), |
| 1293 | .resource = resources_sdc3, |
| 1294 | .dev = { |
| 1295 | .coherent_dma_mask = 0xffffffff, |
| 1296 | }, |
| 1297 | }; |
| 1298 | |
| 1299 | struct platform_device msm_device_sdc4 = { |
| 1300 | .name = "msm_sdcc", |
| 1301 | .id = 4, |
| 1302 | .num_resources = ARRAY_SIZE(resources_sdc4), |
| 1303 | .resource = resources_sdc4, |
| 1304 | .dev = { |
| 1305 | .coherent_dma_mask = 0xffffffff, |
| 1306 | }, |
| 1307 | }; |
| 1308 | |
| 1309 | struct platform_device msm_device_sdc5 = { |
| 1310 | .name = "msm_sdcc", |
| 1311 | .id = 5, |
| 1312 | .num_resources = ARRAY_SIZE(resources_sdc5), |
| 1313 | .resource = resources_sdc5, |
| 1314 | .dev = { |
| 1315 | .coherent_dma_mask = 0xffffffff, |
| 1316 | }, |
| 1317 | }; |
| 1318 | |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 1319 | #define MSM_LPASS_QDSP6SS_PHYS 0x28800000 |
| 1320 | #define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0) |
| 1321 | |
| 1322 | static struct resource msm_8960_q6_lpass_resources[] = { |
| 1323 | { |
| 1324 | .start = MSM_LPASS_QDSP6SS_PHYS, |
| 1325 | .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1, |
| 1326 | .flags = IORESOURCE_MEM, |
| 1327 | }, |
| 1328 | }; |
| 1329 | |
| 1330 | static struct pil_q6v4_pdata msm_8960_q6_lpass_data = { |
| 1331 | .strap_tcm_base = 0x01460000, |
| 1332 | .strap_ahb_upper = 0x00290000, |
| 1333 | .strap_ahb_lower = 0x00000280, |
| 1334 | .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL, |
| 1335 | .name = "q6", |
| 1336 | .pas_id = PAS_Q6, |
Matt Wagantall | 6e4aafb | 2011-09-09 17:53:54 -0700 | [diff] [blame] | 1337 | .bus_port = MSM_BUS_MASTER_LPASS_PROC, |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 1338 | }; |
| 1339 | |
| 1340 | struct platform_device msm_8960_q6_lpass = { |
| 1341 | .name = "pil_qdsp6v4", |
| 1342 | .id = 0, |
| 1343 | .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources), |
| 1344 | .resource = msm_8960_q6_lpass_resources, |
| 1345 | .dev.platform_data = &msm_8960_q6_lpass_data, |
| 1346 | }; |
| 1347 | |
| 1348 | #define MSM_MSS_ENABLE_PHYS 0x08B00000 |
| 1349 | #define MSM_FW_QDSP6SS_PHYS 0x08800000 |
| 1350 | #define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C) |
| 1351 | #define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044) |
| 1352 | |
| 1353 | static struct resource msm_8960_q6_mss_fw_resources[] = { |
| 1354 | { |
| 1355 | .start = MSM_FW_QDSP6SS_PHYS, |
| 1356 | .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1, |
| 1357 | .flags = IORESOURCE_MEM, |
| 1358 | }, |
| 1359 | { |
| 1360 | .start = MSM_MSS_ENABLE_PHYS, |
| 1361 | .end = MSM_MSS_ENABLE_PHYS + 4 - 1, |
| 1362 | .flags = IORESOURCE_MEM, |
| 1363 | }, |
| 1364 | }; |
| 1365 | |
| 1366 | static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = { |
| 1367 | .strap_tcm_base = 0x00400000, |
| 1368 | .strap_ahb_upper = 0x00090000, |
| 1369 | .strap_ahb_lower = 0x00000080, |
| 1370 | .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL, |
| 1371 | .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL, |
| 1372 | .name = "modem_fw", |
| 1373 | .depends = "q6", |
| 1374 | .pas_id = PAS_MODEM_FW, |
Matt Wagantall | 6e4aafb | 2011-09-09 17:53:54 -0700 | [diff] [blame] | 1375 | .bus_port = MSM_BUS_MASTER_MSS_FW_PROC, |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 1376 | }; |
| 1377 | |
| 1378 | struct platform_device msm_8960_q6_mss_fw = { |
| 1379 | .name = "pil_qdsp6v4", |
| 1380 | .id = 1, |
| 1381 | .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources), |
| 1382 | .resource = msm_8960_q6_mss_fw_resources, |
| 1383 | .dev.platform_data = &msm_8960_q6_mss_fw_data, |
| 1384 | }; |
| 1385 | |
| 1386 | #define MSM_SW_QDSP6SS_PHYS 0x08900000 |
| 1387 | #define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040) |
| 1388 | #define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68) |
| 1389 | |
| 1390 | static struct resource msm_8960_q6_mss_sw_resources[] = { |
| 1391 | { |
| 1392 | .start = MSM_SW_QDSP6SS_PHYS, |
| 1393 | .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1, |
| 1394 | .flags = IORESOURCE_MEM, |
| 1395 | }, |
| 1396 | { |
| 1397 | .start = MSM_MSS_ENABLE_PHYS, |
| 1398 | .end = MSM_MSS_ENABLE_PHYS + 4 - 1, |
| 1399 | .flags = IORESOURCE_MEM, |
| 1400 | }, |
| 1401 | }; |
| 1402 | |
| 1403 | static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = { |
| 1404 | .strap_tcm_base = 0x00420000, |
| 1405 | .strap_ahb_upper = 0x00090000, |
| 1406 | .strap_ahb_lower = 0x00000080, |
| 1407 | .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL, |
| 1408 | .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL, |
| 1409 | .name = "modem", |
| 1410 | .depends = "modem_fw", |
| 1411 | .pas_id = PAS_MODEM_SW, |
Matt Wagantall | 6e4aafb | 2011-09-09 17:53:54 -0700 | [diff] [blame] | 1412 | .bus_port = MSM_BUS_MASTER_MSS_SW_PROC, |
Stephen Boyd | eb81988 | 2011-08-29 14:46:30 -0700 | [diff] [blame] | 1413 | }; |
| 1414 | |
| 1415 | struct platform_device msm_8960_q6_mss_sw = { |
| 1416 | .name = "pil_qdsp6v4", |
| 1417 | .id = 2, |
| 1418 | .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources), |
| 1419 | .resource = msm_8960_q6_mss_sw_resources, |
| 1420 | .dev.platform_data = &msm_8960_q6_mss_sw_data, |
| 1421 | }; |
| 1422 | |
Stephen Boyd | 322a992 | 2011-09-20 01:05:54 -0700 | [diff] [blame] | 1423 | static struct resource msm_8960_riva_resources[] = { |
| 1424 | { |
| 1425 | .start = 0x03204000, |
| 1426 | .end = 0x03204000 + SZ_256 - 1, |
| 1427 | .flags = IORESOURCE_MEM, |
| 1428 | }, |
| 1429 | }; |
| 1430 | |
| 1431 | struct platform_device msm_8960_riva = { |
| 1432 | .name = "pil_riva", |
| 1433 | .id = -1, |
| 1434 | .num_resources = ARRAY_SIZE(msm_8960_riva_resources), |
| 1435 | .resource = msm_8960_riva_resources, |
| 1436 | }; |
| 1437 | |
Stephen Boyd | d89eebe | 2011-09-28 23:28:11 -0700 | [diff] [blame] | 1438 | struct platform_device msm_pil_tzapps = { |
| 1439 | .name = "pil_tzapps", |
| 1440 | .id = -1, |
| 1441 | }; |
| 1442 | |
Stephen Boyd | 25c4a0b | 2011-09-20 00:12:36 -0700 | [diff] [blame] | 1443 | struct platform_device msm_pil_dsps = { |
| 1444 | .name = "pil_dsps", |
| 1445 | .id = -1, |
| 1446 | .dev.platform_data = "dsps", |
| 1447 | }; |
| 1448 | |
Stephen Boyd | 7b973de | 2012-03-09 12:26:16 -0800 | [diff] [blame] | 1449 | struct platform_device msm_pil_vidc = { |
| 1450 | .name = "pil_vidc", |
| 1451 | .id = -1, |
| 1452 | }; |
| 1453 | |
Eric Holmberg | 023d25c | 2012-03-01 12:27:55 -0700 | [diff] [blame] | 1454 | static struct resource smd_resource[] = { |
| 1455 | { |
| 1456 | .name = "a9_m2a_0", |
| 1457 | .start = INT_A9_M2A_0, |
| 1458 | .flags = IORESOURCE_IRQ, |
| 1459 | }, |
| 1460 | { |
| 1461 | .name = "a9_m2a_5", |
| 1462 | .start = INT_A9_M2A_5, |
| 1463 | .flags = IORESOURCE_IRQ, |
| 1464 | }, |
| 1465 | { |
| 1466 | .name = "adsp_a11", |
| 1467 | .start = INT_ADSP_A11, |
| 1468 | .flags = IORESOURCE_IRQ, |
| 1469 | }, |
| 1470 | { |
| 1471 | .name = "adsp_a11_smsm", |
| 1472 | .start = INT_ADSP_A11_SMSM, |
| 1473 | .flags = IORESOURCE_IRQ, |
| 1474 | }, |
| 1475 | { |
| 1476 | .name = "dsps_a11", |
| 1477 | .start = INT_DSPS_A11, |
| 1478 | .flags = IORESOURCE_IRQ, |
| 1479 | }, |
| 1480 | { |
| 1481 | .name = "dsps_a11_smsm", |
| 1482 | .start = INT_DSPS_A11_SMSM, |
| 1483 | .flags = IORESOURCE_IRQ, |
| 1484 | }, |
| 1485 | { |
| 1486 | .name = "wcnss_a11", |
| 1487 | .start = INT_WCNSS_A11, |
| 1488 | .flags = IORESOURCE_IRQ, |
| 1489 | }, |
| 1490 | { |
| 1491 | .name = "wcnss_a11_smsm", |
| 1492 | .start = INT_WCNSS_A11_SMSM, |
| 1493 | .flags = IORESOURCE_IRQ, |
| 1494 | }, |
| 1495 | }; |
| 1496 | |
| 1497 | static struct smd_subsystem_config smd_config_list[] = { |
| 1498 | { |
| 1499 | .irq_config_id = SMD_MODEM, |
| 1500 | .subsys_name = "modem", |
| 1501 | .edge = SMD_APPS_MODEM, |
| 1502 | |
| 1503 | .smd_int.irq_name = "a9_m2a_0", |
| 1504 | .smd_int.flags = IRQF_TRIGGER_RISING, |
| 1505 | .smd_int.irq_id = -1, |
| 1506 | .smd_int.device_name = "smd_dev", |
| 1507 | .smd_int.dev_id = 0, |
| 1508 | .smd_int.out_bit_pos = 1 << 3, |
| 1509 | .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE, |
| 1510 | .smd_int.out_offset = 0x8, |
| 1511 | |
| 1512 | .smsm_int.irq_name = "a9_m2a_5", |
| 1513 | .smsm_int.flags = IRQF_TRIGGER_RISING, |
| 1514 | .smsm_int.irq_id = -1, |
| 1515 | .smsm_int.device_name = "smd_smsm", |
| 1516 | .smsm_int.dev_id = 0, |
| 1517 | .smsm_int.out_bit_pos = 1 << 4, |
| 1518 | .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE, |
| 1519 | .smsm_int.out_offset = 0x8, |
| 1520 | }, |
| 1521 | { |
| 1522 | .irq_config_id = SMD_Q6, |
| 1523 | .subsys_name = "q6", |
| 1524 | .edge = SMD_APPS_QDSP, |
| 1525 | |
| 1526 | .smd_int.irq_name = "adsp_a11", |
| 1527 | .smd_int.flags = IRQF_TRIGGER_RISING, |
| 1528 | .smd_int.irq_id = -1, |
| 1529 | .smd_int.device_name = "smd_dev", |
| 1530 | .smd_int.dev_id = 0, |
| 1531 | .smd_int.out_bit_pos = 1 << 15, |
| 1532 | .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE, |
| 1533 | .smd_int.out_offset = 0x8, |
| 1534 | |
| 1535 | .smsm_int.irq_name = "adsp_a11_smsm", |
| 1536 | .smsm_int.flags = IRQF_TRIGGER_RISING, |
| 1537 | .smsm_int.irq_id = -1, |
| 1538 | .smsm_int.device_name = "smd_smsm", |
| 1539 | .smsm_int.dev_id = 0, |
| 1540 | .smsm_int.out_bit_pos = 1 << 14, |
| 1541 | .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE, |
| 1542 | .smsm_int.out_offset = 0x8, |
| 1543 | }, |
| 1544 | { |
| 1545 | .irq_config_id = SMD_DSPS, |
| 1546 | .subsys_name = "dsps", |
| 1547 | .edge = SMD_APPS_DSPS, |
| 1548 | |
| 1549 | .smd_int.irq_name = "dsps_a11", |
| 1550 | .smd_int.flags = IRQF_TRIGGER_RISING, |
| 1551 | .smd_int.irq_id = -1, |
| 1552 | .smd_int.device_name = "smd_dev", |
| 1553 | .smd_int.dev_id = 0, |
| 1554 | .smd_int.out_bit_pos = 1, |
| 1555 | .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE, |
| 1556 | .smd_int.out_offset = 0x4080, |
| 1557 | |
| 1558 | .smsm_int.irq_name = "dsps_a11_smsm", |
| 1559 | .smsm_int.flags = IRQF_TRIGGER_RISING, |
| 1560 | .smsm_int.irq_id = -1, |
| 1561 | .smsm_int.device_name = "smd_smsm", |
| 1562 | .smsm_int.dev_id = 0, |
| 1563 | .smsm_int.out_bit_pos = 1, |
| 1564 | .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE, |
| 1565 | .smsm_int.out_offset = 0x4094, |
| 1566 | }, |
| 1567 | { |
| 1568 | .irq_config_id = SMD_WCNSS, |
| 1569 | .subsys_name = "wcnss", |
| 1570 | .edge = SMD_APPS_WCNSS, |
| 1571 | |
| 1572 | .smd_int.irq_name = "wcnss_a11", |
| 1573 | .smd_int.flags = IRQF_TRIGGER_RISING, |
| 1574 | .smd_int.irq_id = -1, |
| 1575 | .smd_int.device_name = "smd_dev", |
| 1576 | .smd_int.dev_id = 0, |
| 1577 | .smd_int.out_bit_pos = 1 << 25, |
| 1578 | .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE, |
| 1579 | .smd_int.out_offset = 0x8, |
| 1580 | |
| 1581 | .smsm_int.irq_name = "wcnss_a11_smsm", |
| 1582 | .smsm_int.flags = IRQF_TRIGGER_RISING, |
| 1583 | .smsm_int.irq_id = -1, |
| 1584 | .smsm_int.device_name = "smd_smsm", |
| 1585 | .smsm_int.dev_id = 0, |
| 1586 | .smsm_int.out_bit_pos = 1 << 23, |
| 1587 | .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE, |
| 1588 | .smsm_int.out_offset = 0x8, |
| 1589 | }, |
| 1590 | }; |
| 1591 | |
Eric Holmberg | 2bb6ccd | 2012-03-13 13:05:14 -0600 | [diff] [blame] | 1592 | static struct smd_subsystem_restart_config smd_ssr_config = { |
| 1593 | .disable_smsm_reset_handshake = 1, |
| 1594 | }; |
| 1595 | |
Eric Holmberg | 023d25c | 2012-03-01 12:27:55 -0700 | [diff] [blame] | 1596 | static struct smd_platform smd_platform_data = { |
| 1597 | .num_ss_configs = ARRAY_SIZE(smd_config_list), |
| 1598 | .smd_ss_configs = smd_config_list, |
Eric Holmberg | 2bb6ccd | 2012-03-13 13:05:14 -0600 | [diff] [blame] | 1599 | .smd_ssr_config = &smd_ssr_config, |
Eric Holmberg | 023d25c | 2012-03-01 12:27:55 -0700 | [diff] [blame] | 1600 | }; |
| 1601 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1602 | struct platform_device msm_device_smd = { |
| 1603 | .name = "msm_smd", |
| 1604 | .id = -1, |
Eric Holmberg | 023d25c | 2012-03-01 12:27:55 -0700 | [diff] [blame] | 1605 | .resource = smd_resource, |
| 1606 | .num_resources = ARRAY_SIZE(smd_resource), |
| 1607 | .dev = { |
| 1608 | .platform_data = &smd_platform_data, |
| 1609 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1610 | }; |
| 1611 | |
| 1612 | struct platform_device msm_device_bam_dmux = { |
| 1613 | .name = "BAM_RMNT", |
| 1614 | .id = -1, |
| 1615 | }; |
| 1616 | |
Jeff Ohlstein | 7e66855 | 2011-10-06 16:17:25 -0700 | [diff] [blame] | 1617 | static struct msm_watchdog_pdata msm_watchdog_pdata = { |
| 1618 | .pet_time = 10000, |
| 1619 | .bark_time = 11000, |
| 1620 | .has_secure = true, |
Rohit Vaswani | c77e4a6 | 2012-08-09 18:10:28 -0700 | [diff] [blame] | 1621 | .base = MSM_TMR0_BASE + WDT0_OFFSET, |
| 1622 | }; |
| 1623 | |
| 1624 | static struct resource msm_watchdog_resources[] = { |
| 1625 | { |
| 1626 | .start = WDT0_ACCSCSSNBARK_INT, |
| 1627 | .end = WDT0_ACCSCSSNBARK_INT, |
| 1628 | .flags = IORESOURCE_IRQ, |
| 1629 | }, |
Jeff Ohlstein | 7e66855 | 2011-10-06 16:17:25 -0700 | [diff] [blame] | 1630 | }; |
| 1631 | |
| 1632 | struct platform_device msm8960_device_watchdog = { |
| 1633 | .name = "msm_watchdog", |
| 1634 | .id = -1, |
| 1635 | .dev = { |
| 1636 | .platform_data = &msm_watchdog_pdata, |
| 1637 | }, |
Rohit Vaswani | c77e4a6 | 2012-08-09 18:10:28 -0700 | [diff] [blame] | 1638 | .num_resources = ARRAY_SIZE(msm_watchdog_resources), |
| 1639 | .resource = msm_watchdog_resources, |
Jeff Ohlstein | 7e66855 | 2011-10-06 16:17:25 -0700 | [diff] [blame] | 1640 | }; |
| 1641 | |
Stepan Moskovchenko | df13d34 | 2011-08-03 19:01:25 -0700 | [diff] [blame] | 1642 | static struct resource msm_dmov_resource[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1643 | { |
| 1644 | .start = ADM_0_SCSS_1_IRQ, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1645 | .flags = IORESOURCE_IRQ, |
| 1646 | }, |
Jeff Ohlstein | 905f1ce | 2011-09-07 18:50:18 -0700 | [diff] [blame] | 1647 | { |
| 1648 | .start = 0x18320000, |
| 1649 | .end = 0x18320000 + SZ_1M - 1, |
| 1650 | .flags = IORESOURCE_MEM, |
| 1651 | }, |
| 1652 | }; |
| 1653 | |
| 1654 | static struct msm_dmov_pdata msm_dmov_pdata = { |
| 1655 | .sd = 1, |
| 1656 | .sd_size = 0x800, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1657 | }; |
| 1658 | |
Stepan Moskovchenko | df13d34 | 2011-08-03 19:01:25 -0700 | [diff] [blame] | 1659 | struct platform_device msm8960_device_dmov = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1660 | .name = "msm_dmov", |
| 1661 | .id = -1, |
| 1662 | .resource = msm_dmov_resource, |
| 1663 | .num_resources = ARRAY_SIZE(msm_dmov_resource), |
Jeff Ohlstein | 905f1ce | 2011-09-07 18:50:18 -0700 | [diff] [blame] | 1664 | .dev = { |
| 1665 | .platform_data = &msm_dmov_pdata, |
| 1666 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1667 | }; |
| 1668 | |
| 1669 | static struct platform_device *msm_sdcc_devices[] __initdata = { |
| 1670 | &msm_device_sdc1, |
| 1671 | &msm_device_sdc2, |
| 1672 | &msm_device_sdc3, |
| 1673 | &msm_device_sdc4, |
| 1674 | &msm_device_sdc5, |
| 1675 | }; |
| 1676 | |
| 1677 | int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat) |
| 1678 | { |
| 1679 | struct platform_device *pdev; |
| 1680 | |
| 1681 | if (controller < 1 || controller > 5) |
| 1682 | return -EINVAL; |
| 1683 | |
| 1684 | pdev = msm_sdcc_devices[controller-1]; |
| 1685 | pdev->dev.platform_data = plat; |
| 1686 | return platform_device_register(pdev); |
| 1687 | } |
| 1688 | |
| 1689 | static struct resource resources_qup_i2c_gsbi4[] = { |
| 1690 | { |
| 1691 | .name = "gsbi_qup_i2c_addr", |
| 1692 | .start = MSM_GSBI4_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1693 | .end = MSM_GSBI4_PHYS + 4 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1694 | .flags = IORESOURCE_MEM, |
| 1695 | }, |
| 1696 | { |
| 1697 | .name = "qup_phys_addr", |
| 1698 | .start = MSM_GSBI4_QUP_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1699 | .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1700 | .flags = IORESOURCE_MEM, |
| 1701 | }, |
| 1702 | { |
| 1703 | .name = "qup_err_intr", |
| 1704 | .start = GSBI4_QUP_IRQ, |
| 1705 | .end = GSBI4_QUP_IRQ, |
| 1706 | .flags = IORESOURCE_IRQ, |
| 1707 | }, |
| 1708 | }; |
| 1709 | |
| 1710 | struct platform_device msm8960_device_qup_i2c_gsbi4 = { |
| 1711 | .name = "qup_i2c", |
| 1712 | .id = 4, |
| 1713 | .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4), |
| 1714 | .resource = resources_qup_i2c_gsbi4, |
| 1715 | }; |
| 1716 | |
| 1717 | static struct resource resources_qup_i2c_gsbi3[] = { |
| 1718 | { |
| 1719 | .name = "gsbi_qup_i2c_addr", |
| 1720 | .start = MSM_GSBI3_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1721 | .end = MSM_GSBI3_PHYS + 4 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1722 | .flags = IORESOURCE_MEM, |
| 1723 | }, |
| 1724 | { |
| 1725 | .name = "qup_phys_addr", |
| 1726 | .start = MSM_GSBI3_QUP_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1727 | .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1728 | .flags = IORESOURCE_MEM, |
| 1729 | }, |
| 1730 | { |
| 1731 | .name = "qup_err_intr", |
| 1732 | .start = GSBI3_QUP_IRQ, |
| 1733 | .end = GSBI3_QUP_IRQ, |
| 1734 | .flags = IORESOURCE_IRQ, |
| 1735 | }, |
| 1736 | }; |
| 1737 | |
| 1738 | struct platform_device msm8960_device_qup_i2c_gsbi3 = { |
| 1739 | .name = "qup_i2c", |
| 1740 | .id = 3, |
| 1741 | .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3), |
| 1742 | .resource = resources_qup_i2c_gsbi3, |
| 1743 | }; |
| 1744 | |
Harini Jayaraman | fe6ff416 | 2012-03-14 11:25:40 -0600 | [diff] [blame] | 1745 | static struct resource resources_qup_i2c_gsbi9[] = { |
| 1746 | { |
| 1747 | .name = "gsbi_qup_i2c_addr", |
| 1748 | .start = MSM_GSBI9_PHYS, |
| 1749 | .end = MSM_GSBI9_PHYS + 4 - 1, |
| 1750 | .flags = IORESOURCE_MEM, |
| 1751 | }, |
| 1752 | { |
| 1753 | .name = "qup_phys_addr", |
| 1754 | .start = MSM_GSBI9_QUP_PHYS, |
| 1755 | .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1, |
| 1756 | .flags = IORESOURCE_MEM, |
| 1757 | }, |
| 1758 | { |
| 1759 | .name = "qup_err_intr", |
| 1760 | .start = GSBI9_QUP_IRQ, |
| 1761 | .end = GSBI9_QUP_IRQ, |
| 1762 | .flags = IORESOURCE_IRQ, |
| 1763 | }, |
| 1764 | }; |
| 1765 | |
| 1766 | struct platform_device msm8960_device_qup_i2c_gsbi9 = { |
| 1767 | .name = "qup_i2c", |
| 1768 | .id = 0, |
| 1769 | .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9), |
| 1770 | .resource = resources_qup_i2c_gsbi9, |
| 1771 | }; |
| 1772 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1773 | static struct resource resources_qup_i2c_gsbi10[] = { |
| 1774 | { |
| 1775 | .name = "gsbi_qup_i2c_addr", |
| 1776 | .start = MSM_GSBI10_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1777 | .end = MSM_GSBI10_PHYS + 4 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1778 | .flags = IORESOURCE_MEM, |
| 1779 | }, |
| 1780 | { |
| 1781 | .name = "qup_phys_addr", |
| 1782 | .start = MSM_GSBI10_QUP_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1783 | .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1784 | .flags = IORESOURCE_MEM, |
| 1785 | }, |
| 1786 | { |
| 1787 | .name = "qup_err_intr", |
| 1788 | .start = GSBI10_QUP_IRQ, |
| 1789 | .end = GSBI10_QUP_IRQ, |
| 1790 | .flags = IORESOURCE_IRQ, |
| 1791 | }, |
| 1792 | }; |
| 1793 | |
| 1794 | struct platform_device msm8960_device_qup_i2c_gsbi10 = { |
| 1795 | .name = "qup_i2c", |
| 1796 | .id = 10, |
| 1797 | .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10), |
| 1798 | .resource = resources_qup_i2c_gsbi10, |
| 1799 | }; |
| 1800 | |
| 1801 | static struct resource resources_qup_i2c_gsbi12[] = { |
| 1802 | { |
| 1803 | .name = "gsbi_qup_i2c_addr", |
| 1804 | .start = MSM_GSBI12_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1805 | .end = MSM_GSBI12_PHYS + 4 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1806 | .flags = IORESOURCE_MEM, |
| 1807 | }, |
| 1808 | { |
| 1809 | .name = "qup_phys_addr", |
| 1810 | .start = MSM_GSBI12_QUP_PHYS, |
Harini Jayaraman | d7614a7 | 2011-09-15 14:16:02 -0600 | [diff] [blame] | 1811 | .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1812 | .flags = IORESOURCE_MEM, |
| 1813 | }, |
| 1814 | { |
| 1815 | .name = "qup_err_intr", |
| 1816 | .start = GSBI12_QUP_IRQ, |
| 1817 | .end = GSBI12_QUP_IRQ, |
| 1818 | .flags = IORESOURCE_IRQ, |
| 1819 | }, |
| 1820 | }; |
| 1821 | |
| 1822 | struct platform_device msm8960_device_qup_i2c_gsbi12 = { |
| 1823 | .name = "qup_i2c", |
| 1824 | .id = 12, |
| 1825 | .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12), |
| 1826 | .resource = resources_qup_i2c_gsbi12, |
| 1827 | }; |
| 1828 | |
| 1829 | #ifdef CONFIG_MSM_CAMERA |
Kevin Chan | bb8ef86 | 2012-02-14 13:03:04 -0800 | [diff] [blame] | 1830 | static struct resource msm_cam_gsbi4_i2c_mux_resources[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1831 | { |
Kevin Chan | bb8ef86 | 2012-02-14 13:03:04 -0800 | [diff] [blame] | 1832 | .name = "i2c_mux_rw", |
Nishant Pandit | 24153d8 | 2011-08-27 16:05:13 +0530 | [diff] [blame] | 1833 | .start = 0x008003E0, |
Kevin Chan | bb8ef86 | 2012-02-14 13:03:04 -0800 | [diff] [blame] | 1834 | .end = 0x008003E0 + SZ_8 - 1, |
Nishant Pandit | 24153d8 | 2011-08-27 16:05:13 +0530 | [diff] [blame] | 1835 | .flags = IORESOURCE_MEM, |
| 1836 | }, |
| 1837 | { |
Kevin Chan | bb8ef86 | 2012-02-14 13:03:04 -0800 | [diff] [blame] | 1838 | .name = "i2c_mux_ctl", |
Nishant Pandit | 24153d8 | 2011-08-27 16:05:13 +0530 | [diff] [blame] | 1839 | .start = 0x008020B8, |
Kevin Chan | bb8ef86 | 2012-02-14 13:03:04 -0800 | [diff] [blame] | 1840 | .end = 0x008020B8 + SZ_4 - 1, |
Nishant Pandit | 24153d8 | 2011-08-27 16:05:13 +0530 | [diff] [blame] | 1841 | .flags = IORESOURCE_MEM, |
| 1842 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 1843 | }; |
| 1844 | |
Kevin Chan | bb8ef86 | 2012-02-14 13:03:04 -0800 | [diff] [blame] | 1845 | struct platform_device msm8960_device_i2c_mux_gsbi4 = { |
| 1846 | .name = "msm_cam_i2c_mux", |
| 1847 | .id = 0, |
| 1848 | .resource = msm_cam_gsbi4_i2c_mux_resources, |
| 1849 | .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources), |
| 1850 | }; |
Kevin Chan | f6216f2 | 2011-10-25 18:40:11 -0700 | [diff] [blame] | 1851 | |
| 1852 | static struct resource msm_csiphy0_resources[] = { |
| 1853 | { |
| 1854 | .name = "csiphy", |
| 1855 | .start = 0x04800C00, |
| 1856 | .end = 0x04800C00 + SZ_1K - 1, |
| 1857 | .flags = IORESOURCE_MEM, |
| 1858 | }, |
| 1859 | { |
| 1860 | .name = "csiphy", |
| 1861 | .start = CSIPHY_4LN_IRQ, |
| 1862 | .end = CSIPHY_4LN_IRQ, |
| 1863 | .flags = IORESOURCE_IRQ, |
| 1864 | }, |
| 1865 | }; |
| 1866 | |
| 1867 | static struct resource msm_csiphy1_resources[] = { |
| 1868 | { |
| 1869 | .name = "csiphy", |
| 1870 | .start = 0x04801000, |
| 1871 | .end = 0x04801000 + SZ_1K - 1, |
| 1872 | .flags = IORESOURCE_MEM, |
| 1873 | }, |
| 1874 | { |
| 1875 | .name = "csiphy", |
| 1876 | .start = MSM8960_CSIPHY_2LN_IRQ, |
| 1877 | .end = MSM8960_CSIPHY_2LN_IRQ, |
| 1878 | .flags = IORESOURCE_IRQ, |
| 1879 | }, |
| 1880 | }; |
| 1881 | |
Sreesudhan Ramakrish Ramkumar | b1edcd0 | 2012-01-17 11:33:05 -0800 | [diff] [blame] | 1882 | static struct resource msm_csiphy2_resources[] = { |
| 1883 | { |
| 1884 | .name = "csiphy", |
| 1885 | .start = 0x04801400, |
| 1886 | .end = 0x04801400 + SZ_1K - 1, |
| 1887 | .flags = IORESOURCE_MEM, |
| 1888 | }, |
| 1889 | { |
| 1890 | .name = "csiphy", |
| 1891 | .start = MSM8960_CSIPHY_2_2LN_IRQ, |
| 1892 | .end = MSM8960_CSIPHY_2_2LN_IRQ, |
| 1893 | .flags = IORESOURCE_IRQ, |
| 1894 | }, |
| 1895 | }; |
| 1896 | |
Kevin Chan | f6216f2 | 2011-10-25 18:40:11 -0700 | [diff] [blame] | 1897 | struct platform_device msm8960_device_csiphy0 = { |
| 1898 | .name = "msm_csiphy", |
| 1899 | .id = 0, |
| 1900 | .resource = msm_csiphy0_resources, |
| 1901 | .num_resources = ARRAY_SIZE(msm_csiphy0_resources), |
| 1902 | }; |
| 1903 | |
| 1904 | struct platform_device msm8960_device_csiphy1 = { |
| 1905 | .name = "msm_csiphy", |
| 1906 | .id = 1, |
| 1907 | .resource = msm_csiphy1_resources, |
| 1908 | .num_resources = ARRAY_SIZE(msm_csiphy1_resources), |
| 1909 | }; |
Kevin Chan | c8b52e8 | 2011-10-25 23:20:21 -0700 | [diff] [blame] | 1910 | |
Sreesudhan Ramakrish Ramkumar | b1edcd0 | 2012-01-17 11:33:05 -0800 | [diff] [blame] | 1911 | struct platform_device msm8960_device_csiphy2 = { |
| 1912 | .name = "msm_csiphy", |
| 1913 | .id = 2, |
| 1914 | .resource = msm_csiphy2_resources, |
| 1915 | .num_resources = ARRAY_SIZE(msm_csiphy2_resources), |
| 1916 | }; |
| 1917 | |
Kevin Chan | c8b52e8 | 2011-10-25 23:20:21 -0700 | [diff] [blame] | 1918 | static struct resource msm_csid0_resources[] = { |
| 1919 | { |
| 1920 | .name = "csid", |
| 1921 | .start = 0x04800000, |
| 1922 | .end = 0x04800000 + SZ_1K - 1, |
| 1923 | .flags = IORESOURCE_MEM, |
| 1924 | }, |
| 1925 | { |
| 1926 | .name = "csid", |
| 1927 | .start = CSI_0_IRQ, |
| 1928 | .end = CSI_0_IRQ, |
| 1929 | .flags = IORESOURCE_IRQ, |
| 1930 | }, |
| 1931 | }; |
| 1932 | |
| 1933 | static struct resource msm_csid1_resources[] = { |
| 1934 | { |
| 1935 | .name = "csid", |
| 1936 | .start = 0x04800400, |
| 1937 | .end = 0x04800400 + SZ_1K - 1, |
| 1938 | .flags = IORESOURCE_MEM, |
| 1939 | }, |
| 1940 | { |
| 1941 | .name = "csid", |
| 1942 | .start = CSI_1_IRQ, |
| 1943 | .end = CSI_1_IRQ, |
| 1944 | .flags = IORESOURCE_IRQ, |
| 1945 | }, |
| 1946 | }; |
| 1947 | |
Sreesudhan Ramakrish Ramkumar | b1edcd0 | 2012-01-17 11:33:05 -0800 | [diff] [blame] | 1948 | static struct resource msm_csid2_resources[] = { |
| 1949 | { |
| 1950 | .name = "csid", |
| 1951 | .start = 0x04801800, |
| 1952 | .end = 0x04801800 + SZ_1K - 1, |
| 1953 | .flags = IORESOURCE_MEM, |
| 1954 | }, |
| 1955 | { |
| 1956 | .name = "csid", |
| 1957 | .start = CSI_2_IRQ, |
| 1958 | .end = CSI_2_IRQ, |
| 1959 | .flags = IORESOURCE_IRQ, |
| 1960 | }, |
| 1961 | }; |
| 1962 | |
Kevin Chan | c8b52e8 | 2011-10-25 23:20:21 -0700 | [diff] [blame] | 1963 | struct platform_device msm8960_device_csid0 = { |
| 1964 | .name = "msm_csid", |
| 1965 | .id = 0, |
| 1966 | .resource = msm_csid0_resources, |
| 1967 | .num_resources = ARRAY_SIZE(msm_csid0_resources), |
| 1968 | }; |
| 1969 | |
| 1970 | struct platform_device msm8960_device_csid1 = { |
| 1971 | .name = "msm_csid", |
| 1972 | .id = 1, |
| 1973 | .resource = msm_csid1_resources, |
| 1974 | .num_resources = ARRAY_SIZE(msm_csid1_resources), |
| 1975 | }; |
Kevin Chan | e12c667 | 2011-10-26 11:55:26 -0700 | [diff] [blame] | 1976 | |
Sreesudhan Ramakrish Ramkumar | b1edcd0 | 2012-01-17 11:33:05 -0800 | [diff] [blame] | 1977 | struct platform_device msm8960_device_csid2 = { |
| 1978 | .name = "msm_csid", |
| 1979 | .id = 2, |
| 1980 | .resource = msm_csid2_resources, |
| 1981 | .num_resources = ARRAY_SIZE(msm_csid2_resources), |
| 1982 | }; |
| 1983 | |
Kevin Chan | e12c667 | 2011-10-26 11:55:26 -0700 | [diff] [blame] | 1984 | struct resource msm_ispif_resources[] = { |
| 1985 | { |
| 1986 | .name = "ispif", |
| 1987 | .start = 0x04800800, |
| 1988 | .end = 0x04800800 + SZ_1K - 1, |
| 1989 | .flags = IORESOURCE_MEM, |
| 1990 | }, |
| 1991 | { |
| 1992 | .name = "ispif", |
| 1993 | .start = ISPIF_IRQ, |
| 1994 | .end = ISPIF_IRQ, |
| 1995 | .flags = IORESOURCE_IRQ, |
| 1996 | }, |
| 1997 | }; |
| 1998 | |
| 1999 | struct platform_device msm8960_device_ispif = { |
| 2000 | .name = "msm_ispif", |
| 2001 | .id = 0, |
| 2002 | .resource = msm_ispif_resources, |
| 2003 | .num_resources = ARRAY_SIZE(msm_ispif_resources), |
| 2004 | }; |
Kevin Chan | 5827c55 | 2011-10-28 18:36:32 -0700 | [diff] [blame] | 2005 | |
| 2006 | static struct resource msm_vfe_resources[] = { |
| 2007 | { |
| 2008 | .name = "vfe32", |
| 2009 | .start = 0x04500000, |
| 2010 | .end = 0x04500000 + SZ_1M - 1, |
| 2011 | .flags = IORESOURCE_MEM, |
| 2012 | }, |
| 2013 | { |
| 2014 | .name = "vfe32", |
| 2015 | .start = VFE_IRQ, |
| 2016 | .end = VFE_IRQ, |
| 2017 | .flags = IORESOURCE_IRQ, |
| 2018 | }, |
| 2019 | }; |
| 2020 | |
| 2021 | struct platform_device msm8960_device_vfe = { |
| 2022 | .name = "msm_vfe", |
| 2023 | .id = 0, |
| 2024 | .resource = msm_vfe_resources, |
| 2025 | .num_resources = ARRAY_SIZE(msm_vfe_resources), |
| 2026 | }; |
Kevin Chan | a085312 | 2011-11-07 19:48:44 -0800 | [diff] [blame] | 2027 | |
| 2028 | static struct resource msm_vpe_resources[] = { |
| 2029 | { |
| 2030 | .name = "vpe", |
| 2031 | .start = 0x05300000, |
| 2032 | .end = 0x05300000 + SZ_1M - 1, |
| 2033 | .flags = IORESOURCE_MEM, |
| 2034 | }, |
| 2035 | { |
| 2036 | .name = "vpe", |
| 2037 | .start = VPE_IRQ, |
| 2038 | .end = VPE_IRQ, |
| 2039 | .flags = IORESOURCE_IRQ, |
| 2040 | }, |
| 2041 | }; |
| 2042 | |
| 2043 | struct platform_device msm8960_device_vpe = { |
| 2044 | .name = "msm_vpe", |
| 2045 | .id = 0, |
| 2046 | .resource = msm_vpe_resources, |
| 2047 | .num_resources = ARRAY_SIZE(msm_vpe_resources), |
| 2048 | }; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2049 | #endif |
| 2050 | |
Joel Nider | a126194 | 2011-09-12 16:30:09 +0300 | [diff] [blame] | 2051 | #define MSM_TSIF0_PHYS (0x18200000) |
| 2052 | #define MSM_TSIF1_PHYS (0x18201000) |
| 2053 | #define MSM_TSIF_SIZE (0x200) |
| 2054 | |
| 2055 | #define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \ |
| 2056 | GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA) |
| 2057 | #define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \ |
| 2058 | GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA) |
| 2059 | #define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \ |
| 2060 | GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA) |
| 2061 | #define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \ |
| 2062 | GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA) |
| 2063 | #define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \ |
| 2064 | GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA) |
| 2065 | #define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \ |
| 2066 | GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA) |
| 2067 | #define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \ |
| 2068 | GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA) |
| 2069 | #define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \ |
| 2070 | GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA) |
| 2071 | |
| 2072 | static const struct msm_gpio tsif0_gpios[] = { |
| 2073 | { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", }, |
| 2074 | { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", }, |
| 2075 | { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", }, |
| 2076 | { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", }, |
| 2077 | }; |
| 2078 | |
| 2079 | static const struct msm_gpio tsif1_gpios[] = { |
| 2080 | { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", }, |
| 2081 | { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", }, |
| 2082 | { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", }, |
| 2083 | { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", }, |
| 2084 | }; |
| 2085 | |
| 2086 | struct msm_tsif_platform_data tsif1_platform_data = { |
| 2087 | .num_gpios = ARRAY_SIZE(tsif1_gpios), |
| 2088 | .gpios = tsif1_gpios, |
Joel Nider | dfb793b | 2012-06-27 12:00:22 +0300 | [diff] [blame] | 2089 | .tsif_pclk = "iface_clk", |
| 2090 | .tsif_ref_clk = "ref_clk", |
Joel Nider | a126194 | 2011-09-12 16:30:09 +0300 | [diff] [blame] | 2091 | }; |
| 2092 | |
| 2093 | struct resource tsif1_resources[] = { |
| 2094 | [0] = { |
| 2095 | .flags = IORESOURCE_IRQ, |
| 2096 | .start = TSIF2_IRQ, |
| 2097 | .end = TSIF2_IRQ, |
| 2098 | }, |
| 2099 | [1] = { |
| 2100 | .flags = IORESOURCE_MEM, |
| 2101 | .start = MSM_TSIF1_PHYS, |
| 2102 | .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1, |
| 2103 | }, |
| 2104 | [2] = { |
| 2105 | .flags = IORESOURCE_DMA, |
| 2106 | .start = DMOV_TSIF_CHAN, |
| 2107 | .end = DMOV_TSIF_CRCI, |
| 2108 | }, |
| 2109 | }; |
| 2110 | |
| 2111 | struct msm_tsif_platform_data tsif0_platform_data = { |
| 2112 | .num_gpios = ARRAY_SIZE(tsif0_gpios), |
| 2113 | .gpios = tsif0_gpios, |
Joel Nider | dfb793b | 2012-06-27 12:00:22 +0300 | [diff] [blame] | 2114 | .tsif_pclk = "iface_clk", |
| 2115 | .tsif_ref_clk = "ref_clk", |
Joel Nider | a126194 | 2011-09-12 16:30:09 +0300 | [diff] [blame] | 2116 | }; |
| 2117 | struct resource tsif0_resources[] = { |
| 2118 | [0] = { |
| 2119 | .flags = IORESOURCE_IRQ, |
| 2120 | .start = TSIF1_IRQ, |
| 2121 | .end = TSIF1_IRQ, |
| 2122 | }, |
| 2123 | [1] = { |
| 2124 | .flags = IORESOURCE_MEM, |
| 2125 | .start = MSM_TSIF0_PHYS, |
| 2126 | .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1, |
| 2127 | }, |
| 2128 | [2] = { |
| 2129 | .flags = IORESOURCE_DMA, |
| 2130 | .start = DMOV_TSIF_CHAN, |
| 2131 | .end = DMOV_TSIF_CRCI, |
| 2132 | }, |
| 2133 | }; |
| 2134 | |
| 2135 | struct platform_device msm_device_tsif[2] = { |
| 2136 | { |
| 2137 | .name = "msm_tsif", |
| 2138 | .id = 0, |
| 2139 | .num_resources = ARRAY_SIZE(tsif0_resources), |
| 2140 | .resource = tsif0_resources, |
| 2141 | .dev = { |
| 2142 | .platform_data = &tsif0_platform_data |
| 2143 | }, |
| 2144 | }, |
| 2145 | { |
| 2146 | .name = "msm_tsif", |
| 2147 | .id = 1, |
| 2148 | .num_resources = ARRAY_SIZE(tsif1_resources), |
| 2149 | .resource = tsif1_resources, |
| 2150 | .dev = { |
| 2151 | .platform_data = &tsif1_platform_data |
| 2152 | }, |
| 2153 | } |
| 2154 | }; |
| 2155 | |
Jay Chokshi | 33c044a | 2011-12-07 13:05:40 -0800 | [diff] [blame] | 2156 | static struct resource resources_ssbi_pmic[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2157 | { |
| 2158 | .start = MSM_PMIC1_SSBI_CMD_PHYS, |
| 2159 | .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1, |
| 2160 | .flags = IORESOURCE_MEM, |
| 2161 | }, |
| 2162 | }; |
| 2163 | |
Jay Chokshi | 33c044a | 2011-12-07 13:05:40 -0800 | [diff] [blame] | 2164 | struct platform_device msm8960_device_ssbi_pmic = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2165 | .name = "msm_ssbi", |
| 2166 | .id = 0, |
Jay Chokshi | 33c044a | 2011-12-07 13:05:40 -0800 | [diff] [blame] | 2167 | .resource = resources_ssbi_pmic, |
| 2168 | .num_resources = ARRAY_SIZE(resources_ssbi_pmic), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2169 | }; |
| 2170 | |
| 2171 | static struct resource resources_qup_spi_gsbi1[] = { |
| 2172 | { |
| 2173 | .name = "spi_base", |
| 2174 | .start = MSM_GSBI1_QUP_PHYS, |
| 2175 | .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1, |
| 2176 | .flags = IORESOURCE_MEM, |
| 2177 | }, |
| 2178 | { |
| 2179 | .name = "gsbi_base", |
| 2180 | .start = MSM_GSBI1_PHYS, |
| 2181 | .end = MSM_GSBI1_PHYS + 4 - 1, |
| 2182 | .flags = IORESOURCE_MEM, |
| 2183 | }, |
| 2184 | { |
| 2185 | .name = "spi_irq_in", |
| 2186 | .start = MSM8960_GSBI1_QUP_IRQ, |
| 2187 | .end = MSM8960_GSBI1_QUP_IRQ, |
| 2188 | .flags = IORESOURCE_IRQ, |
| 2189 | }, |
Harini Jayaraman | aac8e34 | 2011-08-09 19:25:23 -0600 | [diff] [blame] | 2190 | { |
| 2191 | .name = "spi_clk", |
| 2192 | .start = 9, |
| 2193 | .end = 9, |
| 2194 | .flags = IORESOURCE_IO, |
| 2195 | }, |
| 2196 | { |
Harini Jayaraman | aac8e34 | 2011-08-09 19:25:23 -0600 | [diff] [blame] | 2197 | .name = "spi_miso", |
| 2198 | .start = 7, |
| 2199 | .end = 7, |
| 2200 | .flags = IORESOURCE_IO, |
| 2201 | }, |
| 2202 | { |
| 2203 | .name = "spi_mosi", |
| 2204 | .start = 6, |
| 2205 | .end = 6, |
| 2206 | .flags = IORESOURCE_IO, |
| 2207 | }, |
Harini Jayaraman | 8392e43 | 2011-11-29 18:26:17 -0700 | [diff] [blame] | 2208 | { |
| 2209 | .name = "spi_cs", |
| 2210 | .start = 8, |
| 2211 | .end = 8, |
| 2212 | .flags = IORESOURCE_IO, |
| 2213 | }, |
| 2214 | { |
| 2215 | .name = "spi_cs1", |
| 2216 | .start = 14, |
| 2217 | .end = 14, |
| 2218 | .flags = IORESOURCE_IO, |
| 2219 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2220 | }; |
| 2221 | |
| 2222 | struct platform_device msm8960_device_qup_spi_gsbi1 = { |
| 2223 | .name = "spi_qsd", |
| 2224 | .id = 0, |
| 2225 | .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1), |
| 2226 | .resource = resources_qup_spi_gsbi1, |
| 2227 | }; |
| 2228 | |
| 2229 | struct platform_device msm_pcm = { |
| 2230 | .name = "msm-pcm-dsp", |
| 2231 | .id = -1, |
| 2232 | }; |
| 2233 | |
Kiran Kandi | 5e809b0 | 2012-01-31 00:24:33 -0800 | [diff] [blame] | 2234 | struct platform_device msm_multi_ch_pcm = { |
| 2235 | .name = "msm-multi-ch-pcm-dsp", |
| 2236 | .id = -1, |
| 2237 | }; |
| 2238 | |
Jayasena Sangaraboina | 99bf09c | 2012-07-17 12:03:08 -0700 | [diff] [blame] | 2239 | struct platform_device msm_lowlatency_pcm = { |
| 2240 | .name = "msm-lowlatency-pcm-dsp", |
| 2241 | .id = -1, |
| 2242 | }; |
| 2243 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2244 | struct platform_device msm_pcm_routing = { |
| 2245 | .name = "msm-pcm-routing", |
| 2246 | .id = -1, |
| 2247 | }; |
| 2248 | |
| 2249 | struct platform_device msm_cpudai0 = { |
| 2250 | .name = "msm-dai-q6", |
| 2251 | .id = 0x4000, |
| 2252 | }; |
| 2253 | |
| 2254 | struct platform_device msm_cpudai1 = { |
| 2255 | .name = "msm-dai-q6", |
| 2256 | .id = 0x4001, |
| 2257 | }; |
| 2258 | |
Kiran Kandi | 97fe19d | 2012-05-20 22:34:04 -0700 | [diff] [blame] | 2259 | struct platform_device msm8960_cpudai_slimbus_2_rx = { |
| 2260 | .name = "msm-dai-q6", |
| 2261 | .id = 0x4004, |
| 2262 | }; |
| 2263 | |
Kiran Kandi | 1e6371d | 2012-03-29 11:48:57 -0700 | [diff] [blame] | 2264 | struct platform_device msm8960_cpudai_slimbus_2_tx = { |
| 2265 | .name = "msm-dai-q6", |
| 2266 | .id = 0x4005, |
| 2267 | }; |
| 2268 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2269 | struct platform_device msm_cpudai_hdmi_rx = { |
Kiran Kandi | 5e809b0 | 2012-01-31 00:24:33 -0800 | [diff] [blame] | 2270 | .name = "msm-dai-q6-hdmi", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2271 | .id = 8, |
| 2272 | }; |
| 2273 | |
| 2274 | struct platform_device msm_cpudai_bt_rx = { |
| 2275 | .name = "msm-dai-q6", |
| 2276 | .id = 0x3000, |
| 2277 | }; |
| 2278 | |
| 2279 | struct platform_device msm_cpudai_bt_tx = { |
| 2280 | .name = "msm-dai-q6", |
| 2281 | .id = 0x3001, |
| 2282 | }; |
| 2283 | |
| 2284 | struct platform_device msm_cpudai_fm_rx = { |
| 2285 | .name = "msm-dai-q6", |
| 2286 | .id = 0x3004, |
| 2287 | }; |
| 2288 | |
| 2289 | struct platform_device msm_cpudai_fm_tx = { |
| 2290 | .name = "msm-dai-q6", |
| 2291 | .id = 0x3005, |
| 2292 | }; |
| 2293 | |
Helen Zeng | 0705a5f | 2011-10-14 15:29:52 -0700 | [diff] [blame] | 2294 | struct platform_device msm_cpudai_incall_music_rx = { |
| 2295 | .name = "msm-dai-q6", |
| 2296 | .id = 0x8005, |
| 2297 | }; |
| 2298 | |
Helen Zeng | e3d716a | 2011-10-14 16:32:16 -0700 | [diff] [blame] | 2299 | struct platform_device msm_cpudai_incall_record_rx = { |
| 2300 | .name = "msm-dai-q6", |
| 2301 | .id = 0x8004, |
| 2302 | }; |
| 2303 | |
| 2304 | struct platform_device msm_cpudai_incall_record_tx = { |
| 2305 | .name = "msm-dai-q6", |
| 2306 | .id = 0x8003, |
| 2307 | }; |
| 2308 | |
Bhalchandra Gajare | 0e795c4 | 2011-08-15 18:10:30 -0700 | [diff] [blame] | 2309 | /* |
| 2310 | * Machine specific data for AUX PCM Interface |
| 2311 | * which the driver will be unware of. |
| 2312 | */ |
Kiran Kandi | 5f4ab69 | 2012-02-23 11:23:56 -0800 | [diff] [blame] | 2313 | struct msm_dai_auxpcm_pdata auxpcm_pdata = { |
Bhalchandra Gajare | 0e795c4 | 2011-08-15 18:10:30 -0700 | [diff] [blame] | 2314 | .clk = "pcm_clk", |
Kuirong Wang | 547a998 | 2012-05-04 18:29:11 -0700 | [diff] [blame] | 2315 | .mode_8k = { |
| 2316 | .mode = AFE_PCM_CFG_MODE_PCM, |
| 2317 | .sync = AFE_PCM_CFG_SYNC_INT, |
Damir Didjusto | cadb639 | 2012-08-17 00:16:07 -0700 | [diff] [blame] | 2318 | .frame = AFE_PCM_CFG_FRM_32BPF, |
Kuirong Wang | 547a998 | 2012-05-04 18:29:11 -0700 | [diff] [blame] | 2319 | .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD, |
| 2320 | .slot = 0, |
| 2321 | .data = AFE_PCM_CFG_CDATAOE_MASTER, |
Damir Didjusto | cadb639 | 2012-08-17 00:16:07 -0700 | [diff] [blame] | 2322 | .pcm_clk_rate = 256000, |
Kuirong Wang | 547a998 | 2012-05-04 18:29:11 -0700 | [diff] [blame] | 2323 | }, |
| 2324 | .mode_16k = { |
| 2325 | .mode = AFE_PCM_CFG_MODE_PCM, |
| 2326 | .sync = AFE_PCM_CFG_SYNC_INT, |
Damir Didjusto | cadb639 | 2012-08-17 00:16:07 -0700 | [diff] [blame] | 2327 | .frame = AFE_PCM_CFG_FRM_32BPF, |
Kuirong Wang | 547a998 | 2012-05-04 18:29:11 -0700 | [diff] [blame] | 2328 | .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD, |
| 2329 | .slot = 0, |
| 2330 | .data = AFE_PCM_CFG_CDATAOE_MASTER, |
Damir Didjusto | cadb639 | 2012-08-17 00:16:07 -0700 | [diff] [blame] | 2331 | .pcm_clk_rate = 512000, |
Kuirong Wang | 547a998 | 2012-05-04 18:29:11 -0700 | [diff] [blame] | 2332 | } |
Bhalchandra Gajare | 0e795c4 | 2011-08-15 18:10:30 -0700 | [diff] [blame] | 2333 | }; |
| 2334 | |
| 2335 | struct platform_device msm_cpudai_auxpcm_rx = { |
| 2336 | .name = "msm-dai-q6", |
| 2337 | .id = 2, |
| 2338 | .dev = { |
Kiran Kandi | 5f4ab69 | 2012-02-23 11:23:56 -0800 | [diff] [blame] | 2339 | .platform_data = &auxpcm_pdata, |
Bhalchandra Gajare | 0e795c4 | 2011-08-15 18:10:30 -0700 | [diff] [blame] | 2340 | }, |
| 2341 | }; |
| 2342 | |
| 2343 | struct platform_device msm_cpudai_auxpcm_tx = { |
| 2344 | .name = "msm-dai-q6", |
| 2345 | .id = 3, |
Kiran Kandi | 5f4ab69 | 2012-02-23 11:23:56 -0800 | [diff] [blame] | 2346 | .dev = { |
| 2347 | .platform_data = &auxpcm_pdata, |
| 2348 | }, |
Bhalchandra Gajare | 0e795c4 | 2011-08-15 18:10:30 -0700 | [diff] [blame] | 2349 | }; |
| 2350 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2351 | struct platform_device msm_cpu_fe = { |
| 2352 | .name = "msm-dai-fe", |
| 2353 | .id = -1, |
| 2354 | }; |
| 2355 | |
| 2356 | struct platform_device msm_stub_codec = { |
| 2357 | .name = "msm-stub-codec", |
| 2358 | .id = 1, |
| 2359 | }; |
| 2360 | |
| 2361 | struct platform_device msm_voice = { |
| 2362 | .name = "msm-pcm-voice", |
| 2363 | .id = -1, |
| 2364 | }; |
| 2365 | |
| 2366 | struct platform_device msm_voip = { |
| 2367 | .name = "msm-voip-dsp", |
| 2368 | .id = -1, |
| 2369 | }; |
| 2370 | |
| 2371 | struct platform_device msm_lpa_pcm = { |
| 2372 | .name = "msm-pcm-lpa", |
| 2373 | .id = -1, |
| 2374 | }; |
| 2375 | |
Asish Bhattacharya | 96bb6f4 | 2011-11-01 20:36:09 +0530 | [diff] [blame] | 2376 | struct platform_device msm_compr_dsp = { |
| 2377 | .name = "msm-compr-dsp", |
| 2378 | .id = -1, |
| 2379 | }; |
| 2380 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2381 | struct platform_device msm_pcm_hostless = { |
| 2382 | .name = "msm-pcm-hostless", |
| 2383 | .id = -1, |
| 2384 | }; |
| 2385 | |
Laxminath Kasam | cee1d60 | 2011-08-01 19:26:57 +0530 | [diff] [blame] | 2386 | struct platform_device msm_cpudai_afe_01_rx = { |
| 2387 | .name = "msm-dai-q6", |
| 2388 | .id = 0xE0, |
| 2389 | }; |
| 2390 | |
| 2391 | struct platform_device msm_cpudai_afe_01_tx = { |
| 2392 | .name = "msm-dai-q6", |
| 2393 | .id = 0xF0, |
| 2394 | }; |
| 2395 | |
| 2396 | struct platform_device msm_cpudai_afe_02_rx = { |
| 2397 | .name = "msm-dai-q6", |
| 2398 | .id = 0xF1, |
| 2399 | }; |
| 2400 | |
| 2401 | struct platform_device msm_cpudai_afe_02_tx = { |
| 2402 | .name = "msm-dai-q6", |
| 2403 | .id = 0xE1, |
| 2404 | }; |
| 2405 | |
| 2406 | struct platform_device msm_pcm_afe = { |
| 2407 | .name = "msm-pcm-afe", |
| 2408 | .id = -1, |
| 2409 | }; |
| 2410 | |
Matt Wagantall | 1f65d9d | 2012-04-25 14:24:20 -0700 | [diff] [blame] | 2411 | static struct fs_driver_data gfx2d0_fs_data = { |
| 2412 | .clks = (struct fs_clk_data[]){ |
| 2413 | { .name = "core_clk" }, |
| 2414 | { .name = "iface_clk" }, |
| 2415 | { 0 } |
| 2416 | }, |
| 2417 | .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2418 | }; |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2419 | |
Matt Wagantall | 1f65d9d | 2012-04-25 14:24:20 -0700 | [diff] [blame] | 2420 | static struct fs_driver_data gfx2d1_fs_data = { |
| 2421 | .clks = (struct fs_clk_data[]){ |
| 2422 | { .name = "core_clk" }, |
| 2423 | { .name = "iface_clk" }, |
| 2424 | { 0 } |
| 2425 | }, |
| 2426 | .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1, |
| 2427 | }; |
| 2428 | |
| 2429 | static struct fs_driver_data gfx3d_fs_data = { |
| 2430 | .clks = (struct fs_clk_data[]){ |
| 2431 | { .name = "core_clk", .reset_rate = 27000000 }, |
| 2432 | { .name = "iface_clk" }, |
| 2433 | { 0 } |
| 2434 | }, |
| 2435 | .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D, |
| 2436 | }; |
| 2437 | |
| 2438 | static struct fs_driver_data ijpeg_fs_data = { |
| 2439 | .clks = (struct fs_clk_data[]){ |
| 2440 | { .name = "core_clk" }, |
| 2441 | { .name = "iface_clk" }, |
| 2442 | { .name = "bus_clk" }, |
| 2443 | { 0 } |
| 2444 | }, |
| 2445 | .bus_port0 = MSM_BUS_MASTER_JPEG_ENC, |
| 2446 | }; |
| 2447 | |
| 2448 | static struct fs_driver_data mdp_fs_data = { |
| 2449 | .clks = (struct fs_clk_data[]){ |
| 2450 | { .name = "core_clk" }, |
| 2451 | { .name = "iface_clk" }, |
| 2452 | { .name = "bus_clk" }, |
| 2453 | { .name = "vsync_clk" }, |
| 2454 | { .name = "lut_clk" }, |
| 2455 | { .name = "tv_src_clk" }, |
| 2456 | { .name = "tv_clk" }, |
Matt Wagantall | c33c1ed | 2012-07-23 17:19:08 -0700 | [diff] [blame] | 2457 | { .name = "reset1_clk" }, |
| 2458 | { .name = "reset2_clk" }, |
Matt Wagantall | 1f65d9d | 2012-04-25 14:24:20 -0700 | [diff] [blame] | 2459 | { 0 } |
| 2460 | }, |
| 2461 | .bus_port0 = MSM_BUS_MASTER_MDP_PORT0, |
| 2462 | .bus_port1 = MSM_BUS_MASTER_MDP_PORT1, |
| 2463 | }; |
| 2464 | |
| 2465 | static struct fs_driver_data rot_fs_data = { |
| 2466 | .clks = (struct fs_clk_data[]){ |
| 2467 | { .name = "core_clk" }, |
| 2468 | { .name = "iface_clk" }, |
| 2469 | { .name = "bus_clk" }, |
| 2470 | { 0 } |
| 2471 | }, |
| 2472 | .bus_port0 = MSM_BUS_MASTER_ROTATOR, |
| 2473 | }; |
| 2474 | |
| 2475 | static struct fs_driver_data ved_fs_data = { |
| 2476 | .clks = (struct fs_clk_data[]){ |
| 2477 | { .name = "core_clk" }, |
| 2478 | { .name = "iface_clk" }, |
| 2479 | { .name = "bus_clk" }, |
| 2480 | { 0 } |
| 2481 | }, |
| 2482 | .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0, |
| 2483 | .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1, |
| 2484 | }; |
| 2485 | |
| 2486 | static struct fs_driver_data vfe_fs_data = { |
| 2487 | .clks = (struct fs_clk_data[]){ |
| 2488 | { .name = "core_clk" }, |
| 2489 | { .name = "iface_clk" }, |
| 2490 | { .name = "bus_clk" }, |
| 2491 | { 0 } |
| 2492 | }, |
| 2493 | .bus_port0 = MSM_BUS_MASTER_VFE, |
| 2494 | }; |
| 2495 | |
| 2496 | static struct fs_driver_data vpe_fs_data = { |
| 2497 | .clks = (struct fs_clk_data[]){ |
| 2498 | { .name = "core_clk" }, |
| 2499 | { .name = "iface_clk" }, |
| 2500 | { .name = "bus_clk" }, |
| 2501 | { 0 } |
| 2502 | }, |
| 2503 | .bus_port0 = MSM_BUS_MASTER_VPE, |
| 2504 | }; |
| 2505 | |
| 2506 | struct platform_device *msm8960_footswitch[] __initdata = { |
Matt Wagantall | d4aab1e | 2012-05-03 20:26:56 -0700 | [diff] [blame] | 2507 | FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data), |
Matt Wagantall | 316f2fc | 2012-05-03 20:41:42 -0700 | [diff] [blame] | 2508 | FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data), |
Matt Wagantall | e4454b8 | 2012-05-03 20:48:01 -0700 | [diff] [blame] | 2509 | FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data), |
Kiran Kumar H N | fa18a03 | 2012-06-25 14:34:18 -0700 | [diff] [blame] | 2510 | FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data), |
| 2511 | FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data), |
Matt Wagantall | d6fbf23 | 2012-05-03 20:09:28 -0700 | [diff] [blame] | 2512 | FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data), |
| 2513 | FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data), |
| 2514 | FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data), |
Matt Wagantall | 5e46aac | 2012-05-03 20:20:18 -0700 | [diff] [blame] | 2515 | FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data), |
Matt Wagantall | 1f65d9d | 2012-04-25 14:24:20 -0700 | [diff] [blame] | 2516 | }; |
| 2517 | unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch); |
Ravishangar Kalyanam | 319a83c | 2012-03-21 18:38:05 -0700 | [diff] [blame] | 2518 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2519 | #ifdef CONFIG_MSM_ROTATOR |
Ravishangar Kalyanam | 319a83c | 2012-03-21 18:38:05 -0700 | [diff] [blame] | 2520 | static struct msm_bus_vectors rotator_init_vectors[] = { |
| 2521 | { |
| 2522 | .src = MSM_BUS_MASTER_ROTATOR, |
| 2523 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2524 | .ab = 0, |
| 2525 | .ib = 0, |
| 2526 | }, |
| 2527 | }; |
| 2528 | |
| 2529 | static struct msm_bus_vectors rotator_ui_vectors[] = { |
| 2530 | { |
| 2531 | .src = MSM_BUS_MASTER_ROTATOR, |
| 2532 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2533 | .ab = (1024 * 600 * 4 * 2 * 60), |
| 2534 | .ib = (1024 * 600 * 4 * 2 * 60 * 1.5), |
| 2535 | }, |
| 2536 | }; |
| 2537 | |
| 2538 | static struct msm_bus_vectors rotator_vga_vectors[] = { |
| 2539 | { |
| 2540 | .src = MSM_BUS_MASTER_ROTATOR, |
| 2541 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2542 | .ab = (640 * 480 * 2 * 2 * 30), |
| 2543 | .ib = (640 * 480 * 2 * 2 * 30 * 1.5), |
| 2544 | }, |
| 2545 | }; |
| 2546 | static struct msm_bus_vectors rotator_720p_vectors[] = { |
| 2547 | { |
| 2548 | .src = MSM_BUS_MASTER_ROTATOR, |
| 2549 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2550 | .ab = (1280 * 736 * 2 * 2 * 30), |
| 2551 | .ib = (1280 * 736 * 2 * 2 * 30 * 1.5), |
| 2552 | }, |
| 2553 | }; |
| 2554 | |
| 2555 | static struct msm_bus_vectors rotator_1080p_vectors[] = { |
| 2556 | { |
| 2557 | .src = MSM_BUS_MASTER_ROTATOR, |
| 2558 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 2559 | .ab = (1920 * 1088 * 2 * 2 * 30), |
| 2560 | .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5), |
| 2561 | }, |
| 2562 | }; |
| 2563 | |
| 2564 | static struct msm_bus_paths rotator_bus_scale_usecases[] = { |
| 2565 | { |
| 2566 | ARRAY_SIZE(rotator_init_vectors), |
| 2567 | rotator_init_vectors, |
| 2568 | }, |
| 2569 | { |
| 2570 | ARRAY_SIZE(rotator_ui_vectors), |
| 2571 | rotator_ui_vectors, |
| 2572 | }, |
| 2573 | { |
| 2574 | ARRAY_SIZE(rotator_vga_vectors), |
| 2575 | rotator_vga_vectors, |
| 2576 | }, |
| 2577 | { |
| 2578 | ARRAY_SIZE(rotator_720p_vectors), |
| 2579 | rotator_720p_vectors, |
| 2580 | }, |
| 2581 | { |
| 2582 | ARRAY_SIZE(rotator_1080p_vectors), |
| 2583 | rotator_1080p_vectors, |
| 2584 | }, |
| 2585 | }; |
| 2586 | |
| 2587 | struct msm_bus_scale_pdata rotator_bus_scale_pdata = { |
| 2588 | rotator_bus_scale_usecases, |
| 2589 | ARRAY_SIZE(rotator_bus_scale_usecases), |
| 2590 | .name = "rotator", |
| 2591 | }; |
| 2592 | |
| 2593 | void __init msm_rotator_update_bus_vectors(unsigned int xres, |
| 2594 | unsigned int yres) |
| 2595 | { |
| 2596 | rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60; |
| 2597 | rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2; |
| 2598 | } |
| 2599 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2600 | #define ROTATOR_HW_BASE 0x04E00000 |
| 2601 | static struct resource resources_msm_rotator[] = { |
| 2602 | { |
| 2603 | .start = ROTATOR_HW_BASE, |
| 2604 | .end = ROTATOR_HW_BASE + 0x100000 - 1, |
| 2605 | .flags = IORESOURCE_MEM, |
| 2606 | }, |
| 2607 | { |
| 2608 | .start = ROT_IRQ, |
| 2609 | .end = ROT_IRQ, |
| 2610 | .flags = IORESOURCE_IRQ, |
| 2611 | }, |
| 2612 | }; |
| 2613 | |
| 2614 | static struct msm_rot_clocks rotator_clocks[] = { |
| 2615 | { |
Matt Wagantall | bb90da9 | 2011-10-25 15:07:52 -0700 | [diff] [blame] | 2616 | .clk_name = "core_clk", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2617 | .clk_type = ROTATOR_CORE_CLK, |
Nagamalleswararao Ganji | 0bb10734 | 2011-10-10 20:55:32 -0700 | [diff] [blame] | 2618 | .clk_rate = 200 * 1000 * 1000, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2619 | }, |
| 2620 | { |
Matt Wagantall | bb90da9 | 2011-10-25 15:07:52 -0700 | [diff] [blame] | 2621 | .clk_name = "iface_clk", |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2622 | .clk_type = ROTATOR_PCLK, |
| 2623 | .clk_rate = 0, |
| 2624 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2625 | }; |
| 2626 | |
| 2627 | static struct msm_rotator_platform_data rotator_pdata = { |
| 2628 | .number_of_clocks = ARRAY_SIZE(rotator_clocks), |
| 2629 | .hardware_version_number = 0x01020309, |
| 2630 | .rotator_clks = rotator_clocks, |
Nagamalleswararao Ganji | 5fabbd6 | 2011-11-06 23:10:43 -0800 | [diff] [blame] | 2631 | #ifdef CONFIG_MSM_BUS_SCALING |
| 2632 | .bus_scale_table = &rotator_bus_scale_pdata, |
| 2633 | #endif |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2634 | }; |
| 2635 | |
| 2636 | struct platform_device msm_rotator_device = { |
| 2637 | .name = "msm_rotator", |
| 2638 | .id = 0, |
| 2639 | .num_resources = ARRAY_SIZE(resources_msm_rotator), |
| 2640 | .resource = resources_msm_rotator, |
| 2641 | .dev = { |
| 2642 | .platform_data = &rotator_pdata, |
| 2643 | }, |
| 2644 | }; |
Olav Haugan | ef95ae3 | 2012-05-15 09:50:30 -0700 | [diff] [blame] | 2645 | |
| 2646 | void __init msm_rotator_set_split_iommu_domain(void) |
| 2647 | { |
| 2648 | rotator_pdata.rot_iommu_split_domain = 1; |
| 2649 | } |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2650 | #endif |
| 2651 | |
| 2652 | #define MIPI_DSI_HW_BASE 0x04700000 |
| 2653 | #define MDP_HW_BASE 0x05100000 |
| 2654 | |
| 2655 | static struct resource msm_mipi_dsi1_resources[] = { |
| 2656 | { |
| 2657 | .name = "mipi_dsi", |
| 2658 | .start = MIPI_DSI_HW_BASE, |
kuogee hsieh | f12acf5 | 2011-09-06 10:49:43 -0700 | [diff] [blame] | 2659 | .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2660 | .flags = IORESOURCE_MEM, |
| 2661 | }, |
| 2662 | { |
| 2663 | .start = DSI1_IRQ, |
| 2664 | .end = DSI1_IRQ, |
| 2665 | .flags = IORESOURCE_IRQ, |
| 2666 | }, |
| 2667 | }; |
| 2668 | |
| 2669 | struct platform_device msm_mipi_dsi1_device = { |
| 2670 | .name = "mipi_dsi", |
| 2671 | .id = 1, |
| 2672 | .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources), |
| 2673 | .resource = msm_mipi_dsi1_resources, |
| 2674 | }; |
| 2675 | |
| 2676 | static struct resource msm_mdp_resources[] = { |
| 2677 | { |
| 2678 | .name = "mdp", |
| 2679 | .start = MDP_HW_BASE, |
kuogee hsieh | f12acf5 | 2011-09-06 10:49:43 -0700 | [diff] [blame] | 2680 | .end = MDP_HW_BASE + 0x000F0000 - 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2681 | .flags = IORESOURCE_MEM, |
| 2682 | }, |
| 2683 | { |
| 2684 | .start = MDP_IRQ, |
| 2685 | .end = MDP_IRQ, |
| 2686 | .flags = IORESOURCE_IRQ, |
| 2687 | }, |
| 2688 | }; |
| 2689 | |
| 2690 | static struct platform_device msm_mdp_device = { |
| 2691 | .name = "mdp", |
| 2692 | .id = 0, |
| 2693 | .num_resources = ARRAY_SIZE(msm_mdp_resources), |
| 2694 | .resource = msm_mdp_resources, |
| 2695 | }; |
| 2696 | |
| 2697 | static void __init msm_register_device(struct platform_device *pdev, void *data) |
| 2698 | { |
| 2699 | int ret; |
| 2700 | |
| 2701 | pdev->dev.platform_data = data; |
| 2702 | ret = platform_device_register(pdev); |
| 2703 | if (ret) |
| 2704 | dev_err(&pdev->dev, |
| 2705 | "%s: platform_device_register() failed = %d\n", |
| 2706 | __func__, ret); |
| 2707 | } |
| 2708 | |
Ravishangar Kalyanam | 882930f | 2011-07-08 17:51:52 -0700 | [diff] [blame] | 2709 | #ifdef CONFIG_MSM_BUS_SCALING |
| 2710 | static struct platform_device msm_dtv_device = { |
| 2711 | .name = "dtv", |
| 2712 | .id = 0, |
| 2713 | }; |
| 2714 | #endif |
| 2715 | |
Ravishangar Kalyanam | c2fee31 | 2012-02-09 19:11:22 -0800 | [diff] [blame] | 2716 | struct platform_device msm_lvds_device = { |
Huaibin Yang | 4a084e3 | 2011-12-15 15:25:52 -0800 | [diff] [blame] | 2717 | .name = "lvds", |
| 2718 | .id = 0, |
| 2719 | }; |
| 2720 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2721 | void __init msm_fb_register_device(char *name, void *data) |
| 2722 | { |
| 2723 | if (!strncmp(name, "mdp", 3)) |
| 2724 | msm_register_device(&msm_mdp_device, data); |
| 2725 | else if (!strncmp(name, "mipi_dsi", 8)) |
| 2726 | msm_register_device(&msm_mipi_dsi1_device, data); |
Huaibin Yang | 4a084e3 | 2011-12-15 15:25:52 -0800 | [diff] [blame] | 2727 | else if (!strncmp(name, "lvds", 4)) |
| 2728 | msm_register_device(&msm_lvds_device, data); |
Ravishangar Kalyanam | 882930f | 2011-07-08 17:51:52 -0700 | [diff] [blame] | 2729 | #ifdef CONFIG_MSM_BUS_SCALING |
| 2730 | else if (!strncmp(name, "dtv", 3)) |
| 2731 | msm_register_device(&msm_dtv_device, data); |
| 2732 | #endif |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2733 | else |
| 2734 | printk(KERN_ERR "%s: unknown device! %s\n", __func__, name); |
| 2735 | } |
| 2736 | |
| 2737 | static struct resource resources_sps[] = { |
| 2738 | { |
| 2739 | .name = "pipe_mem", |
| 2740 | .start = 0x12800000, |
| 2741 | .end = 0x12800000 + 0x4000 - 1, |
| 2742 | .flags = IORESOURCE_MEM, |
| 2743 | }, |
| 2744 | { |
| 2745 | .name = "bamdma_dma", |
| 2746 | .start = 0x12240000, |
| 2747 | .end = 0x12240000 + 0x1000 - 1, |
| 2748 | .flags = IORESOURCE_MEM, |
| 2749 | }, |
| 2750 | { |
| 2751 | .name = "bamdma_bam", |
| 2752 | .start = 0x12244000, |
| 2753 | .end = 0x12244000 + 0x4000 - 1, |
| 2754 | .flags = IORESOURCE_MEM, |
| 2755 | }, |
| 2756 | { |
| 2757 | .name = "bamdma_irq", |
| 2758 | .start = SPS_BAM_DMA_IRQ, |
| 2759 | .end = SPS_BAM_DMA_IRQ, |
| 2760 | .flags = IORESOURCE_IRQ, |
| 2761 | }, |
| 2762 | }; |
| 2763 | |
| 2764 | struct msm_sps_platform_data msm_sps_pdata = { |
| 2765 | .bamdma_restricted_pipes = 0x06, |
| 2766 | }; |
| 2767 | |
| 2768 | struct platform_device msm_device_sps = { |
| 2769 | .name = "msm_sps", |
| 2770 | .id = -1, |
| 2771 | .num_resources = ARRAY_SIZE(resources_sps), |
| 2772 | .resource = resources_sps, |
| 2773 | .dev.platform_data = &msm_sps_pdata, |
| 2774 | }; |
| 2775 | |
| 2776 | #ifdef CONFIG_MSM_MPM |
Praveen Chidambaram | 7849901 | 2011-11-01 17:15:17 -0600 | [diff] [blame] | 2777 | static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = { |
Praveen Chidambaram | b3d857c | 2011-05-31 16:28:07 -0600 | [diff] [blame] | 2778 | [1] = MSM_GPIO_TO_INT(46), |
| 2779 | [2] = MSM_GPIO_TO_INT(150), |
| 2780 | [4] = MSM_GPIO_TO_INT(103), |
| 2781 | [5] = MSM_GPIO_TO_INT(104), |
| 2782 | [6] = MSM_GPIO_TO_INT(105), |
| 2783 | [7] = MSM_GPIO_TO_INT(106), |
| 2784 | [8] = MSM_GPIO_TO_INT(107), |
| 2785 | [9] = MSM_GPIO_TO_INT(7), |
| 2786 | [10] = MSM_GPIO_TO_INT(11), |
| 2787 | [11] = MSM_GPIO_TO_INT(15), |
| 2788 | [12] = MSM_GPIO_TO_INT(19), |
| 2789 | [13] = MSM_GPIO_TO_INT(23), |
| 2790 | [14] = MSM_GPIO_TO_INT(27), |
| 2791 | [15] = MSM_GPIO_TO_INT(31), |
| 2792 | [16] = MSM_GPIO_TO_INT(35), |
| 2793 | [19] = MSM_GPIO_TO_INT(90), |
| 2794 | [20] = MSM_GPIO_TO_INT(92), |
| 2795 | [23] = MSM_GPIO_TO_INT(85), |
| 2796 | [24] = MSM_GPIO_TO_INT(83), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2797 | [25] = USB1_HS_IRQ, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2798 | [27] = HDMI_IRQ, |
Praveen Chidambaram | b3d857c | 2011-05-31 16:28:07 -0600 | [diff] [blame] | 2799 | [29] = MSM_GPIO_TO_INT(10), |
| 2800 | [30] = MSM_GPIO_TO_INT(102), |
| 2801 | [31] = MSM_GPIO_TO_INT(81), |
| 2802 | [32] = MSM_GPIO_TO_INT(78), |
| 2803 | [33] = MSM_GPIO_TO_INT(94), |
| 2804 | [34] = MSM_GPIO_TO_INT(72), |
| 2805 | [35] = MSM_GPIO_TO_INT(39), |
| 2806 | [36] = MSM_GPIO_TO_INT(43), |
| 2807 | [37] = MSM_GPIO_TO_INT(61), |
| 2808 | [38] = MSM_GPIO_TO_INT(50), |
| 2809 | [39] = MSM_GPIO_TO_INT(42), |
| 2810 | [41] = MSM_GPIO_TO_INT(62), |
| 2811 | [42] = MSM_GPIO_TO_INT(76), |
| 2812 | [43] = MSM_GPIO_TO_INT(75), |
| 2813 | [44] = MSM_GPIO_TO_INT(70), |
| 2814 | [45] = MSM_GPIO_TO_INT(69), |
| 2815 | [46] = MSM_GPIO_TO_INT(67), |
| 2816 | [47] = MSM_GPIO_TO_INT(65), |
| 2817 | [48] = MSM_GPIO_TO_INT(58), |
| 2818 | [49] = MSM_GPIO_TO_INT(54), |
| 2819 | [50] = MSM_GPIO_TO_INT(52), |
| 2820 | [51] = MSM_GPIO_TO_INT(49), |
| 2821 | [52] = MSM_GPIO_TO_INT(40), |
| 2822 | [53] = MSM_GPIO_TO_INT(37), |
| 2823 | [54] = MSM_GPIO_TO_INT(24), |
| 2824 | [55] = MSM_GPIO_TO_INT(14), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2825 | }; |
| 2826 | |
Praveen Chidambaram | 7849901 | 2011-11-01 17:15:17 -0600 | [diff] [blame] | 2827 | static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2828 | TLMM_MSM_SUMMARY_IRQ, |
| 2829 | RPM_APCC_CPU0_GP_HIGH_IRQ, |
| 2830 | RPM_APCC_CPU0_GP_MEDIUM_IRQ, |
| 2831 | RPM_APCC_CPU0_GP_LOW_IRQ, |
| 2832 | RPM_APCC_CPU0_WAKE_UP_IRQ, |
| 2833 | RPM_APCC_CPU1_GP_HIGH_IRQ, |
| 2834 | RPM_APCC_CPU1_GP_MEDIUM_IRQ, |
| 2835 | RPM_APCC_CPU1_GP_LOW_IRQ, |
| 2836 | RPM_APCC_CPU1_WAKE_UP_IRQ, |
| 2837 | MSS_TO_APPS_IRQ_0, |
| 2838 | MSS_TO_APPS_IRQ_1, |
| 2839 | MSS_TO_APPS_IRQ_2, |
| 2840 | MSS_TO_APPS_IRQ_3, |
| 2841 | MSS_TO_APPS_IRQ_4, |
| 2842 | MSS_TO_APPS_IRQ_5, |
| 2843 | MSS_TO_APPS_IRQ_6, |
| 2844 | MSS_TO_APPS_IRQ_7, |
| 2845 | MSS_TO_APPS_IRQ_8, |
| 2846 | MSS_TO_APPS_IRQ_9, |
| 2847 | LPASS_SCSS_GP_LOW_IRQ, |
| 2848 | LPASS_SCSS_GP_MEDIUM_IRQ, |
| 2849 | LPASS_SCSS_GP_HIGH_IRQ, |
David Collins | 5e2b2fd | 2011-09-08 15:23:30 -0700 | [diff] [blame] | 2850 | SPS_MTI_30, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2851 | SPS_MTI_31, |
David Collins | 5e2b2fd | 2011-09-08 15:23:30 -0700 | [diff] [blame] | 2852 | RIVA_APSS_SPARE_IRQ, |
David Collins | 84ecd0a | 2011-09-27 21:11:11 -0700 | [diff] [blame] | 2853 | RIVA_APPS_WLAN_SMSM_IRQ, |
| 2854 | RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ, |
| 2855 | RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2856 | }; |
| 2857 | |
Praveen Chidambaram | 7849901 | 2011-11-01 17:15:17 -0600 | [diff] [blame] | 2858 | struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2859 | .irqs_m2a = msm_mpm_irqs_m2a, |
| 2860 | .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a), |
| 2861 | .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs, |
| 2862 | .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs), |
| 2863 | .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8, |
| 2864 | .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8, |
| 2865 | .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008, |
| 2866 | .mpm_apps_ipc_val = BIT(1), |
| 2867 | .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ, |
| 2868 | |
| 2869 | }; |
| 2870 | #endif |
| 2871 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2872 | #define LPASS_SLIMBUS_PHYS 0x28080000 |
| 2873 | #define LPASS_SLIMBUS_BAM_PHYS 0x28084000 |
Sagar Dharia | cc96945 | 2011-09-19 10:34:30 -0600 | [diff] [blame] | 2874 | #define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C) |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2875 | /* Board info for the slimbus slave device */ |
| 2876 | static struct resource slimbus_res[] = { |
| 2877 | { |
| 2878 | .start = LPASS_SLIMBUS_PHYS, |
| 2879 | .end = LPASS_SLIMBUS_PHYS + 8191, |
| 2880 | .flags = IORESOURCE_MEM, |
| 2881 | .name = "slimbus_physical", |
| 2882 | }, |
| 2883 | { |
| 2884 | .start = LPASS_SLIMBUS_BAM_PHYS, |
| 2885 | .end = LPASS_SLIMBUS_BAM_PHYS + 8191, |
| 2886 | .flags = IORESOURCE_MEM, |
| 2887 | .name = "slimbus_bam_physical", |
| 2888 | }, |
| 2889 | { |
Sagar Dharia | cc96945 | 2011-09-19 10:34:30 -0600 | [diff] [blame] | 2890 | .start = LPASS_SLIMBUS_SLEW, |
| 2891 | .end = LPASS_SLIMBUS_SLEW + 4 - 1, |
| 2892 | .flags = IORESOURCE_MEM, |
| 2893 | .name = "slimbus_slew_reg", |
| 2894 | }, |
| 2895 | { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 2896 | .start = SLIMBUS0_CORE_EE1_IRQ, |
| 2897 | .end = SLIMBUS0_CORE_EE1_IRQ, |
| 2898 | .flags = IORESOURCE_IRQ, |
| 2899 | .name = "slimbus_irq", |
| 2900 | }, |
| 2901 | { |
| 2902 | .start = SLIMBUS0_BAM_EE1_IRQ, |
| 2903 | .end = SLIMBUS0_BAM_EE1_IRQ, |
| 2904 | .flags = IORESOURCE_IRQ, |
| 2905 | .name = "slimbus_bam_irq", |
| 2906 | }, |
| 2907 | }; |
| 2908 | |
| 2909 | struct platform_device msm_slim_ctrl = { |
| 2910 | .name = "msm_slim_ctrl", |
| 2911 | .id = 1, |
| 2912 | .num_resources = ARRAY_SIZE(slimbus_res), |
| 2913 | .resource = slimbus_res, |
| 2914 | .dev = { |
| 2915 | .coherent_dma_mask = 0xffffffffULL, |
| 2916 | }, |
| 2917 | }; |
| 2918 | |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 2919 | static struct msm_dcvs_freq_entry grp3d_freq[] = { |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 2920 | {0, 900, 0, 0, 0}, |
| 2921 | {0, 950, 0, 0, 0}, |
| 2922 | {0, 950, 0, 0, 0}, |
| 2923 | {0, 1200, 1, 100, 100}, |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 2924 | }; |
| 2925 | |
| 2926 | static struct msm_dcvs_freq_entry grp2d_freq[] = { |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 2927 | {0, 900, 0, 0, 0}, |
| 2928 | {0, 950, 1, 100, 100}, |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 2929 | }; |
| 2930 | |
| 2931 | static struct msm_dcvs_core_info grp3d_core_info = { |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 2932 | .freq_tbl = &grp3d_freq[0], |
| 2933 | .core_param = { |
| 2934 | .core_type = MSM_DCVS_CORE_TYPE_GPU, |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 2935 | }, |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 2936 | .algo_param = { |
| 2937 | .disable_pc_threshold = 0, |
| 2938 | .em_win_size_min_us = 100000, |
| 2939 | .em_win_size_max_us = 300000, |
| 2940 | .em_max_util_pct = 97, |
| 2941 | .group_id = 0, |
| 2942 | .max_freq_chg_time_us = 100000, |
| 2943 | .slack_mode_dynamic = 0, |
| 2944 | .slack_weight_thresh_pct = 0, |
| 2945 | .slack_time_min_us = 39000, |
| 2946 | .slack_time_max_us = 39000, |
| 2947 | .ss_win_size_min_us = 1000000, |
| 2948 | .ss_win_size_max_us = 1000000, |
| 2949 | .ss_util_pct = 95, |
Steve Muckle | 8d0782e | 2012-12-06 14:31:00 -0800 | [diff] [blame^] | 2950 | .ss_no_corr_below_freq = 0, |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 2951 | }, |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 2952 | .energy_coeffs = { |
| 2953 | .active_coeff_a = 2492, |
| 2954 | .active_coeff_b = 0, |
| 2955 | .active_coeff_c = 0, |
| 2956 | |
| 2957 | .leakage_coeff_a = -17720, |
| 2958 | .leakage_coeff_b = 37, |
| 2959 | .leakage_coeff_c = 2729, |
| 2960 | .leakage_coeff_d = -277, |
| 2961 | }, |
| 2962 | .power_param = { |
| 2963 | .current_temp = 25, |
| 2964 | .num_freq = ARRAY_SIZE(grp3d_freq), |
| 2965 | } |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 2966 | }; |
| 2967 | |
| 2968 | static struct msm_dcvs_core_info grp2d_core_info = { |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 2969 | .freq_tbl = &grp2d_freq[0], |
| 2970 | .core_param = { |
| 2971 | .core_type = MSM_DCVS_CORE_TYPE_GPU, |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 2972 | }, |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 2973 | .algo_param = { |
| 2974 | .disable_pc_threshold = 0, |
| 2975 | .em_win_size_min_us = 100000, |
| 2976 | .em_win_size_max_us = 300000, |
| 2977 | .em_max_util_pct = 97, |
| 2978 | .group_id = 0, |
| 2979 | .max_freq_chg_time_us = 100000, |
| 2980 | .slack_mode_dynamic = 0, |
| 2981 | .slack_weight_thresh_pct = 0, |
| 2982 | .slack_time_min_us = 39000, |
| 2983 | .slack_time_max_us = 39000, |
| 2984 | .ss_win_size_min_us = 1000000, |
| 2985 | .ss_win_size_max_us = 1000000, |
| 2986 | .ss_util_pct = 95, |
Steve Muckle | 8d0782e | 2012-12-06 14:31:00 -0800 | [diff] [blame^] | 2987 | .ss_no_corr_below_freq = 0, |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 2988 | }, |
Abhijeet Dharmapurikar | 7e37e6e | 2012-08-23 18:58:44 -0700 | [diff] [blame] | 2989 | .energy_coeffs = { |
| 2990 | .active_coeff_a = 2492, |
| 2991 | .active_coeff_b = 0, |
| 2992 | .active_coeff_c = 0, |
| 2993 | |
| 2994 | .leakage_coeff_a = -17720, |
| 2995 | .leakage_coeff_b = 37, |
| 2996 | .leakage_coeff_c = 2729, |
| 2997 | .leakage_coeff_d = -277, |
| 2998 | }, |
| 2999 | .power_param = { |
| 3000 | .current_temp = 25, |
| 3001 | .num_freq = ARRAY_SIZE(grp2d_freq), |
| 3002 | } |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 3003 | }; |
| 3004 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3005 | #ifdef CONFIG_MSM_BUS_SCALING |
| 3006 | static struct msm_bus_vectors grp3d_init_vectors[] = { |
| 3007 | { |
| 3008 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 3009 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3010 | .ab = 0, |
| 3011 | .ib = 0, |
| 3012 | }, |
| 3013 | }; |
| 3014 | |
Lucille Sylvester | 34ec369 | 2011-08-16 16:28:04 -0600 | [diff] [blame] | 3015 | static struct msm_bus_vectors grp3d_low_vectors[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3016 | { |
| 3017 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 3018 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3019 | .ab = 0, |
Lucille Sylvester | 3efebb5 | 2012-01-17 12:58:38 -0700 | [diff] [blame] | 3020 | .ib = KGSL_CONVERT_TO_MBPS(1000), |
Lucille Sylvester | 34ec369 | 2011-08-16 16:28:04 -0600 | [diff] [blame] | 3021 | }, |
| 3022 | }; |
| 3023 | |
| 3024 | static struct msm_bus_vectors grp3d_nominal_low_vectors[] = { |
| 3025 | { |
| 3026 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 3027 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3028 | .ab = 0, |
Suman Tatiraju | 0123d18 | 2011-09-30 14:59:06 -0700 | [diff] [blame] | 3029 | .ib = KGSL_CONVERT_TO_MBPS(2048), |
Lucille Sylvester | 34ec369 | 2011-08-16 16:28:04 -0600 | [diff] [blame] | 3030 | }, |
| 3031 | }; |
| 3032 | |
| 3033 | static struct msm_bus_vectors grp3d_nominal_high_vectors[] = { |
| 3034 | { |
| 3035 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 3036 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3037 | .ab = 0, |
Suman Tatiraju | 0123d18 | 2011-09-30 14:59:06 -0700 | [diff] [blame] | 3038 | .ib = KGSL_CONVERT_TO_MBPS(2656), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3039 | }, |
| 3040 | }; |
| 3041 | |
| 3042 | static struct msm_bus_vectors grp3d_max_vectors[] = { |
| 3043 | { |
| 3044 | .src = MSM_BUS_MASTER_GRAPHICS_3D, |
| 3045 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3046 | .ab = 0, |
Suman Tatiraju | 0123d18 | 2011-09-30 14:59:06 -0700 | [diff] [blame] | 3047 | .ib = KGSL_CONVERT_TO_MBPS(3968), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3048 | }, |
| 3049 | }; |
| 3050 | |
| 3051 | static struct msm_bus_paths grp3d_bus_scale_usecases[] = { |
| 3052 | { |
| 3053 | ARRAY_SIZE(grp3d_init_vectors), |
| 3054 | grp3d_init_vectors, |
| 3055 | }, |
| 3056 | { |
Lucille Sylvester | 34ec369 | 2011-08-16 16:28:04 -0600 | [diff] [blame] | 3057 | ARRAY_SIZE(grp3d_low_vectors), |
| 3058 | grp3d_low_vectors, |
| 3059 | }, |
| 3060 | { |
| 3061 | ARRAY_SIZE(grp3d_nominal_low_vectors), |
| 3062 | grp3d_nominal_low_vectors, |
| 3063 | }, |
| 3064 | { |
| 3065 | ARRAY_SIZE(grp3d_nominal_high_vectors), |
| 3066 | grp3d_nominal_high_vectors, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3067 | }, |
| 3068 | { |
| 3069 | ARRAY_SIZE(grp3d_max_vectors), |
| 3070 | grp3d_max_vectors, |
| 3071 | }, |
| 3072 | }; |
| 3073 | |
| 3074 | static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = { |
| 3075 | grp3d_bus_scale_usecases, |
| 3076 | ARRAY_SIZE(grp3d_bus_scale_usecases), |
| 3077 | .name = "grp3d", |
| 3078 | }; |
| 3079 | |
| 3080 | static struct msm_bus_vectors grp2d0_init_vectors[] = { |
| 3081 | { |
| 3082 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0, |
| 3083 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3084 | .ab = 0, |
| 3085 | .ib = 0, |
| 3086 | }, |
| 3087 | }; |
| 3088 | |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3089 | static struct msm_bus_vectors grp2d0_nominal_vectors[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3090 | { |
| 3091 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0, |
| 3092 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3093 | .ab = 0, |
Lucille Sylvester | 3efebb5 | 2012-01-17 12:58:38 -0700 | [diff] [blame] | 3094 | .ib = KGSL_CONVERT_TO_MBPS(1000), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3095 | }, |
| 3096 | }; |
| 3097 | |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3098 | static struct msm_bus_vectors grp2d0_max_vectors[] = { |
| 3099 | { |
| 3100 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0, |
| 3101 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3102 | .ab = 0, |
| 3103 | .ib = KGSL_CONVERT_TO_MBPS(2048), |
| 3104 | }, |
| 3105 | }; |
| 3106 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3107 | static struct msm_bus_paths grp2d0_bus_scale_usecases[] = { |
| 3108 | { |
| 3109 | ARRAY_SIZE(grp2d0_init_vectors), |
| 3110 | grp2d0_init_vectors, |
| 3111 | }, |
| 3112 | { |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3113 | ARRAY_SIZE(grp2d0_nominal_vectors), |
| 3114 | grp2d0_nominal_vectors, |
| 3115 | }, |
| 3116 | { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3117 | ARRAY_SIZE(grp2d0_max_vectors), |
| 3118 | grp2d0_max_vectors, |
| 3119 | }, |
| 3120 | }; |
| 3121 | |
| 3122 | struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = { |
| 3123 | grp2d0_bus_scale_usecases, |
| 3124 | ARRAY_SIZE(grp2d0_bus_scale_usecases), |
| 3125 | .name = "grp2d0", |
| 3126 | }; |
| 3127 | |
| 3128 | static struct msm_bus_vectors grp2d1_init_vectors[] = { |
| 3129 | { |
| 3130 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1, |
| 3131 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3132 | .ab = 0, |
| 3133 | .ib = 0, |
| 3134 | }, |
| 3135 | }; |
| 3136 | |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3137 | static struct msm_bus_vectors grp2d1_nominal_vectors[] = { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3138 | { |
| 3139 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1, |
| 3140 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3141 | .ab = 0, |
Lucille Sylvester | 3efebb5 | 2012-01-17 12:58:38 -0700 | [diff] [blame] | 3142 | .ib = KGSL_CONVERT_TO_MBPS(1000), |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3143 | }, |
| 3144 | }; |
| 3145 | |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3146 | static struct msm_bus_vectors grp2d1_max_vectors[] = { |
| 3147 | { |
| 3148 | .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1, |
| 3149 | .dst = MSM_BUS_SLAVE_EBI_CH0, |
| 3150 | .ab = 0, |
| 3151 | .ib = KGSL_CONVERT_TO_MBPS(2048), |
| 3152 | }, |
| 3153 | }; |
| 3154 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3155 | static struct msm_bus_paths grp2d1_bus_scale_usecases[] = { |
| 3156 | { |
| 3157 | ARRAY_SIZE(grp2d1_init_vectors), |
| 3158 | grp2d1_init_vectors, |
| 3159 | }, |
| 3160 | { |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3161 | ARRAY_SIZE(grp2d1_nominal_vectors), |
| 3162 | grp2d1_nominal_vectors, |
| 3163 | }, |
| 3164 | { |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3165 | ARRAY_SIZE(grp2d1_max_vectors), |
| 3166 | grp2d1_max_vectors, |
| 3167 | }, |
| 3168 | }; |
| 3169 | |
| 3170 | struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = { |
| 3171 | grp2d1_bus_scale_usecases, |
| 3172 | ARRAY_SIZE(grp2d1_bus_scale_usecases), |
| 3173 | .name = "grp2d1", |
| 3174 | }; |
| 3175 | #endif |
| 3176 | |
| 3177 | static struct resource kgsl_3d0_resources[] = { |
| 3178 | { |
| 3179 | .name = KGSL_3D0_REG_MEMORY, |
| 3180 | .start = 0x04300000, /* GFX3D address */ |
| 3181 | .end = 0x0431ffff, |
| 3182 | .flags = IORESOURCE_MEM, |
| 3183 | }, |
| 3184 | { |
| 3185 | .name = KGSL_3D0_IRQ, |
| 3186 | .start = GFX3D_IRQ, |
| 3187 | .end = GFX3D_IRQ, |
| 3188 | .flags = IORESOURCE_IRQ, |
| 3189 | }, |
| 3190 | }; |
| 3191 | |
Carter Cooper | 3852cbb | 2012-08-20 22:11:42 -0600 | [diff] [blame] | 3192 | static const struct kgsl_iommu_ctx kgsl_3d0_iommu0_ctxs[] = { |
Shubhraprakash Das | eb6df1d | 2012-05-01 00:55:35 -0600 | [diff] [blame] | 3193 | { "gfx3d_user", 0 }, |
| 3194 | { "gfx3d_priv", 1 }, |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3195 | }; |
| 3196 | |
Carter Cooper | 3852cbb | 2012-08-20 22:11:42 -0600 | [diff] [blame] | 3197 | static const struct kgsl_iommu_ctx kgsl_3d0_iommu1_ctxs[] = { |
| 3198 | { "gfx3d1_user", 0 }, |
| 3199 | { "gfx3d1_priv", 1 }, |
| 3200 | }; |
| 3201 | |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3202 | static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = { |
| 3203 | { |
Carter Cooper | 3852cbb | 2012-08-20 22:11:42 -0600 | [diff] [blame] | 3204 | .iommu_ctxs = kgsl_3d0_iommu0_ctxs, |
| 3205 | .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu0_ctxs), |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3206 | .physstart = 0x07C00000, |
| 3207 | .physend = 0x07C00000 + SZ_1M - 1, |
| 3208 | }, |
Carter Cooper | 3852cbb | 2012-08-20 22:11:42 -0600 | [diff] [blame] | 3209 | { |
| 3210 | .iommu_ctxs = kgsl_3d0_iommu1_ctxs, |
| 3211 | .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu1_ctxs), |
| 3212 | .physstart = 0x07D00000, |
| 3213 | .physend = 0x07D00000 + SZ_1M - 1, |
| 3214 | }, |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3215 | }; |
| 3216 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3217 | static struct kgsl_device_platform_data kgsl_3d0_pdata = { |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3218 | .pwrlevel = { |
| 3219 | { |
| 3220 | .gpu_freq = 400000000, |
| 3221 | .bus_freq = 4, |
| 3222 | .io_fraction = 0, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3223 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3224 | { |
| 3225 | .gpu_freq = 300000000, |
| 3226 | .bus_freq = 3, |
| 3227 | .io_fraction = 33, |
| 3228 | }, |
| 3229 | { |
| 3230 | .gpu_freq = 200000000, |
| 3231 | .bus_freq = 2, |
| 3232 | .io_fraction = 100, |
| 3233 | }, |
| 3234 | { |
| 3235 | .gpu_freq = 128000000, |
| 3236 | .bus_freq = 1, |
| 3237 | .io_fraction = 100, |
| 3238 | }, |
| 3239 | { |
| 3240 | .gpu_freq = 27000000, |
| 3241 | .bus_freq = 0, |
| 3242 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3243 | }, |
Lucille Sylvester | 67b4c53 | 2012-02-08 11:24:31 -0800 | [diff] [blame] | 3244 | .init_level = 1, |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 3245 | .num_levels = ARRAY_SIZE(grp3d_freq) + 1, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3246 | .set_grp_async = NULL, |
Lucille Sylvester | 5dc6751 | 2012-03-27 15:07:58 -0600 | [diff] [blame] | 3247 | .idle_timeout = HZ/12, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3248 | .nap_allowed = true, |
| 3249 | .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3250 | #ifdef CONFIG_MSM_BUS_SCALING |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3251 | .bus_scale_table = &grp3d_bus_scale_pdata, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3252 | #endif |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3253 | .iommu_data = kgsl_3d0_iommu_data, |
| 3254 | .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data), |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 3255 | .core_info = &grp3d_core_info, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3256 | }; |
| 3257 | |
| 3258 | struct platform_device msm_kgsl_3d0 = { |
| 3259 | .name = "kgsl-3d0", |
| 3260 | .id = 0, |
| 3261 | .num_resources = ARRAY_SIZE(kgsl_3d0_resources), |
| 3262 | .resource = kgsl_3d0_resources, |
| 3263 | .dev = { |
| 3264 | .platform_data = &kgsl_3d0_pdata, |
| 3265 | }, |
| 3266 | }; |
| 3267 | |
| 3268 | static struct resource kgsl_2d0_resources[] = { |
| 3269 | { |
| 3270 | .name = KGSL_2D0_REG_MEMORY, |
| 3271 | .start = 0x04100000, /* Z180 base address */ |
| 3272 | .end = 0x04100FFF, |
| 3273 | .flags = IORESOURCE_MEM, |
| 3274 | }, |
| 3275 | { |
| 3276 | .name = KGSL_2D0_IRQ, |
| 3277 | .start = GFX2D0_IRQ, |
| 3278 | .end = GFX2D0_IRQ, |
| 3279 | .flags = IORESOURCE_IRQ, |
| 3280 | }, |
| 3281 | }; |
| 3282 | |
Shubhraprakash Das | eb6df1d | 2012-05-01 00:55:35 -0600 | [diff] [blame] | 3283 | static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = { |
| 3284 | { "gfx2d0_2d0", 0 }, |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3285 | }; |
| 3286 | |
| 3287 | static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = { |
| 3288 | { |
Shubhraprakash Das | eb6df1d | 2012-05-01 00:55:35 -0600 | [diff] [blame] | 3289 | .iommu_ctxs = kgsl_2d0_iommu_ctxs, |
| 3290 | .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs), |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3291 | .physstart = 0x07D00000, |
| 3292 | .physend = 0x07D00000 + SZ_1M - 1, |
| 3293 | }, |
| 3294 | }; |
| 3295 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3296 | static struct kgsl_device_platform_data kgsl_2d0_pdata = { |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3297 | .pwrlevel = { |
| 3298 | { |
| 3299 | .gpu_freq = 200000000, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3300 | .bus_freq = 2, |
| 3301 | }, |
| 3302 | { |
| 3303 | .gpu_freq = 96000000, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3304 | .bus_freq = 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3305 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3306 | { |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3307 | .gpu_freq = 27000000, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3308 | .bus_freq = 0, |
| 3309 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3310 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3311 | .init_level = 0, |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 3312 | .num_levels = ARRAY_SIZE(grp2d_freq) + 1, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3313 | .set_grp_async = NULL, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3314 | .idle_timeout = HZ/5, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3315 | .nap_allowed = true, |
| 3316 | .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3317 | #ifdef CONFIG_MSM_BUS_SCALING |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3318 | .bus_scale_table = &grp2d0_bus_scale_pdata, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3319 | #endif |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3320 | .iommu_data = kgsl_2d0_iommu_data, |
| 3321 | .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data), |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 3322 | .core_info = &grp2d_core_info, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3323 | }; |
| 3324 | |
| 3325 | struct platform_device msm_kgsl_2d0 = { |
| 3326 | .name = "kgsl-2d0", |
| 3327 | .id = 0, |
| 3328 | .num_resources = ARRAY_SIZE(kgsl_2d0_resources), |
| 3329 | .resource = kgsl_2d0_resources, |
| 3330 | .dev = { |
| 3331 | .platform_data = &kgsl_2d0_pdata, |
| 3332 | }, |
| 3333 | }; |
| 3334 | |
Shubhraprakash Das | eb6df1d | 2012-05-01 00:55:35 -0600 | [diff] [blame] | 3335 | static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = { |
| 3336 | { "gfx2d1_2d1", 0 }, |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3337 | }; |
| 3338 | |
| 3339 | static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = { |
| 3340 | { |
Shubhraprakash Das | eb6df1d | 2012-05-01 00:55:35 -0600 | [diff] [blame] | 3341 | .iommu_ctxs = kgsl_2d1_iommu_ctxs, |
| 3342 | .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs), |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3343 | .physstart = 0x07E00000, |
| 3344 | .physend = 0x07E00000 + SZ_1M - 1, |
| 3345 | }, |
| 3346 | }; |
| 3347 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3348 | static struct resource kgsl_2d1_resources[] = { |
| 3349 | { |
| 3350 | .name = KGSL_2D1_REG_MEMORY, |
| 3351 | .start = 0x04200000, /* Z180 device 1 base address */ |
| 3352 | .end = 0x04200FFF, |
| 3353 | .flags = IORESOURCE_MEM, |
| 3354 | }, |
| 3355 | { |
| 3356 | .name = KGSL_2D1_IRQ, |
| 3357 | .start = GFX2D1_IRQ, |
| 3358 | .end = GFX2D1_IRQ, |
| 3359 | .flags = IORESOURCE_IRQ, |
| 3360 | }, |
| 3361 | }; |
| 3362 | |
| 3363 | static struct kgsl_device_platform_data kgsl_2d1_pdata = { |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3364 | .pwrlevel = { |
| 3365 | { |
| 3366 | .gpu_freq = 200000000, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3367 | .bus_freq = 2, |
| 3368 | }, |
| 3369 | { |
| 3370 | .gpu_freq = 96000000, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3371 | .bus_freq = 1, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3372 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3373 | { |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3374 | .gpu_freq = 27000000, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3375 | .bus_freq = 0, |
| 3376 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3377 | }, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3378 | .init_level = 0, |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 3379 | .num_levels = ARRAY_SIZE(grp2d_freq) + 1, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3380 | .set_grp_async = NULL, |
Lucille Sylvester | 808eca2 | 2011-11-03 10:26:29 -0700 | [diff] [blame] | 3381 | .idle_timeout = HZ/5, |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3382 | .nap_allowed = true, |
| 3383 | .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3384 | #ifdef CONFIG_MSM_BUS_SCALING |
Lucille Sylvester | dce84cd | 2011-10-12 14:15:37 -0600 | [diff] [blame] | 3385 | .bus_scale_table = &grp2d1_bus_scale_pdata, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3386 | #endif |
Jordan Crouse | 46cf4bb | 2012-02-21 08:54:52 -0700 | [diff] [blame] | 3387 | .iommu_data = kgsl_2d1_iommu_data, |
| 3388 | .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data), |
Lucille Sylvester | 6e36241 | 2011-12-09 16:21:42 -0700 | [diff] [blame] | 3389 | .core_info = &grp2d_core_info, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3390 | }; |
| 3391 | |
| 3392 | struct platform_device msm_kgsl_2d1 = { |
| 3393 | .name = "kgsl-2d1", |
| 3394 | .id = 1, |
| 3395 | .num_resources = ARRAY_SIZE(kgsl_2d1_resources), |
| 3396 | .resource = kgsl_2d1_resources, |
| 3397 | .dev = { |
| 3398 | .platform_data = &kgsl_2d1_pdata, |
| 3399 | }, |
| 3400 | }; |
| 3401 | |
| 3402 | #ifdef CONFIG_MSM_GEMINI |
| 3403 | static struct resource msm_gemini_resources[] = { |
| 3404 | { |
| 3405 | .start = 0x04600000, |
| 3406 | .end = 0x04600000 + SZ_1M - 1, |
| 3407 | .flags = IORESOURCE_MEM, |
| 3408 | }, |
| 3409 | { |
| 3410 | .start = JPEG_IRQ, |
| 3411 | .end = JPEG_IRQ, |
| 3412 | .flags = IORESOURCE_IRQ, |
| 3413 | }, |
| 3414 | }; |
| 3415 | |
| 3416 | struct platform_device msm8960_gemini_device = { |
| 3417 | .name = "msm_gemini", |
| 3418 | .resource = msm_gemini_resources, |
| 3419 | .num_resources = ARRAY_SIZE(msm_gemini_resources), |
| 3420 | }; |
| 3421 | #endif |
| 3422 | |
Kalyani Oruganti | 465d1e1 | 2012-05-15 10:23:05 -0700 | [diff] [blame] | 3423 | #ifdef CONFIG_MSM_MERCURY |
| 3424 | static struct resource msm_mercury_resources[] = { |
| 3425 | { |
| 3426 | .start = 0x05000000, |
| 3427 | .end = 0x05000000 + SZ_1M - 1, |
| 3428 | .name = "mercury_resource_base", |
| 3429 | .flags = IORESOURCE_MEM, |
| 3430 | }, |
| 3431 | { |
| 3432 | .start = JPEGD_IRQ, |
| 3433 | .end = JPEGD_IRQ, |
| 3434 | .flags = IORESOURCE_IRQ, |
| 3435 | }, |
| 3436 | }; |
| 3437 | struct platform_device msm8960_mercury_device = { |
| 3438 | .name = "msm_mercury", |
| 3439 | .resource = msm_mercury_resources, |
| 3440 | .num_resources = ARRAY_SIZE(msm_mercury_resources), |
| 3441 | }; |
| 3442 | #endif |
| 3443 | |
Praveen Chidambaram | 7849901 | 2011-11-01 17:15:17 -0600 | [diff] [blame] | 3444 | struct msm_rpm_platform_data msm8960_rpm_data __initdata = { |
| 3445 | .reg_base_addrs = { |
| 3446 | [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE, |
| 3447 | [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400, |
| 3448 | [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600, |
| 3449 | [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00, |
| 3450 | }, |
| 3451 | .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ, |
Stephen Boyd | f61255e | 2012-02-24 14:31:09 -0800 | [diff] [blame] | 3452 | .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ, |
Praveen Chidambaram | e396ce6 | 2012-03-30 11:15:57 -0600 | [diff] [blame] | 3453 | .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ, |
Praveen Chidambaram | 7849901 | 2011-11-01 17:15:17 -0600 | [diff] [blame] | 3454 | .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008, |
| 3455 | .ipc_rpm_val = 4, |
| 3456 | .target_id = { |
| 3457 | MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4), |
| 3458 | MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4), |
| 3459 | MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8), |
| 3460 | MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1), |
| 3461 | MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1), |
| 3462 | MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1), |
| 3463 | MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1), |
| 3464 | MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1), |
| 3465 | MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1), |
| 3466 | MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1), |
| 3467 | MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1), |
| 3468 | MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1), |
| 3469 | MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1), |
| 3470 | MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1), |
| 3471 | MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1), |
| 3472 | MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1), |
| 3473 | MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0, |
| 3474 | APPS_FABRIC_CFG_HALT, 2), |
| 3475 | MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0, |
| 3476 | APPS_FABRIC_CFG_CLKMOD, 3), |
| 3477 | MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL, |
| 3478 | APPS_FABRIC_CFG_IOCTL, 1), |
| 3479 | MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12), |
| 3480 | MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0, |
| 3481 | SYS_FABRIC_CFG_HALT, 2), |
| 3482 | MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0, |
| 3483 | SYS_FABRIC_CFG_CLKMOD, 3), |
| 3484 | MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL, |
| 3485 | SYS_FABRIC_CFG_IOCTL, 1), |
| 3486 | MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0, |
| 3487 | SYSTEM_FABRIC_ARB, 29), |
| 3488 | MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0, |
| 3489 | MMSS_FABRIC_CFG_HALT, 2), |
| 3490 | MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0, |
| 3491 | MMSS_FABRIC_CFG_CLKMOD, 3), |
| 3492 | MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL, |
| 3493 | MMSS_FABRIC_CFG_IOCTL, 1), |
| 3494 | MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23), |
| 3495 | MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2), |
| 3496 | MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2), |
| 3497 | MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2), |
| 3498 | MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2), |
| 3499 | MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2), |
| 3500 | MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2), |
| 3501 | MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2), |
| 3502 | MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2), |
| 3503 | MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2), |
| 3504 | MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2), |
| 3505 | MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2), |
| 3506 | MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2), |
| 3507 | MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2), |
| 3508 | MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2), |
| 3509 | MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2), |
| 3510 | MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2), |
| 3511 | MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2), |
| 3512 | MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2), |
| 3513 | MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2), |
| 3514 | MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2), |
| 3515 | MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2), |
| 3516 | MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2), |
| 3517 | MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2), |
| 3518 | MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2), |
| 3519 | MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2), |
| 3520 | MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2), |
| 3521 | MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2), |
| 3522 | MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2), |
| 3523 | MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2), |
| 3524 | MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2), |
| 3525 | MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2), |
| 3526 | MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2), |
| 3527 | MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2), |
| 3528 | MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2), |
| 3529 | MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2), |
| 3530 | MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2), |
| 3531 | MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2), |
| 3532 | MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2), |
| 3533 | MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2), |
| 3534 | MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1), |
| 3535 | MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1), |
| 3536 | MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1), |
| 3537 | MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1), |
| 3538 | MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1), |
| 3539 | MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1), |
| 3540 | MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1), |
| 3541 | MSM_RPM_MAP(8960, NCP_0, NCP, 2), |
| 3542 | MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1), |
| 3543 | MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1), |
| 3544 | MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1), |
| 3545 | MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2), |
| 3546 | MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1), |
| 3547 | }, |
| 3548 | .target_status = { |
| 3549 | MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR), |
| 3550 | MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR), |
| 3551 | MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD), |
| 3552 | MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0), |
| 3553 | MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1), |
| 3554 | MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2), |
| 3555 | MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0), |
| 3556 | MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE), |
| 3557 | MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL), |
| 3558 | MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK), |
| 3559 | MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK), |
| 3560 | MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK), |
| 3561 | MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK), |
| 3562 | MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK), |
| 3563 | MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK), |
| 3564 | MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK), |
| 3565 | MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK), |
| 3566 | MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK), |
| 3567 | MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK), |
| 3568 | MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT), |
| 3569 | MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD), |
| 3570 | MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL), |
| 3571 | MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB), |
| 3572 | MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT), |
| 3573 | MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD), |
| 3574 | MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL), |
| 3575 | MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB), |
| 3576 | MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT), |
| 3577 | MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD), |
| 3578 | MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL), |
| 3579 | MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB), |
| 3580 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0), |
| 3581 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1), |
| 3582 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0), |
| 3583 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1), |
| 3584 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0), |
| 3585 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1), |
| 3586 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0), |
| 3587 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1), |
| 3588 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0), |
| 3589 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1), |
| 3590 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0), |
| 3591 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1), |
| 3592 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0), |
| 3593 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1), |
| 3594 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0), |
| 3595 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1), |
| 3596 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0), |
| 3597 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1), |
| 3598 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0), |
| 3599 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1), |
| 3600 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0), |
| 3601 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1), |
| 3602 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0), |
| 3603 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1), |
| 3604 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0), |
| 3605 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1), |
| 3606 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0), |
| 3607 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1), |
| 3608 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0), |
| 3609 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1), |
| 3610 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0), |
| 3611 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1), |
| 3612 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0), |
| 3613 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1), |
| 3614 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0), |
| 3615 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1), |
| 3616 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0), |
| 3617 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1), |
| 3618 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0), |
| 3619 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1), |
| 3620 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0), |
| 3621 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1), |
| 3622 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0), |
| 3623 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1), |
| 3624 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0), |
| 3625 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1), |
| 3626 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0), |
| 3627 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1), |
| 3628 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0), |
| 3629 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1), |
| 3630 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0), |
| 3631 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1), |
| 3632 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0), |
| 3633 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1), |
| 3634 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0), |
| 3635 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1), |
| 3636 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0), |
| 3637 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1), |
| 3638 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0), |
| 3639 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1), |
| 3640 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0), |
| 3641 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1), |
| 3642 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0), |
| 3643 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1), |
| 3644 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0), |
| 3645 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1), |
| 3646 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0), |
| 3647 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1), |
| 3648 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0), |
| 3649 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1), |
| 3650 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0), |
| 3651 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1), |
| 3652 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0), |
| 3653 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1), |
| 3654 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0), |
| 3655 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1), |
| 3656 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0), |
| 3657 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1), |
| 3658 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1), |
| 3659 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2), |
| 3660 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3), |
| 3661 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4), |
| 3662 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5), |
| 3663 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6), |
| 3664 | MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7), |
| 3665 | MSM_RPM_STATUS_ID_MAP(8960, NCP_0), |
| 3666 | MSM_RPM_STATUS_ID_MAP(8960, NCP_1), |
| 3667 | MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS), |
| 3668 | MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH), |
| 3669 | MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH), |
| 3670 | MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0), |
| 3671 | MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1), |
| 3672 | MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE), |
| 3673 | MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE), |
| 3674 | }, |
| 3675 | .target_ctrl_id = { |
| 3676 | MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR), |
| 3677 | MSM_RPM_CTRL_MAP(8960, VERSION_MINOR), |
| 3678 | MSM_RPM_CTRL_MAP(8960, VERSION_BUILD), |
| 3679 | MSM_RPM_CTRL_MAP(8960, REQ_CTX_0), |
| 3680 | MSM_RPM_CTRL_MAP(8960, REQ_SEL_0), |
| 3681 | MSM_RPM_CTRL_MAP(8960, ACK_CTX_0), |
| 3682 | MSM_RPM_CTRL_MAP(8960, ACK_SEL_0), |
| 3683 | }, |
| 3684 | .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE, |
| 3685 | .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION, |
| 3686 | .sel_last = MSM_RPM_8960_SEL_LAST, |
| 3687 | .ver = {3, 0, 0}, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3688 | }; |
Praveen Chidambaram | 8985b01 | 2011-12-16 13:38:59 -0700 | [diff] [blame] | 3689 | |
Praveen Chidambaram | 7849901 | 2011-11-01 17:15:17 -0600 | [diff] [blame] | 3690 | struct platform_device msm8960_rpm_device = { |
Maheshkumar Sivasubramanian | 9c8cdc9 | 2011-09-12 14:11:30 -0600 | [diff] [blame] | 3691 | .name = "msm_rpm", |
| 3692 | .id = -1, |
| 3693 | }; |
| 3694 | |
Praveen Chidambaram | 7849901 | 2011-11-01 17:15:17 -0600 | [diff] [blame] | 3695 | static struct msm_rpm_log_platform_data msm_rpm_log_pdata = { |
| 3696 | .phys_addr_base = 0x0010C000, |
| 3697 | .reg_offsets = { |
| 3698 | [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080, |
| 3699 | [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0, |
| 3700 | }, |
| 3701 | .phys_size = SZ_8K, |
| 3702 | .log_len = 4096, /* log's buffer length in bytes */ |
| 3703 | .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */ |
| 3704 | }; |
| 3705 | |
| 3706 | struct platform_device msm8960_rpm_log_device = { |
| 3707 | .name = "msm_rpm_log", |
| 3708 | .id = -1, |
| 3709 | .dev = { |
| 3710 | .platform_data = &msm_rpm_log_pdata, |
| 3711 | }, |
| 3712 | }; |
| 3713 | |
Praveen Chidambaram | 7a71223 | 2011-10-28 13:39:45 -0600 | [diff] [blame] | 3714 | static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = { |
Anji Jonnala | a1a1c3b | 2012-09-18 19:20:21 +0530 | [diff] [blame] | 3715 | .phys_addr_base = 0x0010DD04, |
| 3716 | .phys_size = SZ_256, |
Praveen Chidambaram | 7a71223 | 2011-10-28 13:39:45 -0600 | [diff] [blame] | 3717 | }; |
| 3718 | |
Praveen Chidambaram | 7849901 | 2011-11-01 17:15:17 -0600 | [diff] [blame] | 3719 | struct platform_device msm8960_rpm_stat_device = { |
Praveen Chidambaram | 7a71223 | 2011-10-28 13:39:45 -0600 | [diff] [blame] | 3720 | .name = "msm_rpm_stat", |
| 3721 | .id = -1, |
| 3722 | .dev = { |
| 3723 | .platform_data = &msm_rpm_stat_pdata, |
| 3724 | }, |
| 3725 | }; |
Maheshkumar Sivasubramanian | 9c8cdc9 | 2011-09-12 14:11:30 -0600 | [diff] [blame] | 3726 | |
Anji Jonnala | 2a8bd31 | 2012-11-01 13:11:42 +0530 | [diff] [blame] | 3727 | static struct resource resources_rpm_master_stats[] = { |
| 3728 | { |
| 3729 | .start = MSM8960_RPM_MASTER_STATS_BASE, |
| 3730 | .end = MSM8960_RPM_MASTER_STATS_BASE + SZ_256, |
| 3731 | .flags = IORESOURCE_MEM, |
| 3732 | }, |
| 3733 | }; |
| 3734 | |
| 3735 | static char *master_names[] = { |
| 3736 | "KPSS", |
| 3737 | "GPSS", |
| 3738 | "LPASS", |
| 3739 | "RIVA", |
| 3740 | "DSPS", |
| 3741 | }; |
| 3742 | |
| 3743 | static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = { |
| 3744 | .masters = master_names, |
| 3745 | .nomasters = ARRAY_SIZE(master_names), |
| 3746 | }; |
| 3747 | |
| 3748 | struct platform_device msm8960_rpm_master_stat_device = { |
| 3749 | .name = "msm_rpm_master_stat", |
| 3750 | .id = -1, |
| 3751 | .num_resources = ARRAY_SIZE(resources_rpm_master_stats), |
| 3752 | .resource = resources_rpm_master_stats, |
| 3753 | .dev = { |
| 3754 | .platform_data = &msm_rpm_master_stat_pdata, |
| 3755 | }, |
| 3756 | }; |
| 3757 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3758 | struct platform_device msm_bus_sys_fabric = { |
| 3759 | .name = "msm_bus_fabric", |
| 3760 | .id = MSM_BUS_FAB_SYSTEM, |
| 3761 | }; |
| 3762 | struct platform_device msm_bus_apps_fabric = { |
| 3763 | .name = "msm_bus_fabric", |
| 3764 | .id = MSM_BUS_FAB_APPSS, |
| 3765 | }; |
| 3766 | struct platform_device msm_bus_mm_fabric = { |
| 3767 | .name = "msm_bus_fabric", |
| 3768 | .id = MSM_BUS_FAB_MMSS, |
| 3769 | }; |
| 3770 | struct platform_device msm_bus_sys_fpb = { |
| 3771 | .name = "msm_bus_fabric", |
| 3772 | .id = MSM_BUS_FAB_SYSTEM_FPB, |
| 3773 | }; |
| 3774 | struct platform_device msm_bus_cpss_fpb = { |
| 3775 | .name = "msm_bus_fabric", |
| 3776 | .id = MSM_BUS_FAB_CPSS_FPB, |
| 3777 | }; |
| 3778 | |
| 3779 | /* Sensors DSPS platform data */ |
| 3780 | #ifdef CONFIG_MSM_DSPS |
| 3781 | |
Vikram Mulukutla | ac682bb | 2012-09-20 14:06:23 -0700 | [diff] [blame] | 3782 | #define PPSS_DSPS_TCM_CODE_BASE 0x12000000 |
| 3783 | #define PPSS_DSPS_TCM_CODE_SIZE 0x28000 |
| 3784 | #define PPSS_DSPS_TCM_BUF_BASE 0x12040000 |
| 3785 | #define PPSS_DSPS_TCM_BUF_SIZE 0x4000 |
| 3786 | #define PPSS_DSPS_PIPE_BASE 0x12800000 |
| 3787 | #define PPSS_DSPS_PIPE_SIZE 0x4000 |
| 3788 | #define PPSS_DSPS_DDR_BASE 0x8fe00000 |
| 3789 | #define PPSS_DSPS_DDR_SIZE 0x100000 |
| 3790 | #define PPSS_SMEM_BASE 0x80000000 |
| 3791 | #define PPSS_SMEM_SIZE 0x200000 |
| 3792 | #define PPSS_REG_PHYS_BASE 0x12080000 |
| 3793 | #define PPSS_WDOG_UNMASKED_INT_EN 0x1808 |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3794 | |
| 3795 | static struct dsps_clk_info dsps_clks[] = {}; |
| 3796 | static struct dsps_regulator_info dsps_regs[] = {}; |
| 3797 | |
| 3798 | /* |
| 3799 | * Note: GPIOs field is intialized in run-time at the function |
| 3800 | * msm8960_init_dsps(). |
| 3801 | */ |
| 3802 | |
| 3803 | struct msm_dsps_platform_data msm_dsps_pdata = { |
| 3804 | .clks = dsps_clks, |
| 3805 | .clks_num = ARRAY_SIZE(dsps_clks), |
| 3806 | .gpios = NULL, |
| 3807 | .gpios_num = 0, |
| 3808 | .regs = dsps_regs, |
| 3809 | .regs_num = ARRAY_SIZE(dsps_regs), |
| 3810 | .dsps_pwr_ctl_en = 1, |
karthik karuppasamy | 1a1c6b0 | 2012-05-29 15:16:32 -0700 | [diff] [blame] | 3811 | .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE, |
| 3812 | .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE, |
| 3813 | .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE, |
| 3814 | .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE, |
| 3815 | .pipe_start = PPSS_DSPS_PIPE_BASE, |
| 3816 | .pipe_size = PPSS_DSPS_PIPE_SIZE, |
| 3817 | .ddr_start = PPSS_DSPS_DDR_BASE, |
| 3818 | .ddr_size = PPSS_DSPS_DDR_SIZE, |
| 3819 | .smem_start = PPSS_SMEM_BASE, |
| 3820 | .smem_size = PPSS_SMEM_SIZE, |
Vikram Mulukutla | ac682bb | 2012-09-20 14:06:23 -0700 | [diff] [blame] | 3821 | .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3822 | .signature = DSPS_SIGNATURE, |
| 3823 | }; |
| 3824 | |
| 3825 | static struct resource msm_dsps_resources[] = { |
| 3826 | { |
| 3827 | .start = PPSS_REG_PHYS_BASE, |
| 3828 | .end = PPSS_REG_PHYS_BASE + SZ_8K - 1, |
| 3829 | .name = "ppss_reg", |
| 3830 | .flags = IORESOURCE_MEM, |
| 3831 | }, |
Wentao Xu | a55500b | 2011-08-16 18:15:04 -0400 | [diff] [blame] | 3832 | { |
| 3833 | .start = PPSS_WDOG_TIMER_IRQ, |
| 3834 | .end = PPSS_WDOG_TIMER_IRQ, |
| 3835 | .name = "ppss_wdog", |
| 3836 | .flags = IORESOURCE_IRQ, |
| 3837 | }, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 3838 | }; |
| 3839 | |
| 3840 | struct platform_device msm_dsps_device = { |
| 3841 | .name = "msm_dsps", |
| 3842 | .id = 0, |
| 3843 | .num_resources = ARRAY_SIZE(msm_dsps_resources), |
| 3844 | .resource = msm_dsps_resources, |
| 3845 | .dev.platform_data = &msm_dsps_pdata, |
| 3846 | }; |
| 3847 | |
| 3848 | #endif /* CONFIG_MSM_DSPS */ |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3849 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3850 | #define CORESIGHT_PHYS_BASE 0x01A00000 |
| 3851 | #define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000) |
| 3852 | #define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000) |
| 3853 | #define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000) |
| 3854 | #define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000) |
| 3855 | #define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000) |
| 3856 | #define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000) |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3857 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3858 | #define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000) |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3859 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3860 | static struct resource coresight_tpiu_resources[] = { |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3861 | { |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3862 | .start = CORESIGHT_TPIU_PHYS_BASE, |
| 3863 | .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1, |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3864 | .flags = IORESOURCE_MEM, |
| 3865 | }, |
| 3866 | }; |
| 3867 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3868 | static struct coresight_platform_data coresight_tpiu_pdata = { |
| 3869 | .id = 0, |
| 3870 | .name = "coresight-tpiu", |
| 3871 | .nr_inports = 1, |
| 3872 | .nr_outports = 0, |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3873 | }; |
| 3874 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3875 | struct platform_device coresight_tpiu_device = { |
| 3876 | .name = "coresight-tpiu", |
| 3877 | .id = 0, |
| 3878 | .num_resources = ARRAY_SIZE(coresight_tpiu_resources), |
| 3879 | .resource = coresight_tpiu_resources, |
| 3880 | .dev = { |
| 3881 | .platform_data = &coresight_tpiu_pdata, |
| 3882 | }, |
| 3883 | }; |
| 3884 | |
| 3885 | static struct resource coresight_etb_resources[] = { |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3886 | { |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3887 | .start = CORESIGHT_ETB_PHYS_BASE, |
| 3888 | .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1, |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3889 | .flags = IORESOURCE_MEM, |
| 3890 | }, |
| 3891 | }; |
| 3892 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3893 | static struct coresight_platform_data coresight_etb_pdata = { |
| 3894 | .id = 1, |
| 3895 | .name = "coresight-etb", |
| 3896 | .nr_inports = 1, |
| 3897 | .nr_outports = 0, |
| 3898 | .default_sink = true, |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3899 | }; |
| 3900 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3901 | struct platform_device coresight_etb_device = { |
| 3902 | .name = "coresight-etb", |
| 3903 | .id = 0, |
| 3904 | .num_resources = ARRAY_SIZE(coresight_etb_resources), |
| 3905 | .resource = coresight_etb_resources, |
| 3906 | .dev = { |
| 3907 | .platform_data = &coresight_etb_pdata, |
| 3908 | }, |
| 3909 | }; |
| 3910 | |
| 3911 | static struct resource coresight_funnel_resources[] = { |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3912 | { |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3913 | .start = CORESIGHT_FUNNEL_PHYS_BASE, |
| 3914 | .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1, |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3915 | .flags = IORESOURCE_MEM, |
| 3916 | }, |
| 3917 | }; |
| 3918 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3919 | static const int coresight_funnel_outports[] = { 0, 1 }; |
| 3920 | static const int coresight_funnel_child_ids[] = { 0, 1 }; |
| 3921 | static const int coresight_funnel_child_ports[] = { 0, 0 }; |
| 3922 | |
| 3923 | static struct coresight_platform_data coresight_funnel_pdata = { |
| 3924 | .id = 2, |
| 3925 | .name = "coresight-funnel", |
| 3926 | .nr_inports = 4, |
| 3927 | .outports = coresight_funnel_outports, |
| 3928 | .child_ids = coresight_funnel_child_ids, |
| 3929 | .child_ports = coresight_funnel_child_ports, |
| 3930 | .nr_outports = ARRAY_SIZE(coresight_funnel_outports), |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3931 | }; |
| 3932 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3933 | struct platform_device coresight_funnel_device = { |
| 3934 | .name = "coresight-funnel", |
| 3935 | .id = 0, |
| 3936 | .num_resources = ARRAY_SIZE(coresight_funnel_resources), |
| 3937 | .resource = coresight_funnel_resources, |
| 3938 | .dev = { |
| 3939 | .platform_data = &coresight_funnel_pdata, |
| 3940 | }, |
| 3941 | }; |
| 3942 | |
| 3943 | static struct resource coresight_stm_resources[] = { |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3944 | { |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3945 | .start = CORESIGHT_STM_PHYS_BASE, |
| 3946 | .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1, |
| 3947 | .flags = IORESOURCE_MEM, |
| 3948 | }, |
| 3949 | { |
| 3950 | .start = CORESIGHT_STM_CHANNEL_PHYS_BASE, |
| 3951 | .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1, |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3952 | .flags = IORESOURCE_MEM, |
| 3953 | }, |
| 3954 | }; |
| 3955 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3956 | static const int coresight_stm_outports[] = { 0 }; |
| 3957 | static const int coresight_stm_child_ids[] = { 2 }; |
| 3958 | static const int coresight_stm_child_ports[] = { 2 }; |
| 3959 | |
| 3960 | static struct coresight_platform_data coresight_stm_pdata = { |
| 3961 | .id = 3, |
| 3962 | .name = "coresight-stm", |
| 3963 | .nr_inports = 0, |
| 3964 | .outports = coresight_stm_outports, |
| 3965 | .child_ids = coresight_stm_child_ids, |
| 3966 | .child_ports = coresight_stm_child_ports, |
| 3967 | .nr_outports = ARRAY_SIZE(coresight_stm_outports), |
Pratik Patel | 7831c08 | 2011-06-08 21:44:37 -0700 | [diff] [blame] | 3968 | }; |
| 3969 | |
Pratik Patel | 3b0ca88 | 2012-06-01 16:54:14 -0700 | [diff] [blame] | 3970 | struct platform_device coresight_stm_device = { |
| 3971 | .name = "coresight-stm", |
| 3972 | .id = 0, |
| 3973 | .num_resources = ARRAY_SIZE(coresight_stm_resources), |
| 3974 | .resource = coresight_stm_resources, |
| 3975 | .dev = { |
| 3976 | .platform_data = &coresight_stm_pdata, |
| 3977 | }, |
| 3978 | }; |
| 3979 | |
| 3980 | static struct resource coresight_etm0_resources[] = { |
| 3981 | { |
| 3982 | .start = CORESIGHT_ETM0_PHYS_BASE, |
| 3983 | .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1, |
| 3984 | .flags = IORESOURCE_MEM, |
| 3985 | }, |
| 3986 | }; |
| 3987 | |
| 3988 | static const int coresight_etm0_outports[] = { 0 }; |
| 3989 | static const int coresight_etm0_child_ids[] = { 2 }; |
| 3990 | static const int coresight_etm0_child_ports[] = { 0 }; |
| 3991 | |
| 3992 | static struct coresight_platform_data coresight_etm0_pdata = { |
| 3993 | .id = 4, |
| 3994 | .name = "coresight-etm0", |
| 3995 | .nr_inports = 0, |
| 3996 | .outports = coresight_etm0_outports, |
| 3997 | .child_ids = coresight_etm0_child_ids, |
| 3998 | .child_ports = coresight_etm0_child_ports, |
| 3999 | .nr_outports = ARRAY_SIZE(coresight_etm0_outports), |
| 4000 | }; |
| 4001 | |
| 4002 | struct platform_device coresight_etm0_device = { |
| 4003 | .name = "coresight-etm", |
| 4004 | .id = 0, |
| 4005 | .num_resources = ARRAY_SIZE(coresight_etm0_resources), |
| 4006 | .resource = coresight_etm0_resources, |
| 4007 | .dev = { |
| 4008 | .platform_data = &coresight_etm0_pdata, |
| 4009 | }, |
| 4010 | }; |
| 4011 | |
| 4012 | static struct resource coresight_etm1_resources[] = { |
| 4013 | { |
| 4014 | .start = CORESIGHT_ETM1_PHYS_BASE, |
| 4015 | .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1, |
| 4016 | .flags = IORESOURCE_MEM, |
| 4017 | }, |
| 4018 | }; |
| 4019 | |
| 4020 | static const int coresight_etm1_outports[] = { 0 }; |
| 4021 | static const int coresight_etm1_child_ids[] = { 2 }; |
| 4022 | static const int coresight_etm1_child_ports[] = { 1 }; |
| 4023 | |
| 4024 | static struct coresight_platform_data coresight_etm1_pdata = { |
| 4025 | .id = 5, |
| 4026 | .name = "coresight-etm1", |
| 4027 | .nr_inports = 0, |
| 4028 | .outports = coresight_etm1_outports, |
| 4029 | .child_ids = coresight_etm1_child_ids, |
| 4030 | .child_ports = coresight_etm1_child_ports, |
| 4031 | .nr_outports = ARRAY_SIZE(coresight_etm1_outports), |
| 4032 | }; |
| 4033 | |
| 4034 | struct platform_device coresight_etm1_device = { |
| 4035 | .name = "coresight-etm", |
| 4036 | .id = 1, |
| 4037 | .num_resources = ARRAY_SIZE(coresight_etm1_resources), |
| 4038 | .resource = coresight_etm1_resources, |
| 4039 | .dev = { |
| 4040 | .platform_data = &coresight_etm1_pdata, |
| 4041 | }, |
| 4042 | }; |
Praveen Chidambaram | 8ea3dcd | 2011-12-07 14:46:31 -0700 | [diff] [blame] | 4043 | |
Stepan Moskovchenko | c055725 | 2012-06-07 17:39:14 -0700 | [diff] [blame] | 4044 | static struct resource msm_ebi1_ch0_erp_resources[] = { |
| 4045 | { |
| 4046 | .start = HSDDRX_EBI1CH0_IRQ, |
| 4047 | .flags = IORESOURCE_IRQ, |
| 4048 | }, |
| 4049 | { |
| 4050 | .start = 0x00A40000, |
| 4051 | .end = 0x00A40000 + SZ_4K - 1, |
| 4052 | .flags = IORESOURCE_MEM, |
| 4053 | }, |
| 4054 | }; |
| 4055 | |
| 4056 | struct platform_device msm8960_device_ebi1_ch0_erp = { |
| 4057 | .name = "msm_ebi_erp", |
| 4058 | .id = 0, |
| 4059 | .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources), |
| 4060 | .resource = msm_ebi1_ch0_erp_resources, |
| 4061 | }; |
| 4062 | |
| 4063 | static struct resource msm_ebi1_ch1_erp_resources[] = { |
| 4064 | { |
| 4065 | .start = HSDDRX_EBI1CH1_IRQ, |
| 4066 | .flags = IORESOURCE_IRQ, |
| 4067 | }, |
| 4068 | { |
| 4069 | .start = 0x00D40000, |
| 4070 | .end = 0x00D40000 + SZ_4K - 1, |
| 4071 | .flags = IORESOURCE_MEM, |
| 4072 | }, |
| 4073 | }; |
| 4074 | |
| 4075 | struct platform_device msm8960_device_ebi1_ch1_erp = { |
| 4076 | .name = "msm_ebi_erp", |
| 4077 | .id = 1, |
| 4078 | .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources), |
| 4079 | .resource = msm_ebi1_ch1_erp_resources, |
| 4080 | }; |
| 4081 | |
Stepan Moskovchenko | 28662c5 | 2012-03-01 12:48:45 -0800 | [diff] [blame] | 4082 | static struct resource msm_cache_erp_resources[] = { |
| 4083 | { |
| 4084 | .name = "l1_irq", |
| 4085 | .start = SC_SICCPUXEXTFAULTIRPTREQ, |
| 4086 | .flags = IORESOURCE_IRQ, |
| 4087 | }, |
| 4088 | { |
| 4089 | .name = "l2_irq", |
| 4090 | .start = APCC_QGICL2IRPTREQ, |
| 4091 | .flags = IORESOURCE_IRQ, |
| 4092 | } |
| 4093 | }; |
| 4094 | |
| 4095 | struct platform_device msm8960_device_cache_erp = { |
| 4096 | .name = "msm_cache_erp", |
| 4097 | .id = -1, |
| 4098 | .num_resources = ARRAY_SIZE(msm_cache_erp_resources), |
| 4099 | .resource = msm_cache_erp_resources, |
| 4100 | }; |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4101 | |
| 4102 | struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = { |
| 4103 | /* Camera */ |
| 4104 | { |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4105 | .name = "ijpeg_src", |
| 4106 | .domain = CAMERA_DOMAIN, |
| 4107 | }, |
| 4108 | /* Camera */ |
| 4109 | { |
| 4110 | .name = "ijpeg_dst", |
| 4111 | .domain = CAMERA_DOMAIN, |
| 4112 | }, |
| 4113 | /* Camera */ |
| 4114 | { |
| 4115 | .name = "jpegd_src", |
| 4116 | .domain = CAMERA_DOMAIN, |
| 4117 | }, |
| 4118 | /* Camera */ |
| 4119 | { |
| 4120 | .name = "jpegd_dst", |
| 4121 | .domain = CAMERA_DOMAIN, |
| 4122 | }, |
Mayank Chopra | 9c4743f | 2012-06-27 15:31:43 +0530 | [diff] [blame] | 4123 | /* Rotator */ |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4124 | { |
| 4125 | .name = "rot_src", |
Olav Haugan | ef95ae3 | 2012-05-15 09:50:30 -0700 | [diff] [blame] | 4126 | .domain = ROTATOR_SRC_DOMAIN, |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4127 | }, |
Mayank Chopra | 9c4743f | 2012-06-27 15:31:43 +0530 | [diff] [blame] | 4128 | /* Rotator */ |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4129 | { |
| 4130 | .name = "rot_dst", |
Olav Haugan | ef95ae3 | 2012-05-15 09:50:30 -0700 | [diff] [blame] | 4131 | .domain = ROTATOR_SRC_DOMAIN, |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4132 | }, |
| 4133 | /* Video */ |
| 4134 | { |
| 4135 | .name = "vcodec_a_mm1", |
| 4136 | .domain = VIDEO_DOMAIN, |
| 4137 | }, |
| 4138 | /* Video */ |
| 4139 | { |
| 4140 | .name = "vcodec_b_mm2", |
| 4141 | .domain = VIDEO_DOMAIN, |
| 4142 | }, |
| 4143 | /* Video */ |
| 4144 | { |
| 4145 | .name = "vcodec_a_stream", |
| 4146 | .domain = VIDEO_DOMAIN, |
| 4147 | }, |
| 4148 | }; |
| 4149 | |
| 4150 | static struct mem_pool msm8960_video_pools[] = { |
| 4151 | /* |
| 4152 | * Video hardware has the following requirements: |
| 4153 | * 1. All video addresses used by the video hardware must be at a higher |
| 4154 | * address than video firmware address. |
| 4155 | * 2. Video hardware can only access a range of 256MB from the base of |
| 4156 | * the video firmware. |
| 4157 | */ |
| 4158 | [VIDEO_FIRMWARE_POOL] = |
| 4159 | /* Low addresses, intended for video firmware */ |
| 4160 | { |
| 4161 | .paddr = SZ_128K, |
| 4162 | .size = SZ_16M - SZ_128K, |
| 4163 | }, |
| 4164 | [VIDEO_MAIN_POOL] = |
| 4165 | /* Main video pool */ |
| 4166 | { |
| 4167 | .paddr = SZ_16M, |
| 4168 | .size = SZ_256M - SZ_16M, |
| 4169 | }, |
| 4170 | [GEN_POOL] = |
| 4171 | /* Remaining address space up to 2G */ |
| 4172 | { |
| 4173 | .paddr = SZ_256M, |
| 4174 | .size = SZ_2G - SZ_256M, |
| 4175 | }, |
| 4176 | }; |
| 4177 | |
| 4178 | static struct mem_pool msm8960_camera_pools[] = { |
| 4179 | [GEN_POOL] = |
| 4180 | /* One address space for camera */ |
| 4181 | { |
| 4182 | .paddr = SZ_128K, |
| 4183 | .size = SZ_2G - SZ_128K, |
| 4184 | }, |
| 4185 | }; |
| 4186 | |
Olav Haugan | ef95ae3 | 2012-05-15 09:50:30 -0700 | [diff] [blame] | 4187 | static struct mem_pool msm8960_display_read_pools[] = { |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4188 | [GEN_POOL] = |
Olav Haugan | ef95ae3 | 2012-05-15 09:50:30 -0700 | [diff] [blame] | 4189 | /* One address space for display reads */ |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4190 | { |
| 4191 | .paddr = SZ_128K, |
| 4192 | .size = SZ_2G - SZ_128K, |
| 4193 | }, |
| 4194 | }; |
| 4195 | |
Olav Haugan | ef95ae3 | 2012-05-15 09:50:30 -0700 | [diff] [blame] | 4196 | static struct mem_pool msm8960_rotator_src_pools[] = { |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4197 | [GEN_POOL] = |
Olav Haugan | ef95ae3 | 2012-05-15 09:50:30 -0700 | [diff] [blame] | 4198 | /* One address space for rotator src */ |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4199 | { |
| 4200 | .paddr = SZ_128K, |
| 4201 | .size = SZ_2G - SZ_128K, |
| 4202 | }, |
| 4203 | }; |
| 4204 | |
| 4205 | static struct msm_iommu_domain msm8960_iommu_domains[] = { |
| 4206 | [VIDEO_DOMAIN] = { |
| 4207 | .iova_pools = msm8960_video_pools, |
| 4208 | .npools = ARRAY_SIZE(msm8960_video_pools), |
| 4209 | }, |
| 4210 | [CAMERA_DOMAIN] = { |
| 4211 | .iova_pools = msm8960_camera_pools, |
| 4212 | .npools = ARRAY_SIZE(msm8960_camera_pools), |
| 4213 | }, |
Olav Haugan | ef95ae3 | 2012-05-15 09:50:30 -0700 | [diff] [blame] | 4214 | [DISPLAY_READ_DOMAIN] = { |
| 4215 | .iova_pools = msm8960_display_read_pools, |
| 4216 | .npools = ARRAY_SIZE(msm8960_display_read_pools), |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4217 | }, |
Olav Haugan | ef95ae3 | 2012-05-15 09:50:30 -0700 | [diff] [blame] | 4218 | [ROTATOR_SRC_DOMAIN] = { |
| 4219 | .iova_pools = msm8960_rotator_src_pools, |
| 4220 | .npools = ARRAY_SIZE(msm8960_rotator_src_pools), |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4221 | }, |
| 4222 | }; |
| 4223 | |
| 4224 | struct iommu_domains_pdata msm8960_iommu_domain_pdata = { |
| 4225 | .domains = msm8960_iommu_domains, |
| 4226 | .ndomains = ARRAY_SIZE(msm8960_iommu_domains), |
| 4227 | .domain_names = msm8960_iommu_ctx_names, |
| 4228 | .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names), |
| 4229 | .domain_alloc_flags = 0, |
| 4230 | }; |
| 4231 | |
| 4232 | struct platform_device msm8960_iommu_domain_device = { |
| 4233 | .name = "iommu_domains", |
| 4234 | .id = -1, |
| 4235 | .dev = { |
| 4236 | .platform_data = &msm8960_iommu_domain_pdata, |
Laura Abbott | 532b2df | 2012-04-12 10:53:48 -0700 | [diff] [blame] | 4237 | } |
| 4238 | }; |
| 4239 | |
| 4240 | struct msm_rtb_platform_data msm8960_rtb_pdata = { |
| 4241 | .size = SZ_1M, |
| 4242 | }; |
| 4243 | |
| 4244 | static int __init msm_rtb_set_buffer_size(char *p) |
| 4245 | { |
| 4246 | int s; |
| 4247 | |
| 4248 | s = memparse(p, NULL); |
| 4249 | msm8960_rtb_pdata.size = ALIGN(s, SZ_4K); |
| 4250 | return 0; |
| 4251 | } |
| 4252 | early_param("msm_rtb_size", msm_rtb_set_buffer_size); |
| 4253 | |
| 4254 | |
| 4255 | struct platform_device msm8960_rtb_device = { |
| 4256 | .name = "msm_rtb", |
| 4257 | .id = -1, |
| 4258 | .dev = { |
| 4259 | .platform_data = &msm8960_rtb_pdata, |
Laura Abbott | 0577d7b | 2012-04-17 11:14:30 -0700 | [diff] [blame] | 4260 | }, |
| 4261 | }; |
Laura Abbott | 2ae8f36 | 2012-04-12 11:03:04 -0700 | [diff] [blame] | 4262 | |
Laura Abbott | 0a103cf | 2012-05-25 09:00:23 -0700 | [diff] [blame] | 4263 | #define MSM_8960_L1_SIZE SZ_1M |
| 4264 | /* |
| 4265 | * The actual L2 size is smaller but we need a larger buffer |
| 4266 | * size to store other dump information |
| 4267 | */ |
| 4268 | #define MSM_8960_L2_SIZE SZ_4M |
| 4269 | |
Laura Abbott | 2ae8f36 | 2012-04-12 11:03:04 -0700 | [diff] [blame] | 4270 | struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = { |
Laura Abbott | 0a103cf | 2012-05-25 09:00:23 -0700 | [diff] [blame] | 4271 | .l2_size = MSM_8960_L2_SIZE, |
| 4272 | .l1_size = MSM_8960_L1_SIZE, |
Laura Abbott | 2ae8f36 | 2012-04-12 11:03:04 -0700 | [diff] [blame] | 4273 | }; |
| 4274 | |
| 4275 | struct platform_device msm8960_cache_dump_device = { |
| 4276 | .name = "msm_cache_dump", |
| 4277 | .id = -1, |
| 4278 | .dev = { |
| 4279 | .platform_data = &msm8960_cache_dump_pdata, |
| 4280 | }, |
| 4281 | }; |
Joel King | 0cbf5d8 | 2012-05-24 15:21:38 -0700 | [diff] [blame] | 4282 | |
| 4283 | #define MDM2AP_ERRFATAL 40 |
| 4284 | #define AP2MDM_ERRFATAL 80 |
| 4285 | #define MDM2AP_STATUS 24 |
| 4286 | #define AP2MDM_STATUS 77 |
| 4287 | #define AP2MDM_PMIC_PWR_EN 22 |
| 4288 | #define AP2MDM_KPDPWR_N 79 |
| 4289 | #define AP2MDM_SOFT_RESET 78 |
Ameya Thakur | 43248fd | 2012-07-10 18:50:52 -0700 | [diff] [blame] | 4290 | #define USB_SW 25 |
Joel King | 0cbf5d8 | 2012-05-24 15:21:38 -0700 | [diff] [blame] | 4291 | |
| 4292 | static struct resource sglte_resources[] = { |
| 4293 | { |
| 4294 | .start = MDM2AP_ERRFATAL, |
| 4295 | .end = MDM2AP_ERRFATAL, |
| 4296 | .name = "MDM2AP_ERRFATAL", |
| 4297 | .flags = IORESOURCE_IO, |
| 4298 | }, |
| 4299 | { |
| 4300 | .start = AP2MDM_ERRFATAL, |
| 4301 | .end = AP2MDM_ERRFATAL, |
| 4302 | .name = "AP2MDM_ERRFATAL", |
| 4303 | .flags = IORESOURCE_IO, |
| 4304 | }, |
| 4305 | { |
| 4306 | .start = MDM2AP_STATUS, |
| 4307 | .end = MDM2AP_STATUS, |
| 4308 | .name = "MDM2AP_STATUS", |
| 4309 | .flags = IORESOURCE_IO, |
| 4310 | }, |
| 4311 | { |
| 4312 | .start = AP2MDM_STATUS, |
| 4313 | .end = AP2MDM_STATUS, |
| 4314 | .name = "AP2MDM_STATUS", |
| 4315 | .flags = IORESOURCE_IO, |
| 4316 | }, |
| 4317 | { |
| 4318 | .start = AP2MDM_PMIC_PWR_EN, |
| 4319 | .end = AP2MDM_PMIC_PWR_EN, |
| 4320 | .name = "AP2MDM_PMIC_PWR_EN", |
| 4321 | .flags = IORESOURCE_IO, |
| 4322 | }, |
| 4323 | { |
| 4324 | .start = AP2MDM_KPDPWR_N, |
| 4325 | .end = AP2MDM_KPDPWR_N, |
| 4326 | .name = "AP2MDM_KPDPWR_N", |
| 4327 | .flags = IORESOURCE_IO, |
| 4328 | }, |
| 4329 | { |
| 4330 | .start = AP2MDM_SOFT_RESET, |
| 4331 | .end = AP2MDM_SOFT_RESET, |
| 4332 | .name = "AP2MDM_SOFT_RESET", |
| 4333 | .flags = IORESOURCE_IO, |
| 4334 | }, |
Ameya Thakur | 43248fd | 2012-07-10 18:50:52 -0700 | [diff] [blame] | 4335 | { |
| 4336 | .start = USB_SW, |
| 4337 | .end = USB_SW, |
| 4338 | .name = "USB_SW", |
| 4339 | .flags = IORESOURCE_IO, |
| 4340 | }, |
Joel King | 0cbf5d8 | 2012-05-24 15:21:38 -0700 | [diff] [blame] | 4341 | }; |
| 4342 | |
Rohit Vaswani | b1cc493 | 2012-07-23 21:30:11 -0700 | [diff] [blame] | 4343 | struct platform_device msm_gpio_device = { |
| 4344 | .name = "msmgpio", |
| 4345 | .id = -1, |
| 4346 | }; |
| 4347 | |
Joel King | 0cbf5d8 | 2012-05-24 15:21:38 -0700 | [diff] [blame] | 4348 | struct platform_device mdm_sglte_device = { |
| 4349 | .name = "mdm2_modem", |
| 4350 | .id = -1, |
| 4351 | .num_resources = ARRAY_SIZE(sglte_resources), |
| 4352 | .resource = sglte_resources, |
| 4353 | }; |
Arun Menon | d4837f6 | 2012-08-20 15:25:50 -0700 | [diff] [blame] | 4354 | |
| 4355 | struct platform_device *msm8960_vidc_device[] __initdata = { |
| 4356 | &msm_device_vidc |
| 4357 | }; |
| 4358 | |
| 4359 | void __init msm8960_add_vidc_device(void) |
| 4360 | { |
| 4361 | if (cpu_is_msm8960ab()) { |
| 4362 | struct msm_vidc_platform_data *pdata; |
| 4363 | pdata = (struct msm_vidc_platform_data *) |
| 4364 | msm_device_vidc.dev.platform_data; |
| 4365 | pdata->vidc_bus_client_pdata = &vidc_pro_bus_client_data; |
| 4366 | } |
| 4367 | platform_add_devices(msm8960_vidc_device, |
| 4368 | ARRAY_SIZE(msm8960_vidc_device)); |
| 4369 | } |