blob: 64f7278aba531970d2c66ac455184a958dea9f67 [file] [log] [blame]
Michael Hennerich8cc71172008-10-13 14:45:06 +08001/*
Robin Getz96f10502009-09-24 14:11:24 +00002 * Copyright 2004-2009 Analog Devices Inc.
3 * 2005 National ICT Australia (NICTA)
4 * Aidan Williams <aidan@nicta.com.au>
Michael Hennerich8cc71172008-10-13 14:45:06 +08005 *
Robin Getz96f10502009-09-24 14:11:24 +00006 * Licensed under the GPL-2 or later.
Michael Hennerich8cc71172008-10-13 14:45:06 +08007 */
8
9#include <linux/device.h>
10#include <linux/platform_device.h>
11#include <linux/mtd/mtd.h>
12#include <linux/mtd/partitions.h>
13#include <linux/mtd/physmap.h>
14#include <linux/spi/spi.h>
15#include <linux/spi/flash.h>
16
17#include <linux/i2c.h>
18#include <linux/irq.h>
19#include <linux/interrupt.h>
20#include <linux/usb/musb.h>
21#include <asm/dma.h>
22#include <asm/bfin5xx_spi.h>
23#include <asm/reboot.h>
24#include <asm/nand.h>
25#include <asm/portmux.h>
26#include <asm/dpmc.h>
27#include <linux/spi/ad7877.h>
28
29/*
30 * Name the Board for the /proc/cpuinfo
31 */
Mike Frysingerfe85cad2008-11-18 17:48:22 +080032const char bfin_board_name[] = "ADI BF526-EZBRD";
Michael Hennerich8cc71172008-10-13 14:45:06 +080033
34/*
35 * Driver needs to know address, irq and flag pin.
36 */
37
38#if defined(CONFIG_USB_MUSB_HDRC) || defined(CONFIG_USB_MUSB_HDRC_MODULE)
39static struct resource musb_resources[] = {
40 [0] = {
41 .start = 0xffc03800,
42 .end = 0xffc03cff,
43 .flags = IORESOURCE_MEM,
44 },
45 [1] = { /* general IRQ */
46 .start = IRQ_USB_INT0,
47 .end = IRQ_USB_INT0,
48 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
Hema Kalliguddifcf173e2010-09-29 11:26:39 -050049 .name = "mc"
Michael Hennerich8cc71172008-10-13 14:45:06 +080050 },
51 [2] = { /* DMA IRQ */
52 .start = IRQ_USB_DMA,
53 .end = IRQ_USB_DMA,
54 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
Hema Kalliguddifcf173e2010-09-29 11:26:39 -050055 .name = "dma"
Michael Hennerich8cc71172008-10-13 14:45:06 +080056 },
57};
58
59static struct musb_hdrc_config musb_config = {
60 .multipoint = 0,
61 .dyn_fifo = 0,
62 .soft_con = 1,
63 .dma = 1,
Bryan Wufea05da2009-01-07 23:14:39 +080064 .num_eps = 8,
65 .dma_channels = 8,
Michael Hennerich8cc71172008-10-13 14:45:06 +080066 .gpio_vrsel = GPIO_PG13,
Cliff Cai85eb0e42010-01-22 04:02:46 +000067 /* Some custom boards need to be active low, just set it to "0"
68 * if it is the case.
69 */
70 .gpio_vrsel_active = 1,
Bob Liu759a3f32010-09-17 11:09:57 +000071 .clkin = 24, /* musb CLKIN in MHZ */
Michael Hennerich8cc71172008-10-13 14:45:06 +080072};
73
74static struct musb_hdrc_platform_data musb_plat = {
75#if defined(CONFIG_USB_MUSB_OTG)
76 .mode = MUSB_OTG,
77#elif defined(CONFIG_USB_MUSB_HDRC_HCD)
78 .mode = MUSB_HOST,
79#elif defined(CONFIG_USB_GADGET_MUSB_HDRC)
80 .mode = MUSB_PERIPHERAL,
81#endif
82 .config = &musb_config,
83};
84
85static u64 musb_dmamask = ~(u32)0;
86
87static struct platform_device musb_device = {
Felipe Balbi9cb03082010-12-02 09:21:05 +020088 .name = "musb-blackfin",
Michael Hennerich8cc71172008-10-13 14:45:06 +080089 .id = 0,
90 .dev = {
91 .dma_mask = &musb_dmamask,
92 .coherent_dma_mask = 0xffffffff,
93 .platform_data = &musb_plat,
94 },
95 .num_resources = ARRAY_SIZE(musb_resources),
96 .resource = musb_resources,
97};
98#endif
99
100#if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
101static struct mtd_partition ezbrd_partitions[] = {
102 {
103 .name = "bootloader(nor)",
104 .size = 0x40000,
105 .offset = 0,
106 }, {
107 .name = "linux kernel(nor)",
108 .size = 0x1C0000,
109 .offset = MTDPART_OFS_APPEND,
110 }, {
111 .name = "file system(nor)",
112 .size = MTDPART_SIZ_FULL,
113 .offset = MTDPART_OFS_APPEND,
114 }
115};
116
117static struct physmap_flash_data ezbrd_flash_data = {
118 .width = 2,
119 .parts = ezbrd_partitions,
120 .nr_parts = ARRAY_SIZE(ezbrd_partitions),
121};
122
123static struct resource ezbrd_flash_resource = {
124 .start = 0x20000000,
125 .end = 0x203fffff,
126 .flags = IORESOURCE_MEM,
127};
128
129static struct platform_device ezbrd_flash_device = {
130 .name = "physmap-flash",
131 .id = 0,
132 .dev = {
133 .platform_data = &ezbrd_flash_data,
134 },
135 .num_resources = 1,
136 .resource = &ezbrd_flash_resource,
137};
138#endif
139
140#if defined(CONFIG_MTD_NAND_BF5XX) || defined(CONFIG_MTD_NAND_BF5XX_MODULE)
141static struct mtd_partition partition_info[] = {
142 {
Mike Frysinger5cc1c562010-09-22 02:46:44 +0000143 .name = "bootloader(nand)",
Michael Hennerich8cc71172008-10-13 14:45:06 +0800144 .offset = 0,
Mike Frysinger5cc1c562010-09-22 02:46:44 +0000145 .size = 0x40000,
146 }, {
147 .name = "linux kernel(nand)",
148 .offset = MTDPART_OFS_APPEND,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800149 .size = 4 * 1024 * 1024,
150 },
151 {
152 .name = "file system(nand)",
153 .offset = MTDPART_OFS_APPEND,
154 .size = MTDPART_SIZ_FULL,
155 },
156};
157
158static struct bf5xx_nand_platform bf5xx_nand_platform = {
Michael Hennerich8cc71172008-10-13 14:45:06 +0800159 .data_width = NFC_NWIDTH_8,
160 .partitions = partition_info,
161 .nr_partitions = ARRAY_SIZE(partition_info),
162 .rd_dly = 3,
163 .wr_dly = 3,
164};
165
166static struct resource bf5xx_nand_resources[] = {
167 {
168 .start = NFC_CTL,
169 .end = NFC_DATA_RD + 2,
170 .flags = IORESOURCE_MEM,
171 },
172 {
173 .start = CH_NFC,
174 .end = CH_NFC,
175 .flags = IORESOURCE_IRQ,
176 },
177};
178
179static struct platform_device bf5xx_nand_device = {
180 .name = "bf5xx-nand",
181 .id = 0,
182 .num_resources = ARRAY_SIZE(bf5xx_nand_resources),
183 .resource = bf5xx_nand_resources,
184 .dev = {
185 .platform_data = &bf5xx_nand_platform,
186 },
187};
188#endif
189
190#if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
191static struct platform_device rtc_device = {
192 .name = "rtc-bfin",
193 .id = -1,
194};
195#endif
196
197
198#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
Sonic Zhang02460d02010-06-11 10:44:22 +0000199#include <linux/bfin_mac.h>
200static const unsigned short bfin_mac_peripherals[] = P_RMII0;
201
202static struct bfin_phydev_platform_data bfin_phydev_data[] = {
203 {
204 .addr = 1,
205 .irq = IRQ_MAC_PHYINT,
206 },
207};
208
209static struct bfin_mii_bus_platform_data bfin_mii_bus_data = {
210 .phydev_number = 1,
211 .phydev_data = bfin_phydev_data,
212 .phy_mode = PHY_INTERFACE_MODE_RMII,
213 .mac_peripherals = bfin_mac_peripherals,
214};
215
Graf Yang65319622009-02-04 16:49:45 +0800216static struct platform_device bfin_mii_bus = {
217 .name = "bfin_mii_bus",
Sonic Zhang02460d02010-06-11 10:44:22 +0000218 .dev = {
219 .platform_data = &bfin_mii_bus_data,
220 }
Graf Yang65319622009-02-04 16:49:45 +0800221};
222
Michael Hennerich8cc71172008-10-13 14:45:06 +0800223static struct platform_device bfin_mac_device = {
224 .name = "bfin_mac",
Sonic Zhang02460d02010-06-11 10:44:22 +0000225 .dev = {
226 .platform_data = &bfin_mii_bus,
227 }
Michael Hennerich8cc71172008-10-13 14:45:06 +0800228};
229#endif
230
231#if defined(CONFIG_MTD_M25P80) \
232 || defined(CONFIG_MTD_M25P80_MODULE)
233static struct mtd_partition bfin_spi_flash_partitions[] = {
234 {
235 .name = "bootloader(spi)",
236 .size = 0x00040000,
237 .offset = 0,
238 .mask_flags = MTD_CAP_ROM
239 }, {
240 .name = "linux kernel(spi)",
241 .size = MTDPART_SIZ_FULL,
242 .offset = MTDPART_OFS_APPEND,
243 }
244};
245
246static struct flash_platform_data bfin_spi_flash_data = {
247 .name = "m25p80",
248 .parts = bfin_spi_flash_partitions,
249 .nr_parts = ARRAY_SIZE(bfin_spi_flash_partitions),
Graf Yangdc2c46b2009-06-15 08:23:41 +0000250 .type = "sst25wf040",
Michael Hennerich8cc71172008-10-13 14:45:06 +0800251};
252
Graf Yangdc2c46b2009-06-15 08:23:41 +0000253/* SPI flash chip (sst25wf040) */
Michael Hennerich8cc71172008-10-13 14:45:06 +0800254static struct bfin5xx_spi_chip spi_flash_chip_info = {
255 .enable_dma = 0, /* use dma transfer with this chip*/
Michael Hennerich8cc71172008-10-13 14:45:06 +0800256};
257#endif
258
Michael Hennerichf3f704d2009-03-06 00:27:57 +0800259#if defined(CONFIG_MMC_SPI) || defined(CONFIG_MMC_SPI_MODULE)
260static struct bfin5xx_spi_chip mmc_spi_chip_info = {
261 .enable_dma = 0,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800262};
263#endif
264
Michael Hennerich8cc71172008-10-13 14:45:06 +0800265#if defined(CONFIG_TOUCHSCREEN_AD7877) || defined(CONFIG_TOUCHSCREEN_AD7877_MODULE)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800266static const struct ad7877_platform_data bfin_ad7877_ts_info = {
267 .model = 7877,
268 .vref_delay_usecs = 50, /* internal, no capacitor */
269 .x_plate_ohms = 419,
270 .y_plate_ohms = 486,
271 .pressure_max = 1000,
272 .pressure_min = 0,
273 .stopacq_polarity = 1,
274 .first_conversion_delay = 3,
275 .acquisition_time = 1,
276 .averaging = 1,
277 .pen_down_acc_interval = 1,
278};
279#endif
280
Michael Hennerich51054322009-01-07 23:14:38 +0800281#if defined(CONFIG_TOUCHSCREEN_AD7879) || defined(CONFIG_TOUCHSCREEN_AD7879_MODULE)
282#include <linux/spi/ad7879.h>
283static const struct ad7879_platform_data bfin_ad7879_ts_info = {
284 .model = 7879, /* Model = AD7879 */
285 .x_plate_ohms = 620, /* 620 Ohm from the touch datasheet */
286 .pressure_max = 10000,
287 .pressure_min = 0,
288 .first_conversion_delay = 3, /* wait 512us before do a first conversion */
289 .acquisition_time = 1, /* 4us acquisition time per sample */
290 .median = 2, /* do 8 measurements */
291 .averaging = 1, /* take the average of 4 middle samples */
292 .pen_down_acc_interval = 255, /* 9.4 ms */
Michael Hennerich244d3422009-12-18 09:29:39 +0000293 .gpio_export = 1, /* Export GPIO to gpiolib */
294 .gpio_base = -1, /* Dynamic allocation */
Michael Hennerich51054322009-01-07 23:14:38 +0800295};
296#endif
297
Michael Hennerich8cc71172008-10-13 14:45:06 +0800298static struct spi_board_info bfin_spi_board_info[] __initdata = {
299#if defined(CONFIG_MTD_M25P80) \
300 || defined(CONFIG_MTD_M25P80_MODULE)
301 {
302 /* the modalias must be the same as spi device driver name */
303 .modalias = "m25p80", /* Name of spi_driver for this device */
304 .max_speed_hz = 25000000, /* max spi clock (SCK) speed in HZ */
305 .bus_num = 0, /* Framework bus number */
306 .chip_select = 1, /* Framework chip select. On STAMP537 it is SPISSEL1*/
307 .platform_data = &bfin_spi_flash_data,
308 .controller_data = &spi_flash_chip_info,
309 .mode = SPI_MODE_3,
310 },
311#endif
312
Michael Hennerichf3f704d2009-03-06 00:27:57 +0800313#if defined(CONFIG_MMC_SPI) || defined(CONFIG_MMC_SPI_MODULE)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800314 {
Michael Hennerichf3f704d2009-03-06 00:27:57 +0800315 .modalias = "mmc_spi",
Michael Hennerich8cc71172008-10-13 14:45:06 +0800316 .max_speed_hz = 25000000, /* max spi clock (SCK) speed in HZ */
317 .bus_num = 0,
Michael Hennerichf3f704d2009-03-06 00:27:57 +0800318 .chip_select = 5,
319 .controller_data = &mmc_spi_chip_info,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800320 .mode = SPI_MODE_3,
321 },
322#endif
Michael Hennerich8cc71172008-10-13 14:45:06 +0800323#if defined(CONFIG_TOUCHSCREEN_AD7877) || defined(CONFIG_TOUCHSCREEN_AD7877_MODULE)
324 {
325 .modalias = "ad7877",
326 .platform_data = &bfin_ad7877_ts_info,
327 .irq = IRQ_PF8,
328 .max_speed_hz = 12500000, /* max spi clock (SCK) speed in HZ */
329 .bus_num = 0,
330 .chip_select = 2,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800331 },
332#endif
Michael Hennerich51054322009-01-07 23:14:38 +0800333#if defined(CONFIG_TOUCHSCREEN_AD7879_SPI) || defined(CONFIG_TOUCHSCREEN_AD7879_SPI_MODULE)
334 {
335 .modalias = "ad7879",
336 .platform_data = &bfin_ad7879_ts_info,
337 .irq = IRQ_PG0,
338 .max_speed_hz = 5000000, /* max spi clock (SCK) speed in HZ */
339 .bus_num = 0,
340 .chip_select = 5,
Michael Hennerich51054322009-01-07 23:14:38 +0800341 .mode = SPI_CPHA | SPI_CPOL,
342 },
343#endif
Michael Hennerich8cc71172008-10-13 14:45:06 +0800344#if defined(CONFIG_SND_SOC_WM8731) || defined(CONFIG_SND_SOC_WM8731_MODULE) \
345 && defined(CONFIG_SND_SOC_WM8731_SPI)
346 {
347 .modalias = "wm8731",
348 .max_speed_hz = 3125000, /* max spi clock (SCK) speed in HZ */
349 .bus_num = 0,
350 .chip_select = 5,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800351 .mode = SPI_MODE_0,
352 },
353#endif
354#if defined(CONFIG_SPI_SPIDEV) || defined(CONFIG_SPI_SPIDEV_MODULE)
355 {
356 .modalias = "spidev",
357 .max_speed_hz = 3125000, /* max spi clock (SCK) speed in HZ */
358 .bus_num = 0,
359 .chip_select = 1,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800360 },
361#endif
362#if defined(CONFIG_FB_BFIN_LQ035Q1) || defined(CONFIG_FB_BFIN_LQ035Q1_MODULE)
363 {
364 .modalias = "bfin-lq035q1-spi",
365 .max_speed_hz = 20000000, /* max spi clock (SCK) speed in HZ */
366 .bus_num = 0,
367 .chip_select = 1,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800368 .mode = SPI_CPHA | SPI_CPOL,
369 },
370#endif
371};
372
373#if defined(CONFIG_SPI_BFIN) || defined(CONFIG_SPI_BFIN_MODULE)
374/* SPI controller data */
375static struct bfin5xx_spi_master bfin_spi0_info = {
376 .num_chipselect = 8,
377 .enable_dma = 1, /* master has the ability to do dma transfer */
378 .pin_req = {P_SPI0_SCK, P_SPI0_MISO, P_SPI0_MOSI, 0},
379};
380
381/* SPI (0) */
382static struct resource bfin_spi0_resource[] = {
383 [0] = {
384 .start = SPI0_REGBASE,
385 .end = SPI0_REGBASE + 0xFF,
386 .flags = IORESOURCE_MEM,
387 },
388 [1] = {
389 .start = CH_SPI,
390 .end = CH_SPI,
Yi Li53122692009-06-05 12:11:11 +0000391 .flags = IORESOURCE_DMA,
392 },
393 [2] = {
394 .start = IRQ_SPI,
395 .end = IRQ_SPI,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800396 .flags = IORESOURCE_IRQ,
397 },
398};
399
400static struct platform_device bfin_spi0_device = {
401 .name = "bfin-spi",
402 .id = 0, /* Bus number */
403 .num_resources = ARRAY_SIZE(bfin_spi0_resource),
404 .resource = bfin_spi0_resource,
405 .dev = {
406 .platform_data = &bfin_spi0_info, /* Passed to driver */
407 },
408};
409#endif /* spi master and devices */
410
411#if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800412#ifdef CONFIG_SERIAL_BFIN_UART0
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000413static struct resource bfin_uart0_resources[] = {
Michael Hennerich8cc71172008-10-13 14:45:06 +0800414 {
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000415 .start = UART0_THR,
416 .end = UART0_GCTL+2,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800417 .flags = IORESOURCE_MEM,
418 },
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000419 {
420 .start = IRQ_UART0_RX,
421 .end = IRQ_UART0_RX+1,
422 .flags = IORESOURCE_IRQ,
423 },
424 {
425 .start = IRQ_UART0_ERROR,
426 .end = IRQ_UART0_ERROR,
427 .flags = IORESOURCE_IRQ,
428 },
429 {
430 .start = CH_UART0_TX,
431 .end = CH_UART0_TX,
432 .flags = IORESOURCE_DMA,
433 },
434 {
435 .start = CH_UART0_RX,
436 .end = CH_UART0_RX,
437 .flags = IORESOURCE_DMA,
438 },
439};
440
Mike Frysingera8b19882010-11-24 09:23:04 +0000441static unsigned short bfin_uart0_peripherals[] = {
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000442 P_UART0_TX, P_UART0_RX, 0
443};
444
445static struct platform_device bfin_uart0_device = {
446 .name = "bfin-uart",
447 .id = 0,
448 .num_resources = ARRAY_SIZE(bfin_uart0_resources),
449 .resource = bfin_uart0_resources,
450 .dev = {
451 .platform_data = &bfin_uart0_peripherals, /* Passed to driver */
452 },
453};
Michael Hennerich8cc71172008-10-13 14:45:06 +0800454#endif
455#ifdef CONFIG_SERIAL_BFIN_UART1
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000456static struct resource bfin_uart1_resources[] = {
Michael Hennerich8cc71172008-10-13 14:45:06 +0800457 {
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000458 .start = UART1_THR,
459 .end = UART1_GCTL+2,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800460 .flags = IORESOURCE_MEM,
461 },
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000462 {
463 .start = IRQ_UART1_RX,
464 .end = IRQ_UART1_RX+1,
465 .flags = IORESOURCE_IRQ,
466 },
467 {
468 .start = IRQ_UART1_ERROR,
469 .end = IRQ_UART1_ERROR,
470 .flags = IORESOURCE_IRQ,
471 },
472 {
473 .start = CH_UART1_TX,
474 .end = CH_UART1_TX,
475 .flags = IORESOURCE_DMA,
476 },
477 {
478 .start = CH_UART1_RX,
479 .end = CH_UART1_RX,
480 .flags = IORESOURCE_DMA,
481 },
482#ifdef CONFIG_BFIN_UART1_CTSRTS
483 { /* CTS pin */
484 .start = GPIO_PG0,
485 .end = GPIO_PG0,
486 .flags = IORESOURCE_IO,
487 },
488 { /* RTS pin */
489 .start = GPIO_PF10,
490 .end = GPIO_PF10,
491 .flags = IORESOURCE_IO,
492 },
Michael Hennerich8cc71172008-10-13 14:45:06 +0800493#endif
494};
495
Mike Frysingera8b19882010-11-24 09:23:04 +0000496static unsigned short bfin_uart1_peripherals[] = {
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000497 P_UART1_TX, P_UART1_RX, 0
498};
499
500static struct platform_device bfin_uart1_device = {
Michael Hennerich8cc71172008-10-13 14:45:06 +0800501 .name = "bfin-uart",
502 .id = 1,
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000503 .num_resources = ARRAY_SIZE(bfin_uart1_resources),
504 .resource = bfin_uart1_resources,
505 .dev = {
506 .platform_data = &bfin_uart1_peripherals, /* Passed to driver */
507 },
Michael Hennerich8cc71172008-10-13 14:45:06 +0800508};
509#endif
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000510#endif
Michael Hennerich8cc71172008-10-13 14:45:06 +0800511
512#if defined(CONFIG_BFIN_SIR) || defined(CONFIG_BFIN_SIR_MODULE)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800513#ifdef CONFIG_BFIN_SIR0
Graf Yang42bd8bc2009-01-07 23:14:39 +0800514static struct resource bfin_sir0_resources[] = {
Michael Hennerich8cc71172008-10-13 14:45:06 +0800515 {
516 .start = 0xFFC00400,
517 .end = 0xFFC004FF,
518 .flags = IORESOURCE_MEM,
519 },
Graf Yang42bd8bc2009-01-07 23:14:39 +0800520 {
521 .start = IRQ_UART0_RX,
522 .end = IRQ_UART0_RX+1,
523 .flags = IORESOURCE_IRQ,
524 },
525 {
526 .start = CH_UART0_RX,
527 .end = CH_UART0_RX+1,
528 .flags = IORESOURCE_DMA,
529 },
530};
531
532static struct platform_device bfin_sir0_device = {
533 .name = "bfin_sir",
534 .id = 0,
535 .num_resources = ARRAY_SIZE(bfin_sir0_resources),
536 .resource = bfin_sir0_resources,
537};
Michael Hennerich8cc71172008-10-13 14:45:06 +0800538#endif
539#ifdef CONFIG_BFIN_SIR1
Graf Yang42bd8bc2009-01-07 23:14:39 +0800540static struct resource bfin_sir1_resources[] = {
Michael Hennerich8cc71172008-10-13 14:45:06 +0800541 {
542 .start = 0xFFC02000,
543 .end = 0xFFC020FF,
544 .flags = IORESOURCE_MEM,
545 },
Graf Yang42bd8bc2009-01-07 23:14:39 +0800546 {
547 .start = IRQ_UART1_RX,
548 .end = IRQ_UART1_RX+1,
549 .flags = IORESOURCE_IRQ,
550 },
551 {
552 .start = CH_UART1_RX,
553 .end = CH_UART1_RX+1,
554 .flags = IORESOURCE_DMA,
555 },
Michael Hennerich8cc71172008-10-13 14:45:06 +0800556};
557
Graf Yang42bd8bc2009-01-07 23:14:39 +0800558static struct platform_device bfin_sir1_device = {
Michael Hennerich8cc71172008-10-13 14:45:06 +0800559 .name = "bfin_sir",
Graf Yang42bd8bc2009-01-07 23:14:39 +0800560 .id = 1,
561 .num_resources = ARRAY_SIZE(bfin_sir1_resources),
562 .resource = bfin_sir1_resources,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800563};
564#endif
Graf Yang42bd8bc2009-01-07 23:14:39 +0800565#endif
Michael Hennerich8cc71172008-10-13 14:45:06 +0800566
567#if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
568static struct resource bfin_twi0_resource[] = {
569 [0] = {
570 .start = TWI0_REGBASE,
571 .end = TWI0_REGBASE,
572 .flags = IORESOURCE_MEM,
573 },
574 [1] = {
575 .start = IRQ_TWI,
576 .end = IRQ_TWI,
577 .flags = IORESOURCE_IRQ,
578 },
579};
580
581static struct platform_device i2c_bfin_twi_device = {
582 .name = "i2c-bfin-twi",
583 .id = 0,
584 .num_resources = ARRAY_SIZE(bfin_twi0_resource),
585 .resource = bfin_twi0_resource,
586};
587#endif
588
Michael Hennerich8cc71172008-10-13 14:45:06 +0800589static struct i2c_board_info __initdata bfin_i2c_board_info[] = {
Michael Hennerichebd58332009-07-02 11:00:38 +0000590#if defined(CONFIG_BFIN_TWI_LCD) || defined(CONFIG_BFIN_TWI_LCD_MODULE)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800591 {
592 I2C_BOARD_INFO("pcf8574_lcd", 0x22),
593 },
594#endif
Michael Hennerich204844e2009-06-30 14:57:22 +0000595#if defined(CONFIG_INPUT_PCF8574) || defined(CONFIG_INPUT_PCF8574_MODULE)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800596 {
597 I2C_BOARD_INFO("pcf8574_keypad", 0x27),
598 .irq = IRQ_PF8,
599 },
600#endif
601};
Michael Hennerich8cc71172008-10-13 14:45:06 +0800602
603#if defined(CONFIG_SERIAL_BFIN_SPORT) || defined(CONFIG_SERIAL_BFIN_SPORT_MODULE)
Sonic Zhangdf5de262009-09-23 05:01:56 +0000604#ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
605static struct resource bfin_sport0_uart_resources[] = {
606 {
607 .start = SPORT0_TCR1,
608 .end = SPORT0_MRCS3+4,
609 .flags = IORESOURCE_MEM,
610 },
611 {
612 .start = IRQ_SPORT0_RX,
613 .end = IRQ_SPORT0_RX+1,
614 .flags = IORESOURCE_IRQ,
615 },
616 {
617 .start = IRQ_SPORT0_ERROR,
618 .end = IRQ_SPORT0_ERROR,
619 .flags = IORESOURCE_IRQ,
620 },
621};
622
Mike Frysingera8b19882010-11-24 09:23:04 +0000623static unsigned short bfin_sport0_peripherals[] = {
Sonic Zhangdf5de262009-09-23 05:01:56 +0000624 P_SPORT0_TFS, P_SPORT0_DTPRI, P_SPORT0_TSCLK, P_SPORT0_RFS,
Sonic Zhange54b6732010-11-12 02:45:38 +0000625 P_SPORT0_DRPRI, P_SPORT0_RSCLK, 0
Sonic Zhangdf5de262009-09-23 05:01:56 +0000626};
627
Michael Hennerich8cc71172008-10-13 14:45:06 +0800628static struct platform_device bfin_sport0_uart_device = {
629 .name = "bfin-sport-uart",
630 .id = 0,
Sonic Zhangdf5de262009-09-23 05:01:56 +0000631 .num_resources = ARRAY_SIZE(bfin_sport0_uart_resources),
632 .resource = bfin_sport0_uart_resources,
633 .dev = {
634 .platform_data = &bfin_sport0_peripherals, /* Passed to driver */
635 },
636};
637#endif
638#ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
639static struct resource bfin_sport1_uart_resources[] = {
640 {
641 .start = SPORT1_TCR1,
642 .end = SPORT1_MRCS3+4,
643 .flags = IORESOURCE_MEM,
644 },
645 {
646 .start = IRQ_SPORT1_RX,
647 .end = IRQ_SPORT1_RX+1,
648 .flags = IORESOURCE_IRQ,
649 },
650 {
651 .start = IRQ_SPORT1_ERROR,
652 .end = IRQ_SPORT1_ERROR,
653 .flags = IORESOURCE_IRQ,
654 },
655};
656
Mike Frysingera8b19882010-11-24 09:23:04 +0000657static unsigned short bfin_sport1_peripherals[] = {
Sonic Zhangdf5de262009-09-23 05:01:56 +0000658 P_SPORT1_TFS, P_SPORT1_DTPRI, P_SPORT1_TSCLK, P_SPORT1_RFS,
Sonic Zhange54b6732010-11-12 02:45:38 +0000659 P_SPORT1_DRPRI, P_SPORT1_RSCLK, 0
Michael Hennerich8cc71172008-10-13 14:45:06 +0800660};
661
662static struct platform_device bfin_sport1_uart_device = {
663 .name = "bfin-sport-uart",
664 .id = 1,
Sonic Zhangdf5de262009-09-23 05:01:56 +0000665 .num_resources = ARRAY_SIZE(bfin_sport1_uart_resources),
666 .resource = bfin_sport1_uart_resources,
667 .dev = {
668 .platform_data = &bfin_sport1_peripherals, /* Passed to driver */
669 },
Michael Hennerich8cc71172008-10-13 14:45:06 +0800670};
671#endif
Sonic Zhangdf5de262009-09-23 05:01:56 +0000672#endif
Michael Hennerich8cc71172008-10-13 14:45:06 +0800673
674#if defined(CONFIG_KEYBOARD_GPIO) || defined(CONFIG_KEYBOARD_GPIO_MODULE)
675#include <linux/input.h>
676#include <linux/gpio_keys.h>
Paul Gortmaker8dc7a9c2011-08-09 11:05:22 -0400677#include <linux/export.h>
Michael Hennerich8cc71172008-10-13 14:45:06 +0800678
679static struct gpio_keys_button bfin_gpio_keys_table[] = {
680 {BTN_0, GPIO_PG0, 1, "gpio-keys: BTN0"},
681 {BTN_1, GPIO_PG13, 1, "gpio-keys: BTN1"},
682};
683
684static struct gpio_keys_platform_data bfin_gpio_keys_data = {
685 .buttons = bfin_gpio_keys_table,
686 .nbuttons = ARRAY_SIZE(bfin_gpio_keys_table),
687};
688
689static struct platform_device bfin_device_gpiokeys = {
690 .name = "gpio-keys",
691 .dev = {
692 .platform_data = &bfin_gpio_keys_data,
693 },
694};
695#endif
696
Michael Hennerich8cc71172008-10-13 14:45:06 +0800697static const unsigned int cclk_vlev_datasheet[] =
698{
699 VRPAIR(VLEV_100, 400000000),
700 VRPAIR(VLEV_105, 426000000),
701 VRPAIR(VLEV_110, 500000000),
702 VRPAIR(VLEV_115, 533000000),
703 VRPAIR(VLEV_120, 600000000),
704};
705
706static struct bfin_dpmc_platform_data bfin_dmpc_vreg_data = {
707 .tuple_tab = cclk_vlev_datasheet,
708 .tabsize = ARRAY_SIZE(cclk_vlev_datasheet),
709 .vr_settling_time = 25 /* us */,
710};
711
712static struct platform_device bfin_dpmc = {
713 .name = "bfin dpmc",
714 .dev = {
715 .platform_data = &bfin_dmpc_vreg_data,
716 },
717};
718
719#if defined(CONFIG_FB_BFIN_LQ035Q1) || defined(CONFIG_FB_BFIN_LQ035Q1_MODULE)
720#include <asm/bfin-lq035q1.h>
721
722static struct bfin_lq035q1fb_disp_info bfin_lq035q1_data = {
Michael Hennerichd94a1aa2009-12-08 11:45:55 +0000723 .mode = LQ035_NORM | LQ035_RGB | LQ035_RL | LQ035_TB,
724 .ppi_mode = USE_RGB565_16_BIT_PPI,
725 .use_bl = 1,
726 .gpio_bl = GPIO_PG12,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800727};
728
729static struct resource bfin_lq035q1_resources[] = {
730 {
731 .start = IRQ_PPI_ERROR,
732 .end = IRQ_PPI_ERROR,
733 .flags = IORESOURCE_IRQ,
734 },
735};
736
737static struct platform_device bfin_lq035q1_device = {
738 .name = "bfin-lq035q1",
739 .id = -1,
740 .num_resources = ARRAY_SIZE(bfin_lq035q1_resources),
741 .resource = bfin_lq035q1_resources,
742 .dev = {
743 .platform_data = &bfin_lq035q1_data,
744 },
745};
746#endif
747
748static struct platform_device *stamp_devices[] __initdata = {
749
750 &bfin_dpmc,
751
752#if defined(CONFIG_MTD_NAND_BF5XX) || defined(CONFIG_MTD_NAND_BF5XX_MODULE)
753 &bf5xx_nand_device,
754#endif
755
756#if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
757 &rtc_device,
758#endif
759
760#if defined(CONFIG_USB_MUSB_HDRC) || defined(CONFIG_USB_MUSB_HDRC_MODULE)
761 &musb_device,
762#endif
763
764#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
Graf Yang65319622009-02-04 16:49:45 +0800765 &bfin_mii_bus,
Michael Hennerich8cc71172008-10-13 14:45:06 +0800766 &bfin_mac_device,
767#endif
768
769#if defined(CONFIG_SPI_BFIN) || defined(CONFIG_SPI_BFIN_MODULE)
770 &bfin_spi0_device,
771#endif
772
773#if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
Sonic Zhang6bd1fbe2009-09-09 10:46:19 +0000774#ifdef CONFIG_SERIAL_BFIN_UART0
775 &bfin_uart0_device,
776#endif
777#ifdef CONFIG_SERIAL_BFIN_UART1
778 &bfin_uart1_device,
779#endif
Michael Hennerich8cc71172008-10-13 14:45:06 +0800780#endif
781
782#if defined(CONFIG_FB_BFIN_LQ035Q1) || defined(CONFIG_FB_BFIN_LQ035Q1_MODULE)
783 &bfin_lq035q1_device,
784#endif
785
786#if defined(CONFIG_BFIN_SIR) || defined(CONFIG_BFIN_SIR_MODULE)
Graf Yang42bd8bc2009-01-07 23:14:39 +0800787#ifdef CONFIG_BFIN_SIR0
788 &bfin_sir0_device,
789#endif
790#ifdef CONFIG_BFIN_SIR1
791 &bfin_sir1_device,
792#endif
Michael Hennerich8cc71172008-10-13 14:45:06 +0800793#endif
794
795#if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
796 &i2c_bfin_twi_device,
797#endif
798
799#if defined(CONFIG_SERIAL_BFIN_SPORT) || defined(CONFIG_SERIAL_BFIN_SPORT_MODULE)
Sonic Zhangdf5de262009-09-23 05:01:56 +0000800#ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
Michael Hennerich8cc71172008-10-13 14:45:06 +0800801 &bfin_sport0_uart_device,
Sonic Zhangdf5de262009-09-23 05:01:56 +0000802#endif
803#ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
Michael Hennerich8cc71172008-10-13 14:45:06 +0800804 &bfin_sport1_uart_device,
805#endif
Sonic Zhangdf5de262009-09-23 05:01:56 +0000806#endif
Michael Hennerich8cc71172008-10-13 14:45:06 +0800807
808#if defined(CONFIG_KEYBOARD_GPIO) || defined(CONFIG_KEYBOARD_GPIO_MODULE)
809 &bfin_device_gpiokeys,
810#endif
811
812#if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
813 &ezbrd_flash_device,
814#endif
Michael Hennerich8cc71172008-10-13 14:45:06 +0800815};
816
Mike Frysinger7f6678c2009-02-04 16:49:45 +0800817static int __init ezbrd_init(void)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800818{
819 printk(KERN_INFO "%s(): registering device resources\n", __func__);
Michael Hennerich8cc71172008-10-13 14:45:06 +0800820 i2c_register_board_info(0, bfin_i2c_board_info,
821 ARRAY_SIZE(bfin_i2c_board_info));
Michael Hennerich8cc71172008-10-13 14:45:06 +0800822 platform_add_devices(stamp_devices, ARRAY_SIZE(stamp_devices));
823 spi_register_board_info(bfin_spi_board_info, ARRAY_SIZE(bfin_spi_board_info));
824 return 0;
825}
826
Mike Frysinger7f6678c2009-02-04 16:49:45 +0800827arch_initcall(ezbrd_init);
Michael Hennerich8cc71172008-10-13 14:45:06 +0800828
Sonic Zhangc13ce9f2009-09-23 09:37:46 +0000829static struct platform_device *ezbrd_early_devices[] __initdata = {
830#if defined(CONFIG_SERIAL_BFIN_CONSOLE) || defined(CONFIG_EARLY_PRINTK)
831#ifdef CONFIG_SERIAL_BFIN_UART0
832 &bfin_uart0_device,
833#endif
834#ifdef CONFIG_SERIAL_BFIN_UART1
835 &bfin_uart1_device,
836#endif
837#endif
838
839#if defined(CONFIG_SERIAL_BFIN_SPORT_CONSOLE)
840#ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
841 &bfin_sport0_uart_device,
842#endif
843#ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
844 &bfin_sport1_uart_device,
845#endif
846#endif
847};
848
849void __init native_machine_early_platform_add_devices(void)
850{
851 printk(KERN_INFO "register early platform devices\n");
852 early_platform_add_devices(ezbrd_early_devices,
853 ARRAY_SIZE(ezbrd_early_devices));
854}
855
Michael Hennerich8cc71172008-10-13 14:45:06 +0800856void native_machine_restart(char *cmd)
857{
858 /* workaround reboot hang when booting from SPI */
859 if ((bfin_read_SYSCR() & 0x7) == 0x3)
Sonic Zhangb52dae32009-02-04 16:49:45 +0800860 bfin_reset_boot_spi_cs(P_DEFAULT_BOOT_SPI_CS);
Michael Hennerich8cc71172008-10-13 14:45:06 +0800861}
862
863void bfin_get_ether_addr(char *addr)
864{
865 /* the MAC is stored in OTP memory page 0xDF */
866 u32 ret;
867 u64 otp_mac;
868 u32 (*otp_read)(u32 page, u32 flags, u64 *page_content) = (void *)0xEF00001A;
869
870 ret = otp_read(0xDF, 0x00, &otp_mac);
871 if (!(ret & 0x1)) {
872 char *otp_mac_p = (char *)&otp_mac;
873 for (ret = 0; ret < 6; ++ret)
874 addr[ret] = otp_mac_p[5 - ret];
875 }
876}
877EXPORT_SYMBOL(bfin_get_ether_addr);