blob: 5754170d11a7904c122c9eb5bc12284f1f2022ab [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
45 unsigned long reclaim;
46 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
54 * ehci_hcd: async, reclaim, periodic (and shadow), ...
55 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
Alan Sterne8799902011-08-18 16:31:30 -040065enum ehci_rh_state {
66 EHCI_RH_HALTED,
67 EHCI_RH_SUSPENDED,
68 EHCI_RH_RUNNING
69};
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071struct ehci_hcd { /* one per controller */
David Brownell56c1e262005-04-09 09:00:29 -070072 /* glue to PCI and HCD framework */
73 struct ehci_caps __iomem *caps;
74 struct ehci_regs __iomem *regs;
75 struct ehci_dbg_port __iomem *debug;
76
77 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -040079 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81 /* async schedule support */
82 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +080083 struct ehci_qh *dummy; /* For AMD quirk use */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 struct ehci_qh *reclaim;
Alan Stern004c1962011-07-05 12:34:05 -040085 struct ehci_qh *qh_scan_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 unsigned scanning : 1;
87
88 /* periodic schedule support */
89#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
90 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -070091 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 dma_addr_t periodic_dma;
93 unsigned i_thresh; /* uframes HC might cache */
94
95 union ehci_shadow *pshadow; /* mirror hw periodic table */
96 int next_uframe; /* scan periodic, start here */
97 unsigned periodic_sched; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +040098 unsigned uframe_periodic_max; /* max periodic time per uframe */
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Alan Stern0e5f2312010-04-08 16:56:37 -0400101 /* list of itds & sitds completed while clock_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800102 struct list_head cached_itd_list;
Alan Stern0e5f2312010-04-08 16:56:37 -0400103 struct list_head cached_sitd_list;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800104 unsigned clock_frame;
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 /* per root hub port */
107 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400108
Alan Stern57e06c12007-01-16 11:59:45 -0500109 /* bit vectors (one bit per port) */
110 unsigned long bus_suspended; /* which ports were
111 already suspended at the start of a bus suspend */
112 unsigned long companion_ports; /* which ports are
113 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400114 unsigned long owned_ports; /* which ports are
115 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400116 unsigned long port_c_suspend; /* which ports have
117 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400118 unsigned long suspended_ports; /* which ports are
119 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400120 unsigned long resuming_ports; /* which ports have
121 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 /* per-HC memory pools (could be per-bus, but ...) */
124 struct dma_pool *qh_pool; /* qh per active urb */
125 struct dma_pool *qtd_pool; /* one or more per qh */
126 struct dma_pool *itd_pool; /* itd per iso urb */
127 struct dma_pool *sitd_pool; /* sitd per split iso urb */
128
Alan Stern07d29b62007-12-11 16:05:30 -0500129 struct timer_list iaa_watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 struct timer_list watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 unsigned long actions;
Alan Stern1e12c912011-05-17 10:40:51 -0400132 unsigned periodic_stamp;
Alan Stern68335e82009-05-22 17:02:33 -0400133 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100135 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 u32 command;
137
Hemant Kumar933e0402012-05-22 11:11:40 -0700138 unsigned max_log2_irq_thresh;
139
Kumar Gala8cd42e92006-01-20 13:57:52 -0800140 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800141 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800142 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100143 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700144 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200145 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100146 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800147 unsigned need_io_watchdog:1;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100148 unsigned broken_periodic:1;
Andiry Xuad935622011-03-01 14:57:05 +0800149 unsigned amd_pll_fix:1;
Alan Sternae68a832010-07-14 11:03:23 -0400150 unsigned fs_i_thresh:1; /* Intel iso scheduling */
Andiry Xu3d091a62010-11-08 17:58:35 +0800151 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200152 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400153 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Hemant Kumar38ce5d82012-05-29 13:00:58 -0700154 unsigned susp_sof_bug:1; /*Chip Idea HC*/
Vamsi Krishna8e6edcb2012-06-20 18:08:50 -0700155 unsigned reset_sof_bug:1; /*Chip Idea HC*/
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100156
157 /* required for usb32 quirk */
158 #define OHCI_CTRL_HCFS (3 << 6)
159 #define OHCI_USB_OPER (2 << 6)
160 #define OHCI_USB_SUSPEND (3 << 6)
161
162 #define OHCI_HCCTRL_OFFSET 0x4
163 #define OHCI_HCCTRL_LEN 0x4
164 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800165 unsigned has_hostpc:1;
Alek Du48f24972010-06-04 15:47:55 +0800166 unsigned has_lpm:1; /* support link power management */
Alek Du5a9cdf32010-06-04 15:47:56 +0800167 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800168 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 /* irq statistics */
171#ifdef EHCI_STATS
172 struct ehci_stats stats;
173# define COUNT(x) do { (x)++; } while (0)
174#else
175# define COUNT(x) do {} while (0)
176#endif
Tony Jones694cc202007-09-11 14:07:31 -0700177
178 /* debug files */
179#ifdef DEBUG
180 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700181#endif
Anatolij Gustschin83722bc2011-04-18 22:02:00 +0200182 /*
183 * OTG controllers and transceivers need software interaction
184 */
Heikki Krogerus86753812012-02-13 13:24:02 +0200185 struct usb_phy *transceiver;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186};
187
David Brownell53bd6a62006-08-30 14:50:06 -0700188/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
190{
191 return (struct ehci_hcd *) (hcd->hcd_priv);
192}
193static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
194{
195 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
196}
197
198
Alan Stern07d29b62007-12-11 16:05:30 -0500199static inline void
200iaa_watchdog_start(struct ehci_hcd *ehci)
201{
202 WARN_ON(timer_pending(&ehci->iaa_watchdog));
203 mod_timer(&ehci->iaa_watchdog,
204 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
205}
206
207static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
208{
209 del_timer(&ehci->iaa_watchdog);
210}
211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212enum ehci_timer_action {
213 TIMER_IO_WATCHDOG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 TIMER_ASYNC_SHRINK,
215 TIMER_ASYNC_OFF,
216};
217
218static inline void
219timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
220{
221 clear_bit (action, &ehci->actions);
222}
223
Alan Stern0e5f2312010-04-08 16:56:37 -0400224static void free_cached_lists(struct ehci_hcd *ehci);
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226/*-------------------------------------------------------------------------*/
227
Yinghai Lu0af36732008-07-24 17:27:57 -0700228#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230/*-------------------------------------------------------------------------*/
231
Stefan Roese6dbd6822007-05-01 09:29:37 -0700232#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234/*
235 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700236 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
238 *
239 * These are associated only with "QH" (Queue Head) structures,
240 * used with control, bulk, and interrupt transfers.
241 */
242struct ehci_qtd {
243 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700244 __hc32 hw_next; /* see EHCI 3.5.1 */
245 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
246 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define QTD_TOGGLE (1 << 31) /* data toggle */
248#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
249#define QTD_IOC (1 << 15) /* interrupt on complete */
250#define QTD_CERR(tok) (((tok)>>10) & 0x3)
251#define QTD_PID(tok) (((tok)>>8) & 0x3)
252#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
253#define QTD_STS_HALT (1 << 6) /* halted on error */
254#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
255#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
256#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
257#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
258#define QTD_STS_STS (1 << 1) /* split transaction state */
259#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700260
261#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
262#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
263#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
264
265 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
266 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268 /* the rest is HCD-private */
269 dma_addr_t qtd_dma; /* qtd address */
270 struct list_head qtd_list; /* sw qtd list */
271 struct urb *urb; /* qtd's urb */
272 size_t length; /* length of buffer */
273} __attribute__ ((aligned (32)));
274
275/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700276#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
278#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
279
280/*-------------------------------------------------------------------------*/
281
282/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700283#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
Stefan Roese6dbd6822007-05-01 09:29:37 -0700285/*
286 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800287 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700288 * "dynamic" switching between be and le support, so that the driver
289 * can be used on one system with SoC EHCI controller using big-endian
290 * descriptors as well as a normal little-endian PCI EHCI controller.
291 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700293#define Q_TYPE_ITD (0 << 1)
294#define Q_TYPE_QH (1 << 1)
295#define Q_TYPE_SITD (2 << 1)
296#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700299#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
301/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700302#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
304/*
305 * Entries in periodic shadow table are pointers to one of four kinds
306 * of data structure. That's dictated by the hardware; a type tag is
307 * encoded in the low bits of the hardware's periodic schedule. Use
308 * Q_NEXT_TYPE to get the tag.
309 *
310 * For entries in the async schedule, the type tag always says "qh".
311 */
312union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700313 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 struct ehci_itd *itd; /* Q_TYPE_ITD */
315 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
316 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700317 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 void *ptr;
319};
320
321/*-------------------------------------------------------------------------*/
322
323/*
324 * EHCI Specification 0.95 Section 3.6
325 * QH: describes control/bulk/interrupt endpoints
326 * See Fig 3-7 "Queue Head Structure Layout".
327 *
328 * These appear in both the async and (for interrupt) periodic schedules.
329 */
330
Alek Du3807e262009-07-14 07:23:29 +0800331/* first part defined by EHCI spec */
332struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700333 __hc32 hw_next; /* see EHCI 3.6.1 */
334 __hc32 hw_info1; /* see EHCI 3.6.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335#define QH_HEAD 0x00008000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700336 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700337#define QH_SMASK 0x000000ff
338#define QH_CMASK 0x0000ff00
339#define QH_HUBADDR 0x007f0000
340#define QH_HUBPORT 0x3f800000
341#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700342 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700345 __hc32 hw_qtd_next;
346 __hc32 hw_alt_next;
347 __hc32 hw_token;
348 __hc32 hw_buf [5];
349 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800350} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Alek Du3807e262009-07-14 07:23:29 +0800352struct ehci_qh {
353 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 /* the rest is HCD-private */
355 dma_addr_t qh_dma; /* address of qh */
356 union ehci_shadow qh_next; /* ptr to qh; or periodic */
357 struct list_head qtd_list; /* sw qtd list */
358 struct ehci_qtd *dummy;
359 struct ehci_qh *reclaim; /* next to reclaim */
360
361 struct ehci_hcd *ehci;
Alan Stern004c1962011-07-05 12:34:05 -0400362 unsigned long unlink_time;
David Brownell9c033e82007-05-17 12:21:19 -0700363
364 /*
365 * Do NOT use atomic operations for QH refcounting. On some CPUs
366 * (PPC7448 for example), atomic operations cannot be performed on
367 * memory that is cache-inhibited (i.e. being used for DMA).
368 * Spinlocks are used to protect all QH fields.
369 */
370 u32 refcount;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 unsigned stamp;
372
Alan Stern3a444942009-08-19 12:22:06 -0400373 u8 needs_rescan; /* Dequeue during giveback */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 u8 qh_state;
375#define QH_STATE_LINKED 1 /* HC sees this */
376#define QH_STATE_UNLINK 2 /* HC may still see this */
377#define QH_STATE_IDLE 3 /* HC doesn't see this */
378#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
379#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
380
Alan Sterna2c27062009-02-10 10:16:58 -0500381 u8 xacterrs; /* XactErr retry counter */
382#define QH_XACTERR_MAX 32 /* XactErr retry limit */
383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 /* periodic schedule info */
385 u8 usecs; /* intr bandwidth */
386 u8 gap_uf; /* uframes split/csplit gap */
387 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700388 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 unsigned short period; /* polling interval */
390 unsigned short start; /* where polling starts */
391#define NO_FRAME ((unsigned short)~0) /* pick new start */
Alan Stern914b7012009-06-29 10:47:30 -0400392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 struct usb_device *dev; /* access to TT */
Alan Sterne04f5f72011-07-19 14:01:23 -0400394 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400395 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alek Du3807e262009-07-14 07:23:29 +0800396};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398/*-------------------------------------------------------------------------*/
399
400/* description of one iso transaction (up to 3 KB data if highspeed) */
401struct ehci_iso_packet {
402 /* These will be copied to iTD when scheduling */
403 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700404 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 u8 cross; /* buf crosses pages */
406 /* for full speed OUT splits */
407 u32 buf1;
408};
409
410/* temporary schedule data for packets from iso urbs (both speeds)
411 * each packet is one logical usb transaction to the device (not TT),
412 * beginning at stream->next_uframe
413 */
414struct ehci_iso_sched {
415 struct list_head td_list;
416 unsigned span;
417 struct ehci_iso_packet packet [0];
418};
419
420/*
421 * ehci_iso_stream - groups all (s)itds for this endpoint.
422 * acts like a qh would, if EHCI had them for ISO.
423 */
424struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100425 /* first field matches ehci_hq, but is NULL */
426 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
428 u32 refcount;
429 u8 bEndpointAddress;
430 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 struct list_head td_list; /* queued itds/sitds */
432 struct list_head free_list; /* list of unused itds/sitds */
433 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700434 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436 /* output of (re)scheduling */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700438 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
440 /* the rest is derived from the endpoint descriptor,
441 * trusting urb->interval == f(epdesc->bInterval) and
442 * including the extra info for hw_bufp[0..2]
443 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800445 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700446 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 u16 maxp;
448 u16 raw_mask;
449 unsigned bandwidth;
450
451 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700452 __hc32 buf0;
453 __hc32 buf1;
454 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
456 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700457 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458};
459
460/*-------------------------------------------------------------------------*/
461
462/*
463 * EHCI Specification 0.95 Section 3.3
464 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
465 *
466 * Schedule records for high speed iso xfers
467 */
468struct ehci_itd {
469 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700470 __hc32 hw_next; /* see EHCI 3.3.1 */
471 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
473#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
474#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
475#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
476#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
477#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
478
Stefan Roese6dbd6822007-05-01 09:29:37 -0700479#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
Stefan Roese6dbd6822007-05-01 09:29:37 -0700481 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
482 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 /* the rest is HCD-private */
485 dma_addr_t itd_dma; /* for this itd */
486 union ehci_shadow itd_next; /* ptr to periodic q entry */
487
488 struct urb *urb;
489 struct ehci_iso_stream *stream; /* endpoint's queue */
490 struct list_head itd_list; /* list of stream's itds */
491
492 /* any/all hw_transactions here may be used by that urb */
493 unsigned frame; /* where scheduled */
494 unsigned pg;
495 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496} __attribute__ ((aligned (32)));
497
498/*-------------------------------------------------------------------------*/
499
500/*
David Brownell53bd6a62006-08-30 14:50:06 -0700501 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 * siTD, aka split-transaction isochronous Transfer Descriptor
503 * ... describe full speed iso xfers through TT in hubs
504 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
505 */
506struct ehci_sitd {
507 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700508 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700510 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
511 __hc32 hw_uframe; /* EHCI table 3-10 */
512 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513#define SITD_IOC (1 << 31) /* interrupt on completion */
514#define SITD_PAGE (1 << 30) /* buffer 0/1 */
515#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
516#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
517#define SITD_STS_ERR (1 << 6) /* error from TT */
518#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
519#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
520#define SITD_STS_XACT (1 << 3) /* illegal IN response */
521#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
522#define SITD_STS_STS (1 << 1) /* split transaction state */
523
Stefan Roese6dbd6822007-05-01 09:29:37 -0700524#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Stefan Roese6dbd6822007-05-01 09:29:37 -0700526 __hc32 hw_buf [2]; /* EHCI table 3-12 */
527 __hc32 hw_backpointer; /* EHCI table 3-13 */
528 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530 /* the rest is HCD-private */
531 dma_addr_t sitd_dma;
532 union ehci_shadow sitd_next; /* ptr to periodic q entry */
533
534 struct urb *urb;
535 struct ehci_iso_stream *stream; /* endpoint's queue */
536 struct list_head sitd_list; /* list of stream's sitds */
537 unsigned frame;
538 unsigned index;
539} __attribute__ ((aligned (32)));
540
541/*-------------------------------------------------------------------------*/
542
543/*
544 * EHCI Specification 0.96 Section 3.7
545 * Periodic Frame Span Traversal Node (FSTN)
546 *
547 * Manages split interrupt transactions (using TT) that span frame boundaries
548 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
549 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
550 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
551 */
552struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700553 __hc32 hw_next; /* any periodic q entry */
554 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556 /* the rest is HCD-private */
557 dma_addr_t fstn_dma;
558 union ehci_shadow fstn_next; /* ptr to periodic q entry */
559} __attribute__ ((aligned (32)));
560
561/*-------------------------------------------------------------------------*/
562
Alan Stern16032c42010-05-12 18:21:35 -0400563/* Prepare the PORTSC wakeup flags during controller suspend/resume */
564
Alan Stern41472002010-06-25 14:02:14 -0400565#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
566 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400567
Alan Stern41472002010-06-25 14:02:14 -0400568#define ehci_prepare_ports_for_controller_resume(ehci) \
569 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400570
571/*-------------------------------------------------------------------------*/
572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
574
575/*
576 * Some EHCI controllers have a Transaction Translator built into the
577 * root hub. This is a non-standard feature. Each controller will need
578 * to add code to the following inline functions, and call them as
579 * needed (mostly in root hub code).
580 */
581
Alan Sterna8e51772008-05-20 16:58:11 -0400582#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
584/* Returns the speed of a device attached to a port on the root hub. */
585static inline unsigned int
586ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
587{
588 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800589 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 case 0:
591 return 0;
592 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500593 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 case 2:
595 default:
Alan Stern288ead42010-03-04 11:32:30 -0500596 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 }
598 }
Alan Stern288ead42010-03-04 11:32:30 -0500599 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600}
601
602#else
603
604#define ehci_is_TDI(e) (0)
605
Alan Stern288ead42010-03-04 11:32:30 -0500606#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607#endif
608
609/*-------------------------------------------------------------------------*/
610
Kumar Gala8cd42e92006-01-20 13:57:52 -0800611#ifdef CONFIG_PPC_83xx
612/* Some Freescale processors have an erratum in which the TT
613 * port number in the queue head was 0..N-1 instead of 1..N.
614 */
615#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
616#else
617#define ehci_has_fsl_portno_bug(e) (0)
618#endif
619
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100620/*
621 * While most USB host controllers implement their registers in
622 * little-endian format, a minority (celleb companion chip) implement
623 * them in big endian format.
624 *
625 * This attempts to support either format at compile time without a
626 * runtime penalty, or both formats with the additional overhead
627 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200628 *
629 * ehci_big_endian_capbase is a special quirk for controllers that
630 * implement the HC capability registers as separate registers and not
631 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100632 */
633
634#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
635#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200636#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100637#else
638#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200639#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100640#endif
641
Stefan Roese6dbd6822007-05-01 09:29:37 -0700642/*
643 * Big-endian read/write functions are arch-specific.
644 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700645 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800646#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
647#define readl_be(addr) __raw_readl((__force unsigned *)addr)
648#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
649#endif
650
Stefan Roese6dbd6822007-05-01 09:29:37 -0700651static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
652 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100653{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100654#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100655 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000656 readl_be(regs) :
657 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100658#else
Al Viro68f50e52007-02-09 16:40:00 +0000659 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100660#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100661}
662
Stefan Roese6dbd6822007-05-01 09:29:37 -0700663static inline void ehci_writel(const struct ehci_hcd *ehci,
664 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100665{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100666#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100667 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000668 writel_be(val, regs) :
669 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100670#else
Al Viro68f50e52007-02-09 16:40:00 +0000671 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100672#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100673}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800674
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100675/*
676 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
677 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300678 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100679 */
680#ifdef CONFIG_44x
681static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
682{
683 u32 hc_control;
684
685 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
686 if (operational)
687 hc_control |= OHCI_USB_OPER;
688 else
689 hc_control |= OHCI_USB_SUSPEND;
690
691 writel_be(hc_control, ehci->ohci_hcctrl_reg);
692 (void) readl_be(ehci->ohci_hcctrl_reg);
693}
694#else
695static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
696{ }
697#endif
698
Kumar Gala8cd42e92006-01-20 13:57:52 -0800699/*-------------------------------------------------------------------------*/
700
Stefan Roese6dbd6822007-05-01 09:29:37 -0700701/*
702 * The AMCC 440EPx not only implements its EHCI registers in big-endian
703 * format, but also its DMA data structures (descriptors).
704 *
705 * EHCI controllers accessed through PCI work normally (little-endian
706 * everywhere), so we won't bother supporting a BE-only mode for now.
707 */
708#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
709#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
710
711/* cpu to ehci */
712static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
713{
714 return ehci_big_endian_desc(ehci)
715 ? (__force __hc32)cpu_to_be32(x)
716 : (__force __hc32)cpu_to_le32(x);
717}
718
719/* ehci to cpu */
720static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
721{
722 return ehci_big_endian_desc(ehci)
723 ? be32_to_cpu((__force __be32)x)
724 : le32_to_cpu((__force __le32)x);
725}
726
727static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
728{
729 return ehci_big_endian_desc(ehci)
730 ? be32_to_cpup((__force __be32 *)x)
731 : le32_to_cpup((__force __le32 *)x);
732}
733
734#else
735
736/* cpu to ehci */
737static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
738{
739 return cpu_to_le32(x);
740}
741
742/* ehci to cpu */
743static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
744{
745 return le32_to_cpu(x);
746}
747
748static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
749{
750 return le32_to_cpup(x);
751}
752
753#endif
754
Ming Lei95cf7a12011-08-30 16:03:13 +0000755/*
756 * Writing to dma coherent memory on ARM may be delayed via L2
757 * writing buffer, so introduce the helper which can flush L2 writing
758 * buffer into memory immediately, especially used to flush ehci
759 * descriptor to memory.
760 * */
761#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
Bryan Huntsmand074fa22011-11-16 13:52:50 -0800762static inline void ehci_sync_mem(void)
Ming Lei95cf7a12011-08-30 16:03:13 +0000763{
764 mb();
765}
766#else
Bryan Huntsmand074fa22011-11-16 13:52:50 -0800767static inline void ehci_sync_mem(void)
Ming Lei95cf7a12011-08-30 16:03:13 +0000768{
769}
770#endif
771
Stefan Roese6dbd6822007-05-01 09:29:37 -0700772/*-------------------------------------------------------------------------*/
773
Alan Stern68aa95d2011-10-12 10:39:14 -0400774#ifdef CONFIG_PCI
775
776/* For working around the MosChip frame-index-register bug */
777static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
778
779#else
780
781static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
782{
783 return ehci_readl(ehci, &ehci->regs->frame_index);
784}
785
786#endif
787
788/*-------------------------------------------------------------------------*/
789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790#ifndef DEBUG
791#define STUB_DEBUG_FILES
792#endif /* DEBUG */
793
794/*-------------------------------------------------------------------------*/
795
796#endif /* __LINUX_EHCI_HCD_H */