blob: 3d8f0da9020b2dd2e1387acb78af27488cc183fa [file] [log] [blame]
Deepak Verma587c98e2013-02-01 22:47:49 +05301/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030018#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080020#include <linux/dma-mapping.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070021#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <mach/irqs-8064.h>
23#include <mach/board.h>
24#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070025#include <mach/usbdiag.h>
26#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070027#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080028#include <mach/msm_dsps.h>
Matt Wagantalld55b90f2012-02-23 23:27:44 -080029#include <mach/clk-provider.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080030#include <sound/msm-dai-q6.h>
31#include <sound/apr_audio.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030032#include <mach/msm_tsif.h>
Joel Nider50b50fa2012-08-05 14:17:29 +030033#include <mach/msm_tspp.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070034#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060035#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080036#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070037#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070038#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070039#include <mach/msm_rtb.h>
Mitchel Humpherys9d01c6d2012-09-06 11:35:39 -070040#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041#include "clock.h"
42#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080043#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070044#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060045#include "rpm_stats.h"
46#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053047#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070048#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070049#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050
51/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070052#define MSM_GSBI1_PHYS 0x12440000
Devin Kima3085422012-06-14 18:23:41 -070053#define MSM_GSBI2_PHYS 0x13440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060055#define MSM_GSBI4_PHYS 0x16300000
56#define MSM_GSBI5_PHYS 0x1A200000
57#define MSM_GSBI6_PHYS 0x16500000
58#define MSM_GSBI7_PHYS 0x16600000
59
Kenneth Heitke748593a2011-07-15 15:45:11 -060060/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070061#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Devin Kima3085422012-06-14 18:23:41 -070063#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
64#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080065#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066
Harini Jayaramanc4c58692011-07-19 14:50:10 -060067/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080068#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Devin Kima3085422012-06-14 18:23:41 -070069#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060070#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
71#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
72#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
73#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
74#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
75#define MSM_QUP_SIZE SZ_4K
76
Kenneth Heitke36920d32011-07-20 16:44:30 -060077/* Address of SSBI CMD */
78#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
79#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
80#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060081
Hemant Kumarcaa09092011-07-30 00:26:33 -070082/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080083#define MSM_HSUSB1_PHYS 0x12500000
84#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070085
Manu Gautam91223e02011-11-08 15:27:22 +053086/* Address of HS USB3 */
87#define MSM_HSUSB3_PHYS 0x12520000
88#define MSM_HSUSB3_SIZE SZ_4K
89
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080090/* Address of HS USB4 */
91#define MSM_HSUSB4_PHYS 0x12530000
92#define MSM_HSUSB4_SIZE SZ_4K
93
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060094/* Address of PCIE20 PARF */
95#define PCIE20_PARF_PHYS 0x1b600000
96#define PCIE20_PARF_SIZE SZ_128
97
98/* Address of PCIE20 ELBI */
99#define PCIE20_ELBI_PHYS 0x1b502000
100#define PCIE20_ELBI_SIZE SZ_256
101
102/* Address of PCIE20 */
103#define PCIE20_PHYS 0x1b500000
104#define PCIE20_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530105#define MSM8064_RPM_MASTER_STATS_BASE 0x10BB00
Anji Jonnalae84292b2012-09-21 13:34:44 +0530106#define MSM8064_PC_CNTR_PHYS (APQ8064_IMEM_PHYS + 0x664)
107#define MSM8064_PC_CNTR_SIZE 0x40
108
109static struct resource msm8064_resources_pccntr[] = {
110 {
111 .start = MSM8064_PC_CNTR_PHYS,
112 .end = MSM8064_PC_CNTR_PHYS + MSM8064_PC_CNTR_SIZE,
113 .flags = IORESOURCE_MEM,
114 },
115};
116
117struct platform_device msm8064_pc_cntr = {
118 .name = "pc-cntr",
119 .id = -1,
120 .num_resources = ARRAY_SIZE(msm8064_resources_pccntr),
121 .resource = msm8064_resources_pccntr,
122};
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600123
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700124static struct msm_watchdog_pdata msm_watchdog_pdata = {
125 .pet_time = 10000,
126 .bark_time = 11000,
127 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800128 .needs_expired_enable = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700129 .base = MSM_TMR0_BASE + WDT0_OFFSET,
130};
131
132static struct resource msm_watchdog_resources[] = {
133 {
134 .start = WDT0_ACCSCSSNBARK_INT,
135 .end = WDT0_ACCSCSSNBARK_INT,
136 .flags = IORESOURCE_IRQ,
137 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700138};
139
140struct platform_device msm8064_device_watchdog = {
141 .name = "msm_watchdog",
142 .id = -1,
143 .dev = {
144 .platform_data = &msm_watchdog_pdata,
145 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700146 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
147 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700148};
149
Joel King0581896d2011-07-19 16:43:28 -0700150static struct resource msm_dmov_resource[] = {
151 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800152 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700153 .flags = IORESOURCE_IRQ,
154 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700155 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800156 .start = 0x18320000,
157 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700158 .flags = IORESOURCE_MEM,
159 },
160};
161
162static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800163 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700164 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700165};
166
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700167struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700168 .name = "msm_dmov",
169 .id = -1,
170 .resource = msm_dmov_resource,
171 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700172 .dev = {
173 .platform_data = &msm_dmov_pdata,
174 },
Joel King0581896d2011-07-19 16:43:28 -0700175};
176
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700177static struct resource resources_uart_gsbi1[] = {
178 {
179 .start = APQ8064_GSBI1_UARTDM_IRQ,
180 .end = APQ8064_GSBI1_UARTDM_IRQ,
181 .flags = IORESOURCE_IRQ,
182 },
183 {
184 .start = MSM_UART1DM_PHYS,
185 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
186 .name = "uartdm_resource",
187 .flags = IORESOURCE_MEM,
188 },
189 {
190 .start = MSM_GSBI1_PHYS,
191 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
192 .name = "gsbi_resource",
193 .flags = IORESOURCE_MEM,
194 },
195};
196
197struct platform_device apq8064_device_uart_gsbi1 = {
198 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800199 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700200 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
201 .resource = resources_uart_gsbi1,
202};
203
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204static struct resource resources_uart_gsbi3[] = {
205 {
206 .start = GSBI3_UARTDM_IRQ,
207 .end = GSBI3_UARTDM_IRQ,
208 .flags = IORESOURCE_IRQ,
209 },
210 {
211 .start = MSM_UART3DM_PHYS,
212 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
213 .name = "uartdm_resource",
214 .flags = IORESOURCE_MEM,
215 },
216 {
217 .start = MSM_GSBI3_PHYS,
218 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
219 .name = "gsbi_resource",
220 .flags = IORESOURCE_MEM,
221 },
222};
223
224struct platform_device apq8064_device_uart_gsbi3 = {
225 .name = "msm_serial_hsl",
226 .id = 0,
227 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
228 .resource = resources_uart_gsbi3,
229};
230
Jing Lin04601f92012-02-05 15:36:07 -0800231static struct resource resources_qup_i2c_gsbi3[] = {
232 {
233 .name = "gsbi_qup_i2c_addr",
234 .start = MSM_GSBI3_PHYS,
235 .end = MSM_GSBI3_PHYS + 4 - 1,
236 .flags = IORESOURCE_MEM,
237 },
238 {
239 .name = "qup_phys_addr",
240 .start = MSM_GSBI3_QUP_PHYS,
241 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
242 .flags = IORESOURCE_MEM,
243 },
244 {
245 .name = "qup_err_intr",
246 .start = GSBI3_QUP_IRQ,
247 .end = GSBI3_QUP_IRQ,
248 .flags = IORESOURCE_IRQ,
249 },
250 {
251 .name = "i2c_clk",
252 .start = 9,
253 .end = 9,
254 .flags = IORESOURCE_IO,
255 },
256 {
257 .name = "i2c_sda",
258 .start = 8,
259 .end = 8,
260 .flags = IORESOURCE_IO,
261 },
262};
263
David Keitel3c40fc52012-02-09 17:53:52 -0800264static struct resource resources_qup_i2c_gsbi1[] = {
265 {
266 .name = "gsbi_qup_i2c_addr",
267 .start = MSM_GSBI1_PHYS,
268 .end = MSM_GSBI1_PHYS + 4 - 1,
269 .flags = IORESOURCE_MEM,
270 },
271 {
272 .name = "qup_phys_addr",
273 .start = MSM_GSBI1_QUP_PHYS,
274 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
275 .flags = IORESOURCE_MEM,
276 },
277 {
278 .name = "qup_err_intr",
279 .start = APQ8064_GSBI1_QUP_IRQ,
280 .end = APQ8064_GSBI1_QUP_IRQ,
281 .flags = IORESOURCE_IRQ,
282 },
283 {
284 .name = "i2c_clk",
285 .start = 21,
286 .end = 21,
287 .flags = IORESOURCE_IO,
288 },
289 {
290 .name = "i2c_sda",
291 .start = 20,
292 .end = 20,
293 .flags = IORESOURCE_IO,
294 },
295};
296
297struct platform_device apq8064_device_qup_i2c_gsbi1 = {
298 .name = "qup_i2c",
299 .id = 0,
300 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
301 .resource = resources_qup_i2c_gsbi1,
302};
303
Jing Lin04601f92012-02-05 15:36:07 -0800304struct platform_device apq8064_device_qup_i2c_gsbi3 = {
305 .name = "qup_i2c",
306 .id = 3,
307 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
308 .resource = resources_qup_i2c_gsbi3,
309};
310
Devin Kima3085422012-06-14 18:23:41 -0700311static struct resource resources_uart_gsbi4[] = {
312 {
313 .start = GSBI4_UARTDM_IRQ,
314 .end = GSBI4_UARTDM_IRQ,
315 .flags = IORESOURCE_IRQ,
316 },
317 {
318 .start = MSM_UART4DM_PHYS,
319 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
320 .name = "uartdm_resource",
321 .flags = IORESOURCE_MEM,
322 },
323 {
324 .start = MSM_GSBI4_PHYS,
325 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
326 .name = "gsbi_resource",
327 .flags = IORESOURCE_MEM,
328 },
329};
330
331struct platform_device apq8064_device_uart_gsbi4 = {
332 .name = "msm_serial_hsl",
333 .id = 0,
334 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
335 .resource = resources_uart_gsbi4,
336};
337
Kenneth Heitke748593a2011-07-15 15:45:11 -0600338static struct resource resources_qup_i2c_gsbi4[] = {
339 {
340 .name = "gsbi_qup_i2c_addr",
341 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600342 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600343 .flags = IORESOURCE_MEM,
344 },
345 {
346 .name = "qup_phys_addr",
347 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600348 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600349 .flags = IORESOURCE_MEM,
350 },
351 {
352 .name = "qup_err_intr",
353 .start = GSBI4_QUP_IRQ,
354 .end = GSBI4_QUP_IRQ,
355 .flags = IORESOURCE_IRQ,
356 },
Kevin Chand07220e2012-02-13 15:52:22 -0800357 {
358 .name = "i2c_clk",
359 .start = 11,
360 .end = 11,
361 .flags = IORESOURCE_IO,
362 },
363 {
364 .name = "i2c_sda",
365 .start = 10,
366 .end = 10,
367 .flags = IORESOURCE_IO,
368 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600369};
370
371struct platform_device apq8064_device_qup_i2c_gsbi4 = {
372 .name = "qup_i2c",
373 .id = 4,
374 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
375 .resource = resources_qup_i2c_gsbi4,
376};
377
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700378static struct resource resources_qup_spi_gsbi5[] = {
379 {
380 .name = "spi_base",
381 .start = MSM_GSBI5_QUP_PHYS,
382 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
383 .flags = IORESOURCE_MEM,
384 },
385 {
386 .name = "gsbi_base",
387 .start = MSM_GSBI5_PHYS,
388 .end = MSM_GSBI5_PHYS + 4 - 1,
389 .flags = IORESOURCE_MEM,
390 },
391 {
392 .name = "spi_irq_in",
393 .start = GSBI5_QUP_IRQ,
394 .end = GSBI5_QUP_IRQ,
395 .flags = IORESOURCE_IRQ,
396 },
397};
398
399struct platform_device apq8064_device_qup_spi_gsbi5 = {
400 .name = "spi_qsd",
401 .id = 0,
402 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
403 .resource = resources_qup_spi_gsbi5,
404};
405
Joel King8f839b92012-04-01 14:37:46 -0700406static struct resource resources_qup_i2c_gsbi5[] = {
407 {
408 .name = "gsbi_qup_i2c_addr",
409 .start = MSM_GSBI5_PHYS,
410 .end = MSM_GSBI5_PHYS + 4 - 1,
411 .flags = IORESOURCE_MEM,
412 },
413 {
414 .name = "qup_phys_addr",
415 .start = MSM_GSBI5_QUP_PHYS,
416 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
417 .flags = IORESOURCE_MEM,
418 },
419 {
420 .name = "qup_err_intr",
421 .start = GSBI5_QUP_IRQ,
422 .end = GSBI5_QUP_IRQ,
423 .flags = IORESOURCE_IRQ,
424 },
425 {
426 .name = "i2c_clk",
427 .start = 54,
428 .end = 54,
429 .flags = IORESOURCE_IO,
430 },
431 {
432 .name = "i2c_sda",
433 .start = 53,
434 .end = 53,
435 .flags = IORESOURCE_IO,
436 },
437};
438
439struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
440 .name = "qup_i2c",
441 .id = 5,
442 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
443 .resource = resources_qup_i2c_gsbi5,
444};
445
Jin Hong4bbbfba2012-02-02 21:48:07 -0800446static struct resource resources_uart_gsbi7[] = {
447 {
448 .start = GSBI7_UARTDM_IRQ,
449 .end = GSBI7_UARTDM_IRQ,
450 .flags = IORESOURCE_IRQ,
451 },
452 {
453 .start = MSM_UART7DM_PHYS,
454 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
455 .name = "uartdm_resource",
456 .flags = IORESOURCE_MEM,
457 },
458 {
459 .start = MSM_GSBI7_PHYS,
460 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
461 .name = "gsbi_resource",
462 .flags = IORESOURCE_MEM,
463 },
464};
465
466struct platform_device apq8064_device_uart_gsbi7 = {
467 .name = "msm_serial_hsl",
468 .id = 0,
469 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
470 .resource = resources_uart_gsbi7,
471};
472
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800473struct platform_device apq_pcm = {
474 .name = "msm-pcm-dsp",
475 .id = -1,
476};
477
478struct platform_device apq_pcm_routing = {
479 .name = "msm-pcm-routing",
480 .id = -1,
481};
482
483struct platform_device apq_cpudai0 = {
484 .name = "msm-dai-q6",
485 .id = 0x4000,
486};
487
488struct platform_device apq_cpudai1 = {
489 .name = "msm-dai-q6",
490 .id = 0x4001,
491};
Santosh Mardieff9a742012-04-09 23:23:39 +0530492struct platform_device mpq_cpudai_sec_i2s_rx = {
493 .name = "msm-dai-q6",
494 .id = 4,
495};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800496struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800497 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800498 .id = 8,
499};
500
501struct platform_device apq_cpudai_bt_rx = {
502 .name = "msm-dai-q6",
503 .id = 0x3000,
504};
505
506struct platform_device apq_cpudai_bt_tx = {
507 .name = "msm-dai-q6",
508 .id = 0x3001,
509};
510
511struct platform_device apq_cpudai_fm_rx = {
512 .name = "msm-dai-q6",
513 .id = 0x3004,
514};
515
516struct platform_device apq_cpudai_fm_tx = {
517 .name = "msm-dai-q6",
518 .id = 0x3005,
519};
520
Helen Zeng8f925502012-03-05 16:50:17 -0800521struct platform_device apq_cpudai_slim_4_rx = {
522 .name = "msm-dai-q6",
523 .id = 0x4008,
524};
525
526struct platform_device apq_cpudai_slim_4_tx = {
527 .name = "msm-dai-q6",
528 .id = 0x4009,
529};
530
Joel Nidere5de00e2012-07-03 10:58:10 +0300531#define MSM_TSIF0_PHYS (0x18200000)
532#define MSM_TSIF1_PHYS (0x18201000)
533#define MSM_TSIF_SIZE (0x200)
534
535#define TSIF_0_CLK GPIO_CFG(55, 1, GPIO_CFG_INPUT, \
536 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
537#define TSIF_0_EN GPIO_CFG(56, 1, GPIO_CFG_INPUT, \
538 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
539#define TSIF_0_DATA GPIO_CFG(57, 1, GPIO_CFG_INPUT, \
540 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
541#define TSIF_0_SYNC GPIO_CFG(62, 1, GPIO_CFG_INPUT, \
542 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
543#define TSIF_1_CLK GPIO_CFG(59, 1, GPIO_CFG_INPUT, \
544 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
545#define TSIF_1_EN GPIO_CFG(60, 1, GPIO_CFG_INPUT, \
546 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
547#define TSIF_1_DATA GPIO_CFG(61, 1, GPIO_CFG_INPUT, \
548 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
549#define TSIF_1_SYNC GPIO_CFG(58, 1, GPIO_CFG_INPUT, \
550 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
551
552static const struct msm_gpio tsif0_gpios[] = {
553 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
554 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
555 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
556 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
557};
558
559static const struct msm_gpio tsif1_gpios[] = {
560 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
561 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
562 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
563 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
564};
565
566struct msm_tsif_platform_data tsif1_8064_platform_data = {
567 .num_gpios = ARRAY_SIZE(tsif1_gpios),
568 .gpios = tsif1_gpios,
569 .tsif_pclk = "iface_clk",
570 .tsif_ref_clk = "ref_clk",
571};
572
573struct resource tsif1_8064_resources[] = {
574 [0] = {
575 .flags = IORESOURCE_IRQ,
576 .start = TSIF2_IRQ,
577 .end = TSIF2_IRQ,
578 },
579 [1] = {
580 .flags = IORESOURCE_MEM,
581 .start = MSM_TSIF1_PHYS,
582 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
583 },
584 [2] = {
585 .flags = IORESOURCE_DMA,
586 .start = DMOV8064_TSIF_CHAN,
587 .end = DMOV8064_TSIF_CRCI,
588 },
589};
590
591struct msm_tsif_platform_data tsif0_8064_platform_data = {
592 .num_gpios = ARRAY_SIZE(tsif0_gpios),
593 .gpios = tsif0_gpios,
594 .tsif_pclk = "iface_clk",
595 .tsif_ref_clk = "ref_clk",
596};
597
598struct resource tsif0_8064_resources[] = {
599 [0] = {
600 .flags = IORESOURCE_IRQ,
601 .start = TSIF1_IRQ,
602 .end = TSIF1_IRQ,
603 },
604 [1] = {
605 .flags = IORESOURCE_MEM,
606 .start = MSM_TSIF0_PHYS,
607 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
608 },
609 [2] = {
610 .flags = IORESOURCE_DMA,
611 .start = DMOV_TSIF_CHAN,
612 .end = DMOV_TSIF_CRCI,
613 },
614};
615
616struct platform_device msm_8064_device_tsif[2] = {
617 {
618 .name = "msm_tsif",
619 .id = 0,
620 .num_resources = ARRAY_SIZE(tsif0_8064_resources),
621 .resource = tsif0_8064_resources,
622 .dev = {
623 .platform_data = &tsif0_8064_platform_data
624 },
625 },
626 {
627 .name = "msm_tsif",
628 .id = 1,
629 .num_resources = ARRAY_SIZE(tsif1_8064_resources),
630 .resource = tsif1_8064_resources,
631 .dev = {
632 .platform_data = &tsif1_8064_platform_data
633 },
634 }
635};
636
Joel Nider50b50fa2012-08-05 14:17:29 +0300637#define MSM_TSPP_PHYS (0x18202000)
638#define MSM_TSPP_SIZE (0x1000)
639#define MSM_TSPP_BAM_PHYS (0x18204000)
640#define MSM_TSPP_BAM_SIZE (0x2000)
641
642static const struct msm_gpio tspp_gpios[] = {
643 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
644 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
645 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
646 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
647 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
648 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
649 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
650 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
651};
652
653static struct resource tspp_resources[] = {
654 [0] = {
Liron Kuch8fa85b02013-01-01 18:29:47 +0200655 .name = "TSIF_TSPP_IRQ",
Joel Nider50b50fa2012-08-05 14:17:29 +0300656 .flags = IORESOURCE_IRQ,
657 .start = TSIF_TSPP_IRQ,
Liron Kuch8fa85b02013-01-01 18:29:47 +0200658 .end = TSIF_TSPP_IRQ,
Joel Nider50b50fa2012-08-05 14:17:29 +0300659 },
660 [1] = {
Liron Kuch8fa85b02013-01-01 18:29:47 +0200661 .name = "TSIF0_IRQ",
662 .flags = IORESOURCE_IRQ,
663 .start = TSIF1_IRQ,
664 .end = TSIF1_IRQ,
665 },
666 [2] = {
667 .name = "TSIF1_IRQ",
668 .flags = IORESOURCE_IRQ,
669 .start = TSIF2_IRQ,
670 .end = TSIF2_IRQ,
671 },
672 [3] = {
673 .name = "TSIF_BAM_IRQ",
674 .flags = IORESOURCE_IRQ,
675 .start = TSIF_BAM_IRQ,
676 .end = TSIF_BAM_IRQ,
677 },
678 [4] = {
679 .name = "MSM_TSIF0_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300680 .flags = IORESOURCE_MEM,
681 .start = MSM_TSIF0_PHYS,
682 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
683 },
Liron Kuch8fa85b02013-01-01 18:29:47 +0200684 [5] = {
685 .name = "MSM_TSIF1_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300686 .flags = IORESOURCE_MEM,
687 .start = MSM_TSIF1_PHYS,
688 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
689 },
Liron Kuch8fa85b02013-01-01 18:29:47 +0200690 [6] = {
691 .name = "MSM_TSPP_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300692 .flags = IORESOURCE_MEM,
693 .start = MSM_TSPP_PHYS,
694 .end = MSM_TSPP_PHYS + MSM_TSPP_SIZE - 1,
695 },
Liron Kuch8fa85b02013-01-01 18:29:47 +0200696 [7] = {
697 .name = "MSM_TSPP_BAM_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300698 .flags = IORESOURCE_MEM,
699 .start = MSM_TSPP_BAM_PHYS,
700 .end = MSM_TSPP_BAM_PHYS + MSM_TSPP_BAM_SIZE - 1,
701 },
702};
703
704static struct msm_tspp_platform_data tspp_platform_data = {
705 .num_gpios = ARRAY_SIZE(tspp_gpios),
706 .gpios = tspp_gpios,
707 .tsif_pclk = "iface_clk",
708 .tsif_ref_clk = "ref_clk",
709};
710
711struct platform_device msm_8064_device_tspp = {
712 .name = "msm_tspp",
713 .id = 0,
714 .num_resources = ARRAY_SIZE(tspp_resources),
715 .resource = tspp_resources,
716 .dev = {
717 .platform_data = &tspp_platform_data
718 },
719};
720
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800721/*
722 * Machine specific data for AUX PCM Interface
723 * which the driver will be unware of.
724 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800725struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800726 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700727 .mode_8k = {
728 .mode = AFE_PCM_CFG_MODE_PCM,
729 .sync = AFE_PCM_CFG_SYNC_INT,
730 .frame = AFE_PCM_CFG_FRM_256BPF,
731 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
732 .slot = 0,
733 .data = AFE_PCM_CFG_CDATAOE_MASTER,
734 .pcm_clk_rate = 2048000,
735 },
736 .mode_16k = {
737 .mode = AFE_PCM_CFG_MODE_PCM,
738 .sync = AFE_PCM_CFG_SYNC_INT,
739 .frame = AFE_PCM_CFG_FRM_256BPF,
740 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
741 .slot = 0,
742 .data = AFE_PCM_CFG_CDATAOE_MASTER,
743 .pcm_clk_rate = 4096000,
744 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800745};
746
747struct platform_device apq_cpudai_auxpcm_rx = {
748 .name = "msm-dai-q6",
749 .id = 2,
750 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800751 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800752 },
753};
754
755struct platform_device apq_cpudai_auxpcm_tx = {
756 .name = "msm-dai-q6",
757 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800758 .dev = {
759 .platform_data = &apq_auxpcm_pdata,
760 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800761};
762
Patrick Lai04baee942012-05-01 14:38:47 -0700763struct msm_mi2s_pdata mpq_mi2s_tx_data = {
764 .rx_sd_lines = 0,
765 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
766 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700767};
768
769struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700770 .name = "msm-dai-q6-mi2s",
771 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700772 .dev = {
773 .platform_data = &mpq_mi2s_tx_data,
774 },
775};
776
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800777struct platform_device apq_cpu_fe = {
778 .name = "msm-dai-fe",
779 .id = -1,
780};
781
782struct platform_device apq_stub_codec = {
783 .name = "msm-stub-codec",
784 .id = 1,
785};
786
787struct platform_device apq_voice = {
788 .name = "msm-pcm-voice",
789 .id = -1,
790};
791
792struct platform_device apq_voip = {
793 .name = "msm-voip-dsp",
794 .id = -1,
795};
796
797struct platform_device apq_lpa_pcm = {
798 .name = "msm-pcm-lpa",
799 .id = -1,
800};
801
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700802struct platform_device apq_compr_dsp = {
803 .name = "msm-compr-dsp",
804 .id = -1,
805};
806
807struct platform_device apq_multi_ch_pcm = {
808 .name = "msm-multi-ch-pcm-dsp",
809 .id = -1,
810};
811
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -0700812struct platform_device apq_lowlatency_pcm = {
813 .name = "msm-lowlatency-pcm-dsp",
814 .id = -1,
815};
816
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800817struct platform_device apq_pcm_hostless = {
818 .name = "msm-pcm-hostless",
819 .id = -1,
820};
821
822struct platform_device apq_cpudai_afe_01_rx = {
823 .name = "msm-dai-q6",
824 .id = 0xE0,
825};
826
827struct platform_device apq_cpudai_afe_01_tx = {
828 .name = "msm-dai-q6",
829 .id = 0xF0,
830};
831
832struct platform_device apq_cpudai_afe_02_rx = {
833 .name = "msm-dai-q6",
834 .id = 0xF1,
835};
836
837struct platform_device apq_cpudai_afe_02_tx = {
838 .name = "msm-dai-q6",
839 .id = 0xE1,
840};
841
842struct platform_device apq_pcm_afe = {
843 .name = "msm-pcm-afe",
844 .id = -1,
845};
846
Neema Shetty8427c262012-02-16 11:23:43 -0800847struct platform_device apq_cpudai_stub = {
848 .name = "msm-dai-stub",
849 .id = -1,
850};
851
Neema Shetty3c9d2862012-03-11 01:25:32 -0800852struct platform_device apq_cpudai_slimbus_1_rx = {
853 .name = "msm-dai-q6",
854 .id = 0x4002,
855};
856
857struct platform_device apq_cpudai_slimbus_1_tx = {
858 .name = "msm-dai-q6",
859 .id = 0x4003,
860};
861
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700862struct platform_device apq_cpudai_slimbus_2_rx = {
863 .name = "msm-dai-q6",
864 .id = 0x4004,
865};
866
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700867struct platform_device apq_cpudai_slimbus_2_tx = {
868 .name = "msm-dai-q6",
869 .id = 0x4005,
870};
871
Neema Shettyc9d86c32012-05-09 12:01:39 -0700872struct platform_device apq_cpudai_slimbus_3_rx = {
873 .name = "msm-dai-q6",
874 .id = 0x4006,
875};
876
ehgrace.kim9b771372012-08-13 15:08:56 -0700877struct platform_device apq_cpudai_slimbus_3_tx = {
878 .name = "msm-dai-q6",
879 .id = 0x4007,
880};
881
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700882static struct resource resources_ssbi_pmic1[] = {
883 {
884 .start = MSM_PMIC1_SSBI_CMD_PHYS,
885 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
886 .flags = IORESOURCE_MEM,
887 },
888};
889
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600890#define LPASS_SLIMBUS_PHYS 0x28080000
891#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800892#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600893/* Board info for the slimbus slave device */
894static struct resource slimbus_res[] = {
895 {
896 .start = LPASS_SLIMBUS_PHYS,
897 .end = LPASS_SLIMBUS_PHYS + 8191,
898 .flags = IORESOURCE_MEM,
899 .name = "slimbus_physical",
900 },
901 {
902 .start = LPASS_SLIMBUS_BAM_PHYS,
903 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
904 .flags = IORESOURCE_MEM,
905 .name = "slimbus_bam_physical",
906 },
907 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800908 .start = LPASS_SLIMBUS_SLEW,
909 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
910 .flags = IORESOURCE_MEM,
911 .name = "slimbus_slew_reg",
912 },
913 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600914 .start = SLIMBUS0_CORE_EE1_IRQ,
915 .end = SLIMBUS0_CORE_EE1_IRQ,
916 .flags = IORESOURCE_IRQ,
917 .name = "slimbus_irq",
918 },
919 {
920 .start = SLIMBUS0_BAM_EE1_IRQ,
921 .end = SLIMBUS0_BAM_EE1_IRQ,
922 .flags = IORESOURCE_IRQ,
923 .name = "slimbus_bam_irq",
924 },
925};
926
927struct platform_device apq8064_slim_ctrl = {
928 .name = "msm_slim_ctrl",
929 .id = 1,
930 .num_resources = ARRAY_SIZE(slimbus_res),
931 .resource = slimbus_res,
932 .dev = {
933 .coherent_dma_mask = 0xffffffffULL,
934 },
935};
936
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700937struct platform_device apq8064_device_ssbi_pmic1 = {
938 .name = "msm_ssbi",
939 .id = 0,
940 .resource = resources_ssbi_pmic1,
941 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
942};
943
944static struct resource resources_ssbi_pmic2[] = {
945 {
946 .start = MSM_PMIC2_SSBI_CMD_PHYS,
947 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
948 .flags = IORESOURCE_MEM,
949 },
950};
951
952struct platform_device apq8064_device_ssbi_pmic2 = {
953 .name = "msm_ssbi",
954 .id = 1,
955 .resource = resources_ssbi_pmic2,
956 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
957};
958
959static struct resource resources_otg[] = {
960 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800961 .start = MSM_HSUSB1_PHYS,
962 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700963 .flags = IORESOURCE_MEM,
964 },
965 {
966 .start = USB1_HS_IRQ,
967 .end = USB1_HS_IRQ,
968 .flags = IORESOURCE_IRQ,
969 },
970};
971
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700972struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700973 .name = "msm_otg",
974 .id = -1,
975 .num_resources = ARRAY_SIZE(resources_otg),
976 .resource = resources_otg,
977 .dev = {
978 .coherent_dma_mask = 0xffffffff,
979 },
980};
981
982static struct resource resources_hsusb[] = {
983 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800984 .start = MSM_HSUSB1_PHYS,
985 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700986 .flags = IORESOURCE_MEM,
987 },
988 {
989 .start = USB1_HS_IRQ,
990 .end = USB1_HS_IRQ,
991 .flags = IORESOURCE_IRQ,
992 },
993};
994
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700995struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700996 .name = "msm_hsusb",
997 .id = -1,
998 .num_resources = ARRAY_SIZE(resources_hsusb),
999 .resource = resources_hsusb,
1000 .dev = {
1001 .coherent_dma_mask = 0xffffffff,
1002 },
1003};
1004
Hemant Kumard86c4882012-01-24 19:39:37 -08001005static struct resource resources_hsusb_host[] = {
1006 {
1007 .start = MSM_HSUSB1_PHYS,
1008 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
1009 .flags = IORESOURCE_MEM,
1010 },
1011 {
1012 .start = USB1_HS_IRQ,
1013 .end = USB1_HS_IRQ,
1014 .flags = IORESOURCE_IRQ,
1015 },
1016};
1017
Hemant Kumara945b472012-01-25 15:08:06 -08001018static struct resource resources_hsic_host[] = {
1019 {
1020 .start = 0x12510000,
1021 .end = 0x12510000 + SZ_4K - 1,
1022 .flags = IORESOURCE_MEM,
1023 },
1024 {
1025 .start = USB2_HSIC_IRQ,
1026 .end = USB2_HSIC_IRQ,
1027 .flags = IORESOURCE_IRQ,
1028 },
1029 {
1030 .start = MSM_GPIO_TO_INT(49),
1031 .end = MSM_GPIO_TO_INT(49),
1032 .name = "peripheral_status_irq",
1033 .flags = IORESOURCE_IRQ,
1034 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001035 {
Hemant Kumar6fd65032012-05-23 13:02:24 -07001036 .start = 47,
1037 .end = 47,
1038 .name = "wakeup",
1039 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001040 },
Hemant Kumara945b472012-01-25 15:08:06 -08001041};
1042
Hemant Kumard86c4882012-01-24 19:39:37 -08001043static u64 dma_mask = DMA_BIT_MASK(32);
1044struct platform_device apq8064_device_hsusb_host = {
1045 .name = "msm_hsusb_host",
1046 .id = -1,
1047 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1048 .resource = resources_hsusb_host,
1049 .dev = {
1050 .dma_mask = &dma_mask,
1051 .coherent_dma_mask = 0xffffffff,
1052 },
1053};
1054
Hemant Kumara945b472012-01-25 15:08:06 -08001055struct platform_device apq8064_device_hsic_host = {
1056 .name = "msm_hsic_host",
1057 .id = -1,
1058 .num_resources = ARRAY_SIZE(resources_hsic_host),
1059 .resource = resources_hsic_host,
1060 .dev = {
1061 .dma_mask = &dma_mask,
1062 .coherent_dma_mask = DMA_BIT_MASK(32),
1063 },
1064};
1065
Manu Gautam91223e02011-11-08 15:27:22 +05301066static struct resource resources_ehci_host3[] = {
1067{
1068 .start = MSM_HSUSB3_PHYS,
1069 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
1070 .flags = IORESOURCE_MEM,
1071 },
1072 {
1073 .start = USB3_HS_IRQ,
1074 .end = USB3_HS_IRQ,
1075 .flags = IORESOURCE_IRQ,
1076 },
1077};
1078
1079struct platform_device apq8064_device_ehci_host3 = {
1080 .name = "msm_ehci_host",
1081 .id = 0,
1082 .num_resources = ARRAY_SIZE(resources_ehci_host3),
1083 .resource = resources_ehci_host3,
1084 .dev = {
1085 .dma_mask = &dma_mask,
1086 .coherent_dma_mask = 0xffffffff,
1087 },
1088};
1089
Hemant Kumar1d66e1c2012-02-13 15:24:59 -08001090static struct resource resources_ehci_host4[] = {
1091{
1092 .start = MSM_HSUSB4_PHYS,
1093 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
1094 .flags = IORESOURCE_MEM,
1095 },
1096 {
1097 .start = USB4_HS_IRQ,
1098 .end = USB4_HS_IRQ,
1099 .flags = IORESOURCE_IRQ,
1100 },
1101};
1102
1103struct platform_device apq8064_device_ehci_host4 = {
1104 .name = "msm_ehci_host",
1105 .id = 1,
1106 .num_resources = ARRAY_SIZE(resources_ehci_host4),
1107 .resource = resources_ehci_host4,
1108 .dev = {
1109 .dma_mask = &dma_mask,
1110 .coherent_dma_mask = 0xffffffff,
1111 },
1112};
1113
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001114struct platform_device apq8064_device_acpuclk = {
1115 .name = "acpuclk-8064",
1116 .id = -1,
1117};
1118
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07001119#define SHARED_IMEM_TZ_BASE 0x2a03f720
1120static struct resource tzlog_resources[] = {
1121 {
1122 .start = SHARED_IMEM_TZ_BASE,
1123 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
1124 .flags = IORESOURCE_MEM,
1125 },
1126};
1127
1128struct platform_device apq_device_tz_log = {
1129 .name = "tz_log",
1130 .id = 0,
1131 .num_resources = ARRAY_SIZE(tzlog_resources),
1132 .resource = tzlog_resources,
1133};
1134
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001135/* MSM Video core device */
1136#ifdef CONFIG_MSM_BUS_SCALING
1137static struct msm_bus_vectors vidc_init_vectors[] = {
1138 {
1139 .src = MSM_BUS_MASTER_VIDEO_ENC,
1140 .dst = MSM_BUS_SLAVE_EBI_CH0,
1141 .ab = 0,
1142 .ib = 0,
1143 },
1144 {
1145 .src = MSM_BUS_MASTER_VIDEO_DEC,
1146 .dst = MSM_BUS_SLAVE_EBI_CH0,
1147 .ab = 0,
1148 .ib = 0,
1149 },
1150 {
1151 .src = MSM_BUS_MASTER_AMPSS_M0,
1152 .dst = MSM_BUS_SLAVE_EBI_CH0,
1153 .ab = 0,
1154 .ib = 0,
1155 },
1156 {
1157 .src = MSM_BUS_MASTER_AMPSS_M0,
1158 .dst = MSM_BUS_SLAVE_EBI_CH0,
1159 .ab = 0,
1160 .ib = 0,
1161 },
1162};
1163static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1164 {
1165 .src = MSM_BUS_MASTER_VIDEO_ENC,
1166 .dst = MSM_BUS_SLAVE_EBI_CH0,
1167 .ab = 54525952,
1168 .ib = 436207616,
1169 },
1170 {
1171 .src = MSM_BUS_MASTER_VIDEO_DEC,
1172 .dst = MSM_BUS_SLAVE_EBI_CH0,
1173 .ab = 72351744,
1174 .ib = 289406976,
1175 },
1176 {
1177 .src = MSM_BUS_MASTER_AMPSS_M0,
1178 .dst = MSM_BUS_SLAVE_EBI_CH0,
1179 .ab = 500000,
1180 .ib = 1000000,
1181 },
1182 {
1183 .src = MSM_BUS_MASTER_AMPSS_M0,
1184 .dst = MSM_BUS_SLAVE_EBI_CH0,
1185 .ab = 500000,
1186 .ib = 1000000,
1187 },
1188};
1189static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1190 {
1191 .src = MSM_BUS_MASTER_VIDEO_ENC,
1192 .dst = MSM_BUS_SLAVE_EBI_CH0,
1193 .ab = 40894464,
1194 .ib = 327155712,
1195 },
1196 {
1197 .src = MSM_BUS_MASTER_VIDEO_DEC,
1198 .dst = MSM_BUS_SLAVE_EBI_CH0,
1199 .ab = 48234496,
1200 .ib = 192937984,
1201 },
1202 {
1203 .src = MSM_BUS_MASTER_AMPSS_M0,
1204 .dst = MSM_BUS_SLAVE_EBI_CH0,
1205 .ab = 500000,
1206 .ib = 2000000,
1207 },
1208 {
1209 .src = MSM_BUS_MASTER_AMPSS_M0,
1210 .dst = MSM_BUS_SLAVE_EBI_CH0,
1211 .ab = 500000,
1212 .ib = 2000000,
1213 },
1214};
1215static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1216 {
1217 .src = MSM_BUS_MASTER_VIDEO_ENC,
1218 .dst = MSM_BUS_SLAVE_EBI_CH0,
1219 .ab = 163577856,
1220 .ib = 1308622848,
1221 },
1222 {
1223 .src = MSM_BUS_MASTER_VIDEO_DEC,
1224 .dst = MSM_BUS_SLAVE_EBI_CH0,
1225 .ab = 219152384,
1226 .ib = 876609536,
1227 },
1228 {
1229 .src = MSM_BUS_MASTER_AMPSS_M0,
1230 .dst = MSM_BUS_SLAVE_EBI_CH0,
1231 .ab = 1750000,
1232 .ib = 3500000,
1233 },
1234 {
1235 .src = MSM_BUS_MASTER_AMPSS_M0,
1236 .dst = MSM_BUS_SLAVE_EBI_CH0,
1237 .ab = 1750000,
1238 .ib = 3500000,
1239 },
1240};
1241static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1242 {
1243 .src = MSM_BUS_MASTER_VIDEO_ENC,
1244 .dst = MSM_BUS_SLAVE_EBI_CH0,
1245 .ab = 121634816,
1246 .ib = 973078528,
1247 },
1248 {
1249 .src = MSM_BUS_MASTER_VIDEO_DEC,
1250 .dst = MSM_BUS_SLAVE_EBI_CH0,
1251 .ab = 155189248,
1252 .ib = 620756992,
1253 },
1254 {
1255 .src = MSM_BUS_MASTER_AMPSS_M0,
1256 .dst = MSM_BUS_SLAVE_EBI_CH0,
1257 .ab = 1750000,
1258 .ib = 7000000,
1259 },
1260 {
1261 .src = MSM_BUS_MASTER_AMPSS_M0,
1262 .dst = MSM_BUS_SLAVE_EBI_CH0,
1263 .ab = 1750000,
1264 .ib = 7000000,
1265 },
1266};
1267static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1268 {
1269 .src = MSM_BUS_MASTER_VIDEO_ENC,
1270 .dst = MSM_BUS_SLAVE_EBI_CH0,
1271 .ab = 372244480,
1272 .ib = 2560000000U,
1273 },
1274 {
1275 .src = MSM_BUS_MASTER_VIDEO_DEC,
1276 .dst = MSM_BUS_SLAVE_EBI_CH0,
1277 .ab = 501219328,
1278 .ib = 2560000000U,
1279 },
1280 {
1281 .src = MSM_BUS_MASTER_AMPSS_M0,
1282 .dst = MSM_BUS_SLAVE_EBI_CH0,
1283 .ab = 2500000,
1284 .ib = 5000000,
1285 },
1286 {
1287 .src = MSM_BUS_MASTER_AMPSS_M0,
1288 .dst = MSM_BUS_SLAVE_EBI_CH0,
1289 .ab = 2500000,
1290 .ib = 5000000,
1291 },
1292};
1293static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1294 {
1295 .src = MSM_BUS_MASTER_VIDEO_ENC,
1296 .dst = MSM_BUS_SLAVE_EBI_CH0,
1297 .ab = 222298112,
1298 .ib = 2560000000U,
1299 },
1300 {
1301 .src = MSM_BUS_MASTER_VIDEO_DEC,
1302 .dst = MSM_BUS_SLAVE_EBI_CH0,
1303 .ab = 330301440,
1304 .ib = 2560000000U,
1305 },
1306 {
1307 .src = MSM_BUS_MASTER_AMPSS_M0,
1308 .dst = MSM_BUS_SLAVE_EBI_CH0,
1309 .ab = 2500000,
1310 .ib = 700000000,
1311 },
1312 {
1313 .src = MSM_BUS_MASTER_AMPSS_M0,
1314 .dst = MSM_BUS_SLAVE_EBI_CH0,
1315 .ab = 2500000,
1316 .ib = 10000000,
1317 },
1318};
1319
Arun Menon152c3c72012-06-20 11:50:08 -07001320static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1321 {
1322 .src = MSM_BUS_MASTER_VIDEO_ENC,
1323 .dst = MSM_BUS_SLAVE_EBI_CH0,
1324 .ab = 222298112,
1325 .ib = 3522000000U,
1326 },
1327 {
1328 .src = MSM_BUS_MASTER_VIDEO_DEC,
1329 .dst = MSM_BUS_SLAVE_EBI_CH0,
1330 .ab = 330301440,
1331 .ib = 3522000000U,
1332 },
1333 {
1334 .src = MSM_BUS_MASTER_AMPSS_M0,
1335 .dst = MSM_BUS_SLAVE_EBI_CH0,
1336 .ab = 2500000,
1337 .ib = 700000000,
1338 },
1339 {
1340 .src = MSM_BUS_MASTER_AMPSS_M0,
1341 .dst = MSM_BUS_SLAVE_EBI_CH0,
1342 .ab = 2500000,
1343 .ib = 10000000,
1344 },
1345};
1346static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1347 {
1348 .src = MSM_BUS_MASTER_VIDEO_ENC,
1349 .dst = MSM_BUS_SLAVE_EBI_CH0,
1350 .ab = 222298112,
1351 .ib = 3522000000U,
1352 },
1353 {
1354 .src = MSM_BUS_MASTER_VIDEO_DEC,
1355 .dst = MSM_BUS_SLAVE_EBI_CH0,
1356 .ab = 330301440,
1357 .ib = 3522000000U,
1358 },
1359 {
1360 .src = MSM_BUS_MASTER_AMPSS_M0,
1361 .dst = MSM_BUS_SLAVE_EBI_CH0,
1362 .ab = 2500000,
1363 .ib = 700000000,
1364 },
1365 {
1366 .src = MSM_BUS_MASTER_AMPSS_M0,
1367 .dst = MSM_BUS_SLAVE_EBI_CH0,
1368 .ab = 2500000,
1369 .ib = 10000000,
1370 },
1371};
1372
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001373static struct msm_bus_paths vidc_bus_client_config[] = {
1374 {
1375 ARRAY_SIZE(vidc_init_vectors),
1376 vidc_init_vectors,
1377 },
1378 {
1379 ARRAY_SIZE(vidc_venc_vga_vectors),
1380 vidc_venc_vga_vectors,
1381 },
1382 {
1383 ARRAY_SIZE(vidc_vdec_vga_vectors),
1384 vidc_vdec_vga_vectors,
1385 },
1386 {
1387 ARRAY_SIZE(vidc_venc_720p_vectors),
1388 vidc_venc_720p_vectors,
1389 },
1390 {
1391 ARRAY_SIZE(vidc_vdec_720p_vectors),
1392 vidc_vdec_720p_vectors,
1393 },
1394 {
1395 ARRAY_SIZE(vidc_venc_1080p_vectors),
1396 vidc_venc_1080p_vectors,
1397 },
1398 {
1399 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1400 vidc_vdec_1080p_vectors,
1401 },
Arun Menon152c3c72012-06-20 11:50:08 -07001402 {
1403 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1404 vidc_venc_1080p_turbo_vectors,
1405 },
1406 {
1407 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1408 vidc_vdec_1080p_turbo_vectors,
1409 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001410};
1411
1412static struct msm_bus_scale_pdata vidc_bus_client_data = {
1413 vidc_bus_client_config,
1414 ARRAY_SIZE(vidc_bus_client_config),
1415 .name = "vidc",
1416};
1417#endif
1418
1419
1420#define APQ8064_VIDC_BASE_PHYS 0x04400000
1421#define APQ8064_VIDC_BASE_SIZE 0x00100000
1422
1423static struct resource apq8064_device_vidc_resources[] = {
1424 {
1425 .start = APQ8064_VIDC_BASE_PHYS,
1426 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1427 .flags = IORESOURCE_MEM,
1428 },
1429 {
1430 .start = VCODEC_IRQ,
1431 .end = VCODEC_IRQ,
1432 .flags = IORESOURCE_IRQ,
1433 },
1434};
1435
1436struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1437#ifdef CONFIG_MSM_BUS_SCALING
1438 .vidc_bus_client_pdata = &vidc_bus_client_data,
1439#endif
1440#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1441 .memtype = ION_CP_MM_HEAP_ID,
1442 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001443 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001444#else
1445 .memtype = MEMTYPE_EBI1,
1446 .enable_ion = 0,
1447#endif
1448 .disable_dmx = 0,
1449 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001450 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301451 .fw_addr = 0x9fe00000,
Deepak Verma587c98e2013-02-01 22:47:49 +05301452 .enable_sec_metadata = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001453};
1454
1455struct platform_device apq8064_msm_device_vidc = {
1456 .name = "msm_vidc",
1457 .id = 0,
1458 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1459 .resource = apq8064_device_vidc_resources,
1460 .dev = {
1461 .platform_data = &apq8064_vidc_platform_data,
1462 },
1463};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001464#define MSM_SDC1_BASE 0x12400000
1465#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1466#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1467#define MSM_SDC2_BASE 0x12140000
1468#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1469#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1470#define MSM_SDC3_BASE 0x12180000
1471#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1472#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1473#define MSM_SDC4_BASE 0x121C0000
1474#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1475#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1476
1477static struct resource resources_sdc1[] = {
1478 {
1479 .name = "core_mem",
1480 .flags = IORESOURCE_MEM,
1481 .start = MSM_SDC1_BASE,
1482 .end = MSM_SDC1_DML_BASE - 1,
1483 },
1484 {
1485 .name = "core_irq",
1486 .flags = IORESOURCE_IRQ,
1487 .start = SDC1_IRQ_0,
1488 .end = SDC1_IRQ_0
1489 },
1490#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1491 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301492 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001493 .start = MSM_SDC1_DML_BASE,
1494 .end = MSM_SDC1_BAM_BASE - 1,
1495 .flags = IORESOURCE_MEM,
1496 },
1497 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301498 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499 .start = MSM_SDC1_BAM_BASE,
1500 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1501 .flags = IORESOURCE_MEM,
1502 },
1503 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301504 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001505 .start = SDC1_BAM_IRQ,
1506 .end = SDC1_BAM_IRQ,
1507 .flags = IORESOURCE_IRQ,
1508 },
1509#endif
1510};
1511
1512static struct resource resources_sdc2[] = {
1513 {
1514 .name = "core_mem",
1515 .flags = IORESOURCE_MEM,
1516 .start = MSM_SDC2_BASE,
1517 .end = MSM_SDC2_DML_BASE - 1,
1518 },
1519 {
1520 .name = "core_irq",
1521 .flags = IORESOURCE_IRQ,
1522 .start = SDC2_IRQ_0,
1523 .end = SDC2_IRQ_0
1524 },
1525#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1526 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301527 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001528 .start = MSM_SDC2_DML_BASE,
1529 .end = MSM_SDC2_BAM_BASE - 1,
1530 .flags = IORESOURCE_MEM,
1531 },
1532 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301533 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001534 .start = MSM_SDC2_BAM_BASE,
1535 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1536 .flags = IORESOURCE_MEM,
1537 },
1538 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301539 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001540 .start = SDC2_BAM_IRQ,
1541 .end = SDC2_BAM_IRQ,
1542 .flags = IORESOURCE_IRQ,
1543 },
1544#endif
1545};
1546
1547static struct resource resources_sdc3[] = {
1548 {
1549 .name = "core_mem",
1550 .flags = IORESOURCE_MEM,
1551 .start = MSM_SDC3_BASE,
1552 .end = MSM_SDC3_DML_BASE - 1,
1553 },
1554 {
1555 .name = "core_irq",
1556 .flags = IORESOURCE_IRQ,
1557 .start = SDC3_IRQ_0,
1558 .end = SDC3_IRQ_0
1559 },
1560#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1561 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301562 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563 .start = MSM_SDC3_DML_BASE,
1564 .end = MSM_SDC3_BAM_BASE - 1,
1565 .flags = IORESOURCE_MEM,
1566 },
1567 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301568 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001569 .start = MSM_SDC3_BAM_BASE,
1570 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1571 .flags = IORESOURCE_MEM,
1572 },
1573 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301574 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001575 .start = SDC3_BAM_IRQ,
1576 .end = SDC3_BAM_IRQ,
1577 .flags = IORESOURCE_IRQ,
1578 },
1579#endif
1580};
1581
1582static struct resource resources_sdc4[] = {
1583 {
1584 .name = "core_mem",
1585 .flags = IORESOURCE_MEM,
1586 .start = MSM_SDC4_BASE,
1587 .end = MSM_SDC4_DML_BASE - 1,
1588 },
1589 {
1590 .name = "core_irq",
1591 .flags = IORESOURCE_IRQ,
1592 .start = SDC4_IRQ_0,
1593 .end = SDC4_IRQ_0
1594 },
1595#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1596 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301597 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001598 .start = MSM_SDC4_DML_BASE,
1599 .end = MSM_SDC4_BAM_BASE - 1,
1600 .flags = IORESOURCE_MEM,
1601 },
1602 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301603 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001604 .start = MSM_SDC4_BAM_BASE,
1605 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1606 .flags = IORESOURCE_MEM,
1607 },
1608 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301609 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001610 .start = SDC4_BAM_IRQ,
1611 .end = SDC4_BAM_IRQ,
1612 .flags = IORESOURCE_IRQ,
1613 },
1614#endif
1615};
1616
1617struct platform_device apq8064_device_sdc1 = {
1618 .name = "msm_sdcc",
1619 .id = 1,
1620 .num_resources = ARRAY_SIZE(resources_sdc1),
1621 .resource = resources_sdc1,
1622 .dev = {
1623 .coherent_dma_mask = 0xffffffff,
1624 },
1625};
1626
1627struct platform_device apq8064_device_sdc2 = {
1628 .name = "msm_sdcc",
1629 .id = 2,
1630 .num_resources = ARRAY_SIZE(resources_sdc2),
1631 .resource = resources_sdc2,
1632 .dev = {
1633 .coherent_dma_mask = 0xffffffff,
1634 },
1635};
1636
1637struct platform_device apq8064_device_sdc3 = {
1638 .name = "msm_sdcc",
1639 .id = 3,
1640 .num_resources = ARRAY_SIZE(resources_sdc3),
1641 .resource = resources_sdc3,
1642 .dev = {
1643 .coherent_dma_mask = 0xffffffff,
1644 },
1645};
1646
1647struct platform_device apq8064_device_sdc4 = {
1648 .name = "msm_sdcc",
1649 .id = 4,
1650 .num_resources = ARRAY_SIZE(resources_sdc4),
1651 .resource = resources_sdc4,
1652 .dev = {
1653 .coherent_dma_mask = 0xffffffff,
1654 },
1655};
1656
1657static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1658 &apq8064_device_sdc1,
1659 &apq8064_device_sdc2,
1660 &apq8064_device_sdc3,
1661 &apq8064_device_sdc4,
1662};
1663
1664int __init apq8064_add_sdcc(unsigned int controller,
1665 struct mmc_platform_data *plat)
1666{
1667 struct platform_device *pdev;
1668
1669 if (!plat)
1670 return 0;
1671 if (controller < 1 || controller > 4)
1672 return -EINVAL;
1673
1674 pdev = apq8064_sdcc_devices[controller-1];
1675 pdev->dev.platform_data = plat;
1676 return platform_device_register(pdev);
1677}
1678
Yan He06913ce2011-08-26 16:33:46 -07001679static struct resource resources_sps[] = {
1680 {
1681 .name = "pipe_mem",
1682 .start = 0x12800000,
1683 .end = 0x12800000 + 0x4000 - 1,
1684 .flags = IORESOURCE_MEM,
1685 },
1686 {
1687 .name = "bamdma_dma",
1688 .start = 0x12240000,
1689 .end = 0x12240000 + 0x1000 - 1,
1690 .flags = IORESOURCE_MEM,
1691 },
1692 {
1693 .name = "bamdma_bam",
1694 .start = 0x12244000,
1695 .end = 0x12244000 + 0x4000 - 1,
1696 .flags = IORESOURCE_MEM,
1697 },
1698 {
1699 .name = "bamdma_irq",
1700 .start = SPS_BAM_DMA_IRQ,
1701 .end = SPS_BAM_DMA_IRQ,
1702 .flags = IORESOURCE_IRQ,
1703 },
1704};
1705
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001706struct platform_device msm_bus_8064_sys_fabric = {
1707 .name = "msm_bus_fabric",
1708 .id = MSM_BUS_FAB_SYSTEM,
1709};
1710struct platform_device msm_bus_8064_apps_fabric = {
1711 .name = "msm_bus_fabric",
1712 .id = MSM_BUS_FAB_APPSS,
1713};
1714struct platform_device msm_bus_8064_mm_fabric = {
1715 .name = "msm_bus_fabric",
1716 .id = MSM_BUS_FAB_MMSS,
1717};
1718struct platform_device msm_bus_8064_sys_fpb = {
1719 .name = "msm_bus_fabric",
1720 .id = MSM_BUS_FAB_SYSTEM_FPB,
1721};
1722struct platform_device msm_bus_8064_cpss_fpb = {
1723 .name = "msm_bus_fabric",
1724 .id = MSM_BUS_FAB_CPSS_FPB,
1725};
1726
Yan He06913ce2011-08-26 16:33:46 -07001727static struct msm_sps_platform_data msm_sps_pdata = {
1728 .bamdma_restricted_pipes = 0x06,
1729};
1730
1731struct platform_device msm_device_sps_apq8064 = {
1732 .name = "msm_sps",
1733 .id = -1,
1734 .num_resources = ARRAY_SIZE(resources_sps),
1735 .resource = resources_sps,
1736 .dev.platform_data = &msm_sps_pdata,
1737};
1738
Eric Holmberg023d25c2012-03-01 12:27:55 -07001739static struct resource smd_resource[] = {
1740 {
1741 .name = "a9_m2a_0",
1742 .start = INT_A9_M2A_0,
1743 .flags = IORESOURCE_IRQ,
1744 },
1745 {
1746 .name = "a9_m2a_5",
1747 .start = INT_A9_M2A_5,
1748 .flags = IORESOURCE_IRQ,
1749 },
1750 {
1751 .name = "adsp_a11",
1752 .start = INT_ADSP_A11,
1753 .flags = IORESOURCE_IRQ,
1754 },
1755 {
1756 .name = "adsp_a11_smsm",
1757 .start = INT_ADSP_A11_SMSM,
1758 .flags = IORESOURCE_IRQ,
1759 },
1760 {
1761 .name = "dsps_a11",
1762 .start = INT_DSPS_A11,
1763 .flags = IORESOURCE_IRQ,
1764 },
1765 {
1766 .name = "dsps_a11_smsm",
1767 .start = INT_DSPS_A11_SMSM,
1768 .flags = IORESOURCE_IRQ,
1769 },
1770 {
1771 .name = "wcnss_a11",
1772 .start = INT_WCNSS_A11,
1773 .flags = IORESOURCE_IRQ,
1774 },
1775 {
1776 .name = "wcnss_a11_smsm",
1777 .start = INT_WCNSS_A11_SMSM,
1778 .flags = IORESOURCE_IRQ,
1779 },
1780};
1781
1782static struct smd_subsystem_config smd_config_list[] = {
1783 {
1784 .irq_config_id = SMD_MODEM,
1785 .subsys_name = "gss",
1786 .edge = SMD_APPS_MODEM,
1787
1788 .smd_int.irq_name = "a9_m2a_0",
1789 .smd_int.flags = IRQF_TRIGGER_RISING,
1790 .smd_int.irq_id = -1,
1791 .smd_int.device_name = "smd_dev",
1792 .smd_int.dev_id = 0,
1793 .smd_int.out_bit_pos = 1 << 3,
1794 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1795 .smd_int.out_offset = 0x8,
1796
1797 .smsm_int.irq_name = "a9_m2a_5",
1798 .smsm_int.flags = IRQF_TRIGGER_RISING,
1799 .smsm_int.irq_id = -1,
1800 .smsm_int.device_name = "smd_smsm",
1801 .smsm_int.dev_id = 0,
1802 .smsm_int.out_bit_pos = 1 << 4,
1803 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1804 .smsm_int.out_offset = 0x8,
1805 },
1806 {
1807 .irq_config_id = SMD_Q6,
1808 .subsys_name = "q6",
1809 .edge = SMD_APPS_QDSP,
1810
1811 .smd_int.irq_name = "adsp_a11",
1812 .smd_int.flags = IRQF_TRIGGER_RISING,
1813 .smd_int.irq_id = -1,
1814 .smd_int.device_name = "smd_dev",
1815 .smd_int.dev_id = 0,
1816 .smd_int.out_bit_pos = 1 << 15,
1817 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1818 .smd_int.out_offset = 0x8,
1819
1820 .smsm_int.irq_name = "adsp_a11_smsm",
1821 .smsm_int.flags = IRQF_TRIGGER_RISING,
1822 .smsm_int.irq_id = -1,
1823 .smsm_int.device_name = "smd_smsm",
1824 .smsm_int.dev_id = 0,
1825 .smsm_int.out_bit_pos = 1 << 14,
1826 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1827 .smsm_int.out_offset = 0x8,
1828 },
1829 {
1830 .irq_config_id = SMD_DSPS,
1831 .subsys_name = "dsps",
1832 .edge = SMD_APPS_DSPS,
1833
1834 .smd_int.irq_name = "dsps_a11",
1835 .smd_int.flags = IRQF_TRIGGER_RISING,
1836 .smd_int.irq_id = -1,
1837 .smd_int.device_name = "smd_dev",
1838 .smd_int.dev_id = 0,
1839 .smd_int.out_bit_pos = 1,
1840 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1841 .smd_int.out_offset = 0x4080,
1842
1843 .smsm_int.irq_name = "dsps_a11_smsm",
1844 .smsm_int.flags = IRQF_TRIGGER_RISING,
1845 .smsm_int.irq_id = -1,
1846 .smsm_int.device_name = "smd_smsm",
1847 .smsm_int.dev_id = 0,
1848 .smsm_int.out_bit_pos = 1,
1849 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1850 .smsm_int.out_offset = 0x4094,
1851 },
1852 {
1853 .irq_config_id = SMD_WCNSS,
1854 .subsys_name = "wcnss",
1855 .edge = SMD_APPS_WCNSS,
1856
1857 .smd_int.irq_name = "wcnss_a11",
1858 .smd_int.flags = IRQF_TRIGGER_RISING,
1859 .smd_int.irq_id = -1,
1860 .smd_int.device_name = "smd_dev",
1861 .smd_int.dev_id = 0,
1862 .smd_int.out_bit_pos = 1 << 25,
1863 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1864 .smd_int.out_offset = 0x8,
1865
1866 .smsm_int.irq_name = "wcnss_a11_smsm",
1867 .smsm_int.flags = IRQF_TRIGGER_RISING,
1868 .smsm_int.irq_id = -1,
1869 .smsm_int.device_name = "smd_smsm",
1870 .smsm_int.dev_id = 0,
1871 .smsm_int.out_bit_pos = 1 << 23,
1872 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1873 .smsm_int.out_offset = 0x8,
1874 },
1875};
1876
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001877static struct smd_subsystem_restart_config smd_ssr_config = {
1878 .disable_smsm_reset_handshake = 1,
1879};
1880
Eric Holmberg023d25c2012-03-01 12:27:55 -07001881static struct smd_platform smd_platform_data = {
1882 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1883 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001884 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001885};
1886
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001887struct platform_device msm_device_smd_apq8064 = {
1888 .name = "msm_smd",
1889 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001890 .resource = smd_resource,
1891 .num_resources = ARRAY_SIZE(smd_resource),
1892 .dev = {
1893 .platform_data = &smd_platform_data,
1894 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001895};
1896
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001897static struct resource resources_msm_pcie[] = {
1898 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001899 .name = "pcie_parf",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001900 .start = PCIE20_PARF_PHYS,
1901 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1902 .flags = IORESOURCE_MEM,
1903 },
1904 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001905 .name = "pcie_elbi",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001906 .start = PCIE20_ELBI_PHYS,
1907 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1908 .flags = IORESOURCE_MEM,
1909 },
1910 {
1911 .name = "pcie20",
1912 .start = PCIE20_PHYS,
1913 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1914 .flags = IORESOURCE_MEM,
1915 },
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001916};
1917
1918struct platform_device msm_device_pcie = {
1919 .name = "msm_pcie",
1920 .id = -1,
1921 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1922 .resource = resources_msm_pcie,
1923};
1924
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001925#ifdef CONFIG_HW_RANDOM_MSM
1926/* PRNG device */
1927#define MSM_PRNG_PHYS 0x1A500000
1928static struct resource rng_resources = {
1929 .flags = IORESOURCE_MEM,
1930 .start = MSM_PRNG_PHYS,
1931 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1932};
1933
1934struct platform_device apq8064_device_rng = {
1935 .name = "msm_rng",
1936 .id = 0,
1937 .num_resources = 1,
1938 .resource = &rng_resources,
1939};
1940#endif
1941
Matt Wagantall292aace2012-01-26 19:12:34 -08001942static struct resource msm_gss_resources[] = {
1943 {
1944 .start = 0x10000000,
1945 .end = 0x10000000 + SZ_256 - 1,
1946 .flags = IORESOURCE_MEM,
1947 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001948 {
1949 .start = 0x10008000,
1950 .end = 0x10008000 + SZ_256 - 1,
1951 .flags = IORESOURCE_MEM,
1952 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001953};
1954
1955struct platform_device msm_gss = {
1956 .name = "pil_gss",
1957 .id = -1,
1958 .num_resources = ARRAY_SIZE(msm_gss_resources),
1959 .resource = msm_gss_resources,
1960};
1961
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001962static struct fs_driver_data gfx3d_fs_data = {
1963 .clks = (struct fs_clk_data[]){
1964 { .name = "core_clk", .reset_rate = 27000000 },
1965 { .name = "iface_clk" },
1966 { .name = "bus_clk" },
1967 { 0 }
1968 },
1969 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1970 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001971};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001972
1973static struct fs_driver_data ijpeg_fs_data = {
1974 .clks = (struct fs_clk_data[]){
1975 { .name = "core_clk" },
1976 { .name = "iface_clk" },
1977 { .name = "bus_clk" },
1978 { 0 }
1979 },
1980 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1981};
1982
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001983static struct fs_driver_data mdp_fs_data = {
1984 .clks = (struct fs_clk_data[]){
1985 { .name = "core_clk" },
1986 { .name = "iface_clk" },
1987 { .name = "bus_clk" },
1988 { .name = "vsync_clk" },
1989 { .name = "lut_clk" },
1990 { .name = "tv_src_clk" },
1991 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07001992 { .name = "reset1_clk" },
1993 { .name = "reset2_clk" },
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001994 { 0 }
1995 },
1996 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
1997 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
1998};
1999
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002000static struct fs_driver_data rot_fs_data = {
2001 .clks = (struct fs_clk_data[]){
2002 { .name = "core_clk" },
2003 { .name = "iface_clk" },
2004 { .name = "bus_clk" },
2005 { 0 }
2006 },
2007 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2008};
2009
2010static struct fs_driver_data ved_fs_data = {
2011 .clks = (struct fs_clk_data[]){
2012 { .name = "core_clk" },
2013 { .name = "iface_clk" },
2014 { .name = "bus_clk" },
2015 { 0 }
2016 },
2017 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
2018 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
2019};
2020
2021static struct fs_driver_data vfe_fs_data = {
2022 .clks = (struct fs_clk_data[]){
2023 { .name = "core_clk" },
2024 { .name = "iface_clk" },
2025 { .name = "bus_clk" },
2026 { 0 }
2027 },
2028 .bus_port0 = MSM_BUS_MASTER_VFE,
2029};
2030
2031static struct fs_driver_data vpe_fs_data = {
2032 .clks = (struct fs_clk_data[]){
2033 { .name = "core_clk" },
2034 { .name = "iface_clk" },
2035 { .name = "bus_clk" },
2036 { 0 }
2037 },
2038 .bus_port0 = MSM_BUS_MASTER_VPE,
2039};
2040
2041static struct fs_driver_data vcap_fs_data = {
2042 .clks = (struct fs_clk_data[]){
2043 { .name = "core_clk" },
2044 { .name = "iface_clk" },
2045 { .name = "bus_clk" },
2046 { 0 },
2047 },
2048 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
2049};
2050
2051struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002052 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002053 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002054 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002055 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2056 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002057 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002058 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07002059 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002060};
2061unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08002062
Praveen Chidambaram78499012011-11-01 17:15:17 -06002063struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
2064 .reg_base_addrs = {
2065 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2066 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2067 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2068 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2069 },
2070 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002071 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002072 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002073 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2074 .ipc_rpm_val = 4,
2075 .target_id = {
2076 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2077 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2078 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
2079 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2080 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2081 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
2082 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
2083 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
2084 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2085 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2086 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2087 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2088 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
2089 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
2090 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
2091 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
2092 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
2093 APPS_FABRIC_CFG_HALT, 2),
2094 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
2095 APPS_FABRIC_CFG_CLKMOD, 3),
2096 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
2097 APPS_FABRIC_CFG_IOCTL, 1),
2098 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2099 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
2100 SYS_FABRIC_CFG_HALT, 2),
2101 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
2102 SYS_FABRIC_CFG_CLKMOD, 3),
2103 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
2104 SYS_FABRIC_CFG_IOCTL, 1),
2105 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
2106 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
2107 MMSS_FABRIC_CFG_HALT, 2),
2108 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
2109 MMSS_FABRIC_CFG_CLKMOD, 3),
2110 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
2111 MMSS_FABRIC_CFG_IOCTL, 1),
2112 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
2113 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
2114 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
2115 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
2116 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
2117 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
2118 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
2119 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
2120 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
2121 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
2122 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
2123 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
2124 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
2125 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
2126 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
2127 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
2128 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
2129 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
2130 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
2131 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
2132 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
2133 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
2134 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
2135 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
2136 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
2137 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
2138 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
2139 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
2140 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
2141 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
2142 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
2143 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
2144 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
2145 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
2146 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
2147 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
2148 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
2149 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
2150 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
2151 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
2152 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
2153 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
2154 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
2155 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
2156 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
2157 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
2158 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
2159 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
2160 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
2161 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
2162 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
2163 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
2164 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2165 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
2166 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
2167 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
Joel Kingef390842012-05-23 16:42:48 -07002168 MSM_RPM_MAP(8064, VDDMIN_GPIO, VDDMIN_GPIO, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002169 },
2170 .target_status = {
2171 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
2172 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
2173 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
2174 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
2175 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
2176 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
2177 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
2178 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
2179 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
2180 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
2181 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
2182 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
2183 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
2184 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
2185 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
2186 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
2187 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
2188 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
2189 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
2190 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
2191 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
2192 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
2193 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
2194 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
2195 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
2196 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
2197 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
2198 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
2199 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
2200 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
2201 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
2202 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
2203 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
2204 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
2205 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
2206 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
2207 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
2208 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
2209 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
2210 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
2211 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
2212 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
2213 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
2214 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
2215 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
2216 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
2217 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
2218 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
2219 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
2220 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
2221 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
2222 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
2223 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
2224 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
2225 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
2226 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
2227 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
2228 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
2229 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
2230 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
2231 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
2232 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
2233 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
2234 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
2235 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
2236 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
2237 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
2238 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
2239 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
2240 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
2241 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
2242 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
2243 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
2244 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
2245 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
2246 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
2247 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
2248 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
2249 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
2250 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
2251 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
2252 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
2253 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
2254 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
2255 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
2256 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
2257 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
2258 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
2259 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
2260 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
2261 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
2262 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
2263 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
2264 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
2265 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
2266 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2267 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2268 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2269 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2270 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2271 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2272 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2273 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2274 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2275 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2276 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2277 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2278 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2279 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2280 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2281 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2282 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2283 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2284 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2285 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2286 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2287 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2288 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2289 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2290 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2291 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2292 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2293 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2294 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2295 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2296 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2297 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2298 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2299 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2300 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2301 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
Joel Kingef390842012-05-23 16:42:48 -07002302 MSM_RPM_STATUS_ID_MAP(8064, VDDMIN_GPIO),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002303 },
2304 .target_ctrl_id = {
2305 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2306 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2307 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2308 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2309 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2310 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2311 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2312 },
2313 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2314 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2315 .sel_last = MSM_RPM_8064_SEL_LAST,
2316 .ver = {3, 0, 0},
2317};
2318
2319struct platform_device apq8064_rpm_device = {
2320 .name = "msm_rpm",
2321 .id = -1,
2322};
2323
2324static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05302325 .phys_addr_base = 0x0010DD04,
2326 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002327};
2328
2329struct platform_device apq8064_rpm_stat_device = {
2330 .name = "msm_rpm_stat",
2331 .id = -1,
2332 .dev = {
2333 .platform_data = &msm_rpm_stat_pdata,
2334 },
2335};
2336
Anji Jonnala2a8bd312012-11-01 13:11:42 +05302337static struct resource resources_rpm_master_stats[] = {
2338 {
2339 .start = MSM8064_RPM_MASTER_STATS_BASE,
2340 .end = MSM8064_RPM_MASTER_STATS_BASE + SZ_256,
2341 .flags = IORESOURCE_MEM,
2342 },
2343};
2344
2345static char *master_names[] = {
2346 "KPSS",
2347 "MPSS",
2348 "LPASS",
2349 "RIVA",
2350 "DSPS",
2351};
2352
2353static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
2354 .masters = master_names,
2355 .nomasters = ARRAY_SIZE(master_names),
2356};
2357
2358struct platform_device apq8064_rpm_master_stat_device = {
2359 .name = "msm_rpm_master_stat",
2360 .id = -1,
2361 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
2362 .resource = resources_rpm_master_stats,
2363 .dev = {
2364 .platform_data = &msm_rpm_master_stat_pdata,
2365 },
2366};
2367
Praveen Chidambaram78499012011-11-01 17:15:17 -06002368static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2369 .phys_addr_base = 0x0010C000,
2370 .reg_offsets = {
2371 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2372 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2373 },
2374 .phys_size = SZ_8K,
2375 .log_len = 4096, /* log's buffer length in bytes */
2376 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2377};
2378
2379struct platform_device apq8064_rpm_log_device = {
2380 .name = "msm_rpm_log",
2381 .id = -1,
2382 .dev = {
2383 .platform_data = &msm_rpm_log_pdata,
2384 },
2385};
2386
Jin Hongd3024e62012-02-09 16:13:32 -08002387/* Sensors DSPS platform data */
2388
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002389#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
2390#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
2391#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
2392#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
2393#define PPSS_DSPS_PIPE_BASE 0x12800000
2394#define PPSS_DSPS_PIPE_SIZE 0x4000
2395#define PPSS_DSPS_DDR_BASE 0x8fe00000
2396#define PPSS_DSPS_DDR_SIZE 0x100000
2397#define PPSS_SMEM_BASE 0x80000000
2398#define PPSS_SMEM_SIZE 0x200000
2399#define PPSS_REG_PHYS_BASE 0x12080000
2400#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Jin Hongd3024e62012-02-09 16:13:32 -08002401
2402static struct dsps_clk_info dsps_clks[] = {};
2403static struct dsps_regulator_info dsps_regs[] = {};
2404
2405/*
2406 * Note: GPIOs field is intialized in run-time at the function
2407 * apq8064_init_dsps().
2408 */
2409
2410struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2411 .clks = dsps_clks,
2412 .clks_num = ARRAY_SIZE(dsps_clks),
2413 .gpios = NULL,
2414 .gpios_num = 0,
2415 .regs = dsps_regs,
2416 .regs_num = ARRAY_SIZE(dsps_regs),
2417 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002418 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
2419 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
2420 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
2421 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
2422 .pipe_start = PPSS_DSPS_PIPE_BASE,
2423 .pipe_size = PPSS_DSPS_PIPE_SIZE,
2424 .ddr_start = PPSS_DSPS_DDR_BASE,
2425 .ddr_size = PPSS_DSPS_DDR_SIZE,
2426 .smem_start = PPSS_SMEM_BASE,
2427 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002428 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Jin Hongd3024e62012-02-09 16:13:32 -08002429 .signature = DSPS_SIGNATURE,
2430};
2431
2432static struct resource msm_dsps_resources[] = {
2433 {
2434 .start = PPSS_REG_PHYS_BASE,
2435 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2436 .name = "ppss_reg",
2437 .flags = IORESOURCE_MEM,
2438 },
2439
2440 {
2441 .start = PPSS_WDOG_TIMER_IRQ,
2442 .end = PPSS_WDOG_TIMER_IRQ,
2443 .name = "ppss_wdog",
2444 .flags = IORESOURCE_IRQ,
2445 },
2446};
2447
2448struct platform_device msm_dsps_device_8064 = {
2449 .name = "msm_dsps",
2450 .id = 0,
2451 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2452 .resource = msm_dsps_resources,
2453 .dev.platform_data = &msm_dsps_pdata_8064,
2454};
2455
Praveen Chidambaram78499012011-11-01 17:15:17 -06002456#ifdef CONFIG_MSM_MPM
2457static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2458 [1] = MSM_GPIO_TO_INT(26),
2459 [2] = MSM_GPIO_TO_INT(88),
2460 [4] = MSM_GPIO_TO_INT(73),
2461 [5] = MSM_GPIO_TO_INT(74),
2462 [6] = MSM_GPIO_TO_INT(75),
2463 [7] = MSM_GPIO_TO_INT(76),
2464 [8] = MSM_GPIO_TO_INT(77),
2465 [9] = MSM_GPIO_TO_INT(36),
2466 [10] = MSM_GPIO_TO_INT(84),
2467 [11] = MSM_GPIO_TO_INT(7),
2468 [12] = MSM_GPIO_TO_INT(11),
2469 [13] = MSM_GPIO_TO_INT(52),
2470 [14] = MSM_GPIO_TO_INT(15),
2471 [15] = MSM_GPIO_TO_INT(83),
2472 [16] = USB3_HS_IRQ,
2473 [19] = MSM_GPIO_TO_INT(61),
2474 [20] = MSM_GPIO_TO_INT(58),
2475 [23] = MSM_GPIO_TO_INT(65),
2476 [24] = MSM_GPIO_TO_INT(63),
2477 [25] = USB1_HS_IRQ,
2478 [27] = HDMI_IRQ,
2479 [29] = MSM_GPIO_TO_INT(22),
2480 [30] = MSM_GPIO_TO_INT(72),
2481 [31] = USB4_HS_IRQ,
2482 [33] = MSM_GPIO_TO_INT(44),
2483 [34] = MSM_GPIO_TO_INT(39),
2484 [35] = MSM_GPIO_TO_INT(19),
2485 [36] = MSM_GPIO_TO_INT(23),
2486 [37] = MSM_GPIO_TO_INT(41),
2487 [38] = MSM_GPIO_TO_INT(30),
2488 [41] = MSM_GPIO_TO_INT(42),
2489 [42] = MSM_GPIO_TO_INT(56),
2490 [43] = MSM_GPIO_TO_INT(55),
2491 [44] = MSM_GPIO_TO_INT(50),
2492 [45] = MSM_GPIO_TO_INT(49),
2493 [46] = MSM_GPIO_TO_INT(47),
2494 [47] = MSM_GPIO_TO_INT(45),
2495 [48] = MSM_GPIO_TO_INT(38),
2496 [49] = MSM_GPIO_TO_INT(34),
2497 [50] = MSM_GPIO_TO_INT(32),
2498 [51] = MSM_GPIO_TO_INT(29),
2499 [52] = MSM_GPIO_TO_INT(18),
2500 [53] = MSM_GPIO_TO_INT(10),
2501 [54] = MSM_GPIO_TO_INT(81),
2502 [55] = MSM_GPIO_TO_INT(6),
Jaeseong GIMe630a592012-07-09 18:28:39 -07002503 [56] = MSM_GPIO_TO_INT(82),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002504};
2505
2506static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2507 TLMM_MSM_SUMMARY_IRQ,
2508 RPM_APCC_CPU0_GP_HIGH_IRQ,
2509 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2510 RPM_APCC_CPU0_GP_LOW_IRQ,
2511 RPM_APCC_CPU0_WAKE_UP_IRQ,
2512 RPM_APCC_CPU1_GP_HIGH_IRQ,
2513 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2514 RPM_APCC_CPU1_GP_LOW_IRQ,
2515 RPM_APCC_CPU1_WAKE_UP_IRQ,
2516 MSS_TO_APPS_IRQ_0,
2517 MSS_TO_APPS_IRQ_1,
2518 MSS_TO_APPS_IRQ_2,
2519 MSS_TO_APPS_IRQ_3,
2520 MSS_TO_APPS_IRQ_4,
2521 MSS_TO_APPS_IRQ_5,
2522 MSS_TO_APPS_IRQ_6,
2523 MSS_TO_APPS_IRQ_7,
2524 MSS_TO_APPS_IRQ_8,
2525 MSS_TO_APPS_IRQ_9,
2526 LPASS_SCSS_GP_LOW_IRQ,
2527 LPASS_SCSS_GP_MEDIUM_IRQ,
2528 LPASS_SCSS_GP_HIGH_IRQ,
2529 SPS_MTI_30,
2530 SPS_MTI_31,
2531 RIVA_APSS_SPARE_IRQ,
2532 RIVA_APPS_WLAN_SMSM_IRQ,
2533 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2534 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Chandra Ramachandran59851722012-07-23 11:19:48 -07002535 PM8821_SEC_IRQ_N,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002536};
2537
2538struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2539 .irqs_m2a = msm_mpm_irqs_m2a,
2540 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2541 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2542 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2543 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2544 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2545 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2546 .mpm_apps_ipc_val = BIT(1),
2547 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2548
2549};
2550#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002551
Joel King14fe7fa2012-05-27 14:26:11 -07002552/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002553#define MDM2AP_ERRFATAL 19
2554#define AP2MDM_ERRFATAL 18
2555#define MDM2AP_STATUS 49
2556#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002557#define AP2MDM_SOFT_RESET 27
Ameya Thakur2702baf2013-01-30 11:55:25 -08002558#define I2S_AP2MDM_SOFT_RESET 0
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002559#define AP2MDM_WAKEUP 35
Ameya Thakure155ece2012-07-09 12:08:37 -07002560#define I2S_AP2MDM_WAKEUP 44
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002561#define MDM2AP_PBLRDY 46
Ameya Thakur2702baf2013-01-30 11:55:25 -08002562#define AMDM2AP_PBLRDY_DSDA2 31
Ameya Thakure155ece2012-07-09 12:08:37 -07002563#define I2S_MDM2AP_PBLRDY 81
Joel Kingdacbc822012-01-25 13:30:57 -08002564
Ameya Thakur2702baf2013-01-30 11:55:25 -08002565/* Gpios for second MDM */
2566#define BMDM2AP_ERRFATAL 81
2567#define AP2BMDM_ERRFATAL 18
2568#define BMDM2AP_STATUS 32
2569#define AP2BMDM_STATUS 56
2570#define AP2BMDM_SOFT_RESET 3
2571#define AP2BMDM_WAKEUP 29
2572
Joel Kingdacbc822012-01-25 13:30:57 -08002573static struct resource mdm_resources[] = {
2574 {
2575 .start = MDM2AP_ERRFATAL,
2576 .end = MDM2AP_ERRFATAL,
2577 .name = "MDM2AP_ERRFATAL",
2578 .flags = IORESOURCE_IO,
2579 },
2580 {
2581 .start = AP2MDM_ERRFATAL,
2582 .end = AP2MDM_ERRFATAL,
2583 .name = "AP2MDM_ERRFATAL",
2584 .flags = IORESOURCE_IO,
2585 },
2586 {
2587 .start = MDM2AP_STATUS,
2588 .end = MDM2AP_STATUS,
2589 .name = "MDM2AP_STATUS",
2590 .flags = IORESOURCE_IO,
2591 },
2592 {
2593 .start = AP2MDM_STATUS,
2594 .end = AP2MDM_STATUS,
2595 .name = "AP2MDM_STATUS",
2596 .flags = IORESOURCE_IO,
2597 },
2598 {
Joel King14fe7fa2012-05-27 14:26:11 -07002599 .start = AP2MDM_SOFT_RESET,
2600 .end = AP2MDM_SOFT_RESET,
2601 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002602 .flags = IORESOURCE_IO,
2603 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002604 {
2605 .start = AP2MDM_WAKEUP,
2606 .end = AP2MDM_WAKEUP,
2607 .name = "AP2MDM_WAKEUP",
2608 .flags = IORESOURCE_IO,
2609 },
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002610 {
2611 .start = MDM2AP_PBLRDY,
2612 .end = MDM2AP_PBLRDY,
2613 .name = "MDM2AP_PBLRDY",
2614 .flags = IORESOURCE_IO,
2615 },
Joel Kingdacbc822012-01-25 13:30:57 -08002616};
2617
Ameya Thakur2702baf2013-01-30 11:55:25 -08002618static struct resource mdm_dsda2_amdm_resources[] = {
2619 {
2620 .start = MDM2AP_ERRFATAL,
2621 .end = MDM2AP_ERRFATAL,
2622 .name = "MDM2AP_ERRFATAL",
2623 .flags = IORESOURCE_IO,
2624 },
2625 {
2626 .start = AP2MDM_ERRFATAL,
2627 .end = AP2MDM_ERRFATAL,
2628 .name = "AP2MDM_ERRFATAL",
2629 .flags = IORESOURCE_IO,
2630 },
2631 {
2632 .start = MDM2AP_STATUS,
2633 .end = MDM2AP_STATUS,
2634 .name = "MDM2AP_STATUS",
2635 .flags = IORESOURCE_IO,
2636 },
2637 {
2638 .start = AP2MDM_STATUS,
2639 .end = AP2MDM_STATUS,
2640 .name = "AP2MDM_STATUS",
2641 .flags = IORESOURCE_IO,
2642 },
2643 {
2644 .start = AP2MDM_SOFT_RESET,
2645 .end = AP2MDM_SOFT_RESET,
2646 .name = "AP2MDM_SOFT_RESET",
2647 .flags = IORESOURCE_IO,
2648 },
2649 {
2650 .start = AP2MDM_WAKEUP,
2651 .end = AP2MDM_WAKEUP,
2652 .name = "AP2MDM_WAKEUP",
2653 .flags = IORESOURCE_IO,
2654 },
2655 {
2656 .start = AMDM2AP_PBLRDY_DSDA2,
2657 .end = AMDM2AP_PBLRDY_DSDA2,
2658 .name = "MDM2AP_PBLRDY",
2659 .flags = IORESOURCE_IO,
2660 },
2661};
2662
2663static struct resource mdm_dsda2_bmdm_resources[] = {
2664 {
2665 .start = BMDM2AP_ERRFATAL,
2666 .end = BMDM2AP_ERRFATAL,
2667 .name = "MDM2AP_ERRFATAL",
2668 .flags = IORESOURCE_IO,
2669 },
2670 {
2671 .start = AP2BMDM_ERRFATAL,
2672 .end = AP2BMDM_ERRFATAL,
2673 .name = "AP2MDM_ERRFATAL",
2674 .flags = IORESOURCE_IO,
2675 },
2676 {
2677 .start = BMDM2AP_STATUS,
2678 .end = BMDM2AP_STATUS,
2679 .name = "MDM2AP_STATUS",
2680 .flags = IORESOURCE_IO,
2681 },
2682 {
2683 .start = AP2BMDM_STATUS,
2684 .end = AP2BMDM_STATUS,
2685 .name = "AP2MDM_STATUS",
2686 .flags = IORESOURCE_IO,
2687 },
2688 {
2689 .start = AP2BMDM_SOFT_RESET,
2690 .end = AP2BMDM_SOFT_RESET,
2691 .name = "AP2MDM_SOFT_RESET",
2692 .flags = IORESOURCE_IO,
2693 },
2694 {
2695 .start = AP2BMDM_WAKEUP,
2696 .end = AP2BMDM_WAKEUP,
2697 .name = "AP2MDM_WAKEUP",
2698 .flags = IORESOURCE_IO,
2699 },
2700};
2701
Ameya Thakure155ece2012-07-09 12:08:37 -07002702static struct resource i2s_mdm_resources[] = {
2703 {
2704 .start = MDM2AP_ERRFATAL,
2705 .end = MDM2AP_ERRFATAL,
2706 .name = "MDM2AP_ERRFATAL",
2707 .flags = IORESOURCE_IO,
2708 },
2709 {
2710 .start = AP2MDM_ERRFATAL,
2711 .end = AP2MDM_ERRFATAL,
2712 .name = "AP2MDM_ERRFATAL",
2713 .flags = IORESOURCE_IO,
2714 },
2715 {
2716 .start = MDM2AP_STATUS,
2717 .end = MDM2AP_STATUS,
2718 .name = "MDM2AP_STATUS",
2719 .flags = IORESOURCE_IO,
2720 },
2721 {
2722 .start = AP2MDM_STATUS,
2723 .end = AP2MDM_STATUS,
2724 .name = "AP2MDM_STATUS",
2725 .flags = IORESOURCE_IO,
2726 },
2727 {
2728 .start = I2S_AP2MDM_SOFT_RESET,
2729 .end = I2S_AP2MDM_SOFT_RESET,
2730 .name = "AP2MDM_SOFT_RESET",
2731 .flags = IORESOURCE_IO,
2732 },
2733 {
2734 .start = I2S_AP2MDM_WAKEUP,
2735 .end = I2S_AP2MDM_WAKEUP,
2736 .name = "AP2MDM_WAKEUP",
2737 .flags = IORESOURCE_IO,
2738 },
2739 {
2740 .start = I2S_MDM2AP_PBLRDY,
2741 .end = I2S_MDM2AP_PBLRDY,
2742 .name = "MDM2AP_PBLRDY",
2743 .flags = IORESOURCE_IO,
2744 },
2745};
2746
Joel Kingdacbc822012-01-25 13:30:57 -08002747struct platform_device mdm_8064_device = {
2748 .name = "mdm2_modem",
2749 .id = -1,
2750 .num_resources = ARRAY_SIZE(mdm_resources),
2751 .resource = mdm_resources,
2752};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002753
Ameya Thakur2702baf2013-01-30 11:55:25 -08002754struct platform_device amdm_8064_device = {
2755 .name = "mdm2_modem",
2756 .id = 0,
2757 .num_resources = ARRAY_SIZE(mdm_dsda2_amdm_resources),
2758 .resource = mdm_dsda2_amdm_resources,
2759};
2760
2761struct platform_device bmdm_8064_device = {
2762 .name = "mdm2_modem",
2763 .id = 1,
2764 .num_resources = ARRAY_SIZE(mdm_dsda2_bmdm_resources),
2765 .resource = mdm_dsda2_bmdm_resources,
2766};
2767
Ameya Thakure155ece2012-07-09 12:08:37 -07002768struct platform_device i2s_mdm_8064_device = {
2769 .name = "mdm2_modem",
2770 .id = -1,
2771 .num_resources = ARRAY_SIZE(i2s_mdm_resources),
2772 .resource = i2s_mdm_resources,
2773};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002774
Steve Mucklea9aac292012-11-02 15:41:00 -07002775static struct msm_dcvs_sync_rule apq8064_dcvs_sync_rules[] = {
2776 {1026000, 400000},
2777 {384000, 200000},
Steve Muckle93bb4252012-11-12 14:20:39 -08002778 {0, 128000},
Steve Mucklea9aac292012-11-02 15:41:00 -07002779};
2780
2781static struct msm_dcvs_platform_data apq8064_dcvs_data = {
2782 .sync_rules = apq8064_dcvs_sync_rules,
2783 .num_sync_rules = ARRAY_SIZE(apq8064_dcvs_sync_rules),
Steve Muckle28ddcdd2012-11-21 10:12:39 -08002784 .gpu_max_nom_khz = 320000,
Steve Mucklea9aac292012-11-02 15:41:00 -07002785};
2786
2787struct platform_device apq8064_dcvs_device = {
2788 .name = "dcvs",
2789 .id = -1,
2790 .dev = {
2791 .platform_data = &apq8064_dcvs_data,
2792 },
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002793};
2794
2795static struct msm_dcvs_core_info apq8064_core_info = {
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002796 .num_cores = 4,
2797 .sensors = (int[]){7, 8, 9, 10},
2798 .thermal_poll_ms = 60000,
2799 .core_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002800 .core_type = MSM_DCVS_CORE_TYPE_CPU,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002801 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002802 .algo_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002803 .disable_pc_threshold = 1458000,
2804 .em_win_size_min_us = 100000,
2805 .em_win_size_max_us = 300000,
2806 .em_max_util_pct = 97,
2807 .group_id = 1,
2808 .max_freq_chg_time_us = 100000,
2809 .slack_mode_dynamic = 0,
2810 .slack_weight_thresh_pct = 3,
2811 .slack_time_min_us = 45000,
2812 .slack_time_max_us = 45000,
Steve Muckle8d0782e2012-12-06 14:31:00 -08002813 .ss_no_corr_below_freq = 0,
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002814 .ss_win_size_min_us = 1000000,
2815 .ss_win_size_max_us = 1000000,
2816 .ss_util_pct = 95,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002817 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002818 .energy_coeffs = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002819 .active_coeff_a = 336,
2820 .active_coeff_b = 0,
2821 .active_coeff_c = 0,
2822
2823 .leakage_coeff_a = -17720,
2824 .leakage_coeff_b = 37,
2825 .leakage_coeff_c = 3329,
2826 .leakage_coeff_d = -277,
2827 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002828 .power_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002829 .current_temp = 25,
Steve Mucklea9aac292012-11-02 15:41:00 -07002830 .num_freq = 0, /* set at runtime */
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002831 }
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002832};
2833
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002834#define APQ8064_LPM_LATENCY 1000 /* >100 usec for WFI */
2835
2836static struct msm_gov_platform_data gov_platform_data = {
2837 .info = &apq8064_core_info,
2838 .latency = APQ8064_LPM_LATENCY,
2839};
2840
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002841struct platform_device apq8064_msm_gov_device = {
2842 .name = "msm_dcvs_gov",
2843 .id = -1,
2844 .dev = {
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002845 .platform_data = &gov_platform_data,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002846 },
2847};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002848
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07002849static struct msm_mpd_algo_param apq8064_mpd_algo_param = {
2850 .em_win_size_min_us = 10000,
2851 .em_win_size_max_us = 100000,
2852 .em_max_util_pct = 90,
2853 .online_util_pct_min = 60,
2854 .slack_time_min_us = 50000,
2855 .slack_time_max_us = 100000,
2856};
2857
2858struct platform_device apq8064_msm_mpd_device = {
2859 .name = "msm_mpdecision",
2860 .id = -1,
2861 .dev = {
2862 .platform_data = &apq8064_mpd_algo_param,
2863 },
2864};
2865
Terence Hampson2e1705f2012-04-11 19:55:29 -04002866#ifdef CONFIG_MSM_VCAP
2867#define VCAP_HW_BASE 0x05900000
2868
2869static struct msm_bus_vectors vcap_init_vectors[] = {
2870 {
2871 .src = MSM_BUS_MASTER_VIDEO_CAP,
2872 .dst = MSM_BUS_SLAVE_EBI_CH0,
2873 .ab = 0,
2874 .ib = 0,
2875 },
2876};
2877
Terence Hampson2e1705f2012-04-11 19:55:29 -04002878static struct msm_bus_vectors vcap_480_vectors[] = {
2879 {
2880 .src = MSM_BUS_MASTER_VIDEO_CAP,
2881 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04002882 .ab = 480 * 720 * 3 * 60,
2883 .ib = 480 * 720 * 3 * 60 * 1.5,
2884 },
2885};
2886
2887static struct msm_bus_vectors vcap_576_vectors[] = {
2888 {
2889 .src = MSM_BUS_MASTER_VIDEO_CAP,
2890 .dst = MSM_BUS_SLAVE_EBI_CH0,
2891 .ab = 576 * 720 * 3 * 60,
2892 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002893 },
2894};
2895
2896static struct msm_bus_vectors vcap_720_vectors[] = {
2897 {
2898 .src = MSM_BUS_MASTER_VIDEO_CAP,
2899 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002900 .ab = 1280 * 720 * 3 * 60,
2901 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002902 },
2903};
2904
2905static struct msm_bus_vectors vcap_1080_vectors[] = {
2906 {
2907 .src = MSM_BUS_MASTER_VIDEO_CAP,
2908 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002909 .ab = 1920 * 1080 * 3 * 60,
2910 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002911 },
2912};
2913
2914static struct msm_bus_paths vcap_bus_usecases[] = {
2915 {
2916 ARRAY_SIZE(vcap_init_vectors),
2917 vcap_init_vectors,
2918 },
2919 {
2920 ARRAY_SIZE(vcap_480_vectors),
2921 vcap_480_vectors,
2922 },
2923 {
Terence Hampson779dc762012-06-07 15:59:27 -04002924 ARRAY_SIZE(vcap_576_vectors),
2925 vcap_576_vectors,
2926 },
2927 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04002928 ARRAY_SIZE(vcap_720_vectors),
2929 vcap_720_vectors,
2930 },
2931 {
2932 ARRAY_SIZE(vcap_1080_vectors),
2933 vcap_1080_vectors,
2934 },
2935};
2936
2937static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2938 vcap_bus_usecases,
2939 ARRAY_SIZE(vcap_bus_usecases),
2940};
2941
2942static struct resource msm_vcap_resources[] = {
2943 {
2944 .name = "vcap",
2945 .start = VCAP_HW_BASE,
2946 .end = VCAP_HW_BASE + SZ_1M - 1,
2947 .flags = IORESOURCE_MEM,
2948 },
2949 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002950 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04002951 .start = VCAP_VC,
2952 .end = VCAP_VC,
2953 .flags = IORESOURCE_IRQ,
2954 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002955 {
2956 .name = "vp_irq",
2957 .start = VCAP_VP,
2958 .end = VCAP_VP,
2959 .flags = IORESOURCE_IRQ,
2960 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04002961};
2962
2963static unsigned vcap_gpios[] = {
2964 2, 3, 4, 5, 6, 7, 8, 9, 10,
2965 11, 12, 13, 18, 19, 20, 21,
2966 22, 23, 24, 25, 26, 80, 82,
2967 83, 84, 85, 86, 87,
2968};
2969
2970static struct vcap_platform_data vcap_pdata = {
2971 .gpios = vcap_gpios,
2972 .num_gpios = ARRAY_SIZE(vcap_gpios),
2973 .bus_client_pdata = &vcap_axi_client_pdata
2974};
2975
2976struct platform_device msm8064_device_vcap = {
2977 .name = "msm_vcap",
2978 .id = 0,
2979 .resource = msm_vcap_resources,
2980 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2981 .dev = {
2982 .platform_data = &vcap_pdata,
2983 },
2984};
2985#endif
2986
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002987static struct resource msm_cache_erp_resources[] = {
2988 {
2989 .name = "l1_irq",
2990 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2991 .flags = IORESOURCE_IRQ,
2992 },
2993 {
2994 .name = "l2_irq",
2995 .start = APCC_QGICL2IRPTREQ,
2996 .flags = IORESOURCE_IRQ,
2997 }
2998};
2999
3000struct platform_device apq8064_device_cache_erp = {
3001 .name = "msm_cache_erp",
3002 .id = -1,
3003 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3004 .resource = msm_cache_erp_resources,
3005};
Pratik Patel212ab362012-03-16 12:30:07 -07003006
Pratik Patel3b0ca882012-06-01 16:54:14 -07003007#define CORESIGHT_PHYS_BASE 0x01A00000
3008#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
3009#define CORESIGHT_ETM2_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1E000)
3010#define CORESIGHT_ETM3_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1F000)
Pratik Patel212ab362012-03-16 12:30:07 -07003011
Pratik Patel3b0ca882012-06-01 16:54:14 -07003012static struct resource coresight_funnel_resources[] = {
Pratik Patel212ab362012-03-16 12:30:07 -07003013 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003014 .start = CORESIGHT_FUNNEL_PHYS_BASE,
3015 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel212ab362012-03-16 12:30:07 -07003016 .flags = IORESOURCE_MEM,
3017 },
3018};
3019
Pratik Patel3b0ca882012-06-01 16:54:14 -07003020static const int coresight_funnel_outports[] = { 0, 1 };
3021static const int coresight_funnel_child_ids[] = { 0, 1 };
3022static const int coresight_funnel_child_ports[] = { 0, 0 };
3023
3024static struct coresight_platform_data coresight_funnel_pdata = {
3025 .id = 2,
3026 .name = "coresight-funnel",
Pratik Patel98e6ce32012-09-06 09:41:49 -07003027 .nr_inports = 8,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003028 .outports = coresight_funnel_outports,
3029 .child_ids = coresight_funnel_child_ids,
3030 .child_ports = coresight_funnel_child_ports,
3031 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
3032};
3033
3034struct platform_device apq8064_coresight_funnel_device = {
3035 .name = "coresight-funnel",
Pratik Patel212ab362012-03-16 12:30:07 -07003036 .id = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003037 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
3038 .resource = coresight_funnel_resources,
3039 .dev = {
3040 .platform_data = &coresight_funnel_pdata,
3041 },
3042};
3043
3044static struct resource coresight_etm2_resources[] = {
3045 {
3046 .start = CORESIGHT_ETM2_PHYS_BASE,
3047 .end = CORESIGHT_ETM2_PHYS_BASE + SZ_4K - 1,
3048 .flags = IORESOURCE_MEM,
3049 },
3050};
3051
3052static const int coresight_etm2_outports[] = { 0 };
3053static const int coresight_etm2_child_ids[] = { 2 };
3054static const int coresight_etm2_child_ports[] = { 4 };
3055
3056static struct coresight_platform_data coresight_etm2_pdata = {
3057 .id = 6,
3058 .name = "coresight-etm2",
Pratik Patel98e6ce32012-09-06 09:41:49 -07003059 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003060 .outports = coresight_etm2_outports,
3061 .child_ids = coresight_etm2_child_ids,
3062 .child_ports = coresight_etm2_child_ports,
3063 .nr_outports = ARRAY_SIZE(coresight_etm2_outports),
3064};
3065
3066struct platform_device coresight_etm2_device = {
3067 .name = "coresight-etm",
3068 .id = 2,
3069 .num_resources = ARRAY_SIZE(coresight_etm2_resources),
3070 .resource = coresight_etm2_resources,
3071 .dev = {
3072 .platform_data = &coresight_etm2_pdata,
3073 },
3074};
3075
3076static struct resource coresight_etm3_resources[] = {
3077 {
3078 .start = CORESIGHT_ETM3_PHYS_BASE,
3079 .end = CORESIGHT_ETM3_PHYS_BASE + SZ_4K - 1,
3080 .flags = IORESOURCE_MEM,
3081 },
3082};
3083
3084static const int coresight_etm3_outports[] = { 0 };
3085static const int coresight_etm3_child_ids[] = { 2 };
3086static const int coresight_etm3_child_ports[] = { 5 };
3087
3088static struct coresight_platform_data coresight_etm3_pdata = {
3089 .id = 7,
3090 .name = "coresight-etm3",
Pratik Patel98e6ce32012-09-06 09:41:49 -07003091 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003092 .outports = coresight_etm3_outports,
3093 .child_ids = coresight_etm3_child_ids,
3094 .child_ports = coresight_etm3_child_ports,
3095 .nr_outports = ARRAY_SIZE(coresight_etm3_outports),
3096};
3097
3098struct platform_device coresight_etm3_device = {
3099 .name = "coresight-etm",
3100 .id = 3,
3101 .num_resources = ARRAY_SIZE(coresight_etm3_resources),
3102 .resource = coresight_etm3_resources,
3103 .dev = {
3104 .platform_data = &coresight_etm3_pdata,
3105 },
Pratik Patel212ab362012-03-16 12:30:07 -07003106};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003107
3108struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
3109 /* Camera */
3110 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003111 .name = "ijpeg_src",
3112 .domain = CAMERA_DOMAIN,
3113 },
3114 /* Camera */
3115 {
3116 .name = "ijpeg_dst",
3117 .domain = CAMERA_DOMAIN,
3118 },
3119 /* Camera */
3120 {
3121 .name = "jpegd_src",
3122 .domain = CAMERA_DOMAIN,
3123 },
3124 /* Camera */
3125 {
3126 .name = "jpegd_dst",
3127 .domain = CAMERA_DOMAIN,
3128 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003129 /* Rotator src*/
Laura Abbott0577d7b2012-04-17 11:14:30 -07003130 {
3131 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003132 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003133 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003134 /* Rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003135 {
3136 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003137 .domain = ROTATOR_DST_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003138 },
3139 /* Video */
3140 {
3141 .name = "vcodec_a_mm1",
3142 .domain = VIDEO_DOMAIN,
3143 },
3144 /* Video */
3145 {
3146 .name = "vcodec_b_mm2",
3147 .domain = VIDEO_DOMAIN,
3148 },
3149 /* Video */
3150 {
3151 .name = "vcodec_a_stream",
3152 .domain = VIDEO_DOMAIN,
3153 },
3154};
3155
3156static struct mem_pool apq8064_video_pools[] = {
3157 /*
3158 * Video hardware has the following requirements:
3159 * 1. All video addresses used by the video hardware must be at a higher
3160 * address than video firmware address.
3161 * 2. Video hardware can only access a range of 256MB from the base of
3162 * the video firmware.
3163 */
3164 [VIDEO_FIRMWARE_POOL] =
3165 /* Low addresses, intended for video firmware */
3166 {
3167 .paddr = SZ_128K,
3168 .size = SZ_16M - SZ_128K,
3169 },
3170 [VIDEO_MAIN_POOL] =
3171 /* Main video pool */
3172 {
3173 .paddr = SZ_16M,
3174 .size = SZ_256M - SZ_16M,
3175 },
3176 [GEN_POOL] =
3177 /* Remaining address space up to 2G */
3178 {
3179 .paddr = SZ_256M,
3180 .size = SZ_2G - SZ_256M,
3181 },
3182};
3183
3184static struct mem_pool apq8064_camera_pools[] = {
3185 [GEN_POOL] =
3186 /* One address space for camera */
3187 {
3188 .paddr = SZ_128K,
3189 .size = SZ_2G - SZ_128K,
3190 },
3191};
3192
Olav Hauganef95ae32012-05-15 09:50:30 -07003193static struct mem_pool apq8064_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003194 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003195 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003196 {
3197 .paddr = SZ_128K,
3198 .size = SZ_2G - SZ_128K,
3199 },
3200};
3201
Olav Hauganef95ae32012-05-15 09:50:30 -07003202static struct mem_pool apq8064_display_write_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003203 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003204 /* One address space for display writes */
3205 {
3206 .paddr = SZ_128K,
3207 .size = SZ_2G - SZ_128K,
3208 },
3209};
3210
3211static struct mem_pool apq8064_rotator_src_pools[] = {
3212 [GEN_POOL] =
3213 /* One address space for rotator src */
3214 {
3215 .paddr = SZ_128K,
3216 .size = SZ_2G - SZ_128K,
3217 },
3218};
3219
3220static struct mem_pool apq8064_rotator_dst_pools[] = {
3221 [GEN_POOL] =
3222 /* One address space for rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003223 {
3224 .paddr = SZ_128K,
3225 .size = SZ_2G - SZ_128K,
3226 },
3227};
3228
3229static struct msm_iommu_domain apq8064_iommu_domains[] = {
3230 [VIDEO_DOMAIN] = {
3231 .iova_pools = apq8064_video_pools,
3232 .npools = ARRAY_SIZE(apq8064_video_pools),
3233 },
3234 [CAMERA_DOMAIN] = {
3235 .iova_pools = apq8064_camera_pools,
3236 .npools = ARRAY_SIZE(apq8064_camera_pools),
3237 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003238 [DISPLAY_READ_DOMAIN] = {
3239 .iova_pools = apq8064_display_read_pools,
3240 .npools = ARRAY_SIZE(apq8064_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003241 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003242 [DISPLAY_WRITE_DOMAIN] = {
3243 .iova_pools = apq8064_display_write_pools,
3244 .npools = ARRAY_SIZE(apq8064_display_write_pools),
3245 },
3246 [ROTATOR_SRC_DOMAIN] = {
3247 .iova_pools = apq8064_rotator_src_pools,
3248 .npools = ARRAY_SIZE(apq8064_rotator_src_pools),
3249 },
3250 [ROTATOR_DST_DOMAIN] = {
3251 .iova_pools = apq8064_rotator_dst_pools,
3252 .npools = ARRAY_SIZE(apq8064_rotator_dst_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003253 },
3254};
3255
3256struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
3257 .domains = apq8064_iommu_domains,
3258 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
3259 .domain_names = apq8064_iommu_ctx_names,
3260 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
3261 .domain_alloc_flags = 0,
3262};
3263
3264struct platform_device apq8064_iommu_domain_device = {
3265 .name = "iommu_domains",
3266 .id = -1,
3267 .dev = {
3268 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003269 }
3270};
3271
3272struct msm_rtb_platform_data apq8064_rtb_pdata = {
3273 .size = SZ_1M,
3274};
3275
3276static int __init msm_rtb_set_buffer_size(char *p)
3277{
3278 int s;
3279
3280 s = memparse(p, NULL);
3281 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
3282 return 0;
3283}
3284early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3285
3286struct platform_device apq8064_rtb_device = {
3287 .name = "msm_rtb",
3288 .id = -1,
3289 .dev = {
3290 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003291 },
3292};
Laura Abbott93a4a352012-05-25 09:26:35 -07003293
3294#define APQ8064_L1_SIZE SZ_1M
3295/*
3296 * The actual L2 size is smaller but we need a larger buffer
3297 * size to store other dump information
3298 */
3299#define APQ8064_L2_SIZE SZ_8M
3300
3301struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
3302 .l2_size = APQ8064_L2_SIZE,
3303 .l1_size = APQ8064_L1_SIZE,
3304};
3305
3306struct platform_device apq8064_cache_dump_device = {
3307 .name = "msm_cache_dump",
3308 .id = -1,
3309 .dev = {
3310 .platform_data = &apq8064_cache_dump_pdata,
3311 },
3312};